blob: 312931d4f61a59ee1c3f88beb5c790456065555b [file] [log] [blame]
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001/**************************************************************************
2 *
3 * Copyright (C) 2000-2008 Alacritech, Inc. All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 *
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above
12 * copyright notice, this list of conditions and the following
13 * disclaimer in the documentation and/or other materials provided
14 * with the distribution.
15 *
16 * THIS SOFTWARE IS PROVIDED BY ALACRITECH, INC. ``AS IS'' AND ANY
17 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL ALACRITECH, INC. OR
20 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
23 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
24 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
25 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT
26 * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 *
29 * The views and conclusions contained in the software and documentation
30 * are those of the authors and should not be interpreted as representing
31 * official policies, either expressed or implied, of Alacritech, Inc.
32 *
Mithlesh Thukral0d414722009-01-19 20:29:59 +053033 * Parts developed by LinSysSoft Sahara team
34 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070035 **************************************************************************/
36
37/*
38 * FILENAME: sxg.c
39 *
40 * The SXG driver for Alacritech's 10Gbe products.
41 *
42 * NOTE: This is the standard, non-accelerated version of Alacritech's
43 * IS-NIC driver.
44 */
45
46#include <linux/kernel.h>
47#include <linux/string.h>
48#include <linux/errno.h>
49#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/ioport.h>
52#include <linux/slab.h>
53#include <linux/interrupt.h>
54#include <linux/timer.h>
55#include <linux/pci.h>
56#include <linux/spinlock.h>
57#include <linux/init.h>
58#include <linux/netdevice.h>
59#include <linux/etherdevice.h>
60#include <linux/ethtool.h>
61#include <linux/skbuff.h>
62#include <linux/delay.h>
63#include <linux/types.h>
64#include <linux/dma-mapping.h>
65#include <linux/mii.h>
Mithlesh Thukral0d414722009-01-19 20:29:59 +053066#include <linux/ip.h>
67#include <linux/in.h>
68#include <linux/tcp.h>
69#include <linux/ipv6.h>
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070070
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070071#define SLIC_GET_STATS_ENABLED 0
72#define LINUX_FREES_ADAPTER_RESOURCES 1
73#define SXG_OFFLOAD_IP_CHECKSUM 0
74#define SXG_POWER_MANAGEMENT_ENABLED 0
75#define VPCI 0
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070076#define ATK_DEBUG 1
77
78#include "sxg_os.h"
79#include "sxghw.h"
80#include "sxghif.h"
81#include "sxg.h"
82#include "sxgdbg.h"
83
84#include "sxgphycode.h"
Mithlesh Thukrala3915dd2009-01-19 20:28:13 +053085#define SXG_UCODE_DBG 0 /* Turn on for debugging */
86#ifdef SXG_UCODE_DBG
87#include "saharadbgdownload.c"
88#include "saharadbgdownloadB.c"
89#else
90#include "saharadownload.c"
91#include "saharadownloadB.c"
92#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -070093
J.R. Mauro73b07062008-10-28 18:42:02 -040094static int sxg_allocate_buffer_memory(struct adapter_t *adapter, u32 Size,
Mithlesh Thukral942798b2009-01-05 21:14:34 +053095 enum sxg_buffer_type BufferType);
Mithlesh Thukral0d414722009-01-19 20:29:59 +053096static int sxg_allocate_rcvblock_complete(struct adapter_t *adapter,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +053097 void *RcvBlock,
98 dma_addr_t PhysicalAddress,
99 u32 Length);
J.R. Mauro73b07062008-10-28 18:42:02 -0400100static void sxg_allocate_sgl_buffer_complete(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530101 struct sxg_scatter_gather *SxgSgl,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400102 dma_addr_t PhysicalAddress,
103 u32 Length);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700104
105static void sxg_mcast_init_crc32(void);
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530106static int sxg_entry_open(struct net_device *dev);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530107static int sxg_second_open(struct net_device * dev);
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530108static int sxg_entry_halt(struct net_device *dev);
109static int sxg_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
110static int sxg_send_packets(struct sk_buff *skb, struct net_device *dev);
J.R. Mauro73b07062008-10-28 18:42:02 -0400111static int sxg_transmit_packet(struct adapter_t *adapter, struct sk_buff *skb);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530112static int sxg_dumb_sgl(struct sxg_x64_sgl *pSgl,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530113 struct sxg_scatter_gather *SxgSgl);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700114
J.R. Mauro73b07062008-10-28 18:42:02 -0400115static void sxg_handle_interrupt(struct adapter_t *adapter);
116static int sxg_process_isr(struct adapter_t *adapter, u32 MessageId);
117static u32 sxg_process_event_queue(struct adapter_t *adapter, u32 RssId);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530118static void sxg_complete_slow_send(struct adapter_t *adapter, int irq_context);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530119static struct sk_buff *sxg_slow_receive(struct adapter_t *adapter,
120 struct sxg_event *Event);
J.R. Mauro73b07062008-10-28 18:42:02 -0400121static void sxg_process_rcv_error(struct adapter_t *adapter, u32 ErrorStatus);
122static bool sxg_mac_filter(struct adapter_t *adapter,
123 struct ether_header *EtherHdr, ushort length);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530124static struct net_device_stats *sxg_get_stats(struct net_device * dev);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530125void sxg_free_resources(struct adapter_t *adapter);
126void sxg_free_rcvblocks(struct adapter_t *adapter);
127void sxg_free_sgl_buffers(struct adapter_t *adapter);
128void sxg_unmap_resources(struct adapter_t *adapter);
129void sxg_free_mcast_addrs(struct adapter_t *adapter);
130void sxg_collect_statistics(struct adapter_t *adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530131
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -0700132#define XXXTODO 0
133
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -0800134#if XXXTODO
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530135static int sxg_mac_set_address(struct net_device *dev, void *ptr);
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -0800136static void sxg_unmap_mmio_space(struct adapter_t *adapter);
137#endif
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530138static void sxg_mcast_set_list(struct net_device *dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700139
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530140static int sxg_adapter_set_hwaddr(struct adapter_t *adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700141
J.R. Mauro73b07062008-10-28 18:42:02 -0400142static int sxg_initialize_adapter(struct adapter_t *adapter);
143static void sxg_stock_rcv_buffers(struct adapter_t *adapter);
144static void sxg_complete_descriptor_blocks(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400145 unsigned char Index);
J.R. Mauro73b07062008-10-28 18:42:02 -0400146static int sxg_initialize_link(struct adapter_t *adapter);
147static int sxg_phy_init(struct adapter_t *adapter);
148static void sxg_link_event(struct adapter_t *adapter);
149static enum SXG_LINK_STATE sxg_get_link_state(struct adapter_t *adapter);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530150static void sxg_link_state(struct adapter_t *adapter,
151 enum SXG_LINK_STATE LinkState);
J.R. Mauro73b07062008-10-28 18:42:02 -0400152static int sxg_write_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400153 u32 DevAddr, u32 RegAddr, u32 Value);
J.R. Mauro73b07062008-10-28 18:42:02 -0400154static int sxg_read_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400155 u32 DevAddr, u32 RegAddr, u32 *pValue);
Mithlesh Thukralb040b072009-01-28 07:08:11 +0530156static void sxg_set_mcast_addr(struct adapter_t *adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700157
158static unsigned int sxg_first_init = 1;
159static char *sxg_banner =
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530160 "Alacritech SLIC Technology(tm) Server and Storage \
161 10Gbe Accelerator (Non-Accelerated)\n";
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700162
163static int sxg_debug = 1;
164static int debug = -1;
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530165static struct net_device *head_netdevice = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700166
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530167static struct sxgbase_driver sxg_global = {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700168 .dynamic_intagg = 1,
169};
170static int intagg_delay = 100;
171static u32 dynamic_intagg = 0;
172
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530173char sxg_driver_name[] = "sxg_nic";
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700174#define DRV_AUTHOR "Alacritech, Inc. Engineering"
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530175#define DRV_DESCRIPTION \
176 "Alacritech SLIC Techonology(tm) Non-Accelerated 10Gbe Driver"
177#define DRV_COPYRIGHT \
178 "Copyright 2000-2008 Alacritech, Inc. All rights reserved."
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700179
180MODULE_AUTHOR(DRV_AUTHOR);
181MODULE_DESCRIPTION(DRV_DESCRIPTION);
182MODULE_LICENSE("GPL");
183
184module_param(dynamic_intagg, int, 0);
185MODULE_PARM_DESC(dynamic_intagg, "Dynamic Interrupt Aggregation Setting");
186module_param(intagg_delay, int, 0);
187MODULE_PARM_DESC(intagg_delay, "uSec Interrupt Aggregation Delay");
188
189static struct pci_device_id sxg_pci_tbl[] __devinitdata = {
190 {PCI_DEVICE(SXG_VENDOR_ID, SXG_DEVICE_ID)},
191 {0,}
192};
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400193
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700194MODULE_DEVICE_TABLE(pci, sxg_pci_tbl);
195
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700196static inline void sxg_reg32_write(void __iomem *reg, u32 value, bool flush)
197{
198 writel(value, reg);
199 if (flush)
200 mb();
201}
202
J.R. Mauro73b07062008-10-28 18:42:02 -0400203static inline void sxg_reg64_write(struct adapter_t *adapter, void __iomem *reg,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700204 u64 value, u32 cpu)
205{
206 u32 value_high = (u32) (value >> 32);
207 u32 value_low = (u32) (value & 0x00000000FFFFFFFF);
208 unsigned long flags;
209
210 spin_lock_irqsave(&adapter->Bit64RegLock, flags);
211 writel(value_high, (void __iomem *)(&adapter->UcodeRegs[cpu].Upper));
212 writel(value_low, reg);
213 spin_unlock_irqrestore(&adapter->Bit64RegLock, flags);
214}
215
216static void sxg_init_driver(void)
217{
218 if (sxg_first_init) {
219 DBG_ERROR("sxg: %s sxg_first_init set jiffies[%lx]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700220 __func__, jiffies);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700221 sxg_first_init = 0;
222 spin_lock_init(&sxg_global.driver_lock);
223 }
224}
225
J.R. Mauro73b07062008-10-28 18:42:02 -0400226static void sxg_dbg_macaddrs(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700227{
228 DBG_ERROR(" (%s) curr %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
229 adapter->netdev->name, adapter->currmacaddr[0],
230 adapter->currmacaddr[1], adapter->currmacaddr[2],
231 adapter->currmacaddr[3], adapter->currmacaddr[4],
232 adapter->currmacaddr[5]);
233 DBG_ERROR(" (%s) mac %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
234 adapter->netdev->name, adapter->macaddr[0],
235 adapter->macaddr[1], adapter->macaddr[2],
236 adapter->macaddr[3], adapter->macaddr[4],
237 adapter->macaddr[5]);
238 return;
239}
240
J.R. Maurob243c4a2008-10-20 19:28:58 -0400241/* SXG Globals */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530242static struct sxg_driver SxgDriver;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700243
244#ifdef ATKDBG
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530245static struct sxg_trace_buffer LSxgTraceBuffer;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700246#endif /* ATKDBG */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530247static struct sxg_trace_buffer *SxgTraceBuffer = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700248
249/*
250 * sxg_download_microcode
251 *
252 * Download Microcode to Sahara adapter
253 *
254 * Arguments -
255 * adapter - A pointer to our adapter structure
256 * UcodeSel - microcode file selection
257 *
258 * Return
259 * int
260 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530261static bool sxg_download_microcode(struct adapter_t *adapter,
262 enum SXG_UCODE_SEL UcodeSel)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700263{
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530264 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700265 u32 Section;
266 u32 ThisSectionSize;
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400267 u32 *Instruction = NULL;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700268 u32 BaseAddress, AddressOffset, Address;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530269 /* u32 Failure; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700270 u32 ValueRead;
271 u32 i;
272 u32 numSections = 0;
273 u32 sectionSize[16];
274 u32 sectionStart[16];
275
276 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DnldUcod",
277 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700278 DBG_ERROR("sxg: %s ENTER\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700279
280 switch (UcodeSel) {
J.R. Maurob243c4a2008-10-20 19:28:58 -0400281 case SXG_UCODE_SAHARA: /* Sahara operational ucode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700282 numSections = SNumSections;
283 for (i = 0; i < numSections; i++) {
284 sectionSize[i] = SSectionSize[i];
285 sectionStart[i] = SSectionStart[i];
286 }
287 break;
288 default:
289 printk(KERN_ERR KBUILD_MODNAME
290 ": Woah, big error with the microcode!\n");
291 break;
292 }
293
294 DBG_ERROR("sxg: RESET THE CARD\n");
J.R. Maurob243c4a2008-10-20 19:28:58 -0400295 /* First, reset the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700296 WRITE_REG(HwRegs->Reset, 0xDEAD, FLUSH);
297
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530298 /*
299 * Download each section of the microcode as specified in
300 * its download file. The *download.c file is generated using
301 * the saharaobjtoc facility which converts the metastep .obj
302 * file to a .c file which contains a two dimentional array.
303 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700304 for (Section = 0; Section < numSections; Section++) {
305 DBG_ERROR("sxg: SECTION # %d\n", Section);
306 switch (UcodeSel) {
307 case SXG_UCODE_SAHARA:
308 Instruction = (u32 *) & SaharaUCode[Section][0];
309 break;
310 default:
311 ASSERT(0);
312 break;
313 }
314 BaseAddress = sectionStart[Section];
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530315 /* Size in instructions */
316 ThisSectionSize = sectionSize[Section] / 12;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700317 for (AddressOffset = 0; AddressOffset < ThisSectionSize;
318 AddressOffset++) {
319 Address = BaseAddress + AddressOffset;
320 ASSERT((Address & ~MICROCODE_ADDRESS_MASK) == 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400321 /* Write instruction bits 31 - 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700322 WRITE_REG(HwRegs->UcodeDataLow, *Instruction, FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400323 /* Write instruction bits 63-32 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700324 WRITE_REG(HwRegs->UcodeDataMiddle, *(Instruction + 1),
325 FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400326 /* Write instruction bits 95-64 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700327 WRITE_REG(HwRegs->UcodeDataHigh, *(Instruction + 2),
328 FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400329 /* Write instruction address with the WRITE bit set */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700330 WRITE_REG(HwRegs->UcodeAddr,
331 (Address | MICROCODE_ADDRESS_WRITE), FLUSH);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530332 /*
333 * Sahara bug in the ucode download logic - the write to DataLow
334 * for the next instruction could get corrupted. To avoid this,
335 * write to DataLow again for this instruction (which may get
336 * corrupted, but it doesn't matter), then increment the address
337 * and write the data for the next instruction to DataLow. That
338 * write should succeed.
339 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700340 WRITE_REG(HwRegs->UcodeDataLow, *Instruction, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400341 /* Advance 3 u32S to start of next instruction */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700342 Instruction += 3;
343 }
344 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530345 /*
346 * Now repeat the entire operation reading the instruction back and
347 * checking for parity errors
348 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700349 for (Section = 0; Section < numSections; Section++) {
350 DBG_ERROR("sxg: check SECTION # %d\n", Section);
351 switch (UcodeSel) {
352 case SXG_UCODE_SAHARA:
353 Instruction = (u32 *) & SaharaUCode[Section][0];
354 break;
355 default:
356 ASSERT(0);
357 break;
358 }
359 BaseAddress = sectionStart[Section];
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530360 /* Size in instructions */
361 ThisSectionSize = sectionSize[Section] / 12;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700362 for (AddressOffset = 0; AddressOffset < ThisSectionSize;
363 AddressOffset++) {
364 Address = BaseAddress + AddressOffset;
J.R. Maurob243c4a2008-10-20 19:28:58 -0400365 /* Write the address with the READ bit set */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700366 WRITE_REG(HwRegs->UcodeAddr,
367 (Address | MICROCODE_ADDRESS_READ), FLUSH);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400368 /* Read it back and check parity bit. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700369 READ_REG(HwRegs->UcodeAddr, ValueRead);
370 if (ValueRead & MICROCODE_ADDRESS_PARITY) {
371 DBG_ERROR("sxg: %s PARITY ERROR\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700372 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700373
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530374 return FALSE; /* Parity error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700375 }
376 ASSERT((ValueRead & MICROCODE_ADDRESS_MASK) == Address);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400377 /* Read the instruction back and compare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700378 READ_REG(HwRegs->UcodeDataLow, ValueRead);
379 if (ValueRead != *Instruction) {
380 DBG_ERROR("sxg: %s MISCOMPARE LOW\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700381 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530382 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700383 }
384 READ_REG(HwRegs->UcodeDataMiddle, ValueRead);
385 if (ValueRead != *(Instruction + 1)) {
386 DBG_ERROR("sxg: %s MISCOMPARE MIDDLE\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700387 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530388 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700389 }
390 READ_REG(HwRegs->UcodeDataHigh, ValueRead);
391 if (ValueRead != *(Instruction + 2)) {
392 DBG_ERROR("sxg: %s MISCOMPARE HIGH\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700393 __func__);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530394 return FALSE; /* Miscompare */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700395 }
J.R. Maurob243c4a2008-10-20 19:28:58 -0400396 /* Advance 3 u32S to start of next instruction */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700397 Instruction += 3;
398 }
399 }
400
J.R. Maurob243c4a2008-10-20 19:28:58 -0400401 /* Everything OK, Go. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700402 WRITE_REG(HwRegs->UcodeAddr, MICROCODE_ADDRESS_GO, FLUSH);
403
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530404 /*
405 * Poll the CardUp register to wait for microcode to initialize
406 * Give up after 10,000 attemps (500ms).
407 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700408 for (i = 0; i < 10000; i++) {
409 udelay(50);
410 READ_REG(adapter->UcodeRegs[0].CardUp, ValueRead);
411 if (ValueRead == 0xCAFE) {
Harvey Harrisone88bd232008-10-17 14:46:10 -0700412 DBG_ERROR("sxg: %s BOO YA 0xCAFE\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700413 break;
414 }
415 }
416 if (i == 10000) {
Harvey Harrisone88bd232008-10-17 14:46:10 -0700417 DBG_ERROR("sxg: %s TIMEOUT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700418
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530419 return FALSE; /* Timeout */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700420 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530421 /*
422 * Now write the LoadSync register. This is used to
423 * synchronize with the card so it can scribble on the memory
424 * that contained 0xCAFE from the "CardUp" step above
425 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700426 if (UcodeSel == SXG_UCODE_SAHARA) {
427 WRITE_REG(adapter->UcodeRegs[0].LoadSync, 0, FLUSH);
428 }
429
430 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDnldUcd",
431 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700432 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700433
434 return (TRUE);
435}
436
437/*
438 * sxg_allocate_resources - Allocate memory and locks
439 *
440 * Arguments -
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530441 * adapter - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700442 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530443 * Return - int
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700444 */
J.R. Mauro73b07062008-10-28 18:42:02 -0400445static int sxg_allocate_resources(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700446{
447 int status;
448 u32 i;
449 u32 RssIds, IsrCount;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530450 /* struct sxg_xmt_ring *XmtRing; */
451 /* struct sxg_rcv_ring *RcvRing; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700452
Harvey Harrisone88bd232008-10-17 14:46:10 -0700453 DBG_ERROR("%s ENTER\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700454
455 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocRes",
456 adapter, 0, 0, 0);
457
J.R. Maurob243c4a2008-10-20 19:28:58 -0400458 /* Windows tells us how many CPUs it plans to use for */
459 /* RSS */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700460 RssIds = SXG_RSS_CPU_COUNT(adapter);
461 IsrCount = adapter->MsiEnabled ? RssIds : 1;
462
Harvey Harrisone88bd232008-10-17 14:46:10 -0700463 DBG_ERROR("%s Setup the spinlocks\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700464
J.R. Maurob243c4a2008-10-20 19:28:58 -0400465 /* Allocate spinlocks and initialize listheads first. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700466 spin_lock_init(&adapter->RcvQLock);
467 spin_lock_init(&adapter->SglQLock);
468 spin_lock_init(&adapter->XmtZeroLock);
469 spin_lock_init(&adapter->Bit64RegLock);
470 spin_lock_init(&adapter->AdapterLock);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530471 atomic_set(&adapter->pending_allocations, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700472
Harvey Harrisone88bd232008-10-17 14:46:10 -0700473 DBG_ERROR("%s Setup the lists\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700474
475 InitializeListHead(&adapter->FreeRcvBuffers);
476 InitializeListHead(&adapter->FreeRcvBlocks);
477 InitializeListHead(&adapter->AllRcvBlocks);
478 InitializeListHead(&adapter->FreeSglBuffers);
479 InitializeListHead(&adapter->AllSglBuffers);
480
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530481 /*
482 * Mark these basic allocations done. This flags essentially
483 * tells the SxgFreeResources routine that it can grab spinlocks
484 * and reference listheads.
485 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700486 adapter->BasicAllocations = TRUE;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530487 /*
488 * Main allocation loop. Start with the maximum supported by
489 * the microcode and back off if memory allocation
490 * fails. If we hit a minimum, fail.
491 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700492
493 for (;;) {
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700494 DBG_ERROR("%s Allocate XmtRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530495 (unsigned int)(sizeof(struct sxg_xmt_ring) * 1));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700496
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530497 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530498 * Start with big items first - receive and transmit rings.
499 * At the moment I'm going to keep the ring size fixed and
500 * adjust the TCBs if we fail. Later we might
501 * consider reducing the ring size as well..
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530502 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700503 adapter->XmtRings = pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530504 sizeof(struct sxg_xmt_ring) *
505 1,
506 &adapter->PXmtRings);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700507 DBG_ERROR("%s XmtRings[%p]\n", __func__, adapter->XmtRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700508
509 if (!adapter->XmtRings) {
510 goto per_tcb_allocation_failed;
511 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530512 memset(adapter->XmtRings, 0, sizeof(struct sxg_xmt_ring) * 1);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700513
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700514 DBG_ERROR("%s Allocate RcvRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530515 (unsigned int)(sizeof(struct sxg_rcv_ring) * 1));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700516 adapter->RcvRings =
517 pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530518 sizeof(struct sxg_rcv_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700519 &adapter->PRcvRings);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700520 DBG_ERROR("%s RcvRings[%p]\n", __func__, adapter->RcvRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700521 if (!adapter->RcvRings) {
522 goto per_tcb_allocation_failed;
523 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530524 memset(adapter->RcvRings, 0, sizeof(struct sxg_rcv_ring) * 1);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530525 adapter->ucode_stats = kzalloc(sizeof(struct sxg_ucode_stats), GFP_ATOMIC);
526 adapter->pucode_stats = pci_map_single(adapter->pcidev,
527 adapter->ucode_stats,
528 sizeof(struct sxg_ucode_stats),
529 PCI_DMA_FROMDEVICE);
530// memset(adapter->ucode_stats, 0, sizeof(struct sxg_ucode_stats));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700531 break;
532
533 per_tcb_allocation_failed:
J.R. Maurob243c4a2008-10-20 19:28:58 -0400534 /* an allocation failed. Free any successful allocations. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700535 if (adapter->XmtRings) {
536 pci_free_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530537 sizeof(struct sxg_xmt_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700538 adapter->XmtRings,
539 adapter->PXmtRings);
540 adapter->XmtRings = NULL;
541 }
542 if (adapter->RcvRings) {
543 pci_free_consistent(adapter->pcidev,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530544 sizeof(struct sxg_rcv_ring) * 1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700545 adapter->RcvRings,
546 adapter->PRcvRings);
547 adapter->RcvRings = NULL;
548 }
J.R. Maurob243c4a2008-10-20 19:28:58 -0400549 /* Loop around and try again.... */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +0530550 if (adapter->ucode_stats) {
551 pci_unmap_single(adapter->pcidev,
552 sizeof(struct sxg_ucode_stats),
553 adapter->pucode_stats, PCI_DMA_FROMDEVICE);
554 adapter->ucode_stats = NULL;
555 }
556
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700557 }
558
Harvey Harrisone88bd232008-10-17 14:46:10 -0700559 DBG_ERROR("%s Initialize RCV ZERO and XMT ZERO rings\n", __func__);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400560 /* Initialize rcv zero and xmt zero rings */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700561 SXG_INITIALIZE_RING(adapter->RcvRingZeroInfo, SXG_RCV_RING_SIZE);
562 SXG_INITIALIZE_RING(adapter->XmtRingZeroInfo, SXG_XMT_RING_SIZE);
563
J.R. Maurob243c4a2008-10-20 19:28:58 -0400564 /* Sanity check receive data structure format */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530565 /* ASSERT((adapter->ReceiveBufferSize == SXG_RCV_DATA_BUFFER_SIZE) ||
566 (adapter->ReceiveBufferSize == SXG_RCV_JUMBO_BUFFER_SIZE)); */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530567 ASSERT(sizeof(struct sxg_rcv_descriptor_block) ==
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700568 SXG_RCV_DESCRIPTOR_BLOCK_SIZE);
569
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530570 /*
571 * Allocate receive data buffers. We allocate a block of buffers and
572 * a corresponding descriptor block at once. See sxghw.h:SXG_RCV_BLOCK
573 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700574 for (i = 0; i < SXG_INITIAL_RCV_DATA_BUFFERS;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530575 i += SXG_RCV_DESCRIPTORS_PER_BLOCK) {
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530576 status = sxg_allocate_buffer_memory(adapter,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530577 SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700578 SXG_BUFFER_TYPE_RCV);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530579 if (status != STATUS_SUCCESS)
580 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700581 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530582 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530583 * NBL resource allocation can fail in the 'AllocateComplete' routine,
584 * which doesn't return status. Make sure we got the number of buffers
585 * we requested
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530586 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700587 if (adapter->FreeRcvBufferCount < SXG_INITIAL_RCV_DATA_BUFFERS) {
588 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF6",
589 adapter, adapter->FreeRcvBufferCount, SXG_MAX_ENTRIES,
590 0);
591 return (STATUS_RESOURCES);
592 }
593
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700594 DBG_ERROR("%s Allocate EventRings size[%x]\n", __func__,
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530595 (unsigned int)(sizeof(struct sxg_event_ring) * RssIds));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700596
J.R. Maurob243c4a2008-10-20 19:28:58 -0400597 /* Allocate event queues. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700598 adapter->EventRings = pci_alloc_consistent(adapter->pcidev,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530599 sizeof(struct sxg_event_ring) *
600 RssIds,
601 &adapter->PEventRings);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700602
603 if (!adapter->EventRings) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530604 /* Caller will call SxgFreeAdapter to clean up above
605 * allocations */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700606 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF8",
607 adapter, SXG_MAX_ENTRIES, 0, 0);
608 status = STATUS_RESOURCES;
609 goto per_tcb_allocation_failed;
610 }
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530611 memset(adapter->EventRings, 0, sizeof(struct sxg_event_ring) * RssIds);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700612
Harvey Harrisone88bd232008-10-17 14:46:10 -0700613 DBG_ERROR("%s Allocate ISR size[%x]\n", __func__, IsrCount);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400614 /* Allocate ISR */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700615 adapter->Isr = pci_alloc_consistent(adapter->pcidev,
616 IsrCount, &adapter->PIsr);
617 if (!adapter->Isr) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530618 /* Caller will call SxgFreeAdapter to clean up above
619 * allocations */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700620 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF9",
621 adapter, SXG_MAX_ENTRIES, 0, 0);
622 status = STATUS_RESOURCES;
623 goto per_tcb_allocation_failed;
624 }
625 memset(adapter->Isr, 0, sizeof(u32) * IsrCount);
626
Greg Kroah-Hartmand78404c2008-10-21 10:41:45 -0700627 DBG_ERROR("%s Allocate shared XMT ring zero index location size[%x]\n",
628 __func__, (unsigned int)sizeof(u32));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700629
J.R. Maurob243c4a2008-10-20 19:28:58 -0400630 /* Allocate shared XMT ring zero index location */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700631 adapter->XmtRingZeroIndex = pci_alloc_consistent(adapter->pcidev,
632 sizeof(u32),
633 &adapter->
634 PXmtRingZeroIndex);
635 if (!adapter->XmtRingZeroIndex) {
636 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAResF10",
637 adapter, SXG_MAX_ENTRIES, 0, 0);
638 status = STATUS_RESOURCES;
639 goto per_tcb_allocation_failed;
640 }
641 memset(adapter->XmtRingZeroIndex, 0, sizeof(u32));
642
643 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlcResS",
644 adapter, SXG_MAX_ENTRIES, 0, 0);
645
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530646 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700647}
648
649/*
650 * sxg_config_pci -
651 *
652 * Set up PCI Configuration space
653 *
654 * Arguments -
655 * pcidev - A pointer to our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700656 */
657static void sxg_config_pci(struct pci_dev *pcidev)
658{
659 u16 pci_command;
660 u16 new_command;
661
662 pci_read_config_word(pcidev, PCI_COMMAND, &pci_command);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700663 DBG_ERROR("sxg: %s PCI command[%4.4x]\n", __func__, pci_command);
J.R. Maurob243c4a2008-10-20 19:28:58 -0400664 /* Set the command register */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530665 new_command = pci_command | (
666 /* Memory Space Enable */
667 PCI_COMMAND_MEMORY |
668 /* Bus master enable */
669 PCI_COMMAND_MASTER |
670 /* Memory write and invalidate */
671 PCI_COMMAND_INVALIDATE |
672 /* Parity error response */
673 PCI_COMMAND_PARITY |
674 /* System ERR */
675 PCI_COMMAND_SERR |
676 /* Fast back-to-back */
677 PCI_COMMAND_FAST_BACK);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700678 if (pci_command != new_command) {
679 DBG_ERROR("%s -- Updating PCI COMMAND register %4.4x->%4.4x.\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700680 __func__, pci_command, new_command);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700681 pci_write_config_word(pcidev, PCI_COMMAND, new_command);
682 }
683}
684
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530685/*
686 * sxg_read_config
687 * @adapter : Pointer to the adapter structure for the card
688 * This function will read the configuration data from EEPROM/FLASH
689 */
690static inline int sxg_read_config(struct adapter_t *adapter)
691{
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530692 /* struct sxg_config data; */
Mithlesh Thukral942798b2009-01-05 21:14:34 +0530693 struct sw_cfg_data *data;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530694 dma_addr_t p_addr;
695 unsigned long status;
696 unsigned long i;
697
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530698 data = pci_alloc_consistent(adapter->pcidev,
699 sizeof(struct sw_cfg_data), &p_addr);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530700 if(!data) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530701 /*
702 * We cant get even this much memory. Raise a hell
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530703 * Get out of here
704 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530705 printk(KERN_ERR"%s : Could not allocate memory for reading \
706 EEPROM\n", __FUNCTION__);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530707 return -ENOMEM;
708 }
709
710 WRITE_REG(adapter->UcodeRegs[0].ConfigStat, SXG_CFG_TIMEOUT, TRUE);
711
712 WRITE_REG64(adapter, adapter->UcodeRegs[0].Config, p_addr, 0);
713 for(i=0; i<1000; i++) {
714 READ_REG(adapter->UcodeRegs[0].ConfigStat, status);
715 if (status != SXG_CFG_TIMEOUT)
716 break;
717 mdelay(1); /* Do we really need this */
718 }
719
720 switch(status) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530721 /* Config read from EEPROM succeeded */
722 case SXG_CFG_LOAD_EEPROM:
723 /* Config read from Flash succeeded */
724 case SXG_CFG_LOAD_FLASH:
725 /* Copy the MAC address to adapter structure */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530726 /* TODO: We are not doing the remaining part : FRU,
727 * etc
728 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +0530729 memcpy(adapter->macaddr, data->MacAddr[0].MacAddr,
730 sizeof(struct sxg_config_mac));
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530731 break;
732 case SXG_CFG_TIMEOUT:
733 case SXG_CFG_LOAD_INVALID:
734 case SXG_CFG_LOAD_ERROR:
735 default: /* Fix default handler later */
736 printk(KERN_WARNING"%s : We could not read the config \
737 word. Status = %ld\n", __FUNCTION__, status);
738 break;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530739 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530740 pci_free_consistent(adapter->pcidev, sizeof(struct sw_cfg_data), data,
741 p_addr);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530742 if (adapter->netdev) {
743 memcpy(adapter->netdev->dev_addr, adapter->currmacaddr, 6);
744 memcpy(adapter->netdev->perm_addr, adapter->currmacaddr, 6);
745 }
746 printk("LINSYS : These are the new MAC address\n");
747 sxg_dbg_macaddrs(adapter);
748
749 return status;
750}
751
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700752static int sxg_entry_probe(struct pci_dev *pcidev,
753 const struct pci_device_id *pci_tbl_entry)
754{
755 static int did_version = 0;
756 int err;
757 struct net_device *netdev;
J.R. Mauro73b07062008-10-28 18:42:02 -0400758 struct adapter_t *adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700759 void __iomem *memmapped_ioaddr;
760 u32 status = 0;
761 ulong mmio_start = 0;
762 ulong mmio_len = 0;
763
764 DBG_ERROR("sxg: %s 2.6 VERSION ENTER jiffies[%lx] cpu %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700765 __func__, jiffies, smp_processor_id());
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700766
J.R. Maurob243c4a2008-10-20 19:28:58 -0400767 /* Initialize trace buffer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700768#ifdef ATKDBG
769 SxgTraceBuffer = &LSxgTraceBuffer;
770 SXG_TRACE_INIT(SxgTraceBuffer, TRACE_NOISY);
771#endif
772
773 sxg_global.dynamic_intagg = dynamic_intagg;
774
775 err = pci_enable_device(pcidev);
776
777 DBG_ERROR("Call pci_enable_device(%p) status[%x]\n", pcidev, err);
778 if (err) {
779 return err;
780 }
781
782 if (sxg_debug > 0 && did_version++ == 0) {
783 printk(KERN_INFO "%s\n", sxg_banner);
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530784 printk(KERN_INFO "%s\n", SXG_DRV_VERSION);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700785 }
786
787 if (!(err = pci_set_dma_mask(pcidev, DMA_64BIT_MASK))) {
788 DBG_ERROR("pci_set_dma_mask(DMA_64BIT_MASK) successful\n");
789 } else {
790 if ((err = pci_set_dma_mask(pcidev, DMA_32BIT_MASK))) {
791 DBG_ERROR
792 ("No usable DMA configuration, aborting err[%x]\n",
793 err);
794 return err;
795 }
796 DBG_ERROR("pci_set_dma_mask(DMA_32BIT_MASK) successful\n");
797 }
798
799 DBG_ERROR("Call pci_request_regions\n");
800
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530801 err = pci_request_regions(pcidev, sxg_driver_name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700802 if (err) {
803 DBG_ERROR("pci_request_regions FAILED err[%x]\n", err);
804 return err;
805 }
806
807 DBG_ERROR("call pci_set_master\n");
808 pci_set_master(pcidev);
809
810 DBG_ERROR("call alloc_etherdev\n");
J.R. Mauro73b07062008-10-28 18:42:02 -0400811 netdev = alloc_etherdev(sizeof(struct adapter_t));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700812 if (!netdev) {
813 err = -ENOMEM;
814 goto err_out_exit_sxg_probe;
815 }
816 DBG_ERROR("alloc_etherdev for slic netdev[%p]\n", netdev);
817
818 SET_NETDEV_DEV(netdev, &pcidev->dev);
819
820 pci_set_drvdata(pcidev, netdev);
821 adapter = netdev_priv(netdev);
822 adapter->netdev = netdev;
823 adapter->pcidev = pcidev;
824
825 mmio_start = pci_resource_start(pcidev, 0);
826 mmio_len = pci_resource_len(pcidev, 0);
827
828 DBG_ERROR("sxg: call ioremap(mmio_start[%lx], mmio_len[%lx])\n",
829 mmio_start, mmio_len);
830
831 memmapped_ioaddr = ioremap(mmio_start, mmio_len);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700832 DBG_ERROR("sxg: %s MEMMAPPED_IOADDR [%p]\n", __func__,
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400833 memmapped_ioaddr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700834 if (!memmapped_ioaddr) {
835 DBG_ERROR("%s cannot remap MMIO region %lx @ %lx\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700836 __func__, mmio_len, mmio_start);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530837 goto err_out_free_mmio_region_0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700838 }
839
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530840 DBG_ERROR("sxg: %s found Alacritech SXG PCI, MMIO at %p, start[%lx] \
841 len[%lx], IRQ %d.\n", __func__, memmapped_ioaddr, mmio_start,
842 mmio_len, pcidev->irq);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700843
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400844 adapter->HwRegs = (void *)memmapped_ioaddr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700845 adapter->base_addr = memmapped_ioaddr;
846
847 mmio_start = pci_resource_start(pcidev, 2);
848 mmio_len = pci_resource_len(pcidev, 2);
849
850 DBG_ERROR("sxg: call ioremap(mmio_start[%lx], mmio_len[%lx])\n",
851 mmio_start, mmio_len);
852
853 memmapped_ioaddr = ioremap(mmio_start, mmio_len);
J.R. Mauro5c7514e2008-10-05 20:38:52 -0400854 DBG_ERROR("sxg: %s MEMMAPPED_IOADDR [%p]\n", __func__,
855 memmapped_ioaddr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700856 if (!memmapped_ioaddr) {
857 DBG_ERROR("%s cannot remap MMIO region %lx @ %lx\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700858 __func__, mmio_len, mmio_start);
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530859 goto err_out_free_mmio_region_2;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700860 }
861
862 DBG_ERROR("sxg: %s found Alacritech SXG PCI, MMIO at %p, "
863 "start[%lx] len[%lx], IRQ %d.\n", __func__,
864 memmapped_ioaddr, mmio_start, mmio_len, pcidev->irq);
865
866 adapter->UcodeRegs = (void *)memmapped_ioaddr;
867
868 adapter->State = SXG_STATE_INITIALIZING;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +0530869 /*
870 * Maintain a list of all adapters anchored by
871 * the global SxgDriver structure.
872 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700873 adapter->Next = SxgDriver.Adapters;
874 SxgDriver.Adapters = adapter;
875 adapter->AdapterID = ++SxgDriver.AdapterID;
876
J.R. Maurob243c4a2008-10-20 19:28:58 -0400877 /* Initialize CRC table used to determine multicast hash */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700878 sxg_mcast_init_crc32();
879
880 adapter->JumboEnabled = FALSE;
881 adapter->RssEnabled = FALSE;
882 if (adapter->JumboEnabled) {
883 adapter->FrameSize = JUMBOMAXFRAME;
884 adapter->ReceiveBufferSize = SXG_RCV_JUMBO_BUFFER_SIZE;
885 } else {
886 adapter->FrameSize = ETHERMAXFRAME;
887 adapter->ReceiveBufferSize = SXG_RCV_DATA_BUFFER_SIZE;
888 }
889
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530890 /*
891 * status = SXG_READ_EEPROM(adapter);
892 * if (!status) {
893 * goto sxg_init_bad;
894 * }
895 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700896
Harvey Harrisone88bd232008-10-17 14:46:10 -0700897 DBG_ERROR("sxg: %s ENTER sxg_config_pci\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700898 sxg_config_pci(pcidev);
Harvey Harrisone88bd232008-10-17 14:46:10 -0700899 DBG_ERROR("sxg: %s EXIT sxg_config_pci\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700900
Harvey Harrisone88bd232008-10-17 14:46:10 -0700901 DBG_ERROR("sxg: %s ENTER sxg_init_driver\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700902 sxg_init_driver();
Harvey Harrisone88bd232008-10-17 14:46:10 -0700903 DBG_ERROR("sxg: %s EXIT sxg_init_driver\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700904
905 adapter->vendid = pci_tbl_entry->vendor;
906 adapter->devid = pci_tbl_entry->device;
907 adapter->subsysid = pci_tbl_entry->subdevice;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700908 adapter->slotnumber = ((pcidev->devfn >> 3) & 0x1F);
909 adapter->functionnumber = (pcidev->devfn & 0x7);
910 adapter->memorylength = pci_resource_len(pcidev, 0);
911 adapter->irq = pcidev->irq;
912 adapter->next_netdevice = head_netdevice;
913 head_netdevice = netdev;
J.R. Maurob243c4a2008-10-20 19:28:58 -0400914 adapter->port = 0; /*adapter->functionnumber; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700915
J.R. Maurob243c4a2008-10-20 19:28:58 -0400916 /* Allocate memory and other resources */
Harvey Harrisone88bd232008-10-17 14:46:10 -0700917 DBG_ERROR("sxg: %s ENTER sxg_allocate_resources\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700918 status = sxg_allocate_resources(adapter);
919 DBG_ERROR("sxg: %s EXIT sxg_allocate_resources status %x\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700920 __func__, status);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700921 if (status != STATUS_SUCCESS) {
922 goto err_out_unmap;
923 }
924
Harvey Harrisone88bd232008-10-17 14:46:10 -0700925 DBG_ERROR("sxg: %s ENTER sxg_download_microcode\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700926 if (sxg_download_microcode(adapter, SXG_UCODE_SAHARA)) {
927 DBG_ERROR("sxg: %s ENTER sxg_adapter_set_hwaddr\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -0700928 __func__);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530929 sxg_read_config(adapter);
Mithlesh Thukral54aed112009-01-19 20:27:17 +0530930 status = sxg_adapter_set_hwaddr(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700931 } else {
932 adapter->state = ADAPT_FAIL;
933 adapter->linkstate = LINK_DOWN;
934 DBG_ERROR("sxg_download_microcode FAILED status[%x]\n", status);
935 }
936
937 netdev->base_addr = (unsigned long)adapter->base_addr;
938 netdev->irq = adapter->irq;
939 netdev->open = sxg_entry_open;
940 netdev->stop = sxg_entry_halt;
941 netdev->hard_start_xmit = sxg_send_packets;
942 netdev->do_ioctl = sxg_ioctl;
943#if XXXTODO
944 netdev->set_mac_address = sxg_mac_set_address;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +0530945#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700946 netdev->get_stats = sxg_get_stats;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +0530947 netdev->set_multicast_list = sxg_mcast_set_list;
Mithlesh Thukral371d7a92009-01-19 20:22:34 +0530948 SET_ETHTOOL_OPS(netdev, &sxg_nic_ethtool_ops);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700949
950 strcpy(netdev->name, "eth%d");
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530951 /* strcpy(netdev->name, pci_name(pcidev)); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700952 if ((err = register_netdev(netdev))) {
953 DBG_ERROR("Cannot register net device, aborting. %s\n",
954 netdev->name);
955 goto err_out_unmap;
956 }
957
958 DBG_ERROR
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530959 ("sxg: %s addr 0x%lx, irq %d, MAC addr \
960 %02X:%02X:%02X:%02X:%02X:%02X\n",
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700961 netdev->name, netdev->base_addr, pcidev->irq, netdev->dev_addr[0],
962 netdev->dev_addr[1], netdev->dev_addr[2], netdev->dev_addr[3],
963 netdev->dev_addr[4], netdev->dev_addr[5]);
964
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530965 /* sxg_init_bad: */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700966 ASSERT(status == FALSE);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +0530967 /* sxg_free_adapter(adapter); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700968
Harvey Harrisone88bd232008-10-17 14:46:10 -0700969 DBG_ERROR("sxg: %s EXIT status[%x] jiffies[%lx] cpu %d\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700970 status, jiffies, smp_processor_id());
971 return status;
972
973 err_out_unmap:
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530974 sxg_free_resources(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700975
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530976 err_out_free_mmio_region_2:
977
978 mmio_start = pci_resource_start(pcidev, 2);
979 mmio_len = pci_resource_len(pcidev, 2);
980 release_mem_region(mmio_start, mmio_len);
981
982 err_out_free_mmio_region_0:
983
984 mmio_start = pci_resource_start(pcidev, 0);
985 mmio_len = pci_resource_len(pcidev, 0);
986
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700987 release_mem_region(mmio_start, mmio_len);
988
989 err_out_exit_sxg_probe:
990
Harvey Harrisone88bd232008-10-17 14:46:10 -0700991 DBG_ERROR("%s EXIT jiffies[%lx] cpu %d\n", __func__, jiffies,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700992 smp_processor_id());
993
Mithlesh Thukral0d414722009-01-19 20:29:59 +0530994 pci_disable_device(pcidev);
995 DBG_ERROR("sxg: %s deallocate device\n", __FUNCTION__);
996 kfree(netdev);
997 printk("Exit %s, Sxg driver loading failed..\n", __FUNCTION__);
998
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -0700999 return -ENODEV;
1000}
1001
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001002/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301003 * LINE BASE Interrupt routines..
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001004 *
1005 * sxg_disable_interrupt
1006 *
1007 * DisableInterrupt Handler
1008 *
1009 * Arguments:
1010 *
1011 * adapter: Our adapter structure
1012 *
1013 * Return Value:
1014 * None.
1015 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001016static void sxg_disable_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001017{
1018 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DisIntr",
1019 adapter, adapter->InterruptsEnabled, 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001020 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001021 ASSERT(adapter->RssEnabled == FALSE);
1022 ASSERT(adapter->MsiEnabled == FALSE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001023 /* Turn off interrupts by writing to the icr register. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001024 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_DISABLE), TRUE);
1025
1026 adapter->InterruptsEnabled = 0;
1027
1028 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDisIntr",
1029 adapter, adapter->InterruptsEnabled, 0, 0);
1030}
1031
1032/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001033 * sxg_enable_interrupt
1034 *
1035 * EnableInterrupt Handler
1036 *
1037 * Arguments:
1038 *
1039 * adapter: Our adapter structure
1040 *
1041 * Return Value:
1042 * None.
1043 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001044static void sxg_enable_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001045{
1046 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "EnIntr",
1047 adapter, adapter->InterruptsEnabled, 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001048 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001049 ASSERT(adapter->RssEnabled == FALSE);
1050 ASSERT(adapter->MsiEnabled == FALSE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001051 /* Turn on interrupts by writing to the icr register. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001052 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_ENABLE), TRUE);
1053
1054 adapter->InterruptsEnabled = 1;
1055
1056 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XEnIntr",
1057 adapter, 0, 0, 0);
1058}
1059
1060/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001061 * sxg_isr - Process an line-based interrupt
1062 *
1063 * Arguments:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301064 * Context - Our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001065 * QueueDefault - Output parameter to queue to default CPU
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301066 * TargetCpus - Output bitmap to schedule DPC's
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001067 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301068 * Return Value: TRUE if our interrupt
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001069 */
1070static irqreturn_t sxg_isr(int irq, void *dev_id)
1071{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301072 struct net_device *dev = (struct net_device *) dev_id;
J.R. Mauro73b07062008-10-28 18:42:02 -04001073 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001074
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301075 if(adapter->state != ADAPT_UP)
1076 return IRQ_NONE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001077 adapter->Stats.NumInts++;
1078 if (adapter->Isr[0] == 0) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301079 /*
1080 * The SLIC driver used to experience a number of spurious
1081 * interrupts due to the delay associated with the masking of
1082 * the interrupt (we'd bounce back in here). If we see that
1083 * again with Sahara,add a READ_REG of the Icr register after
1084 * the WRITE_REG below.
1085 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001086 adapter->Stats.FalseInts++;
1087 return IRQ_NONE;
1088 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301089 /*
1090 * Move the Isr contents and clear the value in
1091 * shared memory, and mask interrupts
1092 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001093 adapter->IsrCopy[0] = adapter->Isr[0];
1094 adapter->Isr[0] = 0;
1095 WRITE_REG(adapter->UcodeRegs[0].Icr, SXG_ICR(0, SXG_ICR_MASK), TRUE);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301096 /* ASSERT(adapter->IsrDpcsPending == 0); */
J.R. Maurob243c4a2008-10-20 19:28:58 -04001097#if XXXTODO /* RSS Stuff */
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301098 /*
1099 * If RSS is enabled and the ISR specifies SXG_ISR_EVENT, then
1100 * schedule DPC's based on event queues.
1101 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001102 if (adapter->RssEnabled && (adapter->IsrCopy[0] & SXG_ISR_EVENT)) {
1103 for (i = 0;
1104 i < adapter->RssSystemInfo->ProcessorInfo.RssCpuCount;
1105 i++) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301106 struct sxg_event_ring *EventRing =
1107 &adapter->EventRings[i];
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301108 struct sxg_event *Event =
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001109 &EventRing->Ring[adapter->NextEvent[i]];
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001110 unsigned char Cpu =
1111 adapter->RssSystemInfo->RssIdToCpu[i];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001112 if (Event->Status & EVENT_STATUS_VALID) {
1113 adapter->IsrDpcsPending++;
1114 CpuMask |= (1 << Cpu);
1115 }
1116 }
1117 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301118 /*
1119 * Now, either schedule the CPUs specified by the CpuMask,
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301120 * or queue default
1121 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001122 if (CpuMask) {
1123 *QueueDefault = FALSE;
1124 } else {
1125 adapter->IsrDpcsPending = 1;
1126 *QueueDefault = TRUE;
1127 }
1128 *TargetCpus = CpuMask;
1129#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001130 /* There are no DPCs in Linux, so call the handler now */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001131 sxg_handle_interrupt(adapter);
1132
1133 return IRQ_HANDLED;
1134}
1135
J.R. Mauro73b07062008-10-28 18:42:02 -04001136static void sxg_handle_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001137{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301138 /* unsigned char RssId = 0; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001139 u32 NewIsr;
1140
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001141 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "HndlIntr",
1142 adapter, adapter->IsrCopy[0], 0, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001143 /* For now, RSS is disabled with line based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001144 ASSERT(adapter->RssEnabled == FALSE);
1145 ASSERT(adapter->MsiEnabled == FALSE);
1146 ASSERT(adapter->IsrCopy[0]);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001147
J.R. Maurob243c4a2008-10-20 19:28:58 -04001148 /* Always process the event queue. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001149 sxg_process_event_queue(adapter,
1150 (adapter->RssEnabled ? /*RssId */ 0 : 0));
1151
J.R. Maurob243c4a2008-10-20 19:28:58 -04001152#if XXXTODO /* RSS stuff */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001153 if (--adapter->IsrDpcsPending) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001154 /* We're done. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001155 ASSERT(adapter->RssEnabled);
1156 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DPCsPend",
1157 adapter, 0, 0, 0);
1158 return;
1159 }
1160#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001161 /* Last (or only) DPC processes the ISR and clears the interrupt. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001162 NewIsr = sxg_process_isr(adapter, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001163 /* Reenable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001164 adapter->IsrCopy[0] = 0;
1165 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "ClearIsr",
1166 adapter, NewIsr, 0, 0);
1167
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001168 WRITE_REG(adapter->UcodeRegs[0].Isr, NewIsr, TRUE);
1169
1170 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XHndlInt",
1171 adapter, 0, 0, 0);
1172}
1173
1174/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001175 * sxg_process_isr - Process an interrupt. Called from the line-based and
1176 * message based interrupt DPC routines
1177 *
1178 * Arguments:
1179 * adapter - Our adapter structure
1180 * Queue - The ISR that needs processing
1181 *
1182 * Return Value:
1183 * None
1184 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001185static int sxg_process_isr(struct adapter_t *adapter, u32 MessageId)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001186{
1187 u32 Isr = adapter->IsrCopy[MessageId];
1188 u32 NewIsr = 0;
1189
1190 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "ProcIsr",
1191 adapter, Isr, 0, 0);
1192
J.R. Maurob243c4a2008-10-20 19:28:58 -04001193 /* Error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001194 if (Isr & SXG_ISR_ERR) {
1195 if (Isr & SXG_ISR_PDQF) {
1196 adapter->Stats.PdqFull++;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001197 DBG_ERROR("%s: SXG_ISR_ERR PDQF!!\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001198 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001199 /* No host buffer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001200 if (Isr & SXG_ISR_RMISS) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301201 /*
1202 * There is a bunch of code in the SLIC driver which
1203 * attempts to process more receive events per DPC
1204 * if we start to fall behind. We'll probablyd
1205 * need to do something similar here, but hold
1206 * off for now. I don't want to make the code more
1207 * complicated than strictly needed.
1208 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301209 adapter->stats.rx_missed_errors++;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301210 if (adapter->stats.rx_missed_errors< 5) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001211 DBG_ERROR("%s: SXG_ISR_ERR RMISS!!\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001212 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001213 }
1214 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001215 /* Card crash */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001216 if (Isr & SXG_ISR_DEAD) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301217 /*
1218 * Set aside the crash info and set the adapter state
1219 * to RESET
1220 */
1221 adapter->CrashCpu = (unsigned char)
1222 ((Isr & SXG_ISR_CPU) >> SXG_ISR_CPU_SHIFT);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001223 adapter->CrashLocation = (ushort) (Isr & SXG_ISR_CRASH);
1224 adapter->Dead = TRUE;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001225 DBG_ERROR("%s: ISR_DEAD %x, CPU: %d\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001226 adapter->CrashLocation, adapter->CrashCpu);
1227 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001228 /* Event ring full */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001229 if (Isr & SXG_ISR_ERFULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301230 /*
1231 * Same issue as RMISS, really. This means the
1232 * host is falling behind the card. Need to increase
1233 * event ring size, process more events per interrupt,
1234 * and/or reduce/remove interrupt aggregation.
1235 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001236 adapter->Stats.EventRingFull++;
1237 DBG_ERROR("%s: SXG_ISR_ERR EVENT RING FULL!!\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001238 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001239 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001240 /* Transmit drop - no DRAM buffers or XMT error */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001241 if (Isr & SXG_ISR_XDROP) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07001242 DBG_ERROR("%s: SXG_ISR_ERR XDROP!!\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001243 }
1244 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001245 /* Slowpath send completions */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001246 if (Isr & SXG_ISR_SPSEND) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301247 sxg_complete_slow_send(adapter, 1);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001248 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001249 /* Dump */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001250 if (Isr & SXG_ISR_UPC) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301251 /* Maybe change when debug is added.. */
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301252// ASSERT(adapter->DumpCmdRunning);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001253 adapter->DumpCmdRunning = FALSE;
1254 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001255 /* Link event */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001256 if (Isr & SXG_ISR_LINK) {
1257 sxg_link_event(adapter);
1258 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001259 /* Debug - breakpoint hit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001260 if (Isr & SXG_ISR_BREAK) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301261 /*
1262 * At the moment AGDB isn't written to support interactive
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301263 * debug sessions. When it is, this interrupt will be used to
1264 * signal AGDB that it has hit a breakpoint. For now, ASSERT.
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301265 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001266 ASSERT(0);
1267 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001268 /* Heartbeat response */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001269 if (Isr & SXG_ISR_PING) {
1270 adapter->PingOutstanding = FALSE;
1271 }
1272 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XProcIsr",
1273 adapter, Isr, NewIsr, 0);
1274
1275 return (NewIsr);
1276}
1277
1278/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001279 * sxg_process_event_queue - Process our event queue
1280 *
1281 * Arguments:
1282 * - adapter - Adapter structure
1283 * - RssId - The event queue requiring processing
1284 *
1285 * Return Value:
1286 * None.
1287 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001288static u32 sxg_process_event_queue(struct adapter_t *adapter, u32 RssId)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001289{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301290 struct sxg_event_ring *EventRing = &adapter->EventRings[RssId];
1291 struct sxg_event *Event = &EventRing->Ring[adapter->NextEvent[RssId]];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001292 u32 EventsProcessed = 0, Batches = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001293 struct sk_buff *skb;
1294#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
1295 struct sk_buff *prev_skb = NULL;
1296 struct sk_buff *IndicationList[SXG_RCV_ARRAYSIZE];
1297 u32 Index;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301298 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001299#endif
1300 u32 ReturnStatus = 0;
1301
1302 ASSERT((adapter->State == SXG_STATE_RUNNING) ||
1303 (adapter->State == SXG_STATE_PAUSING) ||
1304 (adapter->State == SXG_STATE_PAUSED) ||
1305 (adapter->State == SXG_STATE_HALTING));
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301306 /*
1307 * We may still have unprocessed events on the queue if
1308 * the card crashed. Don't process them.
1309 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001310 if (adapter->Dead) {
1311 return (0);
1312 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301313 /*
1314 * In theory there should only be a single processor that
1315 * accesses this queue, and only at interrupt-DPC time. So/
1316 * we shouldn't need a lock for any of this.
1317 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001318 while (Event->Status & EVENT_STATUS_VALID) {
1319 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "Event",
1320 Event, Event->Code, Event->Status,
1321 adapter->NextEvent);
1322 switch (Event->Code) {
1323 case EVENT_CODE_BUFFERS:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301324 /* struct sxg_ring_info Head & Tail == unsigned char */
1325 ASSERT(!(Event->CommandIndex & 0xFF00));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001326 sxg_complete_descriptor_blocks(adapter,
1327 Event->CommandIndex);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001328 break;
1329 case EVENT_CODE_SLOWRCV:
1330 --adapter->RcvBuffersOnCard;
1331 if ((skb = sxg_slow_receive(adapter, Event))) {
1332 u32 rx_bytes;
1333#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
J.R. Maurob243c4a2008-10-20 19:28:58 -04001334 /* Add it to our indication list */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001335 SXG_ADD_RCV_PACKET(adapter, skb, prev_skb,
1336 IndicationList, num_skbs);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301337 /*
1338 * Linux, we just pass up each skb to the
1339 * protocol above at this point, there is no
1340 * capability of an indication list.
1341 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001342#else
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301343 /* CHECK skb_pull(skb, INIC_RCVBUF_HEADSIZE); */
1344 /* (rcvbuf->length & IRHDDR_FLEN_MSK); */
1345 rx_bytes = Event->Length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001346 adapter->stats.rx_packets++;
1347 adapter->stats.rx_bytes += rx_bytes;
1348#if SXG_OFFLOAD_IP_CHECKSUM
1349 skb->ip_summed = CHECKSUM_UNNECESSARY;
1350#endif
1351 skb->dev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001352 netif_rx(skb);
1353#endif
1354 }
1355 break;
1356 default:
1357 DBG_ERROR("%s: ERROR Invalid EventCode %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001358 __func__, Event->Code);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301359 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001360 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301361 /*
1362 * See if we need to restock card receive buffers.
1363 * There are two things to note here:
1364 * First - This test is not SMP safe. The
1365 * adapter->BuffersOnCard field is protected via atomic
1366 * interlocked calls, but we do not protect it with respect
1367 * to these tests. The only way to do that is with a lock,
1368 * and I don't want to grab a lock every time we adjust the
1369 * BuffersOnCard count. Instead, we allow the buffer
1370 * replenishment to be off once in a while. The worst that
1371 * can happen is the card is given on more-or-less descriptor
1372 * block than the arbitrary value we've chosen. No big deal
1373 * In short DO NOT ADD A LOCK HERE, OR WHERE RcvBuffersOnCard
1374 * is adjusted.
1375 * Second - We expect this test to rarely
1376 * evaluate to true. We attempt to refill descriptor blocks
1377 * as they are returned to us (sxg_complete_descriptor_blocks)
1378 * so The only time this should evaluate to true is when
1379 * sxg_complete_descriptor_blocks failed to allocate
1380 * receive buffers.
1381 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001382 if (adapter->RcvBuffersOnCard < SXG_RCV_DATA_BUFFERS) {
1383 sxg_stock_rcv_buffers(adapter);
1384 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301385 /*
1386 * It's more efficient to just set this to zero.
1387 * But clearing the top bit saves potential debug info...
1388 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001389 Event->Status &= ~EVENT_STATUS_VALID;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301390 /* Advance to the next event */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001391 SXG_ADVANCE_INDEX(adapter->NextEvent[RssId], EVENT_RING_SIZE);
1392 Event = &EventRing->Ring[adapter->NextEvent[RssId]];
1393 EventsProcessed++;
1394 if (EventsProcessed == EVENT_RING_BATCH) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001395 /* Release a batch of events back to the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001396 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1397 EVENT_RING_BATCH, FALSE);
1398 EventsProcessed = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301399 /*
1400 * If we've processed our batch limit, break out of the
1401 * loop and return SXG_ISR_EVENT to arrange for us to
1402 * be called again
1403 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001404 if (Batches++ == EVENT_BATCH_LIMIT) {
1405 SXG_TRACE(TRACE_SXG, SxgTraceBuffer,
1406 TRACE_NOISY, "EvtLimit", Batches,
1407 adapter->NextEvent, 0, 0);
1408 ReturnStatus = SXG_ISR_EVENT;
1409 break;
1410 }
1411 }
1412 }
1413#ifdef LINUX_HANDLES_RCV_INDICATION_LISTS
J.R. Maurob243c4a2008-10-20 19:28:58 -04001414 /* Indicate any received dumb-nic frames */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001415 SXG_INDICATE_PACKETS(adapter, IndicationList, num_skbs);
1416#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001417 /* Release events back to the card. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001418 if (EventsProcessed) {
1419 WRITE_REG(adapter->UcodeRegs[RssId].EventRelease,
1420 EventsProcessed, FALSE);
1421 }
1422 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XPrcEvnt",
1423 Batches, EventsProcessed, adapter->NextEvent, num_skbs);
1424
1425 return (ReturnStatus);
1426}
1427
1428/*
1429 * sxg_complete_slow_send - Complete slowpath or dumb-nic sends
1430 *
1431 * Arguments -
1432 * adapter - A pointer to our adapter structure
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301433 * irq_context - An integer to denote if we are in interrupt context
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001434 * Return
1435 * None
1436 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301437static void sxg_complete_slow_send(struct adapter_t *adapter, int irq_context)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001438{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301439 struct sxg_xmt_ring *XmtRing = &adapter->XmtRings[0];
1440 struct sxg_ring_info *XmtRingInfo = &adapter->XmtRingZeroInfo;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001441 u32 *ContextType;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301442 struct sxg_cmd *XmtCmd;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301443 unsigned long flags = 0;
1444 unsigned long sgl_flags = 0;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301445 unsigned int processed_count = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001446
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301447 /*
1448 * NOTE - This lock is dropped and regrabbed in this loop.
1449 * This means two different processors can both be running/
1450 * through this loop. Be *very* careful.
1451 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301452 if(irq_context) {
1453 if(!spin_trylock(&adapter->XmtZeroLock))
1454 goto lock_busy;
1455 }
1456 else
1457 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
1458
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001459 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnds",
1460 adapter, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
1461
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301462 while ((XmtRingInfo->Tail != *adapter->XmtRingZeroIndex)
1463 && processed_count++ < SXG_COMPLETE_SLOW_SEND_LIMIT) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301464 /*
1465 * Locate the current Cmd (ring descriptor entry), and
1466 * associated SGL, and advance the tail
1467 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001468 SXG_RETURN_CMD(XmtRing, XmtRingInfo, XmtCmd, ContextType);
1469 ASSERT(ContextType);
1470 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnd",
1471 XmtRingInfo->Head, XmtRingInfo->Tail, XmtCmd, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001472 /* Clear the SGL field. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001473 XmtCmd->Sgl = 0;
1474
1475 switch (*ContextType) {
1476 case SXG_SGL_DUMB:
1477 {
1478 struct sk_buff *skb;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301479 struct sxg_scatter_gather *SxgSgl =
1480 (struct sxg_scatter_gather *)ContextType;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301481 dma64_addr_t FirstSgeAddress;
1482 u32 FirstSgeLength;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301483
J.R. Maurob243c4a2008-10-20 19:28:58 -04001484 /* Dumb-nic send. Command context is the dumb-nic SGL */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001485 skb = (struct sk_buff *)ContextType;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301486 skb = SxgSgl->DumbPacket;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301487 FirstSgeAddress = XmtCmd->Buffer.FirstSgeAddress;
1488 FirstSgeLength = XmtCmd->Buffer.FirstSgeLength;
J.R. Maurob243c4a2008-10-20 19:28:58 -04001489 /* Complete the send */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001490 SXG_TRACE(TRACE_SXG, SxgTraceBuffer,
1491 TRACE_IMPORTANT, "DmSndCmp", skb, 0,
1492 0, 0);
1493 ASSERT(adapter->Stats.XmtQLen);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301494 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301495 * Now drop the lock and complete the send
1496 * back to Microsoft. We need to drop the lock
1497 * because Microsoft can come back with a
1498 * chimney send, which results in a double trip
1499 * in SxgTcpOuput
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301500 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301501 if(irq_context)
1502 spin_unlock(&adapter->XmtZeroLock);
1503 else
1504 spin_unlock_irqrestore(
1505 &adapter->XmtZeroLock, flags);
1506
1507 SxgSgl->DumbPacket = NULL;
1508 SXG_COMPLETE_DUMB_SEND(adapter, skb,
1509 FirstSgeAddress,
1510 FirstSgeLength);
1511 SXG_FREE_SGL_BUFFER(adapter, SxgSgl, NULL,
1512 irq_context);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001513 /* and reacquire.. */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301514 if(irq_context) {
1515 if(!spin_trylock(&adapter->XmtZeroLock))
1516 goto lock_busy;
1517 }
1518 else
1519 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001520 }
1521 break;
1522 default:
1523 ASSERT(0);
1524 }
1525 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301526 if(irq_context)
1527 spin_unlock(&adapter->XmtZeroLock);
1528 else
1529 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
1530lock_busy:
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001531 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpSnd",
1532 adapter, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
1533}
1534
1535/*
1536 * sxg_slow_receive
1537 *
1538 * Arguments -
1539 * adapter - A pointer to our adapter structure
1540 * Event - Receive event
1541 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301542 * Return - skb
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001543 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301544static struct sk_buff *sxg_slow_receive(struct adapter_t *adapter,
1545 struct sxg_event *Event)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001546{
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301547 u32 BufferSize = adapter->ReceiveBufferSize;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301548 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001549 struct sk_buff *Packet;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301550 static int read_counter = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001551
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301552 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *) Event->HostHandle;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301553 if(read_counter++ & 0x100)
1554 {
1555 sxg_collect_statistics(adapter);
1556 read_counter = 0;
1557 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001558 ASSERT(RcvDataBufferHdr);
1559 ASSERT(RcvDataBufferHdr->State == SXG_BUFFER_ONCARD);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001560 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "SlowRcv", Event,
1561 RcvDataBufferHdr, RcvDataBufferHdr->State,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301562 /*RcvDataBufferHdr->VirtualAddress*/ 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001563 /* Drop rcv frames in non-running state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001564 switch (adapter->State) {
1565 case SXG_STATE_RUNNING:
1566 break;
1567 case SXG_STATE_PAUSING:
1568 case SXG_STATE_PAUSED:
1569 case SXG_STATE_HALTING:
1570 goto drop;
1571 default:
1572 ASSERT(0);
1573 goto drop;
1574 }
1575
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301576 /*
1577 * memcpy(SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1578 * RcvDataBufferHdr->VirtualAddress, Event->Length);
1579 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301580
J.R. Maurob243c4a2008-10-20 19:28:58 -04001581 /* Change buffer state to UPSTREAM */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001582 RcvDataBufferHdr->State = SXG_BUFFER_UPSTREAM;
1583 if (Event->Status & EVENT_STATUS_RCVERR) {
1584 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "RcvError",
1585 Event, Event->Status, Event->HostHandle, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001586 /* XXXTODO - Remove this print later */
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001587 DBG_ERROR("SXG: Receive error %x\n", *(u32 *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001588 SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr));
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001589 sxg_process_rcv_error(adapter, *(u32 *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001590 SXG_RECEIVE_DATA_LOCATION
1591 (RcvDataBufferHdr));
1592 goto drop;
1593 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001594#if XXXTODO /* VLAN stuff */
1595 /* If there's a VLAN tag, extract it and validate it */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301596 if (((struct ether_header *)
1597 (SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr)))->EtherType
1598 == ETHERTYPE_VLAN) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001599 if (SxgExtractVlanHeader(adapter, RcvDataBufferHdr, Event) !=
1600 STATUS_SUCCESS) {
1601 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY,
1602 "BadVlan", Event,
1603 SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1604 Event->Length, 0);
1605 goto drop;
1606 }
1607 }
1608#endif
J.R. Maurob243c4a2008-10-20 19:28:58 -04001609 /* Dumb-nic frame. See if it passes our mac filter and update stats */
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301610
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301611 if (!sxg_mac_filter(adapter,
1612 (struct ether_header *)(SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr)),
1613 Event->Length)) {
1614 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "RcvFiltr",
1615 Event, SXG_RECEIVE_DATA_LOCATION(RcvDataBufferHdr),
1616 Event->Length, 0);
1617 goto drop;
1618 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001619
1620 Packet = RcvDataBufferHdr->SxgDumbRcvPacket;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301621 SXG_ADJUST_RCV_PACKET(Packet, RcvDataBufferHdr, Event);
1622 Packet->protocol = eth_type_trans(Packet, adapter->netdev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001623
1624 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "DumbRcv",
1625 RcvDataBufferHdr, Packet, Event->Length, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04001626 /* Lastly adjust the receive packet length. */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301627 RcvDataBufferHdr->SxgDumbRcvPacket = NULL;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301628 RcvDataBufferHdr->PhysicalAddress = (dma_addr_t)NULL;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301629 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr, BufferSize);
1630 if (RcvDataBufferHdr->skb)
1631 {
1632 spin_lock(&adapter->RcvQLock);
1633 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05301634 // adapter->RcvBuffersOnCard ++;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05301635 spin_unlock(&adapter->RcvQLock);
1636 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001637 return (Packet);
1638
1639 drop:
1640 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DropRcv",
1641 RcvDataBufferHdr, Event->Length, 0, 0);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301642 adapter->stats.rx_dropped++;
1643// adapter->Stats.RcvDiscards++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001644 spin_lock(&adapter->RcvQLock);
1645 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
1646 spin_unlock(&adapter->RcvQLock);
1647 return (NULL);
1648}
1649
1650/*
1651 * sxg_process_rcv_error - process receive error and update
1652 * stats
1653 *
1654 * Arguments:
1655 * adapter - Adapter structure
1656 * ErrorStatus - 4-byte receive error status
1657 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301658 * Return Value : None
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001659 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001660static void sxg_process_rcv_error(struct adapter_t *adapter, u32 ErrorStatus)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001661{
1662 u32 Error;
1663
Mithlesh Thukral54aed112009-01-19 20:27:17 +05301664 adapter->stats.rx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001665
1666 if (ErrorStatus & SXG_RCV_STATUS_TRANSPORT_ERROR) {
1667 Error = ErrorStatus & SXG_RCV_STATUS_TRANSPORT_MASK;
1668 switch (Error) {
1669 case SXG_RCV_STATUS_TRANSPORT_CSUM:
1670 adapter->Stats.TransportCsum++;
1671 break;
1672 case SXG_RCV_STATUS_TRANSPORT_UFLOW:
1673 adapter->Stats.TransportUflow++;
1674 break;
1675 case SXG_RCV_STATUS_TRANSPORT_HDRLEN:
1676 adapter->Stats.TransportHdrLen++;
1677 break;
1678 }
1679 }
1680 if (ErrorStatus & SXG_RCV_STATUS_NETWORK_ERROR) {
1681 Error = ErrorStatus & SXG_RCV_STATUS_NETWORK_MASK;
1682 switch (Error) {
1683 case SXG_RCV_STATUS_NETWORK_CSUM:
1684 adapter->Stats.NetworkCsum++;
1685 break;
1686 case SXG_RCV_STATUS_NETWORK_UFLOW:
1687 adapter->Stats.NetworkUflow++;
1688 break;
1689 case SXG_RCV_STATUS_NETWORK_HDRLEN:
1690 adapter->Stats.NetworkHdrLen++;
1691 break;
1692 }
1693 }
1694 if (ErrorStatus & SXG_RCV_STATUS_PARITY) {
1695 adapter->Stats.Parity++;
1696 }
1697 if (ErrorStatus & SXG_RCV_STATUS_LINK_ERROR) {
1698 Error = ErrorStatus & SXG_RCV_STATUS_LINK_MASK;
1699 switch (Error) {
1700 case SXG_RCV_STATUS_LINK_PARITY:
1701 adapter->Stats.LinkParity++;
1702 break;
1703 case SXG_RCV_STATUS_LINK_EARLY:
1704 adapter->Stats.LinkEarly++;
1705 break;
1706 case SXG_RCV_STATUS_LINK_BUFOFLOW:
1707 adapter->Stats.LinkBufOflow++;
1708 break;
1709 case SXG_RCV_STATUS_LINK_CODE:
1710 adapter->Stats.LinkCode++;
1711 break;
1712 case SXG_RCV_STATUS_LINK_DRIBBLE:
1713 adapter->Stats.LinkDribble++;
1714 break;
1715 case SXG_RCV_STATUS_LINK_CRC:
1716 adapter->Stats.LinkCrc++;
1717 break;
1718 case SXG_RCV_STATUS_LINK_OFLOW:
1719 adapter->Stats.LinkOflow++;
1720 break;
1721 case SXG_RCV_STATUS_LINK_UFLOW:
1722 adapter->Stats.LinkUflow++;
1723 break;
1724 }
1725 }
1726}
1727
1728/*
1729 * sxg_mac_filter
1730 *
1731 * Arguments:
1732 * adapter - Adapter structure
1733 * pether - Ethernet header
1734 * length - Frame length
1735 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301736 * Return Value : TRUE if the frame is to be allowed
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001737 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05301738static bool sxg_mac_filter(struct adapter_t *adapter,
1739 struct ether_header *EtherHdr, ushort length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001740{
1741 bool EqualAddr;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301742 struct net_device *dev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001743
1744 if (SXG_MULTICAST_PACKET(EtherHdr)) {
1745 if (SXG_BROADCAST_PACKET(EtherHdr)) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001746 /* broadcast */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001747 if (adapter->MacFilter & MAC_BCAST) {
1748 adapter->Stats.DumbRcvBcastPkts++;
1749 adapter->Stats.DumbRcvBcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001750 return (TRUE);
1751 }
1752 } else {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001753 /* multicast */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001754 if (adapter->MacFilter & MAC_ALLMCAST) {
1755 adapter->Stats.DumbRcvMcastPkts++;
1756 adapter->Stats.DumbRcvMcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001757 return (TRUE);
1758 }
1759 if (adapter->MacFilter & MAC_MCAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301760 struct dev_mc_list *mclist = dev->mc_list;
1761 while (mclist) {
1762 ETHER_EQ_ADDR(mclist->da_addr,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001763 EtherHdr->ether_dhost,
1764 EqualAddr);
1765 if (EqualAddr) {
1766 adapter->Stats.
1767 DumbRcvMcastPkts++;
1768 adapter->Stats.
1769 DumbRcvMcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001770 return (TRUE);
1771 }
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301772 mclist = mclist->next;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001773 }
1774 }
1775 }
1776 } else if (adapter->MacFilter & MAC_DIRECTED) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301777 /*
1778 * Not broadcast or multicast. Must be directed at us or
1779 * the card is in promiscuous mode. Either way, consider it
1780 * ours if MAC_DIRECTED is set
1781 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001782 adapter->Stats.DumbRcvUcastPkts++;
1783 adapter->Stats.DumbRcvUcastBytes += length;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001784 return (TRUE);
1785 }
1786 if (adapter->MacFilter & MAC_PROMISC) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04001787 /* Whatever it is, keep it. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001788 return (TRUE);
1789 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001790 return (FALSE);
1791}
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301792
J.R. Mauro73b07062008-10-28 18:42:02 -04001793static int sxg_register_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001794{
1795 if (!adapter->intrregistered) {
1796 int retval;
1797
1798 DBG_ERROR
1799 ("sxg: %s AllocAdaptRsrcs adapter[%p] dev->irq[%x] %x\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001800 __func__, adapter, adapter->netdev->irq, NR_IRQS);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001801
J.R. Mauro5c7514e2008-10-05 20:38:52 -04001802 spin_unlock_irqrestore(&sxg_global.driver_lock,
1803 sxg_global.flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001804
1805 retval = request_irq(adapter->netdev->irq,
1806 &sxg_isr,
1807 IRQF_SHARED,
1808 adapter->netdev->name, adapter->netdev);
1809
1810 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
1811
1812 if (retval) {
1813 DBG_ERROR("sxg: request_irq (%s) FAILED [%x]\n",
1814 adapter->netdev->name, retval);
1815 return (retval);
1816 }
1817 adapter->intrregistered = 1;
1818 adapter->IntRegistered = TRUE;
J.R. Maurob243c4a2008-10-20 19:28:58 -04001819 /* Disable RSS with line-based interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001820 adapter->MsiEnabled = FALSE;
1821 adapter->RssEnabled = FALSE;
1822 DBG_ERROR("sxg: %s AllocAdaptRsrcs adapter[%p] dev->irq[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001823 __func__, adapter, adapter->netdev->irq);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001824 }
1825 return (STATUS_SUCCESS);
1826}
1827
J.R. Mauro73b07062008-10-28 18:42:02 -04001828static void sxg_deregister_interrupt(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001829{
Harvey Harrisone88bd232008-10-17 14:46:10 -07001830 DBG_ERROR("sxg: %s ENTER adapter[%p]\n", __func__, adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001831#if XXXTODO
1832 slic_init_cleanup(adapter);
1833#endif
1834 memset(&adapter->stats, 0, sizeof(struct net_device_stats));
1835 adapter->error_interrupts = 0;
1836 adapter->rcv_interrupts = 0;
1837 adapter->xmit_interrupts = 0;
1838 adapter->linkevent_interrupts = 0;
1839 adapter->upr_interrupts = 0;
1840 adapter->num_isrs = 0;
1841 adapter->xmit_completes = 0;
1842 adapter->rcv_broadcasts = 0;
1843 adapter->rcv_multicasts = 0;
1844 adapter->rcv_unicasts = 0;
Harvey Harrisone88bd232008-10-17 14:46:10 -07001845 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001846}
1847
1848/*
1849 * sxg_if_init
1850 *
1851 * Perform initialization of our slic interface.
1852 *
1853 */
J.R. Mauro73b07062008-10-28 18:42:02 -04001854static int sxg_if_init(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001855{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301856 struct net_device *dev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001857 int status = 0;
1858
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301859 DBG_ERROR("sxg: %s (%s) ENTER states[%d:%d] flags[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001860 __func__, adapter->netdev->name,
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05301861 adapter->state,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001862 adapter->linkstate, dev->flags);
1863
1864 /* adapter should be down at this point */
1865 if (adapter->state != ADAPT_DOWN) {
1866 DBG_ERROR("sxg_if_init adapter->state != ADAPT_DOWN\n");
1867 return (-EIO);
1868 }
1869 ASSERT(adapter->linkstate == LINK_DOWN);
1870
1871 adapter->devflags_prev = dev->flags;
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301872 adapter->MacFilter = MAC_DIRECTED;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001873 if (dev->flags) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07001874 DBG_ERROR("sxg: %s (%s) Set MAC options: ", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001875 adapter->netdev->name);
1876 if (dev->flags & IFF_BROADCAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301877 adapter->MacFilter |= MAC_BCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001878 DBG_ERROR("BCAST ");
1879 }
1880 if (dev->flags & IFF_PROMISC) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301881 adapter->MacFilter |= MAC_PROMISC;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001882 DBG_ERROR("PROMISC ");
1883 }
1884 if (dev->flags & IFF_ALLMULTI) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301885 adapter->MacFilter |= MAC_ALLMCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001886 DBG_ERROR("ALL_MCAST ");
1887 }
1888 if (dev->flags & IFF_MULTICAST) {
Mithlesh Thukralb040b072009-01-28 07:08:11 +05301889 adapter->MacFilter |= MAC_MCAST;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001890 DBG_ERROR("MCAST ");
1891 }
1892 DBG_ERROR("\n");
1893 }
1894 status = sxg_register_interrupt(adapter);
1895 if (status != STATUS_SUCCESS) {
1896 DBG_ERROR("sxg_if_init: sxg_register_interrupt FAILED %x\n",
1897 status);
1898 sxg_deregister_interrupt(adapter);
1899 return (status);
1900 }
1901
1902 adapter->state = ADAPT_UP;
1903
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05301904 /* clear any pending events, then enable interrupts */
Harvey Harrisone88bd232008-10-17 14:46:10 -07001905 DBG_ERROR("sxg: %s ENABLE interrupts(slic)\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001906
1907 return (STATUS_SUCCESS);
1908}
1909
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301910static int sxg_entry_open(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001911{
J.R. Mauro73b07062008-10-28 18:42:02 -04001912 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001913 int status;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301914 static int turn;
1915
1916 if (turn) {
1917 sxg_second_open(adapter->netdev);
1918
1919 return STATUS_SUCCESS;
1920 }
1921
1922 turn++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001923
1924 ASSERT(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07001925 DBG_ERROR("sxg: %s adapter->activated[%d]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001926 adapter->activated);
1927 DBG_ERROR
1928 ("sxg: %s (%s): [jiffies[%lx] cpu %d] dev[%p] adapt[%p] port[%d]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001929 __func__, adapter->netdev->name, jiffies, smp_processor_id(),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001930 adapter->netdev, adapter, adapter->port);
1931
1932 netif_stop_queue(adapter->netdev);
1933
1934 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
1935 if (!adapter->activated) {
1936 sxg_global.num_sxg_ports_active++;
1937 adapter->activated = 1;
1938 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04001939 /* Initialize the adapter */
Harvey Harrisone88bd232008-10-17 14:46:10 -07001940 DBG_ERROR("sxg: %s ENTER sxg_initialize_adapter\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001941 status = sxg_initialize_adapter(adapter);
1942 DBG_ERROR("sxg: %s EXIT sxg_initialize_adapter status[%x]\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07001943 __func__, status);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001944
1945 if (status == STATUS_SUCCESS) {
Harvey Harrisone88bd232008-10-17 14:46:10 -07001946 DBG_ERROR("sxg: %s ENTER sxg_if_init\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001947 status = sxg_if_init(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07001948 DBG_ERROR("sxg: %s EXIT sxg_if_init status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001949 status);
1950 }
1951
1952 if (status != STATUS_SUCCESS) {
1953 if (adapter->activated) {
1954 sxg_global.num_sxg_ports_active--;
1955 adapter->activated = 0;
1956 }
1957 spin_unlock_irqrestore(&sxg_global.driver_lock,
1958 sxg_global.flags);
1959 return (status);
1960 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07001961 DBG_ERROR("sxg: %s ENABLE ALL INTERRUPTS\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001962
J.R. Maurob243c4a2008-10-20 19:28:58 -04001963 /* Enable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001964 SXG_ENABLE_ALL_INTERRUPTS(adapter);
1965
Harvey Harrisone88bd232008-10-17 14:46:10 -07001966 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001967
1968 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
1969 return STATUS_SUCCESS;
1970}
1971
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301972int sxg_second_open(struct net_device * dev)
1973{
1974 struct adapter_t *adapter = (struct adapter_t*) netdev_priv(dev);
1975
1976 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
1977 netif_start_queue(adapter->netdev);
1978 adapter->state = ADAPT_UP;
1979 adapter->linkstate = LINK_UP;
1980
1981 /* Re-enable interrupts */
1982 SXG_ENABLE_ALL_INTERRUPTS(adapter);
1983
1984 netif_carrier_on(dev);
1985 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
1986 sxg_register_interrupt(adapter);
1987 return (STATUS_SUCCESS);
1988
1989}
1990
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07001991static void __devexit sxg_entry_remove(struct pci_dev *pcidev)
1992{
Mithlesh Thukral0d414722009-01-19 20:29:59 +05301993 u32 mmio_start = 0;
1994 u32 mmio_len = 0;
1995
Mithlesh Thukral942798b2009-01-05 21:14:34 +05301996 struct net_device *dev = pci_get_drvdata(pcidev);
J.R. Mauro73b07062008-10-28 18:42:02 -04001997 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05301998
1999 flush_scheduled_work();
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302000
2001 /* Deallocate Resources */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302002 unregister_netdev(dev);
2003 sxg_free_resources(adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302004
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002005 ASSERT(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002006
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302007 mmio_start = pci_resource_start(pcidev, 0);
2008 mmio_len = pci_resource_len(pcidev, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002009
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302010 DBG_ERROR("sxg: %s rel_region(0) start[%x] len[%x]\n", __FUNCTION__,
2011 mmio_start, mmio_len);
2012 release_mem_region(mmio_start, mmio_len);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002013
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302014 mmio_start = pci_resource_start(pcidev, 2);
2015 mmio_len = pci_resource_len(pcidev, 2);
2016
2017 DBG_ERROR("sxg: %s rel_region(2) start[%x] len[%x]\n", __FUNCTION__,
2018 mmio_start, mmio_len);
2019 release_mem_region(mmio_start, mmio_len);
2020
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302021 pci_disable_device(pcidev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002022
Harvey Harrisone88bd232008-10-17 14:46:10 -07002023 DBG_ERROR("sxg: %s deallocate device\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002024 kfree(dev);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002025 DBG_ERROR("sxg: %s EXIT\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002026}
2027
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302028static int sxg_entry_halt(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002029{
J.R. Mauro73b07062008-10-28 18:42:02 -04002030 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002031
2032 spin_lock_irqsave(&sxg_global.driver_lock, sxg_global.flags);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002033 DBG_ERROR("sxg: %s (%s) ENTER\n", __func__, dev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002034
2035 netif_stop_queue(adapter->netdev);
2036 adapter->state = ADAPT_DOWN;
2037 adapter->linkstate = LINK_DOWN;
2038 adapter->devflags_prev = 0;
2039 DBG_ERROR("sxg: %s (%s) set adapter[%p] state to ADAPT_DOWN(%d)\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002040 __func__, dev->name, adapter, adapter->state);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002041
Harvey Harrisone88bd232008-10-17 14:46:10 -07002042 DBG_ERROR("sxg: %s (%s) EXIT\n", __func__, dev->name);
2043 DBG_ERROR("sxg: %s EXIT\n", __func__);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302044
2045 /* Disable interrupts */
2046 SXG_DISABLE_ALL_INTERRUPTS(adapter);
2047
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302048 netif_carrier_off(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002049 spin_unlock_irqrestore(&sxg_global.driver_lock, sxg_global.flags);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302050
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302051 sxg_deregister_interrupt(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002052 return (STATUS_SUCCESS);
2053}
2054
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302055static int sxg_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002056{
2057 ASSERT(rq);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302058/* DBG_ERROR("sxg: %s cmd[%x] rq[%p] dev[%p]\n", __func__, cmd, rq, dev);*/
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002059 switch (cmd) {
2060 case SIOCSLICSETINTAGG:
2061 {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302062 /* struct adapter_t *adapter = (struct adapter_t *)
2063 * netdev_priv(dev);
2064 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002065 u32 data[7];
2066 u32 intagg;
2067
2068 if (copy_from_user(data, rq->ifr_data, 28)) {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302069 DBG_ERROR("copy_from_user FAILED getting \
2070 initial params\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002071 return -EFAULT;
2072 }
2073 intagg = data[0];
2074 printk(KERN_EMERG
2075 "%s: set interrupt aggregation to %d\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002076 __func__, intagg);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002077 return 0;
2078 }
2079
2080 default:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302081 /* DBG_ERROR("sxg: %s UNSUPPORTED[%x]\n", __func__, cmd); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002082 return -EOPNOTSUPP;
2083 }
2084 return 0;
2085}
2086
2087#define NORMAL_ETHFRAME 0
2088
2089/*
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002090 * sxg_send_packets - Send a skb packet
2091 *
2092 * Arguments:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302093 * skb - The packet to send
2094 * dev - Our linux net device that refs our adapter
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002095 *
2096 * Return:
2097 * 0 regardless of outcome XXXTODO refer to e1000 driver
2098 */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302099static int sxg_send_packets(struct sk_buff *skb, struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002100{
J.R. Mauro73b07062008-10-28 18:42:02 -04002101 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002102 u32 status = STATUS_SUCCESS;
2103
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302104 /*
2105 * DBG_ERROR("sxg: %s ENTER sxg_send_packets skb[%p]\n", __FUNCTION__,
2106 * skb);
2107 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302108 printk("ASK:sxg_send_packets: skb[%p]\n", skb);
2109
J.R. Maurob243c4a2008-10-20 19:28:58 -04002110 /* Check the adapter state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002111 switch (adapter->State) {
2112 case SXG_STATE_INITIALIZING:
2113 case SXG_STATE_HALTED:
2114 case SXG_STATE_SHUTDOWN:
J.R. Maurob243c4a2008-10-20 19:28:58 -04002115 ASSERT(0); /* unexpected */
2116 /* fall through */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002117 case SXG_STATE_RESETTING:
2118 case SXG_STATE_SLEEP:
2119 case SXG_STATE_BOOTDIAG:
2120 case SXG_STATE_DIAG:
2121 case SXG_STATE_HALTING:
2122 status = STATUS_FAILURE;
2123 break;
2124 case SXG_STATE_RUNNING:
2125 if (adapter->LinkState != SXG_LINK_UP) {
2126 status = STATUS_FAILURE;
2127 }
2128 break;
2129 default:
2130 ASSERT(0);
2131 status = STATUS_FAILURE;
2132 }
2133 if (status != STATUS_SUCCESS) {
2134 goto xmit_fail;
2135 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002136 /* send a packet */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002137 status = sxg_transmit_packet(adapter, skb);
2138 if (status == STATUS_SUCCESS) {
2139 goto xmit_done;
2140 }
2141
2142 xmit_fail:
J.R. Maurob243c4a2008-10-20 19:28:58 -04002143 /* reject & complete all the packets if they cant be sent */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002144 if (status != STATUS_SUCCESS) {
2145#if XXXTODO
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302146 /* sxg_send_packets_fail(adapter, skb, status); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002147#else
2148 SXG_DROP_DUMB_SEND(adapter, skb);
2149 adapter->stats.tx_dropped++;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302150 return NETDEV_TX_BUSY;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002151#endif
2152 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002153 DBG_ERROR("sxg: %s EXIT sxg_send_packets status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002154 status);
2155
2156 xmit_done:
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302157 return NETDEV_TX_OK;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002158}
2159
2160/*
2161 * sxg_transmit_packet
2162 *
2163 * This function transmits a single packet.
2164 *
2165 * Arguments -
2166 * adapter - Pointer to our adapter structure
2167 * skb - The packet to be sent
2168 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302169 * Return - STATUS of send
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002170 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002171static int sxg_transmit_packet(struct adapter_t *adapter, struct sk_buff *skb)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002172{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302173 struct sxg_x64_sgl *pSgl;
2174 struct sxg_scatter_gather *SxgSgl;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302175 unsigned long sgl_flags;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302176 /* void *SglBuffer; */
2177 /* u32 SglBufferLength; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002178
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302179 /*
2180 * The vast majority of work is done in the shared
2181 * sxg_dumb_sgl routine.
2182 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002183 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbSend",
2184 adapter, skb, 0, 0);
2185
J.R. Maurob243c4a2008-10-20 19:28:58 -04002186 /* Allocate a SGL buffer */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302187 SXG_GET_SGL_BUFFER(adapter, SxgSgl, 0);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002188 if (!SxgSgl) {
2189 adapter->Stats.NoSglBuf++;
Mithlesh Thukral54aed112009-01-19 20:27:17 +05302190 adapter->stats.tx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002191 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "SndPktF1",
2192 adapter, skb, 0, 0);
2193 return (STATUS_RESOURCES);
2194 }
2195 ASSERT(SxgSgl->adapter == adapter);
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05302196 /*SglBuffer = SXG_SGL_BUFFER(SxgSgl);
2197 SglBufferLength = SXG_SGL_BUF_SIZE; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002198 SxgSgl->VlanTag.VlanTci = 0;
2199 SxgSgl->VlanTag.VlanTpid = 0;
2200 SxgSgl->Type = SXG_SGL_DUMB;
2201 SxgSgl->DumbPacket = skb;
2202 pSgl = NULL;
2203
J.R. Maurob243c4a2008-10-20 19:28:58 -04002204 /* Call the common sxg_dumb_sgl routine to complete the send. */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302205 return (sxg_dumb_sgl(pSgl, SxgSgl));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002206}
2207
2208/*
2209 * sxg_dumb_sgl
2210 *
2211 * Arguments:
2212 * pSgl -
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302213 * SxgSgl - struct sxg_scatter_gather
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002214 *
2215 * Return Value:
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302216 * Status of send operation.
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002217 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302218static int sxg_dumb_sgl(struct sxg_x64_sgl *pSgl,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302219 struct sxg_scatter_gather *SxgSgl)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002220{
J.R. Mauro73b07062008-10-28 18:42:02 -04002221 struct adapter_t *adapter = SxgSgl->adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002222 struct sk_buff *skb = SxgSgl->DumbPacket;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002223 /* For now, all dumb-nic sends go on RSS queue zero */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302224 struct sxg_xmt_ring *XmtRing = &adapter->XmtRings[0];
2225 struct sxg_ring_info *XmtRingInfo = &adapter->XmtRingZeroInfo;
2226 struct sxg_cmd *XmtCmd = NULL;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302227 /* u32 Index = 0; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002228 u32 DataLength = skb->len;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302229 /* unsigned int BufLen; */
2230 /* u32 SglOffset; */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002231 u64 phys_addr;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302232 unsigned long flags;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302233 unsigned long queue_id=0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002234
2235 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbSgl",
2236 pSgl, SxgSgl, 0, 0);
2237
J.R. Maurob243c4a2008-10-20 19:28:58 -04002238 /* Set aside a pointer to the sgl */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002239 SxgSgl->pSgl = pSgl;
2240
J.R. Maurob243c4a2008-10-20 19:28:58 -04002241 /* Sanity check that our SGL format is as we expect. */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302242 ASSERT(sizeof(struct sxg_x64_sge) == sizeof(struct sxg_x64_sge));
J.R. Maurob243c4a2008-10-20 19:28:58 -04002243 /* Shouldn't be a vlan tag on this frame */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002244 ASSERT(SxgSgl->VlanTag.VlanTci == 0);
2245 ASSERT(SxgSgl->VlanTag.VlanTpid == 0);
2246
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302247 /*
2248 * From here below we work with the SGL placed in our
2249 * buffer.
2250 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002251
2252 SxgSgl->Sgl.NumberOfElements = 1;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302253 /*
2254 * Set ucode Queue ID based on bottom bits of destination TCP port.
2255 * This Queue ID splits slowpath/dumb-nic packet processing across
2256 * multiple threads on the card to improve performance. It is split
2257 * using the TCP port to avoid out-of-order packets that can result
2258 * from multithreaded processing. We use the destination port because
2259 * we expect to be run on a server, so in nearly all cases the local
2260 * port is likely to be constant (well-known server port) and the
2261 * remote port is likely to be random. The exception to this is iSCSI,
2262 * in which case we use the sport instead. Note
2263 * that original attempt at XOR'ing source and dest port resulted in
2264 * poor balance on NTTTCP/iometer applications since they tend to
2265 * line up (even-even, odd-odd..).
2266 */
2267
2268 if (skb->protocol == htons(ETH_P_IP)) {
2269 struct iphdr *ip;
2270
2271 ip = ip_hdr(skb);
2272 if ((ip->protocol == IPPROTO_TCP)&&(DataLength >= sizeof(
2273 struct tcphdr))){
2274 queue_id = ((ntohs(tcp_hdr(skb)->dest) == ISCSI_PORT) ?
2275 (ntohs (tcp_hdr(skb)->source) &
2276 SXG_LARGE_SEND_QUEUE_MASK):
2277 (ntohs(tcp_hdr(skb)->dest) &
2278 SXG_LARGE_SEND_QUEUE_MASK));
2279 }
2280 } else if (skb->protocol == htons(ETH_P_IPV6)) {
2281 if ( (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP) && (DataLength >=
2282 sizeof(struct tcphdr)) ) {
2283 queue_id = ((ntohs(tcp_hdr(skb)->dest) == ISCSI_PORT) ?
2284 (ntohs (tcp_hdr(skb)->source) &
2285 SXG_LARGE_SEND_QUEUE_MASK):
2286 (ntohs(tcp_hdr(skb)->dest) &
2287 SXG_LARGE_SEND_QUEUE_MASK));
2288 }
2289 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002290
J.R. Maurob243c4a2008-10-20 19:28:58 -04002291 /* Grab the spinlock and acquire a command */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302292 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002293 SXG_GET_CMD(XmtRing, XmtRingInfo, XmtCmd, SxgSgl);
2294 if (XmtCmd == NULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302295 /*
2296 * Call sxg_complete_slow_send to see if we can
2297 * free up any XmtRingZero entries and then try again
2298 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302299
2300 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
2301 sxg_complete_slow_send(adapter, 0);
2302 spin_lock_irqsave(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002303 SXG_GET_CMD(XmtRing, XmtRingInfo, XmtCmd, SxgSgl);
2304 if (XmtCmd == NULL) {
2305 adapter->Stats.XmtZeroFull++;
2306 goto abortcmd;
2307 }
2308 }
2309 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DumbCmd",
2310 XmtCmd, XmtRingInfo->Head, XmtRingInfo->Tail, 0);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002311 /* Update stats */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302312 adapter->stats.tx_packets++;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302313 adapter->stats.tx_bytes += DataLength;
J.R. Maurob243c4a2008-10-20 19:28:58 -04002314#if XXXTODO /* Stats stuff */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002315 if (SXG_MULTICAST_PACKET(EtherHdr)) {
2316 if (SXG_BROADCAST_PACKET(EtherHdr)) {
2317 adapter->Stats.DumbXmtBcastPkts++;
2318 adapter->Stats.DumbXmtBcastBytes += DataLength;
2319 } else {
2320 adapter->Stats.DumbXmtMcastPkts++;
2321 adapter->Stats.DumbXmtMcastBytes += DataLength;
2322 }
2323 } else {
2324 adapter->Stats.DumbXmtUcastPkts++;
2325 adapter->Stats.DumbXmtUcastBytes += DataLength;
2326 }
2327#endif
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302328 /*
2329 * Fill in the command
2330 * Copy out the first SGE to the command and adjust for offset
2331 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302332 phys_addr = pci_map_single(adapter->pcidev, skb->data, skb->len,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002333 PCI_DMA_TODEVICE);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302334 memset(XmtCmd, '\0', sizeof(*XmtCmd));
2335 XmtCmd->Buffer.FirstSgeAddress = phys_addr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002336 XmtCmd->Buffer.FirstSgeLength = DataLength;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002337 XmtCmd->Buffer.SgeOffset = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002338 XmtCmd->Buffer.TotalLength = DataLength;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302339 XmtCmd->SgEntries = 1;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002340 XmtCmd->Flags = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302341 /*
2342 * Advance transmit cmd descripter by 1.
2343 * NOTE - See comments in SxgTcpOutput where we write
2344 * to the XmtCmd register regarding CPU ID values and/or
2345 * multiple commands.
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302346 * Top 16 bits specify queue_id. See comments about queue_id above
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302347 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302348 /* Four queues at the moment */
2349 ASSERT((queue_id & ~SXG_LARGE_SEND_QUEUE_MASK) == 0);
2350 WRITE_REG(adapter->UcodeRegs[0].XmtCmd, ((queue_id << 16) | 1), TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002351 adapter->Stats.XmtQLen++; /* Stats within lock */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302352 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002353 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XDumSgl2",
2354 XmtCmd, pSgl, SxgSgl, 0);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302355 return STATUS_SUCCESS;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002356
2357 abortcmd:
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302358 /*
2359 * NOTE - Only jump to this label AFTER grabbing the
2360 * XmtZeroLock, and DO NOT DROP IT between the
2361 * command allocation and the following abort.
2362 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002363 if (XmtCmd) {
2364 SXG_ABORT_CMD(XmtRingInfo);
2365 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302366 spin_unlock_irqrestore(&adapter->XmtZeroLock, flags);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002367
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302368/*
2369 * failsgl:
2370 * Jump to this label if failure occurs before the
2371 * XmtZeroLock is grabbed
2372 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302373 adapter->stats.tx_errors++;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002374 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "DumSGFal",
2375 pSgl, SxgSgl, XmtRingInfo->Head, XmtRingInfo->Tail);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302376 /* SxgSgl->DumbPacket is the skb */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05302377 // SXG_COMPLETE_DUMB_SEND(adapter, SxgSgl->DumbPacket);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05302378
2379 return STATUS_FAILURE;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002380}
2381
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002382/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302383 * Link management functions
2384 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002385 * sxg_initialize_link - Initialize the link stuff
2386 *
2387 * Arguments -
2388 * adapter - A pointer to our adapter structure
2389 *
2390 * Return
2391 * status
2392 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002393static int sxg_initialize_link(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002394{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302395 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002396 u32 Value;
2397 u32 ConfigData;
2398 u32 MaxFrame;
2399 int status;
2400
2401 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "InitLink",
2402 adapter, 0, 0, 0);
2403
J.R. Maurob243c4a2008-10-20 19:28:58 -04002404 /* Reset PHY and XGXS module */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002405 WRITE_REG(HwRegs->LinkStatus, LS_SERDES_POWER_DOWN, TRUE);
2406
J.R. Maurob243c4a2008-10-20 19:28:58 -04002407 /* Reset transmit configuration register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002408 WRITE_REG(HwRegs->XmtConfig, XMT_CONFIG_RESET, TRUE);
2409
J.R. Maurob243c4a2008-10-20 19:28:58 -04002410 /* Reset receive configuration register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002411 WRITE_REG(HwRegs->RcvConfig, RCV_CONFIG_RESET, TRUE);
2412
J.R. Maurob243c4a2008-10-20 19:28:58 -04002413 /* Reset all MAC modules */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002414 WRITE_REG(HwRegs->MacConfig0, AXGMAC_CFG0_SUB_RESET, TRUE);
2415
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302416 /*
2417 * Link address 0
2418 * XXXTODO - This assumes the MAC address (0a:0b:0c:0d:0e:0f)
2419 * is stored with the first nibble (0a) in the byte 0
2420 * of the Mac address. Possibly reverse?
2421 */
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302422 Value = *(u32 *) adapter->macaddr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002423 WRITE_REG(HwRegs->LinkAddress0Low, Value, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002424 /* also write the MAC address to the MAC. Endian is reversed. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002425 WRITE_REG(HwRegs->MacAddressLow, ntohl(Value), TRUE);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302426 Value = (*(u16 *) & adapter->macaddr[4] & 0x0000FFFF);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002427 WRITE_REG(HwRegs->LinkAddress0High, Value | LINK_ADDRESS_ENABLE, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002428 /* endian swap for the MAC (put high bytes in bits [31:16], swapped) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002429 Value = ntohl(Value);
2430 WRITE_REG(HwRegs->MacAddressHigh, Value, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002431 /* Link address 1 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002432 WRITE_REG(HwRegs->LinkAddress1Low, 0, TRUE);
2433 WRITE_REG(HwRegs->LinkAddress1High, 0, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002434 /* Link address 2 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002435 WRITE_REG(HwRegs->LinkAddress2Low, 0, TRUE);
2436 WRITE_REG(HwRegs->LinkAddress2High, 0, TRUE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002437 /* Link address 3 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002438 WRITE_REG(HwRegs->LinkAddress3Low, 0, TRUE);
2439 WRITE_REG(HwRegs->LinkAddress3High, 0, TRUE);
2440
J.R. Maurob243c4a2008-10-20 19:28:58 -04002441 /* Enable MAC modules */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002442 WRITE_REG(HwRegs->MacConfig0, 0, TRUE);
2443
J.R. Maurob243c4a2008-10-20 19:28:58 -04002444 /* Configure MAC */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302445 WRITE_REG(HwRegs->MacConfig1, (
2446 /* Allow sending of pause */
2447 AXGMAC_CFG1_XMT_PAUSE |
2448 /* Enable XMT */
2449 AXGMAC_CFG1_XMT_EN |
2450 /* Enable detection of pause */
2451 AXGMAC_CFG1_RCV_PAUSE |
2452 /* Enable receive */
2453 AXGMAC_CFG1_RCV_EN |
2454 /* short frame detection */
2455 AXGMAC_CFG1_SHORT_ASSERT |
2456 /* Verify frame length */
2457 AXGMAC_CFG1_CHECK_LEN |
2458 /* Generate FCS */
2459 AXGMAC_CFG1_GEN_FCS |
2460 /* Pad frames to 64 bytes */
2461 AXGMAC_CFG1_PAD_64),
2462 TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002463
J.R. Maurob243c4a2008-10-20 19:28:58 -04002464 /* Set AXGMAC max frame length if jumbo. Not needed for standard MTU */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002465 if (adapter->JumboEnabled) {
2466 WRITE_REG(HwRegs->MacMaxFrameLen, AXGMAC_MAXFRAME_JUMBO, TRUE);
2467 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302468 /*
2469 * AMIIM Configuration Register -
2470 * The value placed in the AXGMAC_AMIIM_CFG_HALF_CLOCK portion
2471 * (bottom bits) of this register is used to determine the MDC frequency
2472 * as specified in the A-XGMAC Design Document. This value must not be
2473 * zero. The following value (62 or 0x3E) is based on our MAC transmit
2474 * clock frequency (MTCLK) of 312.5 MHz. Given a maximum MDIO clock
2475 * frequency of 2.5 MHz (see the PHY spec), we get:
2476 * 312.5/(2*(X+1)) < 2.5 ==> X = 62.
2477 * This value happens to be the default value for this register, so we
2478 * really don't have to do this.
2479 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002480 WRITE_REG(HwRegs->MacAmiimConfig, 0x0000003E, TRUE);
2481
J.R. Maurob243c4a2008-10-20 19:28:58 -04002482 /* Power up and enable PHY and XAUI/XGXS/Serdes logic */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002483 WRITE_REG(HwRegs->LinkStatus,
2484 (LS_PHY_CLR_RESET |
2485 LS_XGXS_ENABLE |
2486 LS_XGXS_CTL | LS_PHY_CLK_EN | LS_ATTN_ALARM), TRUE);
2487 DBG_ERROR("After Power Up and enable PHY in sxg_initialize_link\n");
2488
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302489 /*
2490 * Per information given by Aeluros, wait 100 ms after removing reset.
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302491 * It's not enough to wait for the self-clearing reset bit in reg 0 to
2492 * clear.
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302493 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002494 mdelay(100);
2495
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302496 /* Verify the PHY has come up by checking that the Reset bit has
2497 * cleared.
2498 */
2499 status = sxg_read_mdio_reg(adapter,
2500 MIIM_DEV_PHY_PMA, /* PHY PMA/PMD module */
2501 PHY_PMA_CONTROL1, /* PMA/PMD control register */
2502 &Value);
2503 DBG_ERROR("After sxg_read_mdio_reg Value[%x] fail=%x\n", Value,
2504 (Value & PMA_CONTROL1_RESET));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002505 if (status != STATUS_SUCCESS)
2506 return (STATUS_FAILURE);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002507 if (Value & PMA_CONTROL1_RESET) /* reset complete if bit is 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002508 return (STATUS_FAILURE);
2509
J.R. Maurob243c4a2008-10-20 19:28:58 -04002510 /* The SERDES should be initialized by now - confirm */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002511 READ_REG(HwRegs->LinkStatus, Value);
J.R. Maurob243c4a2008-10-20 19:28:58 -04002512 if (Value & LS_SERDES_DOWN) /* verify SERDES is initialized */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002513 return (STATUS_FAILURE);
2514
J.R. Maurob243c4a2008-10-20 19:28:58 -04002515 /* The XAUI link should also be up - confirm */
2516 if (!(Value & LS_XAUI_LINK_UP)) /* verify XAUI link is up */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002517 return (STATUS_FAILURE);
2518
J.R. Maurob243c4a2008-10-20 19:28:58 -04002519 /* Initialize the PHY */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002520 status = sxg_phy_init(adapter);
2521 if (status != STATUS_SUCCESS)
2522 return (STATUS_FAILURE);
2523
J.R. Maurob243c4a2008-10-20 19:28:58 -04002524 /* Enable the Link Alarm */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302525
2526 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2527 * LASI_CONTROL - LASI control register
2528 * LASI_CTL_LS_ALARM_ENABLE - enable link alarm bit
2529 */
2530 status = sxg_write_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2531 LASI_CONTROL,
2532 LASI_CTL_LS_ALARM_ENABLE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002533 if (status != STATUS_SUCCESS)
2534 return (STATUS_FAILURE);
2535
J.R. Maurob243c4a2008-10-20 19:28:58 -04002536 /* XXXTODO - temporary - verify bit is set */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302537
2538 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2539 * LASI_CONTROL - LASI control register
2540 */
2541 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2542 LASI_CONTROL,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002543 &Value);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302544
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002545 if (status != STATUS_SUCCESS)
2546 return (STATUS_FAILURE);
2547 if (!(Value & LASI_CTL_LS_ALARM_ENABLE)) {
2548 DBG_ERROR("Error! LASI Control Alarm Enable bit not set!\n");
2549 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002550 /* Enable receive */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002551 MaxFrame = adapter->JumboEnabled ? JUMBOMAXFRAME : ETHERMAXFRAME;
2552 ConfigData = (RCV_CONFIG_ENABLE |
2553 RCV_CONFIG_ENPARSE |
2554 RCV_CONFIG_RCVBAD |
2555 RCV_CONFIG_RCVPAUSE |
2556 RCV_CONFIG_TZIPV6 |
2557 RCV_CONFIG_TZIPV4 |
2558 RCV_CONFIG_HASH_16 |
2559 RCV_CONFIG_SOCKET | RCV_CONFIG_BUFSIZE(MaxFrame));
2560 WRITE_REG(HwRegs->RcvConfig, ConfigData, TRUE);
2561
2562 WRITE_REG(HwRegs->XmtConfig, XMT_CONFIG_ENABLE, TRUE);
2563
J.R. Maurob243c4a2008-10-20 19:28:58 -04002564 /* Mark the link as down. We'll get a link event when it comes up. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002565 sxg_link_state(adapter, SXG_LINK_DOWN);
2566
2567 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XInitLnk",
2568 adapter, 0, 0, 0);
2569 return (STATUS_SUCCESS);
2570}
2571
2572/*
2573 * sxg_phy_init - Initialize the PHY
2574 *
2575 * Arguments -
2576 * adapter - A pointer to our adapter structure
2577 *
2578 * Return
2579 * status
2580 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002581static int sxg_phy_init(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002582{
2583 u32 Value;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302584 struct phy_ucode *p;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002585 int status;
2586
Harvey Harrisone88bd232008-10-17 14:46:10 -07002587 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002588
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302589 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module
2590 * 0xC205 - PHY ID register (?)
2591 * &Value - XXXTODO - add def
2592 */
2593 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2594 0xC205,
2595 &Value);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002596 if (status != STATUS_SUCCESS)
2597 return (STATUS_FAILURE);
2598
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302599 if (Value == 0x0012) {
2600 /* 0x0012 == AEL2005C PHY(?) - XXXTODO - add def */
2601 DBG_ERROR("AEL2005C PHY detected. Downloading PHY \
2602 microcode.\n");
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002603
J.R. Maurob243c4a2008-10-20 19:28:58 -04002604 /* Initialize AEL2005C PHY and download PHY microcode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002605 for (p = PhyUcode; p->Addr != 0xFFFF; p++) {
2606 if (p->Addr == 0) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002607 /* if address == 0, data == sleep time in ms */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002608 mdelay(p->Data);
2609 } else {
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302610 /* write the given data to the specified address */
2611 status = sxg_write_mdio_reg(adapter,
2612 MIIM_DEV_PHY_PMA,
2613 /* PHY address */
2614 p->Addr,
2615 /* PHY data */
2616 p->Data);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002617 if (status != STATUS_SUCCESS)
2618 return (STATUS_FAILURE);
2619 }
2620 }
2621 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002622 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002623
2624 return (STATUS_SUCCESS);
2625}
2626
2627/*
2628 * sxg_link_event - Process a link event notification from the card
2629 *
2630 * Arguments -
2631 * adapter - A pointer to our adapter structure
2632 *
2633 * Return
2634 * None
2635 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002636static void sxg_link_event(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002637{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302638 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302639 struct net_device *netdev = adapter->netdev;
J.R. Mauro73b07062008-10-28 18:42:02 -04002640 enum SXG_LINK_STATE LinkState;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002641 int status;
2642 u32 Value;
2643
2644 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "LinkEvnt",
2645 adapter, 0, 0, 0);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002646 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002647
J.R. Maurob243c4a2008-10-20 19:28:58 -04002648 /* Check the Link Status register. We should have a Link Alarm. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002649 READ_REG(HwRegs->LinkStatus, Value);
2650 if (Value & LS_LINK_ALARM) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302651 /*
2652 * We got a Link Status alarm. First, pause to let the
2653 * link state settle (it can bounce a number of times)
2654 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002655 mdelay(10);
2656
J.R. Maurob243c4a2008-10-20 19:28:58 -04002657 /* Now clear the alarm by reading the LASI status register. */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302658 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module */
2659 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2660 /* LASI status register */
2661 LASI_STATUS,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002662 &Value);
2663 if (status != STATUS_SUCCESS) {
2664 DBG_ERROR("Error reading LASI Status MDIO register!\n");
2665 sxg_link_state(adapter, SXG_LINK_DOWN);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302666 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002667 }
2668 ASSERT(Value & LASI_STATUS_LS_ALARM);
2669
J.R. Maurob243c4a2008-10-20 19:28:58 -04002670 /* Now get and set the link state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002671 LinkState = sxg_get_link_state(adapter);
2672 sxg_link_state(adapter, LinkState);
2673 DBG_ERROR("SXG: Link Alarm occurred. Link is %s\n",
2674 ((LinkState == SXG_LINK_UP) ? "UP" : "DOWN"));
Mithlesh Thukral0d414722009-01-19 20:29:59 +05302675 if (LinkState == SXG_LINK_UP)
2676 netif_carrier_on(netdev);
2677 else
2678 netif_carrier_off(netdev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002679 } else {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302680 /*
2681 * XXXTODO - Assuming Link Attention is only being generated
2682 * for the Link Alarm pin (and not for a XAUI Link Status change)
2683 * , then it's impossible to get here. Yet we've gotten here
2684 * twice (under extreme conditions - bouncing the link up and
2685 * down many times a second). Needs further investigation.
2686 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002687 DBG_ERROR("SXG: sxg_link_event: Can't get here!\n");
2688 DBG_ERROR("SXG: Link Status == 0x%08X.\n", Value);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302689 /* ASSERT(0); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002690 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07002691 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002692
2693}
2694
2695/*
2696 * sxg_get_link_state - Determine if the link is up or down
2697 *
2698 * Arguments -
2699 * adapter - A pointer to our adapter structure
2700 *
2701 * Return
2702 * Link State
2703 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002704static enum SXG_LINK_STATE sxg_get_link_state(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002705{
2706 int status;
2707 u32 Value;
2708
Harvey Harrisone88bd232008-10-17 14:46:10 -07002709 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002710
2711 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "GetLink",
2712 adapter, 0, 0, 0);
2713
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302714 /*
2715 * Per the Xenpak spec (and the IEEE 10Gb spec?), the link is up if
2716 * the following 3 bits (from 3 different MDIO registers) are all true.
2717 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302718
2719 /* MIIM_DEV_PHY_PMA - PHY PMA/PMD module */
2720 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PMA,
2721 /* PMA/PMD Receive Signal Detect register */
2722 PHY_PMA_RCV_DET,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002723 &Value);
2724 if (status != STATUS_SUCCESS)
2725 goto bad;
2726
J.R. Maurob243c4a2008-10-20 19:28:58 -04002727 /* If PMA/PMD receive signal detect is 0, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002728 if (!(Value & PMA_RCV_DETECT))
2729 return (SXG_LINK_DOWN);
2730
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302731 /* MIIM_DEV_PHY_PCS - PHY PCS module */
2732 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_PCS,
2733 /* PCS 10GBASE-R Status 1 register */
2734 PHY_PCS_10G_STATUS1,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002735 &Value);
2736 if (status != STATUS_SUCCESS)
2737 goto bad;
2738
J.R. Maurob243c4a2008-10-20 19:28:58 -04002739 /* If PCS is not locked to receive blocks, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002740 if (!(Value & PCS_10B_BLOCK_LOCK))
2741 return (SXG_LINK_DOWN);
2742
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302743 status = sxg_read_mdio_reg(adapter, MIIM_DEV_PHY_XS,/* PHY XS module */
2744 /* XS Lane Status register */
2745 PHY_XS_LANE_STATUS,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002746 &Value);
2747 if (status != STATUS_SUCCESS)
2748 goto bad;
2749
J.R. Maurob243c4a2008-10-20 19:28:58 -04002750 /* If XS transmit lanes are not aligned, then the link is down */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002751 if (!(Value & XS_LANE_ALIGN))
2752 return (SXG_LINK_DOWN);
2753
J.R. Maurob243c4a2008-10-20 19:28:58 -04002754 /* All 3 bits are true, so the link is up */
Harvey Harrisone88bd232008-10-17 14:46:10 -07002755 DBG_ERROR("EXIT %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002756
2757 return (SXG_LINK_UP);
2758
2759 bad:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302760 /* An error occurred reading an MDIO register. This shouldn't happen. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002761 DBG_ERROR("Error reading an MDIO register!\n");
2762 ASSERT(0);
2763 return (SXG_LINK_DOWN);
2764}
2765
J.R. Mauro73b07062008-10-28 18:42:02 -04002766static void sxg_indicate_link_state(struct adapter_t *adapter,
2767 enum SXG_LINK_STATE LinkState)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002768{
2769 if (adapter->LinkState == SXG_LINK_UP) {
2770 DBG_ERROR("%s: LINK now UP, call netif_start_queue\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002771 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002772 netif_start_queue(adapter->netdev);
2773 } else {
2774 DBG_ERROR("%s: LINK now DOWN, call netif_stop_queue\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07002775 __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002776 netif_stop_queue(adapter->netdev);
2777 }
2778}
2779
2780/*
2781 * sxg_link_state - Set the link state and if necessary, indicate.
2782 * This routine the central point of processing for all link state changes.
2783 * Nothing else in the driver should alter the link state or perform
2784 * link state indications
2785 *
2786 * Arguments -
2787 * adapter - A pointer to our adapter structure
2788 * LinkState - The link state
2789 *
2790 * Return
2791 * None
2792 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302793static void sxg_link_state(struct adapter_t *adapter,
2794 enum SXG_LINK_STATE LinkState)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002795{
2796 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "LnkINDCT",
2797 adapter, LinkState, adapter->LinkState, adapter->State);
2798
Harvey Harrisone88bd232008-10-17 14:46:10 -07002799 DBG_ERROR("ENTER %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002800
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05302801 /*
2802 * Hold the adapter lock during this routine. Maybe move
2803 * the lock to the caller.
2804 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302805 /* IMP TODO : Check if we can survive without taking this lock */
2806// spin_lock(&adapter->AdapterLock);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002807 if (LinkState == adapter->LinkState) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002808 /* Nothing changed.. */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302809// spin_unlock(&adapter->AdapterLock);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302810 DBG_ERROR("EXIT #0 %s. Link status = %d\n",
2811 __func__, LinkState);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002812 return;
2813 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04002814 /* Save the adapter state */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002815 adapter->LinkState = LinkState;
2816
J.R. Maurob243c4a2008-10-20 19:28:58 -04002817 /* Drop the lock and indicate link state */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05302818// spin_unlock(&adapter->AdapterLock);
Harvey Harrisone88bd232008-10-17 14:46:10 -07002819 DBG_ERROR("EXIT #1 %s\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002820
2821 sxg_indicate_link_state(adapter, LinkState);
2822}
2823
2824/*
2825 * sxg_write_mdio_reg - Write to a register on the MDIO bus
2826 *
2827 * Arguments -
2828 * adapter - A pointer to our adapter structure
2829 * DevAddr - MDIO device number being addressed
2830 * RegAddr - register address for the specified MDIO device
2831 * Value - value to write to the MDIO register
2832 *
2833 * Return
2834 * status
2835 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002836static int sxg_write_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002837 u32 DevAddr, u32 RegAddr, u32 Value)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002838{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302839 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302840 /* Address operation (written to MIIM field reg) */
2841 u32 AddrOp;
2842 /* Write operation (written to MIIM field reg) */
2843 u32 WriteOp;
2844 u32 Cmd;/* Command (written to MIIM command reg) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002845 u32 ValueRead;
2846 u32 Timeout;
2847
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302848 /* DBG_ERROR("ENTER %s\n", __func__); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002849
2850 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "WrtMDIO",
2851 adapter, 0, 0, 0);
2852
J.R. Maurob243c4a2008-10-20 19:28:58 -04002853 /* Ensure values don't exceed field width */
2854 DevAddr &= 0x001F; /* 5-bit field */
2855 RegAddr &= 0xFFFF; /* 16-bit field */
2856 Value &= 0xFFFF; /* 16-bit field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002857
J.R. Maurob243c4a2008-10-20 19:28:58 -04002858 /* Set MIIM field register bits for an MIIM address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002859 AddrOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
2860 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
2861 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
2862 (MIIM_OP_ADDR << AXGMAC_AMIIM_FIELD_OP_SHIFT) | RegAddr;
2863
J.R. Maurob243c4a2008-10-20 19:28:58 -04002864 /* Set MIIM field register bits for an MIIM write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002865 WriteOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
2866 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
2867 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
2868 (MIIM_OP_WRITE << AXGMAC_AMIIM_FIELD_OP_SHIFT) | Value;
2869
J.R. Maurob243c4a2008-10-20 19:28:58 -04002870 /* Set MIIM command register bits to execute an MIIM command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002871 Cmd = AXGMAC_AMIIM_CMD_START | AXGMAC_AMIIM_CMD_10G_OPERATION;
2872
J.R. Maurob243c4a2008-10-20 19:28:58 -04002873 /* Reset the command register command bit (in case it's not 0) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002874 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
2875
J.R. Maurob243c4a2008-10-20 19:28:58 -04002876 /* MIIM write to set the address of the specified MDIO register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002877 WRITE_REG(HwRegs->MacAmiimField, AddrOp, TRUE);
2878
J.R. Maurob243c4a2008-10-20 19:28:58 -04002879 /* Write to MIIM Command Register to execute to address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002880 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
2881
J.R. Maurob243c4a2008-10-20 19:28:58 -04002882 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002883 Timeout = SXG_LINK_TIMEOUT;
2884 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002885 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002886 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
2887 if (--Timeout == 0) {
2888 return (STATUS_FAILURE);
2889 }
2890 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
2891
J.R. Maurob243c4a2008-10-20 19:28:58 -04002892 /* Reset the command register command bit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002893 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
2894
J.R. Maurob243c4a2008-10-20 19:28:58 -04002895 /* MIIM write to set up an MDIO write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002896 WRITE_REG(HwRegs->MacAmiimField, WriteOp, TRUE);
2897
J.R. Maurob243c4a2008-10-20 19:28:58 -04002898 /* Write to MIIM Command Register to execute the write operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002899 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
2900
J.R. Maurob243c4a2008-10-20 19:28:58 -04002901 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002902 Timeout = SXG_LINK_TIMEOUT;
2903 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002904 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002905 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
2906 if (--Timeout == 0) {
2907 return (STATUS_FAILURE);
2908 }
2909 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
2910
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302911 /* DBG_ERROR("EXIT %s\n", __func__); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002912
2913 return (STATUS_SUCCESS);
2914}
2915
2916/*
2917 * sxg_read_mdio_reg - Read a register on the MDIO bus
2918 *
2919 * Arguments -
2920 * adapter - A pointer to our adapter structure
2921 * DevAddr - MDIO device number being addressed
2922 * RegAddr - register address for the specified MDIO device
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302923 * pValue - pointer to where to put data read from the MDIO register
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002924 *
2925 * Return
2926 * status
2927 */
J.R. Mauro73b07062008-10-28 18:42:02 -04002928static int sxg_read_mdio_reg(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04002929 u32 DevAddr, u32 RegAddr, u32 *pValue)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002930{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05302931 struct sxg_hw_regs *HwRegs = adapter->HwRegs;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302932 u32 AddrOp; /* Address operation (written to MIIM field reg) */
2933 u32 ReadOp; /* Read operation (written to MIIM field reg) */
2934 u32 Cmd; /* Command (written to MIIM command reg) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002935 u32 ValueRead;
2936 u32 Timeout;
2937
2938 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "WrtMDIO",
2939 adapter, 0, 0, 0);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05302940 DBG_ERROR("ENTER %s\n", __FUNCTION__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002941
J.R. Maurob243c4a2008-10-20 19:28:58 -04002942 /* Ensure values don't exceed field width */
2943 DevAddr &= 0x001F; /* 5-bit field */
2944 RegAddr &= 0xFFFF; /* 16-bit field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002945
J.R. Maurob243c4a2008-10-20 19:28:58 -04002946 /* Set MIIM field register bits for an MIIM address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002947 AddrOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
2948 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
2949 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
2950 (MIIM_OP_ADDR << AXGMAC_AMIIM_FIELD_OP_SHIFT) | RegAddr;
2951
J.R. Maurob243c4a2008-10-20 19:28:58 -04002952 /* Set MIIM field register bits for an MIIM read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002953 ReadOp = (MIIM_PORT_NUM << AXGMAC_AMIIM_FIELD_PORT_SHIFT) |
2954 (DevAddr << AXGMAC_AMIIM_FIELD_DEV_SHIFT) |
2955 (MIIM_TA_10GB << AXGMAC_AMIIM_FIELD_TA_SHIFT) |
2956 (MIIM_OP_READ << AXGMAC_AMIIM_FIELD_OP_SHIFT);
2957
J.R. Maurob243c4a2008-10-20 19:28:58 -04002958 /* Set MIIM command register bits to execute an MIIM command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002959 Cmd = AXGMAC_AMIIM_CMD_START | AXGMAC_AMIIM_CMD_10G_OPERATION;
2960
J.R. Maurob243c4a2008-10-20 19:28:58 -04002961 /* Reset the command register command bit (in case it's not 0) */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002962 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
2963
J.R. Maurob243c4a2008-10-20 19:28:58 -04002964 /* MIIM write to set the address of the specified MDIO register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002965 WRITE_REG(HwRegs->MacAmiimField, AddrOp, TRUE);
2966
J.R. Maurob243c4a2008-10-20 19:28:58 -04002967 /* Write to MIIM Command Register to execute to address operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002968 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
2969
J.R. Maurob243c4a2008-10-20 19:28:58 -04002970 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002971 Timeout = SXG_LINK_TIMEOUT;
2972 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002973 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002974 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
2975 if (--Timeout == 0) {
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302976 DBG_ERROR("EXIT %s with STATUS_FAILURE 1\n", __FUNCTION__);
2977
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002978 return (STATUS_FAILURE);
2979 }
2980 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
2981
J.R. Maurob243c4a2008-10-20 19:28:58 -04002982 /* Reset the command register command bit */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002983 WRITE_REG(HwRegs->MacAmiimCmd, 0, TRUE);
2984
J.R. Maurob243c4a2008-10-20 19:28:58 -04002985 /* MIIM write to set up an MDIO register read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002986 WRITE_REG(HwRegs->MacAmiimField, ReadOp, TRUE);
2987
J.R. Maurob243c4a2008-10-20 19:28:58 -04002988 /* Write to MIIM Command Register to execute the read operation */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002989 WRITE_REG(HwRegs->MacAmiimCmd, Cmd, TRUE);
2990
J.R. Maurob243c4a2008-10-20 19:28:58 -04002991 /* Poll AMIIM Indicator register to wait for completion */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002992 Timeout = SXG_LINK_TIMEOUT;
2993 do {
J.R. Maurob243c4a2008-10-20 19:28:58 -04002994 udelay(100); /* Timeout in 100us units */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002995 READ_REG(HwRegs->MacAmiimIndicator, ValueRead);
2996 if (--Timeout == 0) {
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05302997 DBG_ERROR("EXIT %s with STATUS_FAILURE 2\n", __FUNCTION__);
2998
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07002999 return (STATUS_FAILURE);
3000 }
3001 } while (ValueRead & AXGMAC_AMIIM_INDC_BUSY);
3002
J.R. Maurob243c4a2008-10-20 19:28:58 -04003003 /* Read the MDIO register data back from the field register */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003004 READ_REG(HwRegs->MacAmiimField, *pValue);
J.R. Maurob243c4a2008-10-20 19:28:58 -04003005 *pValue &= 0xFFFF; /* data is in the lower 16 bits */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003006
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303007 DBG_ERROR("EXIT %s\n", __FUNCTION__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003008
3009 return (STATUS_SUCCESS);
3010}
3011
3012/*
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003013 * Functions to obtain the CRC corresponding to the destination mac address.
3014 * This is a standard ethernet CRC in that it is a 32-bit, reflected CRC using
3015 * the polynomial:
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303016 * x^32 + x^26 + x^23 + x^22 + x^16 + x^12 + x^11 + x^10 + x^8 + x^7 + x^5
3017 * + x^4 + x^2 + x^1.
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003018 *
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303019 * After the CRC for the 6 bytes is generated (but before the value is
3020 * complemented), we must then transpose the value and return bits 30-23.
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003021 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303022static u32 sxg_crc_table[256];/* Table of CRC's for all possible byte values */
3023static u32 sxg_crc_init; /* Is table initialized */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003024
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303025/* Contruct the CRC32 table */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003026static void sxg_mcast_init_crc32(void)
3027{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303028 u32 c; /* CRC shit reg */
3029 u32 e = 0; /* Poly X-or pattern */
3030 int i; /* counter */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003031 int k; /* byte being shifted into crc */
3032
3033 static int p[] = { 0, 1, 2, 4, 5, 7, 8, 10, 11, 12, 16, 22, 23, 26 };
3034
3035 for (i = 0; i < sizeof(p) / sizeof(int); i++) {
3036 e |= 1L << (31 - p[i]);
3037 }
3038
3039 for (i = 1; i < 256; i++) {
3040 c = i;
3041 for (k = 8; k; k--) {
3042 c = c & 1 ? (c >> 1) ^ e : c >> 1;
3043 }
3044 sxg_crc_table[i] = c;
3045 }
3046}
3047
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003048/*
3049 * Return the MAC hast as described above.
3050 */
3051static unsigned char sxg_mcast_get_mac_hash(char *macaddr)
3052{
3053 u32 crc;
3054 char *p;
3055 int i;
3056 unsigned char machash = 0;
3057
3058 if (!sxg_crc_init) {
3059 sxg_mcast_init_crc32();
3060 sxg_crc_init = 1;
3061 }
3062
3063 crc = 0xFFFFFFFF; /* Preload shift register, per crc-32 spec */
3064 for (i = 0, p = macaddr; i < 6; ++p, ++i) {
3065 crc = (crc >> 8) ^ sxg_crc_table[(crc ^ *p) & 0xFF];
3066 }
3067
3068 /* Return bits 1-8, transposed */
3069 for (i = 1; i < 9; i++) {
3070 machash |= (((crc >> i) & 1) << (8 - i));
3071 }
3072
3073 return (machash);
3074}
3075
J.R. Mauro73b07062008-10-28 18:42:02 -04003076static void sxg_mcast_set_mask(struct adapter_t *adapter)
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003077{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303078 struct sxg_ucode_regs *sxg_regs = adapter->UcodeRegs;
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003079
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303080 DBG_ERROR("%s ENTER (%s) MacFilter[%x] mask[%llx]\n", __FUNCTION__,
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003081 adapter->netdev->name, (unsigned int)adapter->MacFilter,
3082 adapter->MulticastMask);
3083
3084 if (adapter->MacFilter & (MAC_ALLMCAST | MAC_PROMISC)) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303085 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303086 * Turn on all multicast addresses. We have to do this for
3087 * promiscuous mode as well as ALLMCAST mode. It saves the
3088 * Microcode from having keep state about the MAC configuration
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003089 */
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303090 /* DBG_ERROR("sxg: %s MacFilter = MAC_ALLMCAST | MAC_PROMISC\n \
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303091 * SLUT MODE!!!\n",__func__);
3092 */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003093 WRITE_REG(sxg_regs->McastLow, 0xFFFFFFFF, FLUSH);
3094 WRITE_REG(sxg_regs->McastHigh, 0xFFFFFFFF, FLUSH);
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303095 /* DBG_ERROR("%s (%s) WRITE to slic_regs slic_mcastlow&high \
3096 * 0xFFFFFFFF\n",__func__, adapter->netdev->name);
3097 */
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003098
3099 } else {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303100 /*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303101 * Commit our multicast mast to the SLIC by writing to the
3102 * multicast address mask registers
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003103 */
3104 DBG_ERROR("%s (%s) WRITE mcastlow[%lx] mcasthigh[%lx]\n",
3105 __func__, adapter->netdev->name,
3106 ((ulong) (adapter->MulticastMask & 0xFFFFFFFF)),
3107 ((ulong)
3108 ((adapter->MulticastMask >> 32) & 0xFFFFFFFF)));
3109
3110 WRITE_REG(sxg_regs->McastLow,
3111 (u32) (adapter->MulticastMask & 0xFFFFFFFF), FLUSH);
3112 WRITE_REG(sxg_regs->McastHigh,
3113 (u32) ((adapter->
3114 MulticastMask >> 32) & 0xFFFFFFFF), FLUSH);
3115 }
3116}
3117
J.R. Mauro73b07062008-10-28 18:42:02 -04003118static void sxg_mcast_set_bit(struct adapter_t *adapter, char *address)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003119{
3120 unsigned char crcpoly;
3121
3122 /* Get the CRC polynomial for the mac address */
3123 crcpoly = sxg_mcast_get_mac_hash(address);
3124
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303125 /*
3126 * We only have space on the SLIC for 64 entries. Lop
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003127 * off the top two bits. (2^6 = 64)
3128 */
3129 crcpoly &= 0x3F;
3130
3131 /* OR in the new bit into our 64 bit mask. */
3132 adapter->MulticastMask |= (u64) 1 << crcpoly;
3133}
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303134
3135/*
3136 * Function takes MAC addresses from dev_mc_list and generates the Mask
3137 */
3138
3139static void sxg_set_mcast_addr(struct adapter_t *adapter)
3140{
3141 struct dev_mc_list *mclist;
3142 struct net_device *dev = adapter->netdev;
3143 int i;
3144
3145 if (adapter->MacFilter & (MAC_ALLMCAST | MAC_MCAST)) {
3146 for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
3147 i++, mclist = mclist->next) {
3148 sxg_mcast_set_bit(adapter,mclist->da_addr);
3149 }
3150 }
3151 sxg_mcast_set_mask(adapter);
3152}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003153
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303154static void sxg_mcast_set_list(struct net_device *dev)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003155{
J.R. Mauro73b07062008-10-28 18:42:02 -04003156 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003157
3158 ASSERT(adapter);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303159 if (dev->flags & IFF_PROMISC) {
3160 adapter->MacFilter |= MAC_PROMISC;
3161 }
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303162
3163 if (dev->flags & IFF_MULTICAST)
3164 adapter->MacFilter |= MAC_MCAST;
3165
3166 if (dev->flags & IFF_ALLMULTI) {
3167 adapter->MacFilter |= MAC_ALLMCAST;
3168 }
3169
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303170 //XXX handle other flags as well
Mithlesh Thukralb040b072009-01-28 07:08:11 +05303171 sxg_set_mcast_addr(adapter);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303172}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003173
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -08003174#if XXXTODO
J.R. Mauro73b07062008-10-28 18:42:02 -04003175static void sxg_unmap_mmio_space(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003176{
3177#if LINUX_FREES_ADAPTER_RESOURCES
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303178/*
3179 * if (adapter->Regs) {
3180 * iounmap(adapter->Regs);
3181 * }
3182 * adapter->slic_regs = NULL;
3183 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003184#endif
3185}
Greg Kroah-Hartman96e70882009-01-21 08:17:45 -08003186#endif
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303187
3188void sxg_free_sgl_buffers(struct adapter_t *adapter)
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303189{
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303190 struct list_entry *ple;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303191 struct sxg_scatter_gather *Sgl;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003192
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303193 while(!(IsListEmpty(&adapter->AllSglBuffers))) {
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303194 ple = RemoveHeadList(&adapter->AllSglBuffers);
3195 Sgl = container_of(ple, struct sxg_scatter_gather, AllList);
3196 kfree(Sgl);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303197 adapter->AllSglBufferCount--;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303198 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303199}
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303200
3201void sxg_free_rcvblocks(struct adapter_t *adapter)
3202{
3203 u32 i;
3204 void *temp_RcvBlock;
3205 struct list_entry *ple;
3206 struct sxg_rcv_block_hdr *RcvBlockHdr;
3207 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3208 ASSERT((adapter->state == SXG_STATE_INITIALIZING) ||
3209 (adapter->state == SXG_STATE_HALTING));
3210 while(!(IsListEmpty(&adapter->AllRcvBlocks))) {
3211
3212 ple = RemoveHeadList(&adapter->AllRcvBlocks);
3213 RcvBlockHdr = container_of(ple, struct sxg_rcv_block_hdr, AllList);
3214
3215 if(RcvBlockHdr->VirtualAddress) {
3216 temp_RcvBlock = RcvBlockHdr->VirtualAddress;
3217
3218 for(i=0; i< SXG_RCV_DESCRIPTORS_PER_BLOCK;
3219 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3220 RcvDataBufferHdr =
3221 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
3222 SXG_FREE_RCV_PACKET(RcvDataBufferHdr);
3223 }
3224 }
3225
3226 pci_free_consistent(adapter->pcidev,
3227 SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE),
3228 RcvBlockHdr->VirtualAddress,
3229 RcvBlockHdr->PhysicalAddress);
3230 adapter->AllRcvBlockCount--;
3231 }
3232 ASSERT(adapter->AllRcvBlockCount == 0);
3233 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFrRBlk",
3234 adapter, 0, 0, 0);
3235}
3236void sxg_free_mcast_addrs(struct adapter_t *adapter)
3237{
3238 struct sxg_multicast_address *address;
3239 while(adapter->MulticastAddrs) {
3240 address = adapter->MulticastAddrs;
3241 adapter->MulticastAddrs = address->Next;
3242 kfree(address);
3243 }
3244
3245 adapter->MulticastMask= 0;
3246}
3247
3248void sxg_unmap_resources(struct adapter_t *adapter)
3249{
3250 if(adapter->HwRegs) {
3251 iounmap((void *)adapter->HwRegs);
3252 }
3253 if(adapter->UcodeRegs) {
3254 iounmap((void *)adapter->UcodeRegs);
3255 }
3256
3257 ASSERT(adapter->AllRcvBlockCount == 0);
3258 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFrRBlk",
3259 adapter, 0, 0, 0);
3260}
3261
3262
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303263
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003264/*
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303265 * sxg_free_resources - Free everything allocated in SxgAllocateResources
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003266 *
3267 * Arguments -
3268 * adapter - A pointer to our adapter structure
3269 *
3270 * Return
3271 * none
3272 */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303273void sxg_free_resources(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003274{
3275 u32 RssIds, IsrCount;
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303276 struct net_device *netdev = adapter->netdev;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003277 RssIds = SXG_RSS_CPU_COUNT(adapter);
3278 IsrCount = adapter->MsiEnabled ? RssIds : 1;
3279
3280 if (adapter->BasicAllocations == FALSE) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303281 /*
3282 * No allocations have been made, including spinlocks,
3283 * or listhead initializations. Return.
3284 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003285 return;
3286 }
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303287
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303288 /* Free Irq */
3289 free_irq(adapter->netdev->irq, netdev);
3290
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003291 if (!(IsListEmpty(&adapter->AllRcvBlocks))) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303292 sxg_free_rcvblocks(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003293 }
3294 if (!(IsListEmpty(&adapter->AllSglBuffers))) {
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303295 sxg_free_sgl_buffers(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003296 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303297
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003298 if (adapter->XmtRingZeroIndex) {
3299 pci_free_consistent(adapter->pcidev,
3300 sizeof(u32),
3301 adapter->XmtRingZeroIndex,
3302 adapter->PXmtRingZeroIndex);
3303 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303304 if (adapter->Isr) {
3305 pci_free_consistent(adapter->pcidev,
3306 sizeof(u32) * IsrCount,
3307 adapter->Isr, adapter->PIsr);
3308 }
3309
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303310 if (adapter->EventRings) {
3311 pci_free_consistent(adapter->pcidev,
3312 sizeof(struct sxg_event_ring) * RssIds,
3313 adapter->EventRings, adapter->PEventRings);
3314 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303315 if (adapter->RcvRings) {
3316 pci_free_consistent(adapter->pcidev,
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303317 sizeof(struct sxg_rcv_ring) * 1,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303318 adapter->RcvRings,
3319 adapter->PRcvRings);
3320 adapter->RcvRings = NULL;
3321 }
3322
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303323 if(adapter->XmtRings) {
3324 pci_free_consistent(adapter->pcidev,
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303325 sizeof(struct sxg_xmt_ring) * 1,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303326 adapter->XmtRings,
3327 adapter->PXmtRings);
3328 adapter->XmtRings = NULL;
3329 }
3330
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303331 if (adapter->ucode_stats) {
3332 pci_unmap_single(adapter->pcidev,
3333 sizeof(struct sxg_ucode_stats),
3334 adapter->pucode_stats, PCI_DMA_FROMDEVICE);
3335 adapter->ucode_stats = NULL;
3336 }
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303337
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003338
J.R. Maurob243c4a2008-10-20 19:28:58 -04003339 /* Unmap register spaces */
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303340 sxg_unmap_resources(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003341
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303342 sxg_free_mcast_addrs(adapter);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003343
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003344 adapter->BasicAllocations = FALSE;
3345
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003346}
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003347
3348/*
3349 * sxg_allocate_complete -
3350 *
3351 * This routine is called when a memory allocation has completed.
3352 *
3353 * Arguments -
J.R. Mauro73b07062008-10-28 18:42:02 -04003354 * struct adapter_t * - Our adapter structure
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003355 * VirtualAddress - Memory virtual address
3356 * PhysicalAddress - Memory physical address
3357 * Length - Length of memory allocated (or 0)
3358 * Context - The type of buffer allocated
3359 *
3360 * Return
3361 * None.
3362 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303363static int sxg_allocate_complete(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003364 void *VirtualAddress,
3365 dma_addr_t PhysicalAddress,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303366 u32 Length, enum sxg_buffer_type Context)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003367{
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303368 int status = 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003369 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocCmp",
3370 adapter, VirtualAddress, Length, Context);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303371 ASSERT(atomic_read(&adapter->pending_allocations));
3372 atomic_dec(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003373
3374 switch (Context) {
3375
3376 case SXG_BUFFER_TYPE_RCV:
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303377 status = sxg_allocate_rcvblock_complete(adapter,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003378 VirtualAddress,
3379 PhysicalAddress, Length);
3380 break;
3381 case SXG_BUFFER_TYPE_SGL:
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303382 sxg_allocate_sgl_buffer_complete(adapter, (struct sxg_scatter_gather *)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003383 VirtualAddress,
3384 PhysicalAddress, Length);
3385 break;
3386 }
3387 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlocCmp",
3388 adapter, VirtualAddress, Length, Context);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303389
3390 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003391}
3392
3393/*
3394 * sxg_allocate_buffer_memory - Shared memory allocation routine used for
3395 * synchronous and asynchronous buffer allocations
3396 *
3397 * Arguments -
3398 * adapter - A pointer to our adapter structure
3399 * Size - block size to allocate
3400 * BufferType - Type of buffer to allocate
3401 *
3402 * Return
3403 * int
3404 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003405static int sxg_allocate_buffer_memory(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303406 u32 Size, enum sxg_buffer_type BufferType)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003407{
3408 int status;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003409 void *Buffer;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003410 dma_addr_t pBuffer;
3411
3412 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AllocMem",
3413 adapter, Size, BufferType, 0);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303414 /*
3415 * Grab the adapter lock and check the state. If we're in anything other
3416 * than INITIALIZING or RUNNING state, fail. This is to prevent
3417 * allocations in an improper driver state
3418 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003419
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303420 atomic_inc(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003421
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303422 if(BufferType != SXG_BUFFER_TYPE_SGL)
3423 Buffer = pci_alloc_consistent(adapter->pcidev, Size, &pBuffer);
3424 else {
3425 Buffer = kzalloc(Size, GFP_ATOMIC);
Mithlesh Thukral54aed112009-01-19 20:27:17 +05303426 pBuffer = (dma_addr_t)NULL;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303427 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003428 if (Buffer == NULL) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303429 /*
3430 * Decrement the AllocationsPending count while holding
3431 * the lock. Pause processing relies on this
3432 */
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303433 atomic_dec(&adapter->pending_allocations);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003434 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlcMemF1",
3435 adapter, Size, BufferType, 0);
3436 return (STATUS_RESOURCES);
3437 }
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303438 status = sxg_allocate_complete(adapter, Buffer, pBuffer, Size, BufferType);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003439
3440 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlocMem",
3441 adapter, Size, BufferType, status);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303442 return status;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003443}
3444
3445/*
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303446 * sxg_allocate_rcvblock_complete - Complete a receive descriptor
3447 * block allocation
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003448 *
3449 * Arguments -
3450 * adapter - A pointer to our adapter structure
3451 * RcvBlock - receive block virtual address
3452 * PhysicalAddress - Physical address
3453 * Length - Memory length
3454 *
3455 * Return
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003456 */
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303457static int sxg_allocate_rcvblock_complete(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003458 void *RcvBlock,
3459 dma_addr_t PhysicalAddress,
3460 u32 Length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003461{
3462 u32 i;
3463 u32 BufferSize = adapter->ReceiveBufferSize;
3464 u64 Paddr;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303465 void *temp_RcvBlock;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303466 struct sxg_rcv_block_hdr *RcvBlockHdr;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303467 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3468 struct sxg_rcv_descriptor_block *RcvDescriptorBlock;
3469 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003470
3471 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlRcvBlk",
3472 adapter, RcvBlock, Length, 0);
3473 if (RcvBlock == NULL) {
3474 goto fail;
3475 }
3476 memset(RcvBlock, 0, Length);
3477 ASSERT((BufferSize == SXG_RCV_DATA_BUFFER_SIZE) ||
3478 (BufferSize == SXG_RCV_JUMBO_BUFFER_SIZE));
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303479 ASSERT(Length == SXG_RCV_BLOCK_SIZE(SXG_RCV_DATA_HDR_SIZE));
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303480 /*
3481 * First, initialize the contained pool of receive data buffers.
3482 * This initialization requires NBL/NB/MDL allocations, if any of them
3483 * fail, free the block and return without queueing the shared memory
3484 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303485 //RcvDataBuffer = RcvBlock;
3486 temp_RcvBlock = RcvBlock;
3487 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
3488 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3489 RcvDataBufferHdr = (struct sxg_rcv_data_buffer_hdr *)
3490 temp_RcvBlock;
3491 /* For FREE macro assertion */
3492 RcvDataBufferHdr->State = SXG_BUFFER_UPSTREAM;
3493 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr, BufferSize);
3494 if (RcvDataBufferHdr->SxgDumbRcvPacket == NULL)
3495 goto fail;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303496
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303497 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003498
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303499 /*
3500 * Place this entire block of memory on the AllRcvBlocks queue so it
3501 * can be free later
3502 */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303503
3504 RcvBlockHdr = (struct sxg_rcv_block_hdr *) ((unsigned char *)RcvBlock +
3505 SXG_RCV_BLOCK_HDR_OFFSET(SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003506 RcvBlockHdr->VirtualAddress = RcvBlock;
3507 RcvBlockHdr->PhysicalAddress = PhysicalAddress;
3508 spin_lock(&adapter->RcvQLock);
3509 adapter->AllRcvBlockCount++;
3510 InsertTailList(&adapter->AllRcvBlocks, &RcvBlockHdr->AllList);
3511 spin_unlock(&adapter->RcvQLock);
3512
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303513 /* Now free the contained receive data buffers that we
3514 * initialized above */
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303515 temp_RcvBlock = RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003516 for (i = 0, Paddr = PhysicalAddress;
3517 i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303518 i++, Paddr += SXG_RCV_DATA_HDR_SIZE,
3519 temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
3520 RcvDataBufferHdr =
3521 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003522 spin_lock(&adapter->RcvQLock);
3523 SXG_FREE_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
3524 spin_unlock(&adapter->RcvQLock);
3525 }
3526
J.R. Maurob243c4a2008-10-20 19:28:58 -04003527 /* Locate the descriptor block and put it on a separate free queue */
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003528 RcvDescriptorBlock =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303529 (struct sxg_rcv_descriptor_block *) ((unsigned char *)RcvBlock +
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003530 SXG_RCV_DESCRIPTOR_BLOCK_OFFSET
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303531 (SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003532 RcvDescriptorBlockHdr =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303533 (struct sxg_rcv_descriptor_block_hdr *) ((unsigned char *)RcvBlock +
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003534 SXG_RCV_DESCRIPTOR_BLOCK_HDR_OFFSET
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303535 (SXG_RCV_DATA_HDR_SIZE));
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003536 RcvDescriptorBlockHdr->VirtualAddress = RcvDescriptorBlock;
3537 RcvDescriptorBlockHdr->PhysicalAddress = Paddr;
3538 spin_lock(&adapter->RcvQLock);
3539 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter, RcvDescriptorBlockHdr);
3540 spin_unlock(&adapter->RcvQLock);
3541 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlRBlk",
3542 adapter, RcvBlock, Length, 0);
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303543 return STATUS_SUCCESS;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303544fail:
J.R. Maurob243c4a2008-10-20 19:28:58 -04003545 /* Free any allocated resources */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003546 if (RcvBlock) {
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303547 temp_RcvBlock = RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003548 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK;
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303549 i++, temp_RcvBlock += SXG_RCV_DATA_HDR_SIZE) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003550 RcvDataBufferHdr =
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303551 (struct sxg_rcv_data_buffer_hdr *)temp_RcvBlock;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003552 SXG_FREE_RCV_PACKET(RcvDataBufferHdr);
3553 }
3554 pci_free_consistent(adapter->pcidev,
3555 Length, RcvBlock, PhysicalAddress);
3556 }
Harvey Harrisone88bd232008-10-17 14:46:10 -07003557 DBG_ERROR("%s: OUT OF RESOURCES\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003558 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_IMPORTANT, "RcvAFail",
3559 adapter, adapter->FreeRcvBufferCount,
3560 adapter->FreeRcvBlockCount, adapter->AllRcvBlockCount);
3561 adapter->Stats.NoMem++;
Mithlesh Thukral0d414722009-01-19 20:29:59 +05303562 /* As allocation failed, free all previously allocated blocks..*/
3563 //sxg_free_rcvblocks(adapter);
3564
3565 return STATUS_RESOURCES;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003566}
3567
3568/*
3569 * sxg_allocate_sgl_buffer_complete - Complete a SGL buffer allocation
3570 *
3571 * Arguments -
3572 * adapter - A pointer to our adapter structure
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303573 * SxgSgl - struct sxg_scatter_gather buffer
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003574 * PhysicalAddress - Physical address
3575 * Length - Memory length
3576 *
3577 * Return
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003578 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003579static void sxg_allocate_sgl_buffer_complete(struct adapter_t *adapter,
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303580 struct sxg_scatter_gather *SxgSgl,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003581 dma_addr_t PhysicalAddress,
3582 u32 Length)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003583{
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303584 unsigned long sgl_flags;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003585 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "AlSglCmp",
3586 adapter, SxgSgl, Length, 0);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303587 if(!in_irq())
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303588 spin_lock_irqsave(&adapter->SglQLock, sgl_flags);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303589 else
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303590 spin_lock(&adapter->SglQLock);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003591 adapter->AllSglBufferCount++;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303592 /* PhysicalAddress; */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303593 SxgSgl->PhysicalAddress = PhysicalAddress;
3594 /* Initialize backpointer once */
3595 SxgSgl->adapter = adapter;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003596 InsertTailList(&adapter->AllSglBuffers, &SxgSgl->AllList);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303597 if(!in_irq())
3598 spin_unlock_irqrestore(&adapter->SglQLock, sgl_flags);
3599 else
3600 spin_unlock(&adapter->SglQLock);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003601 SxgSgl->State = SXG_BUFFER_BUSY;
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303602 SXG_FREE_SGL_BUFFER(adapter, SxgSgl, NULL, in_irq());
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003603 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XAlSgl",
3604 adapter, SxgSgl, Length, 0);
3605}
3606
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003607
Mithlesh Thukral54aed112009-01-19 20:27:17 +05303608static int sxg_adapter_set_hwaddr(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003609{
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303610 /*
3611 * DBG_ERROR ("%s ENTER card->config_set[%x] port[%d] physport[%d] \
3612 * funct#[%d]\n", __func__, card->config_set,
3613 * adapter->port, adapter->physport, adapter->functionnumber);
3614 *
3615 * sxg_dbg_macaddrs(adapter);
3616 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303617 /* DBG_ERROR ("%s AFTER copying from config.macinfo into currmacaddr\n",
3618 * __FUNCTION__);
3619 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003620
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303621 /* sxg_dbg_macaddrs(adapter); */
3622
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303623 struct net_device * dev = adapter->netdev;
3624 if(!dev)
3625 {
3626 printk("sxg: Dev is Null\n");
3627 }
3628
3629 DBG_ERROR("%s ENTER (%s)\n", __FUNCTION__, adapter->netdev->name);
3630
3631 if (netif_running(dev)) {
3632 return -EBUSY;
3633 }
3634 if (!adapter) {
3635 return -EBUSY;
3636 }
3637
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003638 if (!(adapter->currmacaddr[0] ||
3639 adapter->currmacaddr[1] ||
3640 adapter->currmacaddr[2] ||
3641 adapter->currmacaddr[3] ||
3642 adapter->currmacaddr[4] || adapter->currmacaddr[5])) {
3643 memcpy(adapter->currmacaddr, adapter->macaddr, 6);
3644 }
3645 if (adapter->netdev) {
3646 memcpy(adapter->netdev->dev_addr, adapter->currmacaddr, 6);
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303647 memcpy(adapter->netdev->perm_addr, adapter->currmacaddr, 6);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003648 }
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303649 /* DBG_ERROR ("%s EXIT port %d\n", __func__, adapter->port); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003650 sxg_dbg_macaddrs(adapter);
3651
Mithlesh Thukral54aed112009-01-19 20:27:17 +05303652 return 0;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003653}
3654
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003655#if XXXTODO
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303656static int sxg_mac_set_address(struct net_device *dev, void *ptr)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003657{
J.R. Mauro73b07062008-10-28 18:42:02 -04003658 struct adapter_t *adapter = (struct adapter_t *) netdev_priv(dev);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003659 struct sockaddr *addr = ptr;
3660
Harvey Harrisone88bd232008-10-17 14:46:10 -07003661 DBG_ERROR("%s ENTER (%s)\n", __func__, adapter->netdev->name);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003662
3663 if (netif_running(dev)) {
3664 return -EBUSY;
3665 }
3666 if (!adapter) {
3667 return -EBUSY;
3668 }
3669 DBG_ERROR("sxg: %s (%s) curr %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07003670 __func__, adapter->netdev->name, adapter->currmacaddr[0],
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003671 adapter->currmacaddr[1], adapter->currmacaddr[2],
3672 adapter->currmacaddr[3], adapter->currmacaddr[4],
3673 adapter->currmacaddr[5]);
3674 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3675 memcpy(adapter->currmacaddr, addr->sa_data, dev->addr_len);
3676 DBG_ERROR("sxg: %s (%s) new %2.2X:%2.2X:%2.2X:%2.2X:%2.2X:%2.2X\n",
Harvey Harrisone88bd232008-10-17 14:46:10 -07003677 __func__, adapter->netdev->name, adapter->currmacaddr[0],
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003678 adapter->currmacaddr[1], adapter->currmacaddr[2],
3679 adapter->currmacaddr[3], adapter->currmacaddr[4],
3680 adapter->currmacaddr[5]);
3681
3682 sxg_config_set(adapter, TRUE);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003683 return 0;
3684}
Greg Kroah-Hartmanc6c25ed2008-10-21 10:41:45 -07003685#endif
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003686
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003687/*
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303688 * SXG DRIVER FUNCTIONS (below)
3689 *
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003690 * sxg_initialize_adapter - Initialize adapter
3691 *
3692 * Arguments -
3693 * adapter - A pointer to our adapter structure
3694 *
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303695 * Return - int
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003696 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003697static int sxg_initialize_adapter(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003698{
3699 u32 RssIds, IsrCount;
3700 u32 i;
3701 int status;
3702
3703 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "InitAdpt",
3704 adapter, 0, 0, 0);
3705
J.R. Maurob243c4a2008-10-20 19:28:58 -04003706 RssIds = 1; /* XXXTODO SXG_RSS_CPU_COUNT(adapter); */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003707 IsrCount = adapter->MsiEnabled ? RssIds : 1;
3708
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303709 /*
3710 * Sanity check SXG_UCODE_REGS structure definition to
3711 * make sure the length is correct
3712 */
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303713 ASSERT(sizeof(struct sxg_ucode_regs) == SXG_REGISTER_SIZE_PER_CPU);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003714
J.R. Maurob243c4a2008-10-20 19:28:58 -04003715 /* Disable interrupts */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003716 SXG_DISABLE_ALL_INTERRUPTS(adapter);
3717
J.R. Maurob243c4a2008-10-20 19:28:58 -04003718 /* Set MTU */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003719 ASSERT((adapter->FrameSize == ETHERMAXFRAME) ||
3720 (adapter->FrameSize == JUMBOMAXFRAME));
3721 WRITE_REG(adapter->UcodeRegs[0].LinkMtu, adapter->FrameSize, TRUE);
3722
J.R. Maurob243c4a2008-10-20 19:28:58 -04003723 /* Set event ring base address and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003724 WRITE_REG64(adapter,
3725 adapter->UcodeRegs[0].EventBase, adapter->PEventRings, 0);
3726 WRITE_REG(adapter->UcodeRegs[0].EventSize, EVENT_RING_SIZE, TRUE);
3727
J.R. Maurob243c4a2008-10-20 19:28:58 -04003728 /* Per-ISR initialization */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003729 for (i = 0; i < IsrCount; i++) {
3730 u64 Addr;
J.R. Maurob243c4a2008-10-20 19:28:58 -04003731 /* Set interrupt status pointer */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003732 Addr = adapter->PIsr + (i * sizeof(u32));
3733 WRITE_REG64(adapter, adapter->UcodeRegs[i].Isp, Addr, i);
3734 }
3735
J.R. Maurob243c4a2008-10-20 19:28:58 -04003736 /* XMT ring zero index */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003737 WRITE_REG64(adapter,
3738 adapter->UcodeRegs[0].SPSendIndex,
3739 adapter->PXmtRingZeroIndex, 0);
3740
J.R. Maurob243c4a2008-10-20 19:28:58 -04003741 /* Per-RSS initialization */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003742 for (i = 0; i < RssIds; i++) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003743 /* Release all event ring entries to the Microcode */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003744 WRITE_REG(adapter->UcodeRegs[i].EventRelease, EVENT_RING_SIZE,
3745 TRUE);
3746 }
3747
J.R. Maurob243c4a2008-10-20 19:28:58 -04003748 /* Transmit ring base and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003749 WRITE_REG64(adapter,
3750 adapter->UcodeRegs[0].XmtBase, adapter->PXmtRings, 0);
3751 WRITE_REG(adapter->UcodeRegs[0].XmtSize, SXG_XMT_RING_SIZE, TRUE);
3752
J.R. Maurob243c4a2008-10-20 19:28:58 -04003753 /* Receive ring base and size */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003754 WRITE_REG64(adapter,
3755 adapter->UcodeRegs[0].RcvBase, adapter->PRcvRings, 0);
3756 WRITE_REG(adapter->UcodeRegs[0].RcvSize, SXG_RCV_RING_SIZE, TRUE);
3757
J.R. Maurob243c4a2008-10-20 19:28:58 -04003758 /* Populate the card with receive buffers */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003759 sxg_stock_rcv_buffers(adapter);
3760
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303761 /*
3762 * Initialize checksum offload capabilities. At the moment we always
3763 * enable IP and TCP receive checksums on the card. Depending on the
3764 * checksum configuration specified by the user, we can choose to
3765 * report or ignore the checksum information provided by the card.
3766 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003767 WRITE_REG(adapter->UcodeRegs[0].ReceiveChecksum,
3768 SXG_RCV_TCP_CSUM_ENABLED | SXG_RCV_IP_CSUM_ENABLED, TRUE);
3769
J.R. Maurob243c4a2008-10-20 19:28:58 -04003770 /* Initialize the MAC, XAUI */
Harvey Harrisone88bd232008-10-17 14:46:10 -07003771 DBG_ERROR("sxg: %s ENTER sxg_initialize_link\n", __func__);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003772 status = sxg_initialize_link(adapter);
Harvey Harrisone88bd232008-10-17 14:46:10 -07003773 DBG_ERROR("sxg: %s EXIT sxg_initialize_link status[%x]\n", __func__,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003774 status);
3775 if (status != STATUS_SUCCESS) {
3776 return (status);
3777 }
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303778 /*
3779 * Initialize Dead to FALSE.
3780 * SlicCheckForHang or SlicDumpThread will take it from here.
3781 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003782 adapter->Dead = FALSE;
3783 adapter->PingOutstanding = FALSE;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303784 adapter->State = SXG_STATE_RUNNING;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003785
3786 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XInit",
3787 adapter, 0, 0, 0);
3788 return (STATUS_SUCCESS);
3789}
3790
3791/*
3792 * sxg_fill_descriptor_block - Populate a descriptor block and give it to
3793 * the card. The caller should hold the RcvQLock
3794 *
3795 * Arguments -
3796 * adapter - A pointer to our adapter structure
3797 * RcvDescriptorBlockHdr - Descriptor block to fill
3798 *
3799 * Return
3800 * status
3801 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003802static int sxg_fill_descriptor_block(struct adapter_t *adapter,
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303803 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003804{
3805 u32 i;
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303806 struct sxg_ring_info *RcvRingInfo = &adapter->RcvRingZeroInfo;
3807 struct sxg_rcv_data_buffer_hdr *RcvDataBufferHdr;
3808 struct sxg_rcv_descriptor_block *RcvDescriptorBlock;
3809 struct sxg_cmd *RingDescriptorCmd;
3810 struct sxg_rcv_ring *RingZero = &adapter->RcvRings[0];
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003811
3812 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "FilBlk",
3813 adapter, adapter->RcvBuffersOnCard,
3814 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
3815
3816 ASSERT(RcvDescriptorBlockHdr);
3817
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303818 /*
3819 * If we don't have the resources to fill the descriptor block,
3820 * return failure
3821 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003822 if ((adapter->FreeRcvBufferCount < SXG_RCV_DESCRIPTORS_PER_BLOCK) ||
3823 SXG_RING_FULL(RcvRingInfo)) {
3824 adapter->Stats.NoMem++;
3825 return (STATUS_FAILURE);
3826 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003827 /* Get a ring descriptor command */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003828 SXG_GET_CMD(RingZero,
3829 RcvRingInfo, RingDescriptorCmd, RcvDescriptorBlockHdr);
3830 ASSERT(RingDescriptorCmd);
3831 RcvDescriptorBlockHdr->State = SXG_BUFFER_ONCARD;
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303832 RcvDescriptorBlock = (struct sxg_rcv_descriptor_block *)
3833 RcvDescriptorBlockHdr->VirtualAddress;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003834
J.R. Maurob243c4a2008-10-20 19:28:58 -04003835 /* Fill in the descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003836 for (i = 0; i < SXG_RCV_DESCRIPTORS_PER_BLOCK; i++) {
3837 SXG_GET_RCV_DATA_BUFFER(adapter, RcvDataBufferHdr);
3838 ASSERT(RcvDataBufferHdr);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303839// ASSERT(RcvDataBufferHdr->SxgDumbRcvPacket);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303840 if (!RcvDataBufferHdr->SxgDumbRcvPacket) {
3841 SXG_ALLOCATE_RCV_PACKET(adapter, RcvDataBufferHdr,
3842 adapter->ReceiveBufferSize);
3843 if(RcvDataBufferHdr->skb)
3844 RcvDataBufferHdr->SxgDumbRcvPacket =
3845 RcvDataBufferHdr->skb;
3846 else
3847 goto no_memory;
3848 }
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003849 SXG_REINIATIALIZE_PACKET(RcvDataBufferHdr->SxgDumbRcvPacket);
3850 RcvDataBufferHdr->State = SXG_BUFFER_ONCARD;
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003851 RcvDescriptorBlock->Descriptors[i].VirtualAddress =
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303852 (void *)RcvDataBufferHdr;
Mithlesh Thukral1323e5f2009-01-05 21:13:23 +05303853
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003854 RcvDescriptorBlock->Descriptors[i].PhysicalAddress =
3855 RcvDataBufferHdr->PhysicalAddress;
3856 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003857 /* Add the descriptor block to receive descriptor ring 0 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003858 RingDescriptorCmd->Sgl = RcvDescriptorBlockHdr->PhysicalAddress;
3859
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303860 /*
3861 * RcvBuffersOnCard is not protected via the receive lock (see
3862 * sxg_process_event_queue) We don't want to grap a lock every time a
3863 * buffer is returned to us, so we use atomic interlocked functions
3864 * instead.
3865 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003866 adapter->RcvBuffersOnCard += SXG_RCV_DESCRIPTORS_PER_BLOCK;
3867
3868 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "DscBlk",
3869 RcvDescriptorBlockHdr,
3870 RingDescriptorCmd, RcvRingInfo->Head, RcvRingInfo->Tail);
3871
3872 WRITE_REG(adapter->UcodeRegs[0].RcvCmd, 1, true);
3873 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFilBlk",
3874 adapter, adapter->RcvBuffersOnCard,
3875 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
3876 return (STATUS_SUCCESS);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303877no_memory:
3878 return (-ENOMEM);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003879}
3880
3881/*
3882 * sxg_stock_rcv_buffers - Stock the card with receive buffers
3883 *
3884 * Arguments -
3885 * adapter - A pointer to our adapter structure
3886 *
3887 * Return
3888 * None
3889 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003890static void sxg_stock_rcv_buffers(struct adapter_t *adapter)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003891{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303892 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003893
3894 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "StockBuf",
3895 adapter, adapter->RcvBuffersOnCard,
3896 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303897 /*
3898 * First, see if we've got less than our minimum threshold of
3899 * receive buffers, there isn't an allocation in progress, and
3900 * we haven't exceeded our maximum.. get another block of buffers
3901 * None of this needs to be SMP safe. It's round numbers.
3902 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003903 if ((adapter->FreeRcvBufferCount < SXG_MIN_RCV_DATA_BUFFERS) &&
3904 (adapter->AllRcvBlockCount < SXG_MAX_RCV_BLOCKS) &&
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05303905 (atomic_read(&adapter->pending_allocations) == 0)) {
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003906 sxg_allocate_buffer_memory(adapter,
Mithlesh Thukrald0128aa2009-01-05 21:18:04 +05303907 SXG_RCV_BLOCK_SIZE
3908 (SXG_RCV_DATA_HDR_SIZE),
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003909 SXG_BUFFER_TYPE_RCV);
3910 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003911 /* Now grab the RcvQLock lock and proceed */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003912 spin_lock(&adapter->RcvQLock);
3913 while (adapter->RcvBuffersOnCard < SXG_RCV_DATA_BUFFERS) {
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303914 struct list_entry *_ple;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003915
J.R. Maurob243c4a2008-10-20 19:28:58 -04003916 /* Get a descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003917 RcvDescriptorBlockHdr = NULL;
3918 if (adapter->FreeRcvBlockCount) {
3919 _ple = RemoveHeadList(&adapter->FreeRcvBlocks);
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003920 RcvDescriptorBlockHdr =
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303921 container_of(_ple, struct sxg_rcv_descriptor_block_hdr,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003922 FreeList);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003923 adapter->FreeRcvBlockCount--;
3924 RcvDescriptorBlockHdr->State = SXG_BUFFER_BUSY;
3925 }
3926
3927 if (RcvDescriptorBlockHdr == NULL) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003928 /* Bail out.. */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003929 adapter->Stats.NoMem++;
3930 break;
3931 }
J.R. Maurob243c4a2008-10-20 19:28:58 -04003932 /* Fill in the descriptor block and give it to the card */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003933 if (sxg_fill_descriptor_block(adapter, RcvDescriptorBlockHdr) ==
3934 STATUS_FAILURE) {
J.R. Maurob243c4a2008-10-20 19:28:58 -04003935 /* Free the descriptor block */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003936 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter,
3937 RcvDescriptorBlockHdr);
3938 break;
3939 }
3940 }
3941 spin_unlock(&adapter->RcvQLock);
3942 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XFilBlks",
3943 adapter, adapter->RcvBuffersOnCard,
3944 adapter->FreeRcvBufferCount, adapter->AllRcvBlockCount);
3945}
3946
3947/*
3948 * sxg_complete_descriptor_blocks - Return descriptor blocks that have been
3949 * completed by the microcode
3950 *
3951 * Arguments -
3952 * adapter - A pointer to our adapter structure
3953 * Index - Where the microcode is up to
3954 *
3955 * Return
3956 * None
3957 */
J.R. Mauro73b07062008-10-28 18:42:02 -04003958static void sxg_complete_descriptor_blocks(struct adapter_t *adapter,
J.R. Mauro5c7514e2008-10-05 20:38:52 -04003959 unsigned char Index)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003960{
Mithlesh Thukral942798b2009-01-05 21:14:34 +05303961 struct sxg_rcv_ring *RingZero = &adapter->RcvRings[0];
3962 struct sxg_ring_info *RcvRingInfo = &adapter->RcvRingZeroInfo;
3963 struct sxg_rcv_descriptor_block_hdr *RcvDescriptorBlockHdr;
3964 struct sxg_cmd *RingDescriptorCmd;
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003965
3966 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpRBlks",
3967 adapter, Index, RcvRingInfo->Head, RcvRingInfo->Tail);
3968
J.R. Maurob243c4a2008-10-20 19:28:58 -04003969 /* Now grab the RcvQLock lock and proceed */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003970 spin_lock(&adapter->RcvQLock);
3971 ASSERT(Index != RcvRingInfo->Tail);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05303972 while (sxg_ring_get_forward_diff(RcvRingInfo, Index,
3973 RcvRingInfo->Tail) > 3) {
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303974 /*
3975 * Locate the current Cmd (ring descriptor entry), and
3976 * associated receive descriptor block, and advance
3977 * the tail
3978 */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003979 SXG_RETURN_CMD(RingZero,
3980 RcvRingInfo,
3981 RingDescriptorCmd, RcvDescriptorBlockHdr);
3982 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "CmpRBlk",
3983 RcvRingInfo->Head, RcvRingInfo->Tail,
3984 RingDescriptorCmd, RcvDescriptorBlockHdr);
3985
J.R. Maurob243c4a2008-10-20 19:28:58 -04003986 /* Clear the SGL field */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003987 RingDescriptorCmd->Sgl = 0;
Mithlesh Thukralddd6f0a2009-01-05 21:15:29 +05303988 /*
3989 * Attempt to refill it and hand it right back to the
3990 * card. If we fail to refill it, free the descriptor block
3991 * header. The card will be restocked later via the
3992 * RcvBuffersOnCard test
3993 */
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05303994 if (sxg_fill_descriptor_block(adapter,
3995 RcvDescriptorBlockHdr) == STATUS_FAILURE)
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003996 SXG_FREE_RCV_DESCRIPTOR_BLOCK(adapter,
3997 RcvDescriptorBlockHdr);
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07003998 }
3999 spin_unlock(&adapter->RcvQLock);
4000 SXG_TRACE(TRACE_SXG, SxgTraceBuffer, TRACE_NOISY, "XCRBlks",
4001 adapter, Index, RcvRingInfo->Head, RcvRingInfo->Tail);
4002}
4003
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304004/*
4005 * Read the statistics which the card has been maintaining.
4006 */
4007void sxg_collect_statistics(struct adapter_t *adapter)
4008{
4009 if(adapter->ucode_stats)
Mithlesh Thukral54aed112009-01-19 20:27:17 +05304010 WRITE_REG64(adapter, adapter->UcodeRegs[0].GetUcodeStats,
4011 adapter->pucode_stats, 0);
Mithlesh Thukral6a2946b2009-01-19 20:24:30 +05304012 adapter->stats.rx_fifo_errors = adapter->ucode_stats->ERDrops;
4013 adapter->stats.rx_over_errors = adapter->ucode_stats->NBDrops;
4014 adapter->stats.tx_fifo_errors = adapter->ucode_stats->XDrops;
4015}
4016
4017static struct net_device_stats *sxg_get_stats(struct net_device * dev)
4018{
4019 struct adapter_t *adapter = netdev_priv(dev);
4020
4021 sxg_collect_statistics(adapter);
4022 return (&adapter->stats);
Mithlesh Thukrald9d578b2009-01-19 20:23:22 +05304023}
4024
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004025static struct pci_driver sxg_driver = {
Mithlesh Thukral371d7a92009-01-19 20:22:34 +05304026 .name = sxg_driver_name,
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004027 .id_table = sxg_pci_tbl,
4028 .probe = sxg_entry_probe,
4029 .remove = sxg_entry_remove,
4030#if SXG_POWER_MANAGEMENT_ENABLED
4031 .suspend = sxgpm_suspend,
4032 .resume = sxgpm_resume,
4033#endif
Mithlesh Thukralcb636fe2009-01-05 21:16:56 +05304034 /* .shutdown = slic_shutdown, MOOK_INVESTIGATE */
Greg Kroah-Hartman5db6b772008-08-21 14:04:55 -07004035};
4036
4037static int __init sxg_module_init(void)
4038{
4039 sxg_init_driver();
4040
4041 if (debug >= 0)
4042 sxg_debug = debug;
4043
4044 return pci_register_driver(&sxg_driver);
4045}
4046
4047static void __exit sxg_module_cleanup(void)
4048{
4049 pci_unregister_driver(&sxg_driver);
4050}
4051
4052module_init(sxg_module_init);
4053module_exit(sxg_module_cleanup);