blob: 3c9184d1d6b9b7ebee86157db11fe390771b950a [file] [log] [blame]
eric miao2c8086a2007-09-11 19:13:17 -07001/*
2 * linux/arch/arm/mach-pxa/pxa3xx.c
3 *
4 * code specific to pxa3xx aka Monahans
5 *
6 * Copyright (C) 2006 Marvell International Ltd.
7 *
eric miaoe9bba8e2007-10-30 08:01:38 +01008 * 2007-09-02: eric miao <eric.miao@marvell.com>
eric miao2c8086a2007-09-11 19:13:17 -07009 * initial version
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
eric miao2c8086a2007-09-11 19:13:17 -070015#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/init.h>
Haojian Zhuangb8f649f2013-04-09 18:12:04 +080018#include <linux/gpio-pxa.h>
eric miao2c8086a2007-09-11 19:13:17 -070019#include <linux/pm.h>
20#include <linux/platform_device.h>
21#include <linux/irq.h>
Russell King7b5dea12008-01-07 22:18:30 +000022#include <linux/io.h>
Daniel Mack82ce44d2012-07-25 17:52:52 +020023#include <linux/of.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020024#include <linux/syscore_ops.h>
Sebastian Andrzej Siewiorb4593962011-02-23 12:38:16 +010025#include <linux/i2c/pxa-i2c.h>
eric miao2c8086a2007-09-11 19:13:17 -070026
Marek Vasut851982c2010-10-11 02:20:19 +020027#include <asm/mach/map.h>
Russell King2c74a0c2011-06-22 17:41:48 +010028#include <asm/suspend.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/hardware.h>
30#include <mach/pxa3xx-regs.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010031#include <mach/reset.h>
Arnd Bergmann293b2da2012-08-24 15:16:48 +020032#include <linux/platform_data/usb-ohci-pxa27x.h>
Arnd Bergmann4c25c5d2015-01-30 10:45:33 +010033#include "pm.h"
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010035#include <mach/smemc.h>
Rob Herring4e611092012-01-03 16:53:48 -060036#include <mach/irqs.h>
eric miao2c8086a2007-09-11 19:13:17 -070037
38#include "generic.h"
39#include "devices.h"
eric miao2c8086a2007-09-11 19:13:17 -070040
Mike Rapoportbf293ae2009-11-11 11:36:59 +020041#define PECR_IE(n) ((1 << ((n) * 2)) << 28)
42#define PECR_IS(n) ((1 << ((n) * 2)) << 29)
43
Daniel Mack089d0362012-07-22 19:50:22 +020044extern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int));
Russell King7b5dea12008-01-07 22:18:30 +000045
Robert Jarzmikadf34422015-08-23 21:13:57 +020046/*
47 * NAND NFC: DFI bus arbitration subset
48 */
49#define NDCR (*(volatile u32 __iomem*)(NAND_VIRT + 0))
50#define NDCR_ND_ARB_EN (1 << 12)
51#define NDCR_ND_ARB_CNTL (1 << 19)
52
Arnd Bergmann63910742015-10-12 15:44:49 +020053#ifdef CONFIG_PM
54
55#define ISRAM_START 0x5c000000
56#define ISRAM_SIZE SZ_256K
57
Russell King7b5dea12008-01-07 22:18:30 +000058static void __iomem *sram;
59static unsigned long wakeup_src;
60
Russell King7b5dea12008-01-07 22:18:30 +000061/*
62 * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
63 * memory controller has to be reinitialised, so we place some code
64 * in the SRAM to perform this function.
65 *
66 * We disable FIQs across the standby - otherwise, we might receive a
67 * FIQ while the SDRAM is unavailable.
68 */
69static void pxa3xx_cpu_standby(unsigned int pwrmode)
70{
Russell King7b5dea12008-01-07 22:18:30 +000071 void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
72
73 memcpy_toio(sram + 0x8000, pm_enter_standby_start,
74 pm_enter_standby_end - pm_enter_standby_start);
75
76 AD2D0SR = ~0;
77 AD2D1SR = ~0;
78 AD2D0ER = wakeup_src;
79 AD2D1ER = 0;
80 ASCR = ASCR;
81 ARSR = ARSR;
82
83 local_fiq_disable();
84 fn(pwrmode);
85 local_fiq_enable();
86
87 AD2D0ER = 0;
88 AD2D1ER = 0;
Russell King7b5dea12008-01-07 22:18:30 +000089}
90
eric miaoc4d1fb62008-01-28 23:00:02 +000091/*
92 * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
93 * PXA3xx development kits assumes that the resuming process continues
94 * with the address stored within the first 4 bytes of SDRAM. The PSPR
95 * register is used privately by BootROM and OBM, and _must_ be set to
96 * 0x5c014000 for the moment.
97 */
98static void pxa3xx_cpu_pm_suspend(void)
99{
100 volatile unsigned long *p = (volatile void *)0xc0000000;
101 unsigned long saved_data = *p;
Russell Kinga9503d22011-06-21 16:29:30 +0100102#ifndef CONFIG_IWMMXT
103 u64 acc0;
eric miaoc4d1fb62008-01-28 23:00:02 +0000104
Arnd Bergmann343c1cd2016-01-29 15:06:31 +0100105 asm volatile(".arch_extension xscale\n\t"
106 "mra %Q0, %R0, acc0" : "=r" (acc0));
Russell Kinga9503d22011-06-21 16:29:30 +0100107#endif
108
eric miaoc4d1fb62008-01-28 23:00:02 +0000109 /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
110 CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
111 CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
112
113 /* clear and setup wakeup source */
114 AD3SR = ~0;
115 AD3ER = wakeup_src;
116 ASCR = ASCR;
117 ARSR = ARSR;
118
119 PCFR |= (1u << 13); /* L1_DIS */
120 PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
121
122 PSPR = 0x5c014000;
123
124 /* overwrite with the resume address */
Russell King4f5ad992011-02-06 17:41:26 +0000125 *p = virt_to_phys(cpu_resume);
eric miaoc4d1fb62008-01-28 23:00:02 +0000126
Russell King2c74a0c2011-06-22 17:41:48 +0100127 cpu_suspend(0, pxa3xx_finish_suspend);
eric miaoc4d1fb62008-01-28 23:00:02 +0000128
129 *p = saved_data;
130
131 AD3ER = 0;
Russell Kinga9503d22011-06-21 16:29:30 +0100132
133#ifndef CONFIG_IWMMXT
Arnd Bergmann343c1cd2016-01-29 15:06:31 +0100134 asm volatile(".arch_extension xscale\n\t"
135 "mar acc0, %Q0, %R0" : "=r" (acc0));
Russell Kinga9503d22011-06-21 16:29:30 +0100136#endif
eric miaoc4d1fb62008-01-28 23:00:02 +0000137}
138
Russell King7b5dea12008-01-07 22:18:30 +0000139static void pxa3xx_cpu_pm_enter(suspend_state_t state)
140{
141 /*
142 * Don't sleep if no wakeup sources are defined
143 */
Mark Brownb86a5da2008-04-09 11:32:21 +0100144 if (wakeup_src == 0) {
145 printk(KERN_ERR "Not suspending: no wakeup sources\n");
Russell King7b5dea12008-01-07 22:18:30 +0000146 return;
Mark Brownb86a5da2008-04-09 11:32:21 +0100147 }
Russell King7b5dea12008-01-07 22:18:30 +0000148
149 switch (state) {
150 case PM_SUSPEND_STANDBY:
151 pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
152 break;
153
154 case PM_SUSPEND_MEM:
eric miaoc4d1fb62008-01-28 23:00:02 +0000155 pxa3xx_cpu_pm_suspend();
Russell King7b5dea12008-01-07 22:18:30 +0000156 break;
157 }
158}
159
160static int pxa3xx_cpu_pm_valid(suspend_state_t state)
161{
162 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
163}
164
165static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
Russell King7b5dea12008-01-07 22:18:30 +0000166 .valid = pxa3xx_cpu_pm_valid,
167 .enter = pxa3xx_cpu_pm_enter,
168};
169
170static void __init pxa3xx_init_pm(void)
171{
172 sram = ioremap(ISRAM_START, ISRAM_SIZE);
173 if (!sram) {
174 printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
175 return;
176 }
177
178 /*
179 * Since we copy wakeup code into the SRAM, we need to ensure
180 * that it is preserved over the low power modes. Note: bit 8
181 * is undocumented in the developer manual, but must be set.
182 */
183 AD1R |= ADXR_L2 | ADXR_R0;
184 AD2R |= ADXR_L2 | ADXR_R0;
185 AD3R |= ADXR_L2 | ADXR_R0;
186
187 /*
188 * Clear the resume enable registers.
189 */
190 AD1D0ER = 0;
191 AD2D0ER = 0;
192 AD2D1ER = 0;
193 AD3ER = 0;
194
195 pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
196}
197
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100198static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
Russell King7b5dea12008-01-07 22:18:30 +0000199{
200 unsigned long flags, mask = 0;
201
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100202 switch (d->irq) {
Russell King7b5dea12008-01-07 22:18:30 +0000203 case IRQ_SSP3:
204 mask = ADXER_MFP_WSSP3;
205 break;
206 case IRQ_MSL:
207 mask = ADXER_WMSL0;
208 break;
209 case IRQ_USBH2:
210 case IRQ_USBH1:
211 mask = ADXER_WUSBH;
212 break;
213 case IRQ_KEYPAD:
214 mask = ADXER_WKP;
215 break;
216 case IRQ_AC97:
217 mask = ADXER_MFP_WAC97;
218 break;
219 case IRQ_USIM:
220 mask = ADXER_WUSIM0;
221 break;
222 case IRQ_SSP2:
223 mask = ADXER_MFP_WSSP2;
224 break;
225 case IRQ_I2C:
226 mask = ADXER_MFP_WI2C;
227 break;
228 case IRQ_STUART:
229 mask = ADXER_MFP_WUART3;
230 break;
231 case IRQ_BTUART:
232 mask = ADXER_MFP_WUART2;
233 break;
234 case IRQ_FFUART:
235 mask = ADXER_MFP_WUART1;
236 break;
237 case IRQ_MMC:
238 mask = ADXER_MFP_WMMC1;
239 break;
240 case IRQ_SSP:
241 mask = ADXER_MFP_WSSP1;
242 break;
243 case IRQ_RTCAlrm:
244 mask = ADXER_WRTC;
245 break;
246 case IRQ_SSP4:
247 mask = ADXER_MFP_WSSP4;
248 break;
249 case IRQ_TSI:
250 mask = ADXER_WTSI;
251 break;
252 case IRQ_USIM2:
253 mask = ADXER_WUSIM1;
254 break;
255 case IRQ_MMC2:
256 mask = ADXER_MFP_WMMC2;
257 break;
258 case IRQ_NAND:
259 mask = ADXER_MFP_WFLASH;
260 break;
261 case IRQ_USB2:
262 mask = ADXER_WUSB2;
263 break;
264 case IRQ_WAKEUP0:
265 mask = ADXER_WEXTWAKE0;
266 break;
267 case IRQ_WAKEUP1:
268 mask = ADXER_WEXTWAKE1;
269 break;
270 case IRQ_MMC3:
271 mask = ADXER_MFP_GEN12;
272 break;
Mark Browne1217702008-04-23 10:28:18 +0100273 default:
274 return -EINVAL;
Russell King7b5dea12008-01-07 22:18:30 +0000275 }
276
277 local_irq_save(flags);
278 if (on)
279 wakeup_src |= mask;
280 else
281 wakeup_src &= ~mask;
282 local_irq_restore(flags);
283
284 return 0;
285}
Russell King7b5dea12008-01-07 22:18:30 +0000286#else
287static inline void pxa3xx_init_pm(void) {}
eric miaob9e25ac2008-03-04 14:19:58 +0800288#define pxa3xx_set_wake NULL
Russell King7b5dea12008-01-07 22:18:30 +0000289#endif
290
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100291static void pxa_ack_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200292{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100293 PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200294}
295
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100296static void pxa_mask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200297{
Eric Miao5d284e32011-04-27 22:48:04 +0800298 pxa_mask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100299 PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200300}
301
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100302static void pxa_unmask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200303{
Eric Miao5d284e32011-04-27 22:48:04 +0800304 pxa_unmask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100305 PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200306}
307
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100308static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
Igor Grinberg12882092010-06-13 11:31:48 +0300309{
310 if (flow_type & IRQ_TYPE_EDGE_RISING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100311 PWER |= 1 << (d->irq - IRQ_WAKEUP0);
Igor Grinberg12882092010-06-13 11:31:48 +0300312
313 if (flow_type & IRQ_TYPE_EDGE_FALLING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100314 PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
Igor Grinberg12882092010-06-13 11:31:48 +0300315
316 return 0;
317}
318
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200319static struct irq_chip pxa_ext_wakeup_chip = {
320 .name = "WAKEUP",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100321 .irq_ack = pxa_ack_ext_wakeup,
322 .irq_mask = pxa_mask_ext_wakeup,
323 .irq_unmask = pxa_unmask_ext_wakeup,
324 .irq_set_type = pxa_set_ext_wakeup_type,
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200325};
326
Haojian Zhuang157d2642011-10-17 20:37:52 +0800327static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
328 unsigned int))
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200329{
330 int irq;
331
332 for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100333 irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
334 handle_edge_irq);
Rob Herringe8d36d52015-07-27 15:55:13 -0500335 irq_clear_status_flags(irq, IRQ_NOREQUEST);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200336 }
337
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100338 pxa_ext_wakeup_chip.irq_set_wake = fn;
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200339}
340
Daniel Mack089d0362012-07-22 19:50:22 +0200341static void __init __pxa3xx_init_irq(void)
eric miao2c8086a2007-09-11 19:13:17 -0700342{
343 /* enable CP6 access */
344 u32 value;
345 __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
346 value |= (1 << 6);
347 __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
348
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200349 pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
eric miao2c8086a2007-09-11 19:13:17 -0700350}
351
Daniel Mack089d0362012-07-22 19:50:22 +0200352void __init pxa3xx_init_irq(void)
353{
354 __pxa3xx_init_irq();
355 pxa_init_irq(56, pxa3xx_set_wake);
356}
357
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800358#ifdef CONFIG_OF
Daniel Mack089d0362012-07-22 19:50:22 +0200359void __init pxa3xx_dt_init_irq(void)
360{
361 __pxa3xx_init_irq();
362 pxa_dt_irq_init(pxa3xx_set_wake);
363}
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800364#endif /* CONFIG_OF */
Daniel Mack089d0362012-07-22 19:50:22 +0200365
Marek Vasut851982c2010-10-11 02:20:19 +0200366static struct map_desc pxa3xx_io_desc[] __initdata = {
367 { /* Mem Ctl */
Arnd Bergmann97b09da2011-10-01 22:03:45 +0200368 .virtual = (unsigned long)SMEMC_VIRT,
Marek Vasutad68bb92010-11-03 16:29:35 +0100369 .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
Laurent Pinchart0e329862014-07-11 13:00:36 +0200370 .length = SMEMC_SIZE,
Marek Vasut851982c2010-10-11 02:20:19 +0200371 .type = MT_DEVICE
Robert Jarzmikadf34422015-08-23 21:13:57 +0200372 }, {
373 .virtual = (unsigned long)NAND_VIRT,
374 .pfn = __phys_to_pfn(NAND_PHYS),
375 .length = NAND_SIZE,
376 .type = MT_DEVICE
377 },
Marek Vasut851982c2010-10-11 02:20:19 +0200378};
379
380void __init pxa3xx_map_io(void)
381{
382 pxa_map_io();
383 iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
384 pxa3xx_get_clk_frequency_khz(1);
385}
386
eric miao2c8086a2007-09-11 19:13:17 -0700387/*
388 * device registration specific to PXA3xx.
389 */
390
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100391void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
392{
Eric Miao14758222008-11-28 15:24:12 +0800393 pxa_register_device(&pxa3xx_device_i2c_power, info);
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100394}
395
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800396static struct pxa_gpio_platform_data pxa3xx_gpio_pdata = {
397 .irq_base = PXA_GPIO_TO_IRQ(0),
398};
399
eric miao2c8086a2007-09-11 19:13:17 -0700400static struct platform_device *devices[] __initdata = {
Robert Jarzmik94c35a62009-04-21 19:19:36 +0200401 &pxa27x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800402 &pxa_device_pmu,
eric miao2c8086a2007-09-11 19:13:17 -0700403 &pxa_device_i2s,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000404 &pxa_device_asoc_ssp1,
405 &pxa_device_asoc_ssp2,
406 &pxa_device_asoc_ssp3,
407 &pxa_device_asoc_ssp4,
408 &pxa_device_asoc_platform,
eric miao2c8086a2007-09-11 19:13:17 -0700409 &pxa_device_rtc,
Daniel Mack0da0e222014-08-13 21:59:19 +0200410 &pxa3xx_device_ssp1,
411 &pxa3xx_device_ssp2,
412 &pxa3xx_device_ssp3,
eric miaod8e0db12007-12-10 17:54:36 +0800413 &pxa3xx_device_ssp4,
eric miao75540c12008-04-13 21:44:04 +0100414 &pxa27x_device_pwm0,
415 &pxa27x_device_pwm1,
eric miao2c8086a2007-09-11 19:13:17 -0700416};
417
418static int __init pxa3xx_init(void)
419{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200420 int ret = 0;
eric miao2c8086a2007-09-11 19:13:17 -0700421
422 if (cpu_is_pxa3xx()) {
Eric Miao04fef222008-07-29 14:26:00 +0800423
424 reset_status = ARSR;
425
Dmitry Krivoschekov86260f92008-02-08 15:02:03 +0100426 /*
427 * clear RDH bit every time after reset
428 *
429 * Note: the last 3 bits DxS are write-1-to-clear so carefully
430 * preserve them here in case they will be referenced later
431 */
432 ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
433
Robert Jarzmikadf34422015-08-23 21:13:57 +0200434 /*
435 * Disable DFI bus arbitration, to prevent a system bus lock if
436 * somebody disables the NAND clock (unused clock) while this
437 * bit remains set.
438 */
439 NDCR = (NDCR & ~NDCR_ND_ARB_EN) | NDCR_ND_ARB_CNTL;
440
Eric Miaofef1f992009-01-02 16:26:33 +0800441 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
eric miao2c8086a2007-09-11 19:13:17 -0700442 return ret;
443
Russell King7b5dea12008-01-07 22:18:30 +0000444 pxa3xx_init_pm();
445
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200446 register_syscore_ops(&pxa_irq_syscore_ops);
447 register_syscore_ops(&pxa3xx_mfp_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000448
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800449 if (of_have_populated_dt())
450 return 0;
451
Robert Jarzmik72b195c2016-02-15 21:57:47 +0100452 pxa2xx_set_dmac_info(32, 100);
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800453 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
454 if (ret)
455 return ret;
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800456 if (cpu_is_pxa300() || cpu_is_pxa310() || cpu_is_pxa320()) {
457 platform_device_add_data(&pxa3xx_device_gpio,
458 &pxa3xx_gpio_pdata,
459 sizeof(pxa3xx_gpio_pdata));
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800460 ret = platform_device_register(&pxa3xx_device_gpio);
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800461 }
eric miao2c8086a2007-09-11 19:13:17 -0700462 }
eric miaoc01655042008-01-28 23:00:02 +0000463
464 return ret;
eric miao2c8086a2007-09-11 19:13:17 -0700465}
466
Russell King1c104e02008-04-19 10:59:24 +0100467postcore_initcall(pxa3xx_init);