blob: 659ed07f28e3c5b41c4ec9fbb27bdaa8d6ef87a7 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define ATH_PCI_VERSION "0.1"
21
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
Jouni Malinenb3bd89c2009-02-24 13:42:01 +020029static int modparam_nohwcrypt;
30module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
31MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
32
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080033/* We use the hw_value as an index into our private channel structure */
34
35#define CHAN2G(_freq, _idx) { \
36 .center_freq = (_freq), \
37 .hw_value = (_idx), \
38 .max_power = 30, \
39}
40
41#define CHAN5G(_freq, _idx) { \
42 .band = IEEE80211_BAND_5GHZ, \
43 .center_freq = (_freq), \
44 .hw_value = (_idx), \
45 .max_power = 30, \
46}
47
48/* Some 2 GHz radios are actually tunable on 2312-2732
49 * on 5 MHz steps, we support the channels which we know
50 * we have calibration data for all cards though to make
51 * this static */
52static struct ieee80211_channel ath9k_2ghz_chantable[] = {
53 CHAN2G(2412, 0), /* Channel 1 */
54 CHAN2G(2417, 1), /* Channel 2 */
55 CHAN2G(2422, 2), /* Channel 3 */
56 CHAN2G(2427, 3), /* Channel 4 */
57 CHAN2G(2432, 4), /* Channel 5 */
58 CHAN2G(2437, 5), /* Channel 6 */
59 CHAN2G(2442, 6), /* Channel 7 */
60 CHAN2G(2447, 7), /* Channel 8 */
61 CHAN2G(2452, 8), /* Channel 9 */
62 CHAN2G(2457, 9), /* Channel 10 */
63 CHAN2G(2462, 10), /* Channel 11 */
64 CHAN2G(2467, 11), /* Channel 12 */
65 CHAN2G(2472, 12), /* Channel 13 */
66 CHAN2G(2484, 13), /* Channel 14 */
67};
68
69/* Some 5 GHz radios are actually tunable on XXXX-YYYY
70 * on 5 MHz steps, we support the channels which we know
71 * we have calibration data for all cards though to make
72 * this static */
73static struct ieee80211_channel ath9k_5ghz_chantable[] = {
74 /* _We_ call this UNII 1 */
75 CHAN5G(5180, 14), /* Channel 36 */
76 CHAN5G(5200, 15), /* Channel 40 */
77 CHAN5G(5220, 16), /* Channel 44 */
78 CHAN5G(5240, 17), /* Channel 48 */
79 /* _We_ call this UNII 2 */
80 CHAN5G(5260, 18), /* Channel 52 */
81 CHAN5G(5280, 19), /* Channel 56 */
82 CHAN5G(5300, 20), /* Channel 60 */
83 CHAN5G(5320, 21), /* Channel 64 */
84 /* _We_ call this "Middle band" */
85 CHAN5G(5500, 22), /* Channel 100 */
86 CHAN5G(5520, 23), /* Channel 104 */
87 CHAN5G(5540, 24), /* Channel 108 */
88 CHAN5G(5560, 25), /* Channel 112 */
89 CHAN5G(5580, 26), /* Channel 116 */
90 CHAN5G(5600, 27), /* Channel 120 */
91 CHAN5G(5620, 28), /* Channel 124 */
92 CHAN5G(5640, 29), /* Channel 128 */
93 CHAN5G(5660, 30), /* Channel 132 */
94 CHAN5G(5680, 31), /* Channel 136 */
95 CHAN5G(5700, 32), /* Channel 140 */
96 /* _We_ call this UNII 3 */
97 CHAN5G(5745, 33), /* Channel 149 */
98 CHAN5G(5765, 34), /* Channel 153 */
99 CHAN5G(5785, 35), /* Channel 157 */
100 CHAN5G(5805, 36), /* Channel 161 */
101 CHAN5G(5825, 37), /* Channel 165 */
102};
103
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800104static void ath_cache_conf_rate(struct ath_softc *sc,
105 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530106{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800107 switch (conf->channel->band) {
108 case IEEE80211_BAND_2GHZ:
109 if (conf_is_ht20(conf))
110 sc->cur_rate_table =
111 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
112 else if (conf_is_ht40_minus(conf))
113 sc->cur_rate_table =
114 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
115 else if (conf_is_ht40_plus(conf))
116 sc->cur_rate_table =
117 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800118 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800119 sc->cur_rate_table =
120 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800121 break;
122 case IEEE80211_BAND_5GHZ:
123 if (conf_is_ht20(conf))
124 sc->cur_rate_table =
125 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
126 else if (conf_is_ht40_minus(conf))
127 sc->cur_rate_table =
128 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
129 else if (conf_is_ht40_plus(conf))
130 sc->cur_rate_table =
131 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
132 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800133 sc->cur_rate_table =
134 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800135 break;
136 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800137 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800138 break;
139 }
Sujithff37e332008-11-24 12:07:55 +0530140}
141
142static void ath_update_txpow(struct ath_softc *sc)
143{
Sujithcbe61d82009-02-09 13:27:12 +0530144 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530145 u32 txpow;
146
Sujith17d79042009-02-09 13:27:03 +0530147 if (sc->curtxpow != sc->config.txpowlimit) {
148 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530149 /* read back in case value is clamped */
150 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530151 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530152 }
153}
154
155static u8 parse_mpdudensity(u8 mpdudensity)
156{
157 /*
158 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
159 * 0 for no restriction
160 * 1 for 1/4 us
161 * 2 for 1/2 us
162 * 3 for 1 us
163 * 4 for 2 us
164 * 5 for 4 us
165 * 6 for 8 us
166 * 7 for 16 us
167 */
168 switch (mpdudensity) {
169 case 0:
170 return 0;
171 case 1:
172 case 2:
173 case 3:
174 /* Our lower layer calculations limit our precision to
175 1 microsecond */
176 return 1;
177 case 4:
178 return 2;
179 case 5:
180 return 4;
181 case 6:
182 return 8;
183 case 7:
184 return 16;
185 default:
186 return 0;
187 }
188}
189
190static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
191{
192 struct ath_rate_table *rate_table = NULL;
193 struct ieee80211_supported_band *sband;
194 struct ieee80211_rate *rate;
195 int i, maxrates;
196
197 switch (band) {
198 case IEEE80211_BAND_2GHZ:
199 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
200 break;
201 case IEEE80211_BAND_5GHZ:
202 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
203 break;
204 default:
205 break;
206 }
207
208 if (rate_table == NULL)
209 return;
210
211 sband = &sc->sbands[band];
212 rate = sc->rates[band];
213
214 if (rate_table->rate_cnt > ATH_RATE_MAX)
215 maxrates = ATH_RATE_MAX;
216 else
217 maxrates = rate_table->rate_cnt;
218
219 for (i = 0; i < maxrates; i++) {
220 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
221 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530222 if (rate_table->info[i].short_preamble) {
223 rate[i].hw_value_short = rate_table->info[i].ratecode |
224 rate_table->info[i].short_preamble;
225 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
226 }
Sujithff37e332008-11-24 12:07:55 +0530227 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530228
Sujith04bd4632008-11-28 22:18:05 +0530229 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
230 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530231 }
232}
233
Sujithff37e332008-11-24 12:07:55 +0530234/*
235 * Set/change channels. If the channel is really being changed, it's done
236 * by reseting the chip. To accomplish this we must first cleanup any pending
237 * DMA, then restart stuff.
238*/
239static int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan)
240{
Sujithcbe61d82009-02-09 13:27:12 +0530241 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530242 bool fastcc = true, stopped;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800243 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800244 struct ieee80211_channel *channel = hw->conf.channel;
245 int r;
Sujithff37e332008-11-24 12:07:55 +0530246
247 if (sc->sc_flags & SC_OP_INVALID)
248 return -EIO;
249
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530250 ath9k_ps_wakeup(sc);
251
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800252 /*
253 * This is only performed if the channel settings have
254 * actually changed.
255 *
256 * To switch channels clear any pending DMA operations;
257 * wait long enough for the RX fifo to drain, reset the
258 * hardware at the new frequency, and then re-enable
259 * the relevant bits of the h/w.
260 */
261 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530262 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800263 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530264
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800265 /* XXX: do not flush receive queue here. We don't want
266 * to flush data frames already in queue because of
267 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530268
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800269 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
270 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530271
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800272 DPRINTF(sc, ATH_DBG_CONFIG,
273 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530274 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800275 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530276
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800277 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800278
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800279 r = ath9k_hw_reset(ah, hchan, fastcc);
280 if (r) {
281 DPRINTF(sc, ATH_DBG_FATAL,
282 "Unable to reset channel (%u Mhz) "
283 "reset status %u\n",
284 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530285 spin_unlock_bh(&sc->sc_resetlock);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800286 return r;
Sujithff37e332008-11-24 12:07:55 +0530287 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800288 spin_unlock_bh(&sc->sc_resetlock);
289
290 sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
291 sc->sc_flags &= ~SC_OP_FULL_RESET;
292
293 if (ath_startrecv(sc) != 0) {
294 DPRINTF(sc, ATH_DBG_FATAL,
295 "Unable to restart recv logic\n");
296 return -EIO;
297 }
298
299 ath_cache_conf_rate(sc, &hw->conf);
300 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530301 ath9k_hw_set_interrupts(ah, sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530302 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530303 return 0;
304}
305
306/*
307 * This routine performs the periodic noise floor calibration function
308 * that is used to adjust and optimize the chip performance. This
309 * takes environmental changes (location, temperature) into account.
310 * When the task is complete, it reschedules itself depending on the
311 * appropriate interval that was calculated.
312 */
313static void ath_ani_calibrate(unsigned long data)
314{
Sujith20977d32009-02-20 15:13:28 +0530315 struct ath_softc *sc = (struct ath_softc *)data;
316 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530317 bool longcal = false;
318 bool shortcal = false;
319 bool aniflag = false;
320 unsigned int timestamp = jiffies_to_msecs(jiffies);
Sujith20977d32009-02-20 15:13:28 +0530321 u32 cal_interval, short_cal_interval;
Sujithff37e332008-11-24 12:07:55 +0530322
Sujith20977d32009-02-20 15:13:28 +0530323 short_cal_interval = (ah->opmode == NL80211_IFTYPE_AP) ?
324 ATH_AP_SHORT_CALINTERVAL : ATH_STA_SHORT_CALINTERVAL;
Sujithff37e332008-11-24 12:07:55 +0530325
326 /*
327 * don't calibrate when we're scanning.
328 * we are most likely not on our home channel.
329 */
Sujithb77f4832008-12-07 21:44:03 +0530330 if (sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)
Sujith20977d32009-02-20 15:13:28 +0530331 goto set_timer;
Sujithff37e332008-11-24 12:07:55 +0530332
333 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530334 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530335 longcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530336 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530337 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530338 }
339
Sujith17d79042009-02-09 13:27:03 +0530340 /* Short calibration applies only while caldone is false */
341 if (!sc->ani.caldone) {
Sujith20977d32009-02-20 15:13:28 +0530342 if ((timestamp - sc->ani.shortcal_timer) >= short_cal_interval) {
Sujithff37e332008-11-24 12:07:55 +0530343 shortcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530344 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530345 sc->ani.shortcal_timer = timestamp;
346 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530347 }
348 } else {
Sujith17d79042009-02-09 13:27:03 +0530349 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530350 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530351 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
352 if (sc->ani.caldone)
353 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530354 }
355 }
356
357 /* Verify whether we must check ANI */
Sujith20977d32009-02-20 15:13:28 +0530358 if ((timestamp - sc->ani.checkani_timer) >= ATH_ANI_POLLINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530359 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530360 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530361 }
362
363 /* Skip all processing if there's nothing to do. */
364 if (longcal || shortcal || aniflag) {
365 /* Call ANI routine if necessary */
366 if (aniflag)
Sujith20977d32009-02-20 15:13:28 +0530367 ath9k_hw_ani_monitor(ah, &sc->nodestats, ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530368
369 /* Perform calibration if necessary */
370 if (longcal || shortcal) {
371 bool iscaldone = false;
372
Sujith2660b812009-02-09 13:27:26 +0530373 if (ath9k_hw_calibrate(ah, ah->curchan,
Sujith17d79042009-02-09 13:27:03 +0530374 sc->rx_chainmask, longcal,
Sujithff37e332008-11-24 12:07:55 +0530375 &iscaldone)) {
376 if (longcal)
Sujith17d79042009-02-09 13:27:03 +0530377 sc->ani.noise_floor =
Sujithff37e332008-11-24 12:07:55 +0530378 ath9k_hw_getchan_noise(ah,
Sujith2660b812009-02-09 13:27:26 +0530379 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530380
381 DPRINTF(sc, ATH_DBG_ANI,
Sujith04bd4632008-11-28 22:18:05 +0530382 "calibrate chan %u/%x nf: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530383 ah->curchan->channel,
384 ah->curchan->channelFlags,
Sujith17d79042009-02-09 13:27:03 +0530385 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530386 } else {
387 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +0530388 "calibrate chan %u/%x failed\n",
Sujith2660b812009-02-09 13:27:26 +0530389 ah->curchan->channel,
390 ah->curchan->channelFlags);
Sujithff37e332008-11-24 12:07:55 +0530391 }
Sujith17d79042009-02-09 13:27:03 +0530392 sc->ani.caldone = iscaldone;
Sujithff37e332008-11-24 12:07:55 +0530393 }
394 }
395
Sujith20977d32009-02-20 15:13:28 +0530396set_timer:
Sujithff37e332008-11-24 12:07:55 +0530397 /*
398 * Set timer interval based on previous results.
399 * The interval must be the shortest necessary to satisfy ANI,
400 * short calibration and long calibration.
401 */
Sujithaac92072008-12-02 18:37:54 +0530402 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530403 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530404 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530405 if (!sc->ani.caldone)
Sujith20977d32009-02-20 15:13:28 +0530406 cal_interval = min(cal_interval, (u32)short_cal_interval);
Sujithff37e332008-11-24 12:07:55 +0530407
Sujith17d79042009-02-09 13:27:03 +0530408 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530409}
410
411/*
412 * Update tx/rx chainmask. For legacy association,
413 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530414 * the chainmask configuration, for bt coexistence, use
415 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530416 */
417static void ath_update_chainmask(struct ath_softc *sc, int is_ht)
418{
419 sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530420 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530421 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
422 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
423 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530424 } else {
Sujith17d79042009-02-09 13:27:03 +0530425 sc->tx_chainmask = 1;
426 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530427 }
428
Sujith04bd4632008-11-28 22:18:05 +0530429 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530430 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530431}
432
433static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
434{
435 struct ath_node *an;
436
437 an = (struct ath_node *)sta->drv_priv;
438
439 if (sc->sc_flags & SC_OP_TXAGGR)
440 ath_tx_node_init(sc, an);
441
442 an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
443 sta->ht_cap.ampdu_factor);
444 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
445}
446
447static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
448{
449 struct ath_node *an = (struct ath_node *)sta->drv_priv;
450
451 if (sc->sc_flags & SC_OP_TXAGGR)
452 ath_tx_node_cleanup(sc, an);
453}
454
455static void ath9k_tasklet(unsigned long data)
456{
457 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530458 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530459
460 if (status & ATH9K_INT_FATAL) {
461 /* need a chip reset */
462 ath_reset(sc, false);
463 return;
464 } else {
465
466 if (status &
467 (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
Sujithb77f4832008-12-07 21:44:03 +0530468 spin_lock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530469 ath_rx_tasklet(sc, 0);
Sujithb77f4832008-12-07 21:44:03 +0530470 spin_unlock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530471 }
472 /* XXX: optimize this */
473 if (status & ATH9K_INT_TX)
474 ath_tx_tasklet(sc);
475 }
476
477 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530478 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530479}
480
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100481irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530482{
483 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530484 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530485 enum ath9k_int status;
486 bool sched = false;
487
488 do {
489 if (sc->sc_flags & SC_OP_INVALID) {
490 /*
491 * The hardware is not ready/present, don't
492 * touch anything. Note this can happen early
493 * on if the IRQ is shared.
494 */
495 return IRQ_NONE;
496 }
497 if (!ath9k_hw_intrpend(ah)) { /* shared irq, not for us */
498 return IRQ_NONE;
499 }
500
501 /*
502 * Figure out the reason(s) for the interrupt. Note
503 * that the hal returns a pseudo-ISR that may include
504 * bits we haven't explicitly enabled so we mask the
505 * value to insure we only process bits we requested.
506 */
507 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
508
Sujith17d79042009-02-09 13:27:03 +0530509 status &= sc->imask; /* discard unasked-for bits */
Sujithff37e332008-11-24 12:07:55 +0530510
511 /*
512 * If there are no status bits set, then this interrupt was not
513 * for me (should have been caught above).
514 */
515 if (!status)
516 return IRQ_NONE;
517
Sujith17d79042009-02-09 13:27:03 +0530518 sc->intrstatus = status;
Sujithff37e332008-11-24 12:07:55 +0530519
520 if (status & ATH9K_INT_FATAL) {
521 /* need a chip reset */
522 sched = true;
523 } else if (status & ATH9K_INT_RXORN) {
524 /* need a chip reset */
525 sched = true;
526 } else {
527 if (status & ATH9K_INT_SWBA) {
528 /* schedule a tasklet for beacon handling */
529 tasklet_schedule(&sc->bcon_tasklet);
530 }
531 if (status & ATH9K_INT_RXEOL) {
532 /*
533 * NB: the hardware should re-read the link when
534 * RXE bit is written, but it doesn't work
535 * at least on older hardware revs.
536 */
537 sched = true;
538 }
539
540 if (status & ATH9K_INT_TXURN)
541 /* bump tx trigger level */
542 ath9k_hw_updatetxtriglevel(ah, true);
543 /* XXX: optimize this */
544 if (status & ATH9K_INT_RX)
545 sched = true;
546 if (status & ATH9K_INT_TX)
547 sched = true;
548 if (status & ATH9K_INT_BMISS)
549 sched = true;
550 /* carrier sense timeout */
551 if (status & ATH9K_INT_CST)
552 sched = true;
553 if (status & ATH9K_INT_MIB) {
554 /*
555 * Disable interrupts until we service the MIB
556 * interrupt; otherwise it will continue to
557 * fire.
558 */
559 ath9k_hw_set_interrupts(ah, 0);
560 /*
561 * Let the hal handle the event. We assume
562 * it will clear whatever condition caused
563 * the interrupt.
564 */
Sujith17d79042009-02-09 13:27:03 +0530565 ath9k_hw_procmibevent(ah, &sc->nodestats);
566 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530567 }
568 if (status & ATH9K_INT_TIM_TIMER) {
Sujith2660b812009-02-09 13:27:26 +0530569 if (!(ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +0530570 ATH9K_HW_CAP_AUTOSLEEP)) {
571 /* Clear RxAbort bit so that we can
572 * receive frames */
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530573 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Sujithff37e332008-11-24 12:07:55 +0530574 ath9k_hw_setrxabort(ah, 0);
575 sched = true;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530576 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
Sujithff37e332008-11-24 12:07:55 +0530577 }
578 }
Sujith4af9cf42009-02-12 10:06:47 +0530579 if (status & ATH9K_INT_TSFOOR) {
580 /* FIXME: Handle this interrupt for power save */
581 sched = true;
582 }
Sujithff37e332008-11-24 12:07:55 +0530583 }
584 } while (0);
585
Sujith817e11d2008-12-07 21:42:44 +0530586 ath_debug_stat_interrupt(sc, status);
587
Sujithff37e332008-11-24 12:07:55 +0530588 if (sched) {
589 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530590 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530591 tasklet_schedule(&sc->intr_tq);
592 }
593
594 return IRQ_HANDLED;
595}
596
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700597static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530598 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530599 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600{
601 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700602
603 switch (chan->band) {
604 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530605 switch(channel_type) {
606 case NL80211_CHAN_NO_HT:
607 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700608 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530609 break;
610 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700611 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530612 break;
613 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700614 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530615 break;
616 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700617 break;
618 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530619 switch(channel_type) {
620 case NL80211_CHAN_NO_HT:
621 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700622 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530623 break;
624 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700625 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530626 break;
627 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700628 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530629 break;
630 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700631 break;
632 default:
633 break;
634 }
635
636 return chanmode;
637}
638
Sujithff37e332008-11-24 12:07:55 +0530639static int ath_keyset(struct ath_softc *sc, u16 keyix,
640 struct ath9k_keyval *hk, const u8 mac[ETH_ALEN])
641{
642 bool status;
643
644 status = ath9k_hw_set_keycache_entry(sc->sc_ah,
645 keyix, hk, mac, false);
646
647 return status != false;
648}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700649
Jouni Malinen6ace2892008-12-17 13:32:17 +0200650static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700651 struct ath9k_keyval *hk,
652 const u8 *addr)
653{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200654 const u8 *key_rxmic;
655 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700656
Jouni Malinen6ace2892008-12-17 13:32:17 +0200657 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
658 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700659
660 if (addr == NULL) {
661 /* Group key installation */
Jouni Malinen6ace2892008-12-17 13:32:17 +0200662 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
663 return ath_keyset(sc, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700664 }
Sujith17d79042009-02-09 13:27:03 +0530665 if (!sc->splitmic) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700666 /*
667 * data key goes at first index,
668 * the hal handles the MIC keys at index+64.
669 */
670 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
671 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinen6ace2892008-12-17 13:32:17 +0200672 return ath_keyset(sc, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700673 }
674 /*
675 * TX key goes at first index, RX key at +32.
676 * The hal handles the MIC keys at index+64.
677 */
678 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinen6ace2892008-12-17 13:32:17 +0200679 if (!ath_keyset(sc, keyix, hk, NULL)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700680 /* Txmic entry failed. No need to proceed further */
681 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +0530682 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700683 return 0;
684 }
685
686 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
687 /* XXX delete tx key on failure? */
Jouni Malinen6ace2892008-12-17 13:32:17 +0200688 return ath_keyset(sc, keyix + 32, hk, addr);
689}
690
691static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
692{
693 int i;
694
Sujith17d79042009-02-09 13:27:03 +0530695 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
696 if (test_bit(i, sc->keymap) ||
697 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200698 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530699 if (sc->splitmic &&
700 (test_bit(i + 32, sc->keymap) ||
701 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200702 continue; /* At least one part of TKIP key allocated */
703
704 /* Found a free slot for a TKIP key */
705 return i;
706 }
707 return -1;
708}
709
710static int ath_reserve_key_cache_slot(struct ath_softc *sc)
711{
712 int i;
713
714 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530715 if (sc->splitmic) {
716 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
717 if (!test_bit(i, sc->keymap) &&
718 (test_bit(i + 32, sc->keymap) ||
719 test_bit(i + 64, sc->keymap) ||
720 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200721 return i;
Sujith17d79042009-02-09 13:27:03 +0530722 if (!test_bit(i + 32, sc->keymap) &&
723 (test_bit(i, sc->keymap) ||
724 test_bit(i + 64, sc->keymap) ||
725 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200726 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530727 if (!test_bit(i + 64, sc->keymap) &&
728 (test_bit(i , sc->keymap) ||
729 test_bit(i + 32, sc->keymap) ||
730 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200731 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530732 if (!test_bit(i + 64 + 32, sc->keymap) &&
733 (test_bit(i, sc->keymap) ||
734 test_bit(i + 32, sc->keymap) ||
735 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200736 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200737 }
738 } else {
Sujith17d79042009-02-09 13:27:03 +0530739 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
740 if (!test_bit(i, sc->keymap) &&
741 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200742 return i;
Sujith17d79042009-02-09 13:27:03 +0530743 if (test_bit(i, sc->keymap) &&
744 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200745 return i + 64;
746 }
747 }
748
749 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530750 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200751 /* Do not allow slots that could be needed for TKIP group keys
752 * to be used. This limitation could be removed if we know that
753 * TKIP will not be used. */
754 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
755 continue;
Sujith17d79042009-02-09 13:27:03 +0530756 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200757 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
758 continue;
759 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
760 continue;
761 }
762
Sujith17d79042009-02-09 13:27:03 +0530763 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200764 return i; /* Found a free slot for a key */
765 }
766
767 /* No free slot found */
768 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700769}
770
771static int ath_key_config(struct ath_softc *sc,
Johannes Bergdc822b52008-12-29 12:55:09 +0100772 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700773 struct ieee80211_key_conf *key)
774{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700775 struct ath9k_keyval hk;
776 const u8 *mac = NULL;
777 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200778 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700779
780 memset(&hk, 0, sizeof(hk));
781
782 switch (key->alg) {
783 case ALG_WEP:
784 hk.kv_type = ATH9K_CIPHER_WEP;
785 break;
786 case ALG_TKIP:
787 hk.kv_type = ATH9K_CIPHER_TKIP;
788 break;
789 case ALG_CCMP:
790 hk.kv_type = ATH9K_CIPHER_AES_CCM;
791 break;
792 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200793 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700794 }
795
Jouni Malinen6ace2892008-12-17 13:32:17 +0200796 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700797 memcpy(hk.kv_val, key->key, key->keylen);
798
Jouni Malinen6ace2892008-12-17 13:32:17 +0200799 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
800 /* For now, use the default keys for broadcast keys. This may
801 * need to change with virtual interfaces. */
802 idx = key->keyidx;
803 } else if (key->keyidx) {
804 struct ieee80211_vif *vif;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700805
Johannes Bergdc822b52008-12-29 12:55:09 +0100806 if (WARN_ON(!sta))
807 return -EOPNOTSUPP;
808 mac = sta->addr;
809
Sujith17d79042009-02-09 13:27:03 +0530810 vif = sc->vifs[0];
Jouni Malinen6ace2892008-12-17 13:32:17 +0200811 if (vif->type != NL80211_IFTYPE_AP) {
812 /* Only keyidx 0 should be used with unicast key, but
813 * allow this for client mode for now. */
814 idx = key->keyidx;
815 } else
816 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700817 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100818 if (WARN_ON(!sta))
819 return -EOPNOTSUPP;
820 mac = sta->addr;
821
Jouni Malinen6ace2892008-12-17 13:32:17 +0200822 if (key->alg == ALG_TKIP)
823 idx = ath_reserve_key_cache_slot_tkip(sc);
824 else
825 idx = ath_reserve_key_cache_slot(sc);
826 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200827 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700828 }
829
830 if (key->alg == ALG_TKIP)
Jouni Malinen6ace2892008-12-17 13:32:17 +0200831 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700832 else
Jouni Malinen6ace2892008-12-17 13:32:17 +0200833 ret = ath_keyset(sc, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700834
835 if (!ret)
836 return -EIO;
837
Sujith17d79042009-02-09 13:27:03 +0530838 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200839 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530840 set_bit(idx + 64, sc->keymap);
841 if (sc->splitmic) {
842 set_bit(idx + 32, sc->keymap);
843 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200844 }
845 }
846
847 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700848}
849
850static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
851{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200852 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
853 if (key->hw_key_idx < IEEE80211_WEP_NKID)
854 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700855
Sujith17d79042009-02-09 13:27:03 +0530856 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200857 if (key->alg != ALG_TKIP)
858 return;
859
Sujith17d79042009-02-09 13:27:03 +0530860 clear_bit(key->hw_key_idx + 64, sc->keymap);
861 if (sc->splitmic) {
862 clear_bit(key->hw_key_idx + 32, sc->keymap);
863 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200864 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700865}
866
Sujitheb2599c2009-01-23 11:20:44 +0530867static void setup_ht_cap(struct ath_softc *sc,
868 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700869{
Sujith60653672008-08-14 13:28:02 +0530870#define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
871#define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700872
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200873 ht_info->ht_supported = true;
874 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
875 IEEE80211_HT_CAP_SM_PS |
876 IEEE80211_HT_CAP_SGI_40 |
877 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700878
Sujith60653672008-08-14 13:28:02 +0530879 ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
880 ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530881
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200882 /* set up supported mcs set */
883 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujitheb2599c2009-01-23 11:20:44 +0530884
Sujith17d79042009-02-09 13:27:03 +0530885 switch(sc->rx_chainmask) {
Sujitheb2599c2009-01-23 11:20:44 +0530886 case 1:
887 ht_info->mcs.rx_mask[0] = 0xff;
888 break;
Sujith3c457262009-01-27 10:55:31 +0530889 case 3:
Sujitheb2599c2009-01-23 11:20:44 +0530890 case 5:
891 case 7:
892 default:
893 ht_info->mcs.rx_mask[0] = 0xff;
894 ht_info->mcs.rx_mask[1] = 0xff;
895 break;
896 }
897
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200898 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700899}
900
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530901static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530902 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530903 struct ieee80211_bss_conf *bss_conf)
904{
Sujith17d79042009-02-09 13:27:03 +0530905 struct ath_vif *avp = (void *)vif->drv_priv;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530906
907 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530908 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530909 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530910
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530911 /* New association, store aid */
Colin McCabed97809d2008-12-01 13:38:55 -0800912 if (avp->av_opmode == NL80211_IFTYPE_STATION) {
Sujith17d79042009-02-09 13:27:03 +0530913 sc->curaid = bss_conf->aid;
Sujithba52da52009-02-09 13:27:10 +0530914 ath9k_hw_write_associd(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530915 }
916
917 /* Configure the beacon */
918 ath_beacon_config(sc, 0);
919 sc->sc_flags |= SC_OP_BEACONS;
920
921 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530922 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
923 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
924 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
925 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530926
Luis R. Rodriguez6f255422008-10-03 15:45:27 -0700927 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +0530928 mod_timer(&sc->ani.timer,
Sujith20977d32009-02-20 15:13:28 +0530929 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530930 } else {
Sujith04bd4632008-11-28 22:18:05 +0530931 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530932 sc->curaid = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530933 }
934}
935
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530936/********************************/
937/* LED functions */
938/********************************/
939
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530940static void ath_led_blink_work(struct work_struct *work)
941{
942 struct ath_softc *sc = container_of(work, struct ath_softc,
943 ath_led_blink_work.work);
944
945 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
946 return;
947 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
948 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
949
950 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
951 (sc->sc_flags & SC_OP_LED_ON) ?
952 msecs_to_jiffies(sc->led_off_duration) :
953 msecs_to_jiffies(sc->led_on_duration));
954
955 sc->led_on_duration =
956 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25);
957 sc->led_off_duration =
958 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10);
959 sc->led_on_cnt = sc->led_off_cnt = 0;
960 if (sc->sc_flags & SC_OP_LED_ON)
961 sc->sc_flags &= ~SC_OP_LED_ON;
962 else
963 sc->sc_flags |= SC_OP_LED_ON;
964}
965
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530966static void ath_led_brightness(struct led_classdev *led_cdev,
967 enum led_brightness brightness)
968{
969 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
970 struct ath_softc *sc = led->sc;
971
972 switch (brightness) {
973 case LED_OFF:
974 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530975 led->led_type == ATH_LED_RADIO) {
976 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
977 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530978 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530979 if (led->led_type == ATH_LED_RADIO)
980 sc->sc_flags &= ~SC_OP_LED_ON;
981 } else {
982 sc->led_off_cnt++;
983 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530984 break;
985 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530986 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530987 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530988 queue_delayed_work(sc->hw->workqueue,
989 &sc->ath_led_blink_work, 0);
990 } else if (led->led_type == ATH_LED_RADIO) {
991 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
992 sc->sc_flags |= SC_OP_LED_ON;
993 } else {
994 sc->led_on_cnt++;
995 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530996 break;
997 default:
998 break;
999 }
1000}
1001
1002static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1003 char *trigger)
1004{
1005 int ret;
1006
1007 led->sc = sc;
1008 led->led_cdev.name = led->name;
1009 led->led_cdev.default_trigger = trigger;
1010 led->led_cdev.brightness_set = ath_led_brightness;
1011
1012 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1013 if (ret)
1014 DPRINTF(sc, ATH_DBG_FATAL,
1015 "Failed to register led:%s", led->name);
1016 else
1017 led->registered = 1;
1018 return ret;
1019}
1020
1021static void ath_unregister_led(struct ath_led *led)
1022{
1023 if (led->registered) {
1024 led_classdev_unregister(&led->led_cdev);
1025 led->registered = 0;
1026 }
1027}
1028
1029static void ath_deinit_leds(struct ath_softc *sc)
1030{
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301031 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301032 ath_unregister_led(&sc->assoc_led);
1033 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1034 ath_unregister_led(&sc->tx_led);
1035 ath_unregister_led(&sc->rx_led);
1036 ath_unregister_led(&sc->radio_led);
1037 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1038}
1039
1040static void ath_init_leds(struct ath_softc *sc)
1041{
1042 char *trigger;
1043 int ret;
1044
1045 /* Configure gpio 1 for output */
1046 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1047 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1048 /* LED off, active low */
1049 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1050
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301051 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1052
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301053 trigger = ieee80211_get_radio_led_name(sc->hw);
1054 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001055 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301056 ret = ath_register_led(sc, &sc->radio_led, trigger);
1057 sc->radio_led.led_type = ATH_LED_RADIO;
1058 if (ret)
1059 goto fail;
1060
1061 trigger = ieee80211_get_assoc_led_name(sc->hw);
1062 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001063 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301064 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1065 sc->assoc_led.led_type = ATH_LED_ASSOC;
1066 if (ret)
1067 goto fail;
1068
1069 trigger = ieee80211_get_tx_led_name(sc->hw);
1070 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001071 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301072 ret = ath_register_led(sc, &sc->tx_led, trigger);
1073 sc->tx_led.led_type = ATH_LED_TX;
1074 if (ret)
1075 goto fail;
1076
1077 trigger = ieee80211_get_rx_led_name(sc->hw);
1078 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001079 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301080 ret = ath_register_led(sc, &sc->rx_led, trigger);
1081 sc->rx_led.led_type = ATH_LED_RX;
1082 if (ret)
1083 goto fail;
1084
1085 return;
1086
1087fail:
1088 ath_deinit_leds(sc);
1089}
1090
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301091#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith9c84b792008-10-29 10:17:13 +05301092
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301093/*******************/
1094/* Rfkill */
1095/*******************/
1096
1097static void ath_radio_enable(struct ath_softc *sc)
1098{
Sujithcbe61d82009-02-09 13:27:12 +05301099 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001100 struct ieee80211_channel *channel = sc->hw->conf.channel;
1101 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301102
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301103 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301104 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001105
Sujith2660b812009-02-09 13:27:26 +05301106 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001107
1108 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301109 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001110 "Unable to reset channel %u (%uMhz) ",
1111 "reset status %u\n",
1112 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301113 }
1114 spin_unlock_bh(&sc->sc_resetlock);
1115
1116 ath_update_txpow(sc);
1117 if (ath_startrecv(sc) != 0) {
1118 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301119 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301120 return;
1121 }
1122
1123 if (sc->sc_flags & SC_OP_BEACONS)
1124 ath_beacon_config(sc, ATH_IF_ID_ANY); /* restart beacons */
1125
1126 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301127 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301128
1129 /* Enable LED */
1130 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1131 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1132 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1133
1134 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301135 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301136}
1137
1138static void ath_radio_disable(struct ath_softc *sc)
1139{
Sujithcbe61d82009-02-09 13:27:12 +05301140 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001141 struct ieee80211_channel *channel = sc->hw->conf.channel;
1142 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301143
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301144 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301145 ieee80211_stop_queues(sc->hw);
1146
1147 /* Disable LED */
1148 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1149 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1150
1151 /* Disable interrupts */
1152 ath9k_hw_set_interrupts(ah, 0);
1153
Sujith043a0402009-01-16 21:38:47 +05301154 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301155 ath_stoprecv(sc); /* turn off frame recv */
1156 ath_flushrecv(sc); /* flush recv queue */
1157
1158 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301159 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001160 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301161 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301162 "Unable to reset channel %u (%uMhz) "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001163 "reset status %u\n",
1164 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301165 }
1166 spin_unlock_bh(&sc->sc_resetlock);
1167
1168 ath9k_hw_phy_disable(ah);
1169 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301170 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301171}
1172
1173static bool ath_is_rfkill_set(struct ath_softc *sc)
1174{
Sujithcbe61d82009-02-09 13:27:12 +05301175 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301176
Sujith2660b812009-02-09 13:27:26 +05301177 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1178 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301179}
1180
1181/* h/w rfkill poll function */
1182static void ath_rfkill_poll(struct work_struct *work)
1183{
1184 struct ath_softc *sc = container_of(work, struct ath_softc,
1185 rf_kill.rfkill_poll.work);
1186 bool radio_on;
1187
1188 if (sc->sc_flags & SC_OP_INVALID)
1189 return;
1190
1191 radio_on = !ath_is_rfkill_set(sc);
1192
1193 /*
1194 * enable/disable radio only when there is a
1195 * state change in RF switch
1196 */
1197 if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
1198 enum rfkill_state state;
1199
1200 if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
1201 state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
1202 : RFKILL_STATE_HARD_BLOCKED;
1203 } else if (radio_on) {
1204 ath_radio_enable(sc);
1205 state = RFKILL_STATE_UNBLOCKED;
1206 } else {
1207 ath_radio_disable(sc);
1208 state = RFKILL_STATE_HARD_BLOCKED;
1209 }
1210
1211 if (state == RFKILL_STATE_HARD_BLOCKED)
1212 sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
1213 else
1214 sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;
1215
1216 rfkill_force_state(sc->rf_kill.rfkill, state);
1217 }
1218
1219 queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
1220 msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
1221}
1222
1223/* s/w rfkill handler */
1224static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
1225{
1226 struct ath_softc *sc = data;
1227
1228 switch (state) {
1229 case RFKILL_STATE_SOFT_BLOCKED:
1230 if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
1231 SC_OP_RFKILL_SW_BLOCKED)))
1232 ath_radio_disable(sc);
1233 sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
1234 return 0;
1235 case RFKILL_STATE_UNBLOCKED:
1236 if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
1237 sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
1238 if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
1239 DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
Sujith04bd4632008-11-28 22:18:05 +05301240 "radio as it is disabled by h/w\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301241 return -EPERM;
1242 }
1243 ath_radio_enable(sc);
1244 }
1245 return 0;
1246 default:
1247 return -EINVAL;
1248 }
1249}
1250
1251/* Init s/w rfkill */
1252static int ath_init_sw_rfkill(struct ath_softc *sc)
1253{
1254 sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
1255 RFKILL_TYPE_WLAN);
1256 if (!sc->rf_kill.rfkill) {
1257 DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
1258 return -ENOMEM;
1259 }
1260
1261 snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001262 "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301263 sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
1264 sc->rf_kill.rfkill->data = sc;
1265 sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
1266 sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
1267 sc->rf_kill.rfkill->user_claim_unsupported = 1;
1268
1269 return 0;
1270}
1271
1272/* Deinitialize rfkill */
1273static void ath_deinit_rfkill(struct ath_softc *sc)
1274{
Sujith2660b812009-02-09 13:27:26 +05301275 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301276 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
1277
1278 if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
1279 rfkill_unregister(sc->rf_kill.rfkill);
1280 sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
1281 sc->rf_kill.rfkill = NULL;
1282 }
1283}
Sujith9c84b792008-10-29 10:17:13 +05301284
1285static int ath_start_rfkill_poll(struct ath_softc *sc)
1286{
Sujith2660b812009-02-09 13:27:26 +05301287 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujith9c84b792008-10-29 10:17:13 +05301288 queue_delayed_work(sc->hw->workqueue,
1289 &sc->rf_kill.rfkill_poll, 0);
1290
1291 if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
1292 if (rfkill_register(sc->rf_kill.rfkill)) {
1293 DPRINTF(sc, ATH_DBG_FATAL,
1294 "Unable to register rfkill\n");
1295 rfkill_free(sc->rf_kill.rfkill);
1296
1297 /* Deinitialize the device */
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001298 ath_cleanup(sc);
Sujith9c84b792008-10-29 10:17:13 +05301299 return -EIO;
1300 } else {
1301 sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
1302 }
1303 }
1304
1305 return 0;
1306}
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301307#endif /* CONFIG_RFKILL */
1308
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001309void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001310{
1311 ath_detach(sc);
1312 free_irq(sc->irq, sc);
1313 ath_bus_cleanup(sc);
1314 ieee80211_free_hw(sc->hw);
1315}
1316
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001317void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301318{
1319 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301320 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301321
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301322 ath9k_ps_wakeup(sc);
1323
Sujith04bd4632008-11-28 22:18:05 +05301324 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301325
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301326#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301327 ath_deinit_rfkill(sc);
1328#endif
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301329 ath_deinit_leds(sc);
1330
1331 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301332 ath_rx_cleanup(sc);
1333 ath_tx_cleanup(sc);
1334
Sujith9c84b792008-10-29 10:17:13 +05301335 tasklet_kill(&sc->intr_tq);
1336 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301337
Sujith9c84b792008-10-29 10:17:13 +05301338 if (!(sc->sc_flags & SC_OP_INVALID))
1339 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301340
Sujith9c84b792008-10-29 10:17:13 +05301341 /* cleanup tx queues */
1342 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1343 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301344 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301345
1346 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301347 ath9k_exit_debug(sc);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301348 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301349}
1350
Sujithff37e332008-11-24 12:07:55 +05301351static int ath_init(u16 devid, struct ath_softc *sc)
1352{
Sujithcbe61d82009-02-09 13:27:12 +05301353 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301354 int status;
1355 int error = 0, i;
1356 int csz = 0;
1357
1358 /* XXX: hardware will not be ready until ath_open() being called */
1359 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301360
Sujith826d2682008-11-28 22:20:23 +05301361 if (ath9k_init_debug(sc) < 0)
1362 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301363
1364 spin_lock_init(&sc->sc_resetlock);
Sujithaa33de02008-12-18 11:40:16 +05301365 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301366 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
1367 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
1368 (unsigned long)sc);
1369
1370 /*
1371 * Cache line size is used to size and align various
1372 * structures used to communicate with the hardware.
1373 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001374 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301375 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301376 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301377
Sujithcbe61d82009-02-09 13:27:12 +05301378 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301379 if (ah == NULL) {
1380 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001381 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301382 error = -ENXIO;
1383 goto bad;
1384 }
1385 sc->sc_ah = ah;
1386
1387 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301388 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301389 if (sc->keymax > ATH_KEYMAX) {
Sujithff37e332008-11-24 12:07:55 +05301390 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05301391 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301392 ATH_KEYMAX, sc->keymax);
1393 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301394 }
1395
1396 /*
1397 * Reset the key cache since some parts do not
1398 * reset the contents on initial power up.
1399 */
Sujith17d79042009-02-09 13:27:03 +05301400 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301401 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301402
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001403 if (ath9k_regd_init(sc->sc_ah))
Sujithff37e332008-11-24 12:07:55 +05301404 goto bad;
1405
1406 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301407 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001408
Sujithff37e332008-11-24 12:07:55 +05301409 /* Setup rate tables */
1410
1411 ath_rate_attach(sc);
1412 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1413 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1414
1415 /*
1416 * Allocate hardware transmit queues: one queue for
1417 * beacon frames and one data queue for each QoS
1418 * priority. Note that the hal handles reseting
1419 * these queues at the needed time.
1420 */
Sujithb77f4832008-12-07 21:44:03 +05301421 sc->beacon.beaconq = ath_beaconq_setup(ah);
1422 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301423 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301424 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301425 error = -EIO;
1426 goto bad2;
1427 }
Sujithb77f4832008-12-07 21:44:03 +05301428 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1429 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301430 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301431 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301432 error = -EIO;
1433 goto bad2;
1434 }
1435
Sujith17d79042009-02-09 13:27:03 +05301436 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301437 ath_cabq_update(sc);
1438
Sujithb77f4832008-12-07 21:44:03 +05301439 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1440 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301441
1442 /* Setup data queues */
1443 /* NB: ensure BK queue is the lowest priority h/w queue */
1444 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1445 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301446 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301447 error = -EIO;
1448 goto bad2;
1449 }
1450
1451 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1452 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301453 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301454 error = -EIO;
1455 goto bad2;
1456 }
1457 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1458 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301459 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301460 error = -EIO;
1461 goto bad2;
1462 }
1463 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1464 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301465 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301466 error = -EIO;
1467 goto bad2;
1468 }
1469
1470 /* Initializes the noise floor to a reasonable default value.
1471 * Later on this will be updated during ANI processing. */
1472
Sujith17d79042009-02-09 13:27:03 +05301473 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1474 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301475
1476 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1477 ATH9K_CIPHER_TKIP, NULL)) {
1478 /*
1479 * Whether we should enable h/w TKIP MIC.
1480 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1481 * report WMM capable, so it's always safe to turn on
1482 * TKIP MIC in this case.
1483 */
1484 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1485 0, 1, NULL);
1486 }
1487
1488 /*
1489 * Check whether the separate key cache entries
1490 * are required to handle both tx+rx MIC keys.
1491 * With split mic keys the number of stations is limited
1492 * to 27 otherwise 59.
1493 */
1494 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1495 ATH9K_CIPHER_TKIP, NULL)
1496 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1497 ATH9K_CIPHER_MIC, NULL)
1498 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1499 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301500 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301501
1502 /* turn on mcast key search if possible */
1503 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1504 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1505 1, NULL);
1506
Sujith17d79042009-02-09 13:27:03 +05301507 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301508
1509 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301510 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301511 sc->sc_flags |= SC_OP_TXAGGR;
1512 sc->sc_flags |= SC_OP_RXAGGR;
1513 }
1514
Sujith2660b812009-02-09 13:27:26 +05301515 sc->tx_chainmask = ah->caps.tx_chainmask;
1516 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301517
1518 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301519 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301520
Sujith2660b812009-02-09 13:27:26 +05301521 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) {
Sujithba52da52009-02-09 13:27:10 +05301522 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith17d79042009-02-09 13:27:03 +05301523 ATH_SET_VIF_BSSID_MASK(sc->bssidmask);
Sujithba52da52009-02-09 13:27:10 +05301524 ath9k_hw_setbssidmask(sc);
Sujithff37e332008-11-24 12:07:55 +05301525 }
1526
Sujithb77f4832008-12-07 21:44:03 +05301527 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301528
1529 /* initialize beacon slots */
Sujithb77f4832008-12-07 21:44:03 +05301530 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
1531 sc->beacon.bslot[i] = ATH_IF_ID_ANY;
Sujithff37e332008-11-24 12:07:55 +05301532
1533 /* save MISC configurations */
Sujith17d79042009-02-09 13:27:03 +05301534 sc->config.swBeaconProcess = 1;
Sujithff37e332008-11-24 12:07:55 +05301535
Sujithff37e332008-11-24 12:07:55 +05301536 /* setup channels and rates */
1537
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001538 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301539 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1540 sc->rates[IEEE80211_BAND_2GHZ];
1541 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001542 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1543 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301544
Sujith2660b812009-02-09 13:27:26 +05301545 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001546 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301547 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1548 sc->rates[IEEE80211_BAND_5GHZ];
1549 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001550 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1551 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301552 }
1553
Sujith2660b812009-02-09 13:27:26 +05301554 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301555 ath9k_hw_btcoex_enable(sc->sc_ah);
1556
Sujithff37e332008-11-24 12:07:55 +05301557 return 0;
1558bad2:
1559 /* cleanup tx queues */
1560 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1561 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301562 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301563bad:
1564 if (ah)
1565 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301566 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301567
1568 return error;
1569}
1570
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001571int ath_attach(u16 devid, struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301572{
1573 struct ieee80211_hw *hw = sc->hw;
Bob Copeland191a99b2009-02-12 13:38:58 -05001574 const struct ieee80211_regdomain *regd;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301575 int error = 0, i;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301576
Sujith04bd4632008-11-28 22:18:05 +05301577 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301578
1579 error = ath_init(devid, sc);
1580 if (error != 0)
1581 return error;
1582
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301583 /* get mac address from hardware and set in mac80211 */
1584
Sujithba52da52009-02-09 13:27:10 +05301585 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301586
Sujith9c84b792008-10-29 10:17:13 +05301587 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1588 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1589 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301590 IEEE80211_HW_AMPDU_AGGREGATION |
1591 IEEE80211_HW_SUPPORTS_PS |
1592 IEEE80211_HW_PS_NULLFUNC_STACK;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301593
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02001594 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || modparam_nohwcrypt)
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001595 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1596
Sujith9c84b792008-10-29 10:17:13 +05301597 hw->wiphy->interface_modes =
1598 BIT(NL80211_IFTYPE_AP) |
1599 BIT(NL80211_IFTYPE_STATION) |
1600 BIT(NL80211_IFTYPE_ADHOC);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301601
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001602 hw->wiphy->reg_notifier = ath9k_reg_notifier;
1603 hw->wiphy->strict_regulatory = true;
1604
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301605 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301606 hw->max_rates = 4;
Sujith171387e2009-02-17 15:36:25 +05301607 hw->channel_change_time = 5000;
Sujithe63835b2008-11-18 09:07:53 +05301608 hw->max_rate_tries = ATH_11N_TXMAXTRY;
Sujith528f0c62008-10-29 10:14:26 +05301609 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301610 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301611
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301612 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301613
Sujith2660b812009-02-09 13:27:26 +05301614 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301615 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301616 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301617 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301618 }
1619
1620 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &sc->sbands[IEEE80211_BAND_2GHZ];
Sujith2660b812009-02-09 13:27:26 +05301621 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujith9c84b792008-10-29 10:17:13 +05301622 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1623 &sc->sbands[IEEE80211_BAND_5GHZ];
1624
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301625 /* initialize tx/rx engine */
1626 error = ath_tx_init(sc, ATH_TXBUF);
1627 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301628 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301629
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301630 error = ath_rx_init(sc, ATH_RXBUF);
1631 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301632 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301633
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301634#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301635 /* Initialze h/w Rfkill */
Sujith2660b812009-02-09 13:27:26 +05301636 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301637 INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);
1638
1639 /* Initialize s/w rfkill */
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301640 error = ath_init_sw_rfkill(sc);
1641 if (error)
1642 goto error_attach;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301643#endif
1644
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001645 if (ath9k_is_world_regd(sc->sc_ah)) {
Bob Copeland191a99b2009-02-12 13:38:58 -05001646 /* Anything applied here (prior to wiphy registration) gets
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001647 * saved on the wiphy orig_* parameters */
Bob Copeland191a99b2009-02-12 13:38:58 -05001648 regd = ath9k_world_regdomain(sc->sc_ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001649 hw->wiphy->custom_regulatory = true;
1650 hw->wiphy->strict_regulatory = false;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001651 } else {
1652 /* This gets applied in the case of the absense of CRDA,
Bob Copeland191a99b2009-02-12 13:38:58 -05001653 * it's our own custom world regulatory domain, similar to
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001654 * cfg80211's but we enable passive scanning */
Bob Copeland191a99b2009-02-12 13:38:58 -05001655 regd = ath9k_default_world_regdomain();
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001656 }
Bob Copeland191a99b2009-02-12 13:38:58 -05001657 wiphy_apply_custom_regulatory(hw->wiphy, regd);
1658 ath9k_reg_apply_radar_flags(hw->wiphy);
1659 ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001660
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301661 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301662
Luis R. Rodriguezfe33eb32009-02-21 00:04:30 -05001663 if (!ath9k_is_world_regd(sc->sc_ah)) {
1664 error = regulatory_hint(hw->wiphy,
1665 sc->sc_ah->regulatory.alpha2);
1666 if (error)
1667 goto error_attach;
1668 }
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001669
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301670 /* Initialize LED control */
1671 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301672
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001673
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301674 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301675
1676error_attach:
1677 /* cleanup tx queues */
1678 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1679 if (ATH_TXQ_SETUP(sc, i))
1680 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1681
1682 ath9k_hw_detach(sc->sc_ah);
1683 ath9k_exit_debug(sc);
1684
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301685 return error;
1686}
1687
Sujithff37e332008-11-24 12:07:55 +05301688int ath_reset(struct ath_softc *sc, bool retry_tx)
1689{
Sujithcbe61d82009-02-09 13:27:12 +05301690 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001691 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001692 int r;
Sujithff37e332008-11-24 12:07:55 +05301693
1694 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301695 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301696 ath_stoprecv(sc);
1697 ath_flushrecv(sc);
1698
1699 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301700 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001701 if (r)
Sujithff37e332008-11-24 12:07:55 +05301702 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001703 "Unable to reset hardware; reset status %u\n", r);
Sujithff37e332008-11-24 12:07:55 +05301704 spin_unlock_bh(&sc->sc_resetlock);
1705
1706 if (ath_startrecv(sc) != 0)
Sujith04bd4632008-11-28 22:18:05 +05301707 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301708
1709 /*
1710 * We may be doing a reset in response to a request
1711 * that changes the channel so update any state that
1712 * might change as a result.
1713 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001714 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301715
1716 ath_update_txpow(sc);
1717
1718 if (sc->sc_flags & SC_OP_BEACONS)
1719 ath_beacon_config(sc, ATH_IF_ID_ANY); /* restart beacons */
1720
Sujith17d79042009-02-09 13:27:03 +05301721 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301722
1723 if (retry_tx) {
1724 int i;
1725 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1726 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301727 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1728 ath_txq_schedule(sc, &sc->tx.txq[i]);
1729 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301730 }
1731 }
1732 }
1733
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001734 return r;
Sujithff37e332008-11-24 12:07:55 +05301735}
1736
1737/*
1738 * This function will allocate both the DMA descriptor structure, and the
1739 * buffers it contains. These are used to contain the descriptors used
1740 * by the system.
1741*/
1742int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1743 struct list_head *head, const char *name,
1744 int nbuf, int ndesc)
1745{
1746#define DS2PHYS(_dd, _ds) \
1747 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1748#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1749#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1750
1751 struct ath_desc *ds;
1752 struct ath_buf *bf;
1753 int i, bsize, error;
1754
Sujith04bd4632008-11-28 22:18:05 +05301755 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1756 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301757
1758 /* ath_desc must be a multiple of DWORDs */
1759 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05301760 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301761 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1762 error = -ENOMEM;
1763 goto fail;
1764 }
1765
1766 dd->dd_name = name;
1767 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1768
1769 /*
1770 * Need additional DMA memory because we can't use
1771 * descriptors that cross the 4K page boundary. Assume
1772 * one skipped descriptor per 4K page.
1773 */
Sujith2660b812009-02-09 13:27:26 +05301774 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301775 u32 ndesc_skipped =
1776 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1777 u32 dma_len;
1778
1779 while (ndesc_skipped) {
1780 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1781 dd->dd_desc_len += dma_len;
1782
1783 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1784 };
1785 }
1786
1787 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001788 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
1789 &dd->dd_desc_paddr, GFP_ATOMIC);
Sujithff37e332008-11-24 12:07:55 +05301790 if (dd->dd_desc == NULL) {
1791 error = -ENOMEM;
1792 goto fail;
1793 }
1794 ds = dd->dd_desc;
Sujith04bd4632008-11-28 22:18:05 +05301795 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
1796 dd->dd_name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301797 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1798
1799 /* allocate buffers */
1800 bsize = sizeof(struct ath_buf) * nbuf;
1801 bf = kmalloc(bsize, GFP_KERNEL);
1802 if (bf == NULL) {
1803 error = -ENOMEM;
1804 goto fail2;
1805 }
1806 memset(bf, 0, bsize);
1807 dd->dd_bufptr = bf;
1808
1809 INIT_LIST_HEAD(head);
1810 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1811 bf->bf_desc = ds;
1812 bf->bf_daddr = DS2PHYS(dd, ds);
1813
Sujith2660b812009-02-09 13:27:26 +05301814 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301815 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1816 /*
1817 * Skip descriptor addresses which can cause 4KB
1818 * boundary crossing (addr + length) with a 32 dword
1819 * descriptor fetch.
1820 */
1821 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1822 ASSERT((caddr_t) bf->bf_desc <
1823 ((caddr_t) dd->dd_desc +
1824 dd->dd_desc_len));
1825
1826 ds += ndesc;
1827 bf->bf_desc = ds;
1828 bf->bf_daddr = DS2PHYS(dd, ds);
1829 }
1830 }
1831 list_add_tail(&bf->list, head);
1832 }
1833 return 0;
1834fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001835 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1836 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301837fail:
1838 memset(dd, 0, sizeof(*dd));
1839 return error;
1840#undef ATH_DESC_4KB_BOUND_CHECK
1841#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1842#undef DS2PHYS
1843}
1844
1845void ath_descdma_cleanup(struct ath_softc *sc,
1846 struct ath_descdma *dd,
1847 struct list_head *head)
1848{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001849 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1850 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301851
1852 INIT_LIST_HEAD(head);
1853 kfree(dd->dd_bufptr);
1854 memset(dd, 0, sizeof(*dd));
1855}
1856
1857int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1858{
1859 int qnum;
1860
1861 switch (queue) {
1862 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301863 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301864 break;
1865 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301866 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301867 break;
1868 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301869 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301870 break;
1871 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301872 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301873 break;
1874 default:
Sujithb77f4832008-12-07 21:44:03 +05301875 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301876 break;
1877 }
1878
1879 return qnum;
1880}
1881
1882int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1883{
1884 int qnum;
1885
1886 switch (queue) {
1887 case ATH9K_WME_AC_VO:
1888 qnum = 0;
1889 break;
1890 case ATH9K_WME_AC_VI:
1891 qnum = 1;
1892 break;
1893 case ATH9K_WME_AC_BE:
1894 qnum = 2;
1895 break;
1896 case ATH9K_WME_AC_BK:
1897 qnum = 3;
1898 break;
1899 default:
1900 qnum = -1;
1901 break;
1902 }
1903
1904 return qnum;
1905}
1906
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001907/* XXX: Remove me once we don't depend on ath9k_channel for all
1908 * this redundant data */
1909static void ath9k_update_ichannel(struct ath_softc *sc,
1910 struct ath9k_channel *ichan)
1911{
1912 struct ieee80211_hw *hw = sc->hw;
1913 struct ieee80211_channel *chan = hw->conf.channel;
1914 struct ieee80211_conf *conf = &hw->conf;
1915
1916 ichan->channel = chan->center_freq;
1917 ichan->chan = chan;
1918
1919 if (chan->band == IEEE80211_BAND_2GHZ) {
1920 ichan->chanmode = CHANNEL_G;
1921 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1922 } else {
1923 ichan->chanmode = CHANNEL_A;
1924 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1925 }
1926
1927 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1928
1929 if (conf_is_ht(conf)) {
1930 if (conf_is_ht40(conf))
1931 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1932
1933 ichan->chanmode = ath_get_extchanmode(sc, chan,
1934 conf->channel_type);
1935 }
1936}
1937
Sujithff37e332008-11-24 12:07:55 +05301938/**********************/
1939/* mac80211 callbacks */
1940/**********************/
1941
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001942static int ath9k_start(struct ieee80211_hw *hw)
1943{
1944 struct ath_softc *sc = hw->priv;
1945 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301946 struct ath9k_channel *init_channel;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001947 int r, pos;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001948
Sujith04bd4632008-11-28 22:18:05 +05301949 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1950 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001951
Sujith141b38b2009-02-04 08:10:07 +05301952 mutex_lock(&sc->mutex);
1953
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001954 /* setup initial channel */
1955
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001956 pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001957
Sujith2660b812009-02-09 13:27:26 +05301958 init_channel = &sc->sc_ah->channels[pos];
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001959 ath9k_update_ichannel(sc, init_channel);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001960
Sujithff37e332008-11-24 12:07:55 +05301961 /* Reset SERDES registers */
1962 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1963
1964 /*
1965 * The basic interface to setting the hardware in a good
1966 * state is ``reset''. On return the hardware is known to
1967 * be powered up and with interrupts disabled. This must
1968 * be followed by initialization of the appropriate bits
1969 * and then setup of the interrupt mask.
1970 */
1971 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001972 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
1973 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001974 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001975 "Unable to reset hardware; reset status %u "
1976 "(freq %u MHz)\n", r,
1977 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05301978 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05301979 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001980 }
Sujithff37e332008-11-24 12:07:55 +05301981 spin_unlock_bh(&sc->sc_resetlock);
1982
1983 /*
1984 * This is needed only to setup initial state
1985 * but it's best done after a reset.
1986 */
1987 ath_update_txpow(sc);
1988
1989 /*
1990 * Setup the hardware after reset:
1991 * The receive engine is set going.
1992 * Frame transmit is handled entirely
1993 * in the frame output path; there's nothing to do
1994 * here except setup the interrupt mask.
1995 */
1996 if (ath_startrecv(sc) != 0) {
1997 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301998 "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05301999 r = -EIO;
2000 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05302001 }
2002
2003 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05302004 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05302005 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
2006 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2007
Sujith2660b812009-02-09 13:27:26 +05302008 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05302009 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05302010
Sujith2660b812009-02-09 13:27:26 +05302011 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05302012 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05302013
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08002014 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05302015
2016 sc->sc_flags &= ~SC_OP_INVALID;
2017
2018 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05302019 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2020 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05302021
2022 ieee80211_wake_queues(sc->hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002023
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302024#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002025 r = ath_start_rfkill_poll(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302026#endif
Sujith141b38b2009-02-04 08:10:07 +05302027
2028mutex_unlock:
2029 mutex_unlock(&sc->mutex);
2030
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002031 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002032}
2033
2034static int ath9k_tx(struct ieee80211_hw *hw,
2035 struct sk_buff *skb)
2036{
Jouni Malinen147583c2008-08-11 14:01:50 +03002037 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Sujith528f0c62008-10-29 10:14:26 +05302038 struct ath_softc *sc = hw->priv;
2039 struct ath_tx_control txctl;
2040 int hdrlen, padsize;
2041
2042 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002043
2044 /*
2045 * As a temporary workaround, assign seq# here; this will likely need
2046 * to be cleaned up to work better with Beacon transmission and virtual
2047 * BSSes.
2048 */
2049 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2050 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2051 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302052 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002053 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302054 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002055 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002056
2057 /* Add the padding after the header if this is not already done */
2058 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2059 if (hdrlen & 3) {
2060 padsize = hdrlen % 4;
2061 if (skb_headroom(skb) < padsize)
2062 return -1;
2063 skb_push(skb, padsize);
2064 memmove(skb->data, skb->data + padsize, hdrlen);
2065 }
2066
Sujith528f0c62008-10-29 10:14:26 +05302067 /* Check if a tx queue is available */
2068
2069 txctl.txq = ath_test_get_txq(sc, skb);
2070 if (!txctl.txq)
2071 goto exit;
2072
Sujith04bd4632008-11-28 22:18:05 +05302073 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002074
Sujith528f0c62008-10-29 10:14:26 +05302075 if (ath_tx_start(sc, skb, &txctl) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05302076 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302077 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078 }
2079
2080 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302081exit:
2082 dev_kfree_skb_any(skb);
2083 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002084}
2085
2086static void ath9k_stop(struct ieee80211_hw *hw)
2087{
2088 struct ath_softc *sc = hw->priv;
Sujith9c84b792008-10-29 10:17:13 +05302089
2090 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd4632008-11-28 22:18:05 +05302091 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302092 return;
2093 }
2094
Sujith141b38b2009-02-04 08:10:07 +05302095 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302096
2097 ieee80211_stop_queues(sc->hw);
2098
2099 /* make sure h/w will not generate any interrupt
2100 * before setting the invalid flag. */
2101 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2102
2103 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302104 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302105 ath_stoprecv(sc);
2106 ath9k_hw_phy_disable(sc->sc_ah);
2107 } else
Sujithb77f4832008-12-07 21:44:03 +05302108 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302109
2110#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302111 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujithff37e332008-11-24 12:07:55 +05302112 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
2113#endif
2114 /* disable HAL and put h/w to sleep */
2115 ath9k_hw_disable(sc->sc_ah);
2116 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2117
2118 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002119
Sujith141b38b2009-02-04 08:10:07 +05302120 mutex_unlock(&sc->mutex);
2121
Sujith04bd4632008-11-28 22:18:05 +05302122 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002123}
2124
2125static int ath9k_add_interface(struct ieee80211_hw *hw,
2126 struct ieee80211_if_init_conf *conf)
2127{
2128 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302129 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002130 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002131
Sujith17d79042009-02-09 13:27:03 +05302132 /* Support only vif for now */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002133
Sujith17d79042009-02-09 13:27:03 +05302134 if (sc->nvifs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002135 return -ENOBUFS;
2136
Sujith141b38b2009-02-04 08:10:07 +05302137 mutex_lock(&sc->mutex);
2138
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002139 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002140 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002141 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002142 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002143 case NL80211_IFTYPE_ADHOC:
Colin McCabed97809d2008-12-01 13:38:55 -08002144 ic_opmode = NL80211_IFTYPE_ADHOC;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002145 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002146 case NL80211_IFTYPE_AP:
Colin McCabed97809d2008-12-01 13:38:55 -08002147 ic_opmode = NL80211_IFTYPE_AP;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002148 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002149 default:
2150 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302151 "Interface type %d not yet supported\n", conf->type);
Jouni Malinen222d0b32009-02-24 13:40:01 +02002152 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002153 return -EOPNOTSUPP;
2154 }
2155
Sujith17d79042009-02-09 13:27:03 +05302156 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002157
Sujith17d79042009-02-09 13:27:03 +05302158 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302159 avp->av_opmode = ic_opmode;
2160 avp->av_bslot = -1;
2161
Colin McCabed97809d2008-12-01 13:38:55 -08002162 if (ic_opmode == NL80211_IFTYPE_AP)
Sujith5640b082008-10-29 10:16:06 +05302163 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
2164
Sujith17d79042009-02-09 13:27:03 +05302165 sc->vifs[0] = conf->vif;
2166 sc->nvifs++;
Sujith5640b082008-10-29 10:16:06 +05302167
2168 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302169 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302170
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302171 /*
2172 * Enable MIB interrupts when there are hardware phy counters.
2173 * Note we only do this (at the moment) for station mode.
2174 */
Sujith4af9cf42009-02-12 10:06:47 +05302175 if ((conf->type == NL80211_IFTYPE_STATION) ||
2176 (conf->type == NL80211_IFTYPE_ADHOC)) {
2177 if (ath9k_hw_phycounters(sc->sc_ah))
2178 sc->imask |= ATH9K_INT_MIB;
2179 sc->imask |= ATH9K_INT_TSFOOR;
2180 }
2181
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302182 /*
2183 * Some hardware processes the TIM IE and fires an
2184 * interrupt when the TIM bit is set. For hardware
2185 * that does, if not overridden by configuration,
2186 * enable the TIM interrupt when operating as station.
2187 */
Sujith2660b812009-02-09 13:27:26 +05302188 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302189 (conf->type == NL80211_IFTYPE_STATION) &&
Sujith17d79042009-02-09 13:27:03 +05302190 !sc->config.swBeaconProcess)
2191 sc->imask |= ATH9K_INT_TIM;
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302192
Sujith17d79042009-02-09 13:27:03 +05302193 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302194
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002195 if (conf->type == NL80211_IFTYPE_AP) {
2196 /* TODO: is this a suitable place to start ANI for AP mode? */
2197 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +05302198 mod_timer(&sc->ani.timer,
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002199 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
2200 }
2201
Sujith141b38b2009-02-04 08:10:07 +05302202 mutex_unlock(&sc->mutex);
2203
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002204 return 0;
2205}
2206
2207static void ath9k_remove_interface(struct ieee80211_hw *hw,
2208 struct ieee80211_if_init_conf *conf)
2209{
2210 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302211 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002212
Sujith04bd4632008-11-28 22:18:05 +05302213 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002214
Sujith141b38b2009-02-04 08:10:07 +05302215 mutex_lock(&sc->mutex);
2216
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002217 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302218 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002220 /* Reclaim beacon resources */
Sujith2660b812009-02-09 13:27:26 +05302221 if (sc->sc_ah->opmode == NL80211_IFTYPE_AP ||
2222 sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) {
Sujithb77f4832008-12-07 21:44:03 +05302223 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224 ath_beacon_return(sc, avp);
2225 }
2226
Sujith672840a2008-08-11 14:05:08 +05302227 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002228
Sujith17d79042009-02-09 13:27:03 +05302229 sc->vifs[0] = NULL;
2230 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302231
2232 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233}
2234
Johannes Berge8975582008-10-09 12:18:51 +02002235static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002236{
2237 struct ath_softc *sc = hw->priv;
Johannes Berge8975582008-10-09 12:18:51 +02002238 struct ieee80211_conf *conf = &hw->conf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002239
Sujithaa33de02008-12-18 11:40:16 +05302240 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302241
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302242 if (changed & IEEE80211_CONF_CHANGE_PS) {
2243 if (conf->flags & IEEE80211_CONF_PS) {
Sujith17d79042009-02-09 13:27:03 +05302244 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2245 sc->imask |= ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302246 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302247 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302248 }
2249 ath9k_hw_setrxabort(sc->sc_ah, 1);
2250 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2251 } else {
2252 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
2253 ath9k_hw_setrxabort(sc->sc_ah, 0);
2254 sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
Sujith17d79042009-02-09 13:27:03 +05302255 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2256 sc->imask &= ~ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302257 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302258 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302259 }
2260 }
2261 }
2262
Johannes Berg47979382009-01-07 10:13:27 +01002263 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302264 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002265 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266
Sujith04bd4632008-11-28 22:18:05 +05302267 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2268 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002269
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002270 /* XXX: remove me eventualy */
Sujith2660b812009-02-09 13:27:26 +05302271 ath9k_update_ichannel(sc, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302272
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002273 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302274
Sujith2660b812009-02-09 13:27:26 +05302275 if (ath_set_channel(sc, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd4632008-11-28 22:18:05 +05302276 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302277 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302278 return -EINVAL;
2279 }
Sujith094d05d2008-12-12 11:57:43 +05302280 }
Sujith86b89ee2008-08-07 10:54:57 +05302281
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002282 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302283 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002284
Sujithaa33de02008-12-18 11:40:16 +05302285 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302286
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002287 return 0;
2288}
2289
2290static int ath9k_config_interface(struct ieee80211_hw *hw,
2291 struct ieee80211_vif *vif,
2292 struct ieee80211_if_conf *conf)
2293{
2294 struct ath_softc *sc = hw->priv;
Sujithcbe61d82009-02-09 13:27:12 +05302295 struct ath_hw *ah = sc->sc_ah;
Sujith17d79042009-02-09 13:27:03 +05302296 struct ath_vif *avp = (void *)vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002297 u32 rfilt = 0;
2298 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002299
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002300 /* TODO: Need to decide which hw opmode to use for multi-interface
2301 * cases */
Johannes Berg05c914f2008-09-11 00:01:58 +02002302 if (vif->type == NL80211_IFTYPE_AP &&
Sujith2660b812009-02-09 13:27:26 +05302303 ah->opmode != NL80211_IFTYPE_AP) {
2304 ah->opmode = NL80211_IFTYPE_STATION;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002305 ath9k_hw_setopmode(ah);
Sujithba52da52009-02-09 13:27:10 +05302306 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2307 sc->curaid = 0;
2308 ath9k_hw_write_associd(sc);
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002309 /* Request full reset to get hw opmode changed properly */
2310 sc->sc_flags |= SC_OP_FULL_RESET;
2311 }
2312
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002313 if ((conf->changed & IEEE80211_IFCC_BSSID) &&
2314 !is_zero_ether_addr(conf->bssid)) {
2315 switch (vif->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002316 case NL80211_IFTYPE_STATION:
2317 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002318 /* Set BSSID */
Sujith17d79042009-02-09 13:27:03 +05302319 memcpy(sc->curbssid, conf->bssid, ETH_ALEN);
2320 sc->curaid = 0;
Sujithba52da52009-02-09 13:27:10 +05302321 ath9k_hw_write_associd(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322
2323 /* Set aggregation protection mode parameters */
Sujith17d79042009-02-09 13:27:03 +05302324 sc->config.ath_aggr_prot = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002325
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002326 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302327 "RX filter 0x%x bssid %pM aid 0x%x\n",
Sujith17d79042009-02-09 13:27:03 +05302328 rfilt, sc->curbssid, sc->curaid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329
2330 /* need to reconfigure the beacon */
Sujith672840a2008-08-11 14:05:08 +05302331 sc->sc_flags &= ~SC_OP_BEACONS ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002332
2333 break;
2334 default:
2335 break;
2336 }
2337 }
2338
Sujith1f7d6cb2009-01-27 10:55:54 +05302339 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2340 (vif->type == NL80211_IFTYPE_AP)) {
2341 if ((conf->changed & IEEE80211_IFCC_BEACON) ||
2342 (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
2343 conf->enable_beacon)) {
2344 /*
2345 * Allocate and setup the beacon frame.
2346 *
2347 * Stop any previous beacon DMA. This may be
2348 * necessary, for example, when an ibss merge
2349 * causes reconfiguration; we may be called
2350 * with beacon transmission active.
2351 */
2352 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002353
Sujith1f7d6cb2009-01-27 10:55:54 +05302354 error = ath_beacon_alloc(sc, 0);
2355 if (error != 0)
2356 return error;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002357
Sujith1f7d6cb2009-01-27 10:55:54 +05302358 ath_beacon_sync(sc, 0);
2359 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002360 }
2361
2362 /* Check for WLAN_CAPABILITY_PRIVACY ? */
Colin McCabed97809d2008-12-01 13:38:55 -08002363 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002364 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2365 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2366 ath9k_hw_keysetmac(sc->sc_ah,
2367 (u16)i,
Sujith17d79042009-02-09 13:27:03 +05302368 sc->curbssid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002369 }
2370
2371 /* Only legacy IBSS for now */
Johannes Berg05c914f2008-09-11 00:01:58 +02002372 if (vif->type == NL80211_IFTYPE_ADHOC)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002373 ath_update_chainmask(sc, 0);
2374
2375 return 0;
2376}
2377
2378#define SUPPORTED_FILTERS \
2379 (FIF_PROMISC_IN_BSS | \
2380 FIF_ALLMULTI | \
2381 FIF_CONTROL | \
2382 FIF_OTHER_BSS | \
2383 FIF_BCN_PRBRESP_PROMISC | \
2384 FIF_FCSFAIL)
2385
Sujith7dcfdcd2008-08-11 14:03:13 +05302386/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002387static void ath9k_configure_filter(struct ieee80211_hw *hw,
2388 unsigned int changed_flags,
2389 unsigned int *total_flags,
2390 int mc_count,
2391 struct dev_mc_list *mclist)
2392{
2393 struct ath_softc *sc = hw->priv;
Sujith7dcfdcd2008-08-11 14:03:13 +05302394 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002395
2396 changed_flags &= SUPPORTED_FILTERS;
2397 *total_flags &= SUPPORTED_FILTERS;
2398
Sujithb77f4832008-12-07 21:44:03 +05302399 sc->rx.rxfilter = *total_flags;
Sujith7dcfdcd2008-08-11 14:03:13 +05302400 rfilt = ath_calcrxfilter(sc);
2401 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2402
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002403 if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
Sujithba52da52009-02-09 13:27:10 +05302404 if (*total_flags & FIF_BCN_PRBRESP_PROMISC) {
2405 memcpy(sc->curbssid, ath_bcast_mac, ETH_ALEN);
2406 sc->curaid = 0;
2407 ath9k_hw_write_associd(sc);
2408 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002409 }
Sujith7dcfdcd2008-08-11 14:03:13 +05302410
Sujithb77f4832008-12-07 21:44:03 +05302411 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002412}
2413
2414static void ath9k_sta_notify(struct ieee80211_hw *hw,
2415 struct ieee80211_vif *vif,
2416 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002417 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002418{
2419 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002420
2421 switch (cmd) {
2422 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302423 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002424 break;
2425 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302426 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002427 break;
2428 default:
2429 break;
2430 }
2431}
2432
Sujith141b38b2009-02-04 08:10:07 +05302433static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002434 const struct ieee80211_tx_queue_params *params)
2435{
2436 struct ath_softc *sc = hw->priv;
Sujithea9880f2008-08-07 10:53:10 +05302437 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002438 int ret = 0, qnum;
2439
2440 if (queue >= WME_NUM_AC)
2441 return 0;
2442
Sujith141b38b2009-02-04 08:10:07 +05302443 mutex_lock(&sc->mutex);
2444
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002445 qi.tqi_aifs = params->aifs;
2446 qi.tqi_cwmin = params->cw_min;
2447 qi.tqi_cwmax = params->cw_max;
2448 qi.tqi_burstTime = params->txop;
2449 qnum = ath_get_hal_qnum(queue, sc);
2450
2451 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302452 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302454 queue, qnum, params->aifs, params->cw_min,
2455 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002456
2457 ret = ath_txq_update(sc, qnum, &qi);
2458 if (ret)
Sujith04bd4632008-11-28 22:18:05 +05302459 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002460
Sujith141b38b2009-02-04 08:10:07 +05302461 mutex_unlock(&sc->mutex);
2462
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002463 return ret;
2464}
2465
2466static int ath9k_set_key(struct ieee80211_hw *hw,
2467 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002468 struct ieee80211_vif *vif,
2469 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002470 struct ieee80211_key_conf *key)
2471{
2472 struct ath_softc *sc = hw->priv;
2473 int ret = 0;
2474
Jouni Malinenb3bd89c2009-02-24 13:42:01 +02002475 if (modparam_nohwcrypt)
2476 return -ENOSPC;
2477
Sujith141b38b2009-02-04 08:10:07 +05302478 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302479 ath9k_ps_wakeup(sc);
Sujith04bd4632008-11-28 22:18:05 +05302480 DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002481
2482 switch (cmd) {
2483 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01002484 ret = ath_key_config(sc, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002485 if (ret >= 0) {
2486 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002487 /* push IV and Michael MIC generation to stack */
2488 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302489 if (key->alg == ALG_TKIP)
2490 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002491 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2492 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002493 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002494 }
2495 break;
2496 case DISABLE_KEY:
2497 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002498 break;
2499 default:
2500 ret = -EINVAL;
2501 }
2502
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302503 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302504 mutex_unlock(&sc->mutex);
2505
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002506 return ret;
2507}
2508
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002509static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2510 struct ieee80211_vif *vif,
2511 struct ieee80211_bss_conf *bss_conf,
2512 u32 changed)
2513{
2514 struct ath_softc *sc = hw->priv;
2515
Sujith141b38b2009-02-04 08:10:07 +05302516 mutex_lock(&sc->mutex);
2517
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002518 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd4632008-11-28 22:18:05 +05302519 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002520 bss_conf->use_short_preamble);
2521 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302522 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002523 else
Sujith672840a2008-08-11 14:05:08 +05302524 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002525 }
2526
2527 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd4632008-11-28 22:18:05 +05302528 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002529 bss_conf->use_cts_prot);
2530 if (bss_conf->use_cts_prot &&
2531 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302532 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002533 else
Sujith672840a2008-08-11 14:05:08 +05302534 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002535 }
2536
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002537 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd4632008-11-28 22:18:05 +05302538 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002539 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302540 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002541 }
Sujith141b38b2009-02-04 08:10:07 +05302542
2543 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002544}
2545
2546static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2547{
2548 u64 tsf;
2549 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002550
Sujith141b38b2009-02-04 08:10:07 +05302551 mutex_lock(&sc->mutex);
2552 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2553 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002554
2555 return tsf;
2556}
2557
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002558static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2559{
2560 struct ath_softc *sc = hw->priv;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002561
Sujith141b38b2009-02-04 08:10:07 +05302562 mutex_lock(&sc->mutex);
2563 ath9k_hw_settsf64(sc->sc_ah, tsf);
2564 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002565}
2566
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002567static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2568{
2569 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002570
Sujith141b38b2009-02-04 08:10:07 +05302571 mutex_lock(&sc->mutex);
2572 ath9k_hw_reset_tsf(sc->sc_ah);
2573 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002574}
2575
2576static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302577 enum ieee80211_ampdu_mlme_action action,
2578 struct ieee80211_sta *sta,
2579 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002580{
2581 struct ath_softc *sc = hw->priv;
2582 int ret = 0;
2583
2584 switch (action) {
2585 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302586 if (!(sc->sc_flags & SC_OP_RXAGGR))
2587 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002588 break;
2589 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002590 break;
2591 case IEEE80211_AMPDU_TX_START:
Sujithb5aa9bf2008-10-29 10:13:31 +05302592 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002593 if (ret < 0)
2594 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302595 "Unable to start TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002596 else
Johannes Berg17741cd2008-09-11 00:02:02 +02002597 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002598 break;
2599 case IEEE80211_AMPDU_TX_STOP:
Sujithb5aa9bf2008-10-29 10:13:31 +05302600 ret = ath_tx_aggr_stop(sc, sta, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002601 if (ret < 0)
2602 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302603 "Unable to stop TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002604
Johannes Berg17741cd2008-09-11 00:02:02 +02002605 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002606 break;
Sujith8469cde2008-10-29 10:19:28 +05302607 case IEEE80211_AMPDU_TX_RESUME:
2608 ath_tx_aggr_resume(sc, sta, tid);
2609 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002610 default:
Sujith04bd4632008-11-28 22:18:05 +05302611 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002612 }
2613
2614 return ret;
2615}
2616
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002617struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002618 .tx = ath9k_tx,
2619 .start = ath9k_start,
2620 .stop = ath9k_stop,
2621 .add_interface = ath9k_add_interface,
2622 .remove_interface = ath9k_remove_interface,
2623 .config = ath9k_config,
2624 .config_interface = ath9k_config_interface,
2625 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002626 .sta_notify = ath9k_sta_notify,
2627 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002628 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002629 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002630 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002631 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002632 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002633 .ampdu_action = ath9k_ampdu_action,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002634};
2635
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002636static struct {
2637 u32 version;
2638 const char * name;
2639} ath_mac_bb_names[] = {
2640 { AR_SREV_VERSION_5416_PCI, "5416" },
2641 { AR_SREV_VERSION_5416_PCIE, "5418" },
2642 { AR_SREV_VERSION_9100, "9100" },
2643 { AR_SREV_VERSION_9160, "9160" },
2644 { AR_SREV_VERSION_9280, "9280" },
2645 { AR_SREV_VERSION_9285, "9285" }
2646};
2647
2648static struct {
2649 u16 version;
2650 const char * name;
2651} ath_rf_names[] = {
2652 { 0, "5133" },
2653 { AR_RAD5133_SREV_MAJOR, "5133" },
2654 { AR_RAD5122_SREV_MAJOR, "5122" },
2655 { AR_RAD2133_SREV_MAJOR, "2133" },
2656 { AR_RAD2122_SREV_MAJOR, "2122" }
2657};
2658
2659/*
2660 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2661 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002662const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002663ath_mac_bb_name(u32 mac_bb_version)
2664{
2665 int i;
2666
2667 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2668 if (ath_mac_bb_names[i].version == mac_bb_version) {
2669 return ath_mac_bb_names[i].name;
2670 }
2671 }
2672
2673 return "????";
2674}
2675
2676/*
2677 * Return the RF name. "????" is returned if the RF is unknown.
2678 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002679const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002680ath_rf_name(u16 rf_version)
2681{
2682 int i;
2683
2684 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2685 if (ath_rf_names[i].version == rf_version) {
2686 return ath_rf_names[i].name;
2687 }
2688 }
2689
2690 return "????";
2691}
2692
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002693static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002694{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302695 int error;
2696
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302697 /* Register rate control algorithm */
2698 error = ath_rate_control_register();
2699 if (error != 0) {
2700 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002701 "ath9k: Unable to register rate control "
2702 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302703 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002704 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302705 }
2706
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002707 error = ath_pci_init();
2708 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002709 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002710 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002711 error = -ENODEV;
2712 goto err_rate_unregister;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002713 }
2714
Gabor Juhos09329d32009-01-14 20:17:07 +01002715 error = ath_ahb_init();
2716 if (error < 0) {
2717 error = -ENODEV;
2718 goto err_pci_exit;
2719 }
2720
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002721 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002722
Gabor Juhos09329d32009-01-14 20:17:07 +01002723 err_pci_exit:
2724 ath_pci_exit();
2725
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002726 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302727 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002728 err_out:
2729 return error;
2730}
2731module_init(ath9k_init);
2732
2733static void __exit ath9k_exit(void)
2734{
Gabor Juhos09329d32009-01-14 20:17:07 +01002735 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002736 ath_pci_exit();
2737 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05302738 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002739}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002740module_exit(ath9k_exit);