blob: ece8f60379433ea5b74aa4d7ed8f138ce4965d96 [file] [log] [blame]
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001/*
2 * SH RSPI driver
3 *
Geert Uytterhoeven93722202014-01-24 09:43:58 +01004 * Copyright (C) 2012, 2013 Renesas Solutions Corp.
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01005 * Copyright (C) 2014 Glider bvba
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09006 *
7 * Based on spi-sh.c:
8 * Copyright (C) 2011 Renesas Solutions Corp.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
22 *
23 */
24
25#include <linux/module.h>
26#include <linux/kernel.h>
27#include <linux/sched.h>
28#include <linux/errno.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090029#include <linux/interrupt.h>
30#include <linux/platform_device.h>
31#include <linux/io.h>
32#include <linux/clk.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090033#include <linux/dmaengine.h>
34#include <linux/dma-mapping.h>
Geert Uytterhoeven426ef762014-01-28 10:21:38 +010035#include <linux/of_device.h>
Geert Uytterhoeven490c9772014-03-11 10:59:12 +010036#include <linux/pm_runtime.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090037#include <linux/sh_dma.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090038#include <linux/spi/spi.h>
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +090039#include <linux/spi/rspi.h>
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090040
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010041#define RSPI_SPCR 0x00 /* Control Register */
42#define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
43#define RSPI_SPPCR 0x02 /* Pin Control Register */
44#define RSPI_SPSR 0x03 /* Status Register */
45#define RSPI_SPDR 0x04 /* Data Register */
46#define RSPI_SPSCR 0x08 /* Sequence Control Register */
47#define RSPI_SPSSR 0x09 /* Sequence Status Register */
48#define RSPI_SPBR 0x0a /* Bit Rate Register */
49#define RSPI_SPDCR 0x0b /* Data Control Register */
50#define RSPI_SPCKD 0x0c /* Clock Delay Register */
51#define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
52#define RSPI_SPND 0x0e /* Next-Access Delay Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010053#define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010054#define RSPI_SPCMD0 0x10 /* Command Register 0 */
55#define RSPI_SPCMD1 0x12 /* Command Register 1 */
56#define RSPI_SPCMD2 0x14 /* Command Register 2 */
57#define RSPI_SPCMD3 0x16 /* Command Register 3 */
58#define RSPI_SPCMD4 0x18 /* Command Register 4 */
59#define RSPI_SPCMD5 0x1a /* Command Register 5 */
60#define RSPI_SPCMD6 0x1c /* Command Register 6 */
61#define RSPI_SPCMD7 0x1e /* Command Register 7 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010062#define RSPI_SPCMD(i) (RSPI_SPCMD0 + (i) * 2)
63#define RSPI_NUM_SPCMD 8
64#define RSPI_RZ_NUM_SPCMD 4
65#define QSPI_NUM_SPCMD 4
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010066
67/* RSPI on RZ only */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010068#define RSPI_SPBFCR 0x20 /* Buffer Control Register */
69#define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090070
Geert Uytterhoeven862d3572014-01-24 09:43:59 +010071/* QSPI only */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010072#define QSPI_SPBFCR 0x18 /* Buffer Control Register */
73#define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
74#define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
75#define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
76#define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
77#define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +010078#define QSPI_SPBMUL(i) (QSPI_SPBMUL0 + (i) * 4)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +090079
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010080/* SPCR - Control Register */
81#define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
82#define SPCR_SPE 0x40 /* Function Enable */
83#define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
84#define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
85#define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
86#define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
87/* RSPI on SH only */
88#define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
89#define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +010090/* QSPI on R-Car M2 only */
91#define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
92#define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090093
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010094/* SSLP - Slave Select Polarity Register */
95#define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */
96#define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +090097
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +010098/* SPPCR - Pin Control Register */
99#define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
100#define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900101#define SPPCR_SPOM 0x04
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100102#define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
103#define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900104
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100105#define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
106#define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
107
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100108/* SPSR - Status Register */
109#define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
110#define SPSR_TEND 0x40 /* Transmit End */
111#define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
112#define SPSR_PERF 0x08 /* Parity Error Flag */
113#define SPSR_MODF 0x04 /* Mode Fault Error Flag */
114#define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100115#define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900116
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100117/* SPSCR - Sequence Control Register */
118#define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900119
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100120/* SPSSR - Sequence Status Register */
121#define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
122#define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900123
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100124/* SPDCR - Data Control Register */
125#define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
126#define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
127#define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
128#define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
129#define SPDCR_SPLWORD SPDCR_SPLW1
130#define SPDCR_SPLBYTE SPDCR_SPLW0
131#define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100132#define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900133#define SPDCR_SLSEL1 0x08
134#define SPDCR_SLSEL0 0x04
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100135#define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900136#define SPDCR_SPFC1 0x02
137#define SPDCR_SPFC0 0x01
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100138#define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900139
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100140/* SPCKD - Clock Delay Register */
141#define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900142
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100143/* SSLND - Slave Select Negation Delay Register */
144#define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900145
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100146/* SPND - Next-Access Delay Register */
147#define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900148
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100149/* SPCR2 - Control Register 2 */
150#define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
151#define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
152#define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
153#define SPCR2_SPPE 0x01 /* Parity Enable */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900154
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100155/* SPCMDn - Command Registers */
156#define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
157#define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
158#define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
159#define SPCMD_LSBF 0x1000 /* LSB First */
160#define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900161#define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100162#define SPCMD_SPB_8BIT 0x0000 /* QSPI only */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900163#define SPCMD_SPB_16BIT 0x0100
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900164#define SPCMD_SPB_20BIT 0x0000
165#define SPCMD_SPB_24BIT 0x0100
166#define SPCMD_SPB_32BIT 0x0200
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100167#define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
Geert Uytterhoevenfbe50722014-01-12 11:27:38 +0100168#define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
169#define SPCMD_SPIMOD1 0x0040
170#define SPCMD_SPIMOD0 0x0020
171#define SPCMD_SPIMOD_SINGLE 0
172#define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
173#define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
174#define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100175#define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */
176#define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
177#define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
178#define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900179
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100180/* SPBFCR - Buffer Control Register */
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100181#define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */
182#define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */
Geert Uytterhoeven6ab48652014-01-12 11:27:37 +0100183#define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
184#define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900185
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900186struct rspi_data {
187 void __iomem *addr;
188 u32 max_speed_hz;
189 struct spi_master *master;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900190 wait_queue_head_t wait;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900191 struct clk *clk;
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100192 u16 spcmd;
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100193 u8 spsr;
194 u8 sppcr;
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100195 int rx_irq, tx_irq;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900196 const struct spi_ops *ops;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900197
198 /* for dmaengine */
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900199 struct dma_chan *chan_tx;
200 struct dma_chan *chan_rx;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900201
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900202 unsigned dma_callbacked:1;
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100203 unsigned byte_access:1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900204};
205
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100206static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900207{
208 iowrite8(data, rspi->addr + offset);
209}
210
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100211static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900212{
213 iowrite16(data, rspi->addr + offset);
214}
215
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100216static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900217{
218 iowrite32(data, rspi->addr + offset);
219}
220
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100221static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900222{
223 return ioread8(rspi->addr + offset);
224}
225
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100226static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900227{
228 return ioread16(rspi->addr + offset);
229}
230
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100231static void rspi_write_data(const struct rspi_data *rspi, u16 data)
232{
233 if (rspi->byte_access)
234 rspi_write8(rspi, data, RSPI_SPDR);
235 else /* 16 bit */
236 rspi_write16(rspi, data, RSPI_SPDR);
237}
238
239static u16 rspi_read_data(const struct rspi_data *rspi)
240{
241 if (rspi->byte_access)
242 return rspi_read8(rspi, RSPI_SPDR);
243 else /* 16 bit */
244 return rspi_read16(rspi, RSPI_SPDR);
245}
246
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900247/* optional functions */
248struct spi_ops {
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100249 int (*set_config_register)(struct rspi_data *rspi, int access_size);
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100250 int (*transfer_one)(struct spi_master *master, struct spi_device *spi,
251 struct spi_transfer *xfer);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100252 u16 mode_bits;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200253 u16 flags;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900254};
255
256/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100257 * functions for RSPI on legacy SH
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900258 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100259static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900260{
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900261 int spbr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900262
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100263 /* Sets output mode, MOSI signal, and (optionally) loopback */
264 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900265
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900266 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200267 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
268 2 * rspi->max_speed_hz) - 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900269 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
270
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100271 /* Disable dummy transmission, set 16-bit word access, 1 frame */
272 rspi_write8(rspi, 0, RSPI_SPDCR);
273 rspi->byte_access = 0;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900274
275 /* Sets RSPCK, SSL, next-access delay value */
276 rspi_write8(rspi, 0x00, RSPI_SPCKD);
277 rspi_write8(rspi, 0x00, RSPI_SSLND);
278 rspi_write8(rspi, 0x00, RSPI_SPND);
279
280 /* Sets parity, interrupt mask */
281 rspi_write8(rspi, 0x00, RSPI_SPCR2);
282
283 /* Sets SPCMD */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100284 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
285 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900286
287 /* Sets RSPI mode */
288 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
289
290 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900291}
292
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900293/*
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100294 * functions for RSPI on RZ
295 */
296static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size)
297{
298 int spbr;
299
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100300 /* Sets output mode, MOSI signal, and (optionally) loopback */
301 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100302
303 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200304 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
305 2 * rspi->max_speed_hz) - 1;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100306 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
307
308 /* Disable dummy transmission, set byte access */
309 rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR);
310 rspi->byte_access = 1;
311
312 /* Sets RSPCK, SSL, next-access delay value */
313 rspi_write8(rspi, 0x00, RSPI_SPCKD);
314 rspi_write8(rspi, 0x00, RSPI_SSLND);
315 rspi_write8(rspi, 0x00, RSPI_SPND);
316
317 /* Sets SPCMD */
318 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
319 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
320
321 /* Sets RSPI mode */
322 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
323
324 return 0;
325}
326
327/*
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900328 * functions for QSPI
329 */
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100330static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900331{
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900332 int spbr;
333
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100334 /* Sets output mode, MOSI signal, and (optionally) loopback */
335 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900336
337 /* Sets transfer bit rate */
Geert Uytterhoeven3beb61d2014-05-22 20:07:35 +0200338 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk), 2 * rspi->max_speed_hz);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900339 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
340
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100341 /* Disable dummy transmission, set byte access */
342 rspi_write8(rspi, 0, RSPI_SPDCR);
343 rspi->byte_access = 1;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900344
345 /* Sets RSPCK, SSL, next-access delay value */
346 rspi_write8(rspi, 0x00, RSPI_SPCKD);
347 rspi_write8(rspi, 0x00, RSPI_SSLND);
348 rspi_write8(rspi, 0x00, RSPI_SPND);
349
350 /* Data Length Setting */
351 if (access_size == 8)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100352 rspi->spcmd |= SPCMD_SPB_8BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900353 else if (access_size == 16)
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100354 rspi->spcmd |= SPCMD_SPB_16BIT;
Laurent Pinchart8e1c8092013-11-27 01:41:44 +0100355 else
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100356 rspi->spcmd |= SPCMD_SPB_32BIT;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900357
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100358 rspi->spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | SPCMD_SPNDEN;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900359
360 /* Resets transfer data length */
361 rspi_write32(rspi, 0, QSPI_SPBMUL0);
362
363 /* Resets transmit and receive buffer */
364 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
365 /* Sets buffer to allow normal operation */
366 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
367
368 /* Sets SPCMD */
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100369 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900370
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100371 /* Enables SPI function in master mode */
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900372 rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR);
373
374 return 0;
375}
376
377#define set_config_register(spi, n) spi->ops->set_config_register(spi, n)
378
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100379static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900380{
381 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
382}
383
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100384static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900385{
386 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
387}
388
389static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
390 u8 enable_bit)
391{
392 int ret;
393
394 rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
Geert Uytterhoeven5dd1ad22014-02-04 11:06:24 +0100395 if (rspi->spsr & wait_mask)
396 return 0;
397
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900398 rspi_enable_irq(rspi, enable_bit);
399 ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
400 if (ret == 0 && !(rspi->spsr & wait_mask))
401 return -ETIMEDOUT;
402
403 return 0;
404}
405
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200406static inline int rspi_wait_for_tx_empty(struct rspi_data *rspi)
407{
408 return rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
409}
410
411static inline int rspi_wait_for_rx_full(struct rspi_data *rspi)
412{
413 return rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE);
414}
415
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100416static int rspi_data_out(struct rspi_data *rspi, u8 data)
417{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200418 int error = rspi_wait_for_tx_empty(rspi);
419 if (error < 0) {
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100420 dev_err(&rspi->master->dev, "transmit timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200421 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100422 }
423 rspi_write_data(rspi, data);
424 return 0;
425}
426
427static int rspi_data_in(struct rspi_data *rspi)
428{
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200429 int error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100430 u8 data;
431
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200432 error = rspi_wait_for_rx_full(rspi);
433 if (error < 0) {
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100434 dev_err(&rspi->master->dev, "receive timeout\n");
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200435 return error;
Geert Uytterhoeven35301c92014-01-24 09:43:54 +0100436 }
437 data = rspi_read_data(rspi);
438 return data;
439}
440
441static int rspi_data_out_in(struct rspi_data *rspi, u8 data)
442{
443 int ret;
444
445 ret = rspi_data_out(rspi, data);
446 if (ret < 0)
447 return ret;
448
449 return rspi_data_in(rspi);
450}
451
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900452static void rspi_dma_complete(void *arg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900453{
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900454 struct rspi_data *rspi = arg;
455
456 rspi->dma_callbacked = 1;
457 wake_up_interruptible(&rspi->wait);
458}
459
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100460static int rspi_dma_map_sg(struct scatterlist *sg, const void *buf,
461 unsigned len, struct dma_chan *chan,
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900462 enum dma_transfer_direction dir)
463{
464 sg_init_table(sg, 1);
465 sg_set_buf(sg, buf, len);
466 sg_dma_len(sg) = len;
467 return dma_map_sg(chan->device->dev, sg, 1, dir);
468}
469
470static void rspi_dma_unmap_sg(struct scatterlist *sg, struct dma_chan *chan,
471 enum dma_transfer_direction dir)
472{
473 dma_unmap_sg(chan->device->dev, sg, 1, dir);
474}
475
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900476static int rspi_send_dma(struct rspi_data *rspi, struct spi_transfer *t)
477{
478 struct scatterlist sg;
Geert Uytterhoeven9c5de2c2014-06-02 15:38:05 +0200479 const void *buf = t->tx_buf;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900480 struct dma_async_tx_descriptor *desc;
Geert Uytterhoeven9c5de2c2014-06-02 15:38:05 +0200481 unsigned int len = t->len;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900482 int ret = 0;
483
Geert Uytterhoeven9c5de2c2014-06-02 15:38:05 +0200484 if (!rspi_dma_map_sg(&sg, buf, len, rspi->chan_tx, DMA_TO_DEVICE))
485 return -EFAULT;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900486
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900487 desc = dmaengine_prep_slave_sg(rspi->chan_tx, &sg, 1, DMA_TO_DEVICE,
488 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
489 if (!desc) {
490 ret = -EIO;
491 goto end;
492 }
493
494 /*
495 * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be
496 * called. So, this driver disables the IRQ while DMA transfer.
497 */
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100498 disable_irq(rspi->tx_irq);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900499
500 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_TXMD, RSPI_SPCR);
501 rspi_enable_irq(rspi, SPCR_SPTIE);
502 rspi->dma_callbacked = 0;
503
504 desc->callback = rspi_dma_complete;
505 desc->callback_param = rspi;
506 dmaengine_submit(desc);
507 dma_async_issue_pending(rspi->chan_tx);
508
509 ret = wait_event_interruptible_timeout(rspi->wait,
510 rspi->dma_callbacked, HZ);
511 if (ret > 0 && rspi->dma_callbacked)
512 ret = 0;
513 else if (!ret)
514 ret = -ETIMEDOUT;
515 rspi_disable_irq(rspi, SPCR_SPTIE);
516
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100517 enable_irq(rspi->tx_irq);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900518
519end:
520 rspi_dma_unmap_sg(&sg, rspi->chan_tx, DMA_TO_DEVICE);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900521 return ret;
522}
523
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100524static void rspi_receive_init(const struct rspi_data *rspi)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900525{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100526 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900527
528 spsr = rspi_read8(rspi, RSPI_SPSR);
529 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100530 rspi_read_data(rspi); /* dummy read */
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900531 if (spsr & SPSR_OVRF)
532 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
Geert Uytterhoevendf900e62013-12-23 19:34:24 +0100533 RSPI_SPSR);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900534}
535
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100536static void rspi_rz_receive_init(const struct rspi_data *rspi)
537{
538 rspi_receive_init(rspi);
539 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR);
540 rspi_write8(rspi, 0, RSPI_SPBFCR);
541}
542
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100543static void qspi_receive_init(const struct rspi_data *rspi)
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900544{
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100545 u8 spsr;
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900546
547 spsr = rspi_read8(rspi, RSPI_SPSR);
548 if (spsr & SPSR_SPRF)
Geert Uytterhoeven74da7682014-01-24 09:43:53 +0100549 rspi_read_data(rspi); /* dummy read */
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900550 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100551 rspi_write8(rspi, 0, QSPI_SPBFCR);
Hiep Cao Minhcb52c672013-10-10 17:14:03 +0900552}
553
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200554static int rspi_send_receive_dma(struct rspi_data *rspi, struct spi_transfer *t)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900555{
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200556 struct scatterlist sg_rx, sg_tx;
557 const void *tx_buf = t->tx_buf;
558 void *rx_buf = t->rx_buf;
559 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Geert Uytterhoeven9c5de2c2014-06-02 15:38:05 +0200560 unsigned int len = t->len;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900561 int ret = 0;
562
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200563 /* prepare transmit transfer */
564 if (!rspi_dma_map_sg(&sg_tx, tx_buf, len, rspi->chan_tx,
565 DMA_TO_DEVICE))
566 return -EFAULT;
567
568 desc_tx = dmaengine_prep_slave_sg(rspi->chan_tx, &sg_tx, 1,
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900569 DMA_TO_DEVICE, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200570 if (!desc_tx) {
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900571 ret = -EIO;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200572 goto end_tx_mapped;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900573 }
574
575 /* prepare receive transfer */
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200576 if (!rspi_dma_map_sg(&sg_rx, rx_buf, len, rspi->chan_rx,
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900577 DMA_FROM_DEVICE)) {
578 ret = -EFAULT;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200579 goto end_tx_mapped;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900580
581 }
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200582 desc_rx = dmaengine_prep_slave_sg(rspi->chan_rx, &sg_rx, 1,
583 DMA_FROM_DEVICE,
584 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
585 if (!desc_rx) {
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900586 ret = -EIO;
587 goto end;
588 }
589
590 rspi_receive_init(rspi);
591
592 /*
593 * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be
594 * called. So, this driver disables the IRQ while DMA transfer.
595 */
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100596 disable_irq(rspi->tx_irq);
597 if (rspi->rx_irq != rspi->tx_irq)
598 disable_irq(rspi->rx_irq);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900599
600 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_TXMD, RSPI_SPCR);
601 rspi_enable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE);
602 rspi->dma_callbacked = 0;
603
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200604 desc_rx->callback = rspi_dma_complete;
605 desc_rx->callback_param = rspi;
606 dmaengine_submit(desc_rx);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900607 dma_async_issue_pending(rspi->chan_rx);
608
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200609 desc_tx->callback = NULL; /* No callback */
610 dmaengine_submit(desc_tx);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900611 dma_async_issue_pending(rspi->chan_tx);
612
613 ret = wait_event_interruptible_timeout(rspi->wait,
614 rspi->dma_callbacked, HZ);
615 if (ret > 0 && rspi->dma_callbacked)
616 ret = 0;
617 else if (!ret)
618 ret = -ETIMEDOUT;
619 rspi_disable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE);
620
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100621 enable_irq(rspi->tx_irq);
622 if (rspi->rx_irq != rspi->tx_irq)
623 enable_irq(rspi->rx_irq);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900624
625end:
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200626 rspi_dma_unmap_sg(&sg_rx, rspi->chan_rx, DMA_FROM_DEVICE);
627end_tx_mapped:
628 rspi_dma_unmap_sg(&sg_tx, rspi->chan_tx, DMA_TO_DEVICE);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900629 return ret;
630}
631
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100632static int rspi_is_dma(const struct rspi_data *rspi, struct spi_transfer *t)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900633{
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900634 /* If the module receives data by DMAC, it also needs TX DMAC */
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200635 if (t->rx_buf)
636 return rspi->chan_tx && rspi->chan_rx;
637
638 if (rspi->chan_tx)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900639 return 1;
640
641 return 0;
642}
643
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100644static int rspi_transfer_out_in(struct rspi_data *rspi,
645 struct spi_transfer *xfer)
646{
647 int remain = xfer->len, ret;
648 const u8 *tx_buf = xfer->tx_buf;
649 u8 *rx_buf = xfer->rx_buf;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200650 u8 spcr;
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100651
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100652 spcr = rspi_read8(rspi, RSPI_SPCR);
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200653 if (rx_buf) {
654 rspi_receive_init(rspi);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100655 spcr &= ~SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200656 } else {
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100657 spcr |= SPCR_TXMD;
Geert Uytterhoeven32c64262014-06-02 15:38:04 +0200658 }
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100659 rspi_write8(rspi, spcr, RSPI_SPCR);
660
661 while (remain > 0) {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200662 ret = rspi_data_out(rspi, *tx_buf++);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100663 if (ret < 0)
664 return ret;
665 if (rx_buf) {
666 ret = rspi_data_in(rspi);
667 if (ret < 0)
668 return ret;
669 *rx_buf++ = ret;
670 }
671 remain--;
672 }
673
674 /* Wait for the last transmission */
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200675 rspi_wait_for_tx_empty(rspi);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100676
677 return 0;
678}
679
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100680static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi,
681 struct spi_transfer *xfer)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900682{
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100683 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100684
685 if (!rspi_is_dma(rspi, xfer))
686 return rspi_transfer_out_in(rspi, xfer);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900687
Geert Uytterhoeven8449fd72014-01-24 09:43:56 +0100688 if (xfer->rx_buf)
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200689 return rspi_send_receive_dma(rspi, xfer);
690 else
691 return rspi_send_dma(rspi, xfer);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900692}
693
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100694static int rspi_rz_transfer_out_in(struct rspi_data *rspi,
695 struct spi_transfer *xfer)
696{
697 int remain = xfer->len, ret;
698 const u8 *tx_buf = xfer->tx_buf;
699 u8 *rx_buf = xfer->rx_buf;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100700
701 rspi_rz_receive_init(rspi);
702
703 while (remain > 0) {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200704 ret = rspi_data_out_in(rspi, *tx_buf++);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100705 if (ret < 0)
706 return ret;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200707 *rx_buf++ = ret;
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100708 remain--;
709 }
710
711 /* Wait for the last transmission */
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200712 rspi_wait_for_tx_empty(rspi);
Geert Uytterhoeven862d3572014-01-24 09:43:59 +0100713
714 return 0;
715}
716
717static int rspi_rz_transfer_one(struct spi_master *master,
718 struct spi_device *spi,
719 struct spi_transfer *xfer)
720{
721 struct rspi_data *rspi = spi_master_get_devdata(master);
722
723 return rspi_rz_transfer_out_in(rspi, xfer);
724}
725
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100726static int qspi_transfer_out_in(struct rspi_data *rspi,
727 struct spi_transfer *xfer)
728{
729 int remain = xfer->len, ret;
730 const u8 *tx_buf = xfer->tx_buf;
731 u8 *rx_buf = xfer->rx_buf;
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100732
733 qspi_receive_init(rspi);
734
735 while (remain > 0) {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200736 ret = rspi_data_out_in(rspi, *tx_buf++);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100737 if (ret < 0)
738 return ret;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200739 *rx_buf++ = ret;
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100740 remain--;
741 }
742
743 /* Wait for the last transmission */
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200744 rspi_wait_for_tx_empty(rspi);
Geert Uytterhoeven340a15e2014-01-24 09:43:57 +0100745
746 return 0;
747}
748
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100749static int qspi_transfer_out(struct rspi_data *rspi, struct spi_transfer *xfer)
750{
751 const u8 *buf = xfer->tx_buf;
752 unsigned int i;
753 int ret;
754
755 for (i = 0; i < xfer->len; i++) {
756 ret = rspi_data_out(rspi, *buf++);
757 if (ret < 0)
758 return ret;
759 }
760
761 /* Wait for the last transmission */
Geert Uytterhoeven5f684c32014-06-02 15:38:03 +0200762 rspi_wait_for_tx_empty(rspi);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100763
764 return 0;
765}
766
767static int qspi_transfer_in(struct rspi_data *rspi, struct spi_transfer *xfer)
768{
769 u8 *buf = xfer->rx_buf;
770 unsigned int i;
771 int ret;
772
773 for (i = 0; i < xfer->len; i++) {
774 ret = rspi_data_in(rspi);
775 if (ret < 0)
776 return ret;
777 *buf++ = ret;
778 }
779
780 return 0;
781}
782
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100783static int qspi_transfer_one(struct spi_master *master, struct spi_device *spi,
784 struct spi_transfer *xfer)
785{
786 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100787
Geert Uytterhoevenba824d42014-02-21 17:29:18 +0100788 if (spi->mode & SPI_LOOP) {
789 return qspi_transfer_out_in(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200790 } else if (xfer->tx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100791 /* Quad or Dual SPI Write */
792 return qspi_transfer_out(rspi, xfer);
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +0200793 } else if (xfer->rx_nbits > SPI_NBITS_SINGLE) {
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100794 /* Quad or Dual SPI Read */
795 return qspi_transfer_in(rspi, xfer);
796 } else {
797 /* Single SPI Transfer */
798 return qspi_transfer_out_in(rspi, xfer);
799 }
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +0100800}
801
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900802static int rspi_setup(struct spi_device *spi)
803{
804 struct rspi_data *rspi = spi_master_get_devdata(spi->master);
805
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900806 rspi->max_speed_hz = spi->max_speed_hz;
807
Geert Uytterhoeven348e5152014-01-12 11:27:43 +0100808 rspi->spcmd = SPCMD_SSLKP;
809 if (spi->mode & SPI_CPOL)
810 rspi->spcmd |= SPCMD_CPOL;
811 if (spi->mode & SPI_CPHA)
812 rspi->spcmd |= SPCMD_CPHA;
813
Geert Uytterhoeven06a7a3c2014-01-24 09:44:00 +0100814 /* CMOS output mode and MOSI signal from previous transfer */
815 rspi->sppcr = 0;
816 if (spi->mode & SPI_LOOP)
817 rspi->sppcr |= SPPCR_SPLP;
818
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +0900819 set_config_register(rspi, 8);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900820
821 return 0;
822}
823
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100824static u16 qspi_transfer_mode(const struct spi_transfer *xfer)
825{
826 if (xfer->tx_buf)
827 switch (xfer->tx_nbits) {
828 case SPI_NBITS_QUAD:
829 return SPCMD_SPIMOD_QUAD;
830 case SPI_NBITS_DUAL:
831 return SPCMD_SPIMOD_DUAL;
832 default:
833 return 0;
834 }
835 if (xfer->rx_buf)
836 switch (xfer->rx_nbits) {
837 case SPI_NBITS_QUAD:
838 return SPCMD_SPIMOD_QUAD | SPCMD_SPRW;
839 case SPI_NBITS_DUAL:
840 return SPCMD_SPIMOD_DUAL | SPCMD_SPRW;
841 default:
842 return 0;
843 }
844
845 return 0;
846}
847
848static int qspi_setup_sequencer(struct rspi_data *rspi,
849 const struct spi_message *msg)
850{
851 const struct spi_transfer *xfer;
852 unsigned int i = 0, len = 0;
853 u16 current_mode = 0xffff, mode;
854
855 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
856 mode = qspi_transfer_mode(xfer);
857 if (mode == current_mode) {
858 len += xfer->len;
859 continue;
860 }
861
862 /* Transfer mode change */
863 if (i) {
864 /* Set transfer data length of previous transfer */
865 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
866 }
867
868 if (i >= QSPI_NUM_SPCMD) {
869 dev_err(&msg->spi->dev,
870 "Too many different transfer modes");
871 return -EINVAL;
872 }
873
874 /* Program transfer mode for this transfer */
875 rspi_write16(rspi, rspi->spcmd | mode, RSPI_SPCMD(i));
876 current_mode = mode;
877 len = xfer->len;
878 i++;
879 }
880 if (i) {
881 /* Set final transfer data length and sequence length */
882 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
883 rspi_write8(rspi, i - 1, RSPI_SPSCR);
884 }
885
886 return 0;
887}
888
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100889static int rspi_prepare_message(struct spi_master *master,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100890 struct spi_message *msg)
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100891{
892 struct rspi_data *rspi = spi_master_get_devdata(master);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100893 int ret;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900894
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100895 if (msg->spi->mode &
896 (SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_DUAL | SPI_RX_QUAD)) {
897 /* Setup sequencer for messages with multiple transfer modes */
898 ret = qspi_setup_sequencer(rspi, msg);
899 if (ret < 0)
900 return ret;
901 }
902
903 /* Enable SPI function in master mode */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100904 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900905 return 0;
906}
907
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100908static int rspi_unprepare_message(struct spi_master *master,
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100909 struct spi_message *msg)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900910{
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100911 struct rspi_data *rspi = spi_master_get_devdata(master);
912
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100913 /* Disable SPI function */
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100914 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +0100915
916 /* Reset sequencer for Single SPI Transfers */
917 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
918 rspi_write8(rspi, 0, RSPI_SPSCR);
Geert Uytterhoeven79d23492014-01-24 09:43:52 +0100919 return 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900920}
921
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100922static irqreturn_t rspi_irq_mux(int irq, void *_sr)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900923{
Geert Uytterhoevenc132f092013-12-24 10:49:31 +0100924 struct rspi_data *rspi = _sr;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100925 u8 spsr;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900926 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven97b95c12013-12-24 10:49:34 +0100927 u8 disable_irq = 0;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +0900928
929 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
930 if (spsr & SPSR_SPRF)
931 disable_irq |= SPCR_SPRIE;
932 if (spsr & SPSR_SPTEF)
933 disable_irq |= SPCR_SPTIE;
934
935 if (disable_irq) {
936 ret = IRQ_HANDLED;
937 rspi_disable_irq(rspi, disable_irq);
938 wake_up(&rspi->wait);
939 }
940
941 return ret;
942}
943
Geert Uytterhoeven93722202014-01-24 09:43:58 +0100944static irqreturn_t rspi_irq_rx(int irq, void *_sr)
945{
946 struct rspi_data *rspi = _sr;
947 u8 spsr;
948
949 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
950 if (spsr & SPSR_SPRF) {
951 rspi_disable_irq(rspi, SPCR_SPRIE);
952 wake_up(&rspi->wait);
953 return IRQ_HANDLED;
954 }
955
956 return 0;
957}
958
959static irqreturn_t rspi_irq_tx(int irq, void *_sr)
960{
961 struct rspi_data *rspi = _sr;
962 u8 spsr;
963
964 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
965 if (spsr & SPSR_SPTEF) {
966 rspi_disable_irq(rspi, SPCR_SPTIE);
967 wake_up(&rspi->wait);
968 return IRQ_HANDLED;
969 }
970
971 return 0;
972}
973
Grant Likelyfd4a3192012-12-07 16:57:14 +0000974static int rspi_request_dma(struct rspi_data *rspi,
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900975 struct platform_device *pdev)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900976{
Geert Uytterhoevenbaf588f2013-12-24 10:49:32 +0100977 const struct rspi_plat_data *rspi_pd = dev_get_platdata(&pdev->dev);
Guennadi Liakhovetskie2b05092013-08-02 15:03:42 +0200978 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900979 dma_cap_mask_t mask;
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900980 struct dma_slave_config cfg;
981 int ret;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900982
Guennadi Liakhovetskie2b05092013-08-02 15:03:42 +0200983 if (!res || !rspi_pd)
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900984 return 0; /* The driver assumes no error. */
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900985
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +0900986 /* If the module receives data by DMAC, it also needs TX DMAC */
987 if (rspi_pd->dma_rx_id && rspi_pd->dma_tx_id) {
988 dma_cap_zero(mask);
989 dma_cap_set(DMA_SLAVE, mask);
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900990 rspi->chan_rx = dma_request_channel(mask, shdma_chan_filter,
991 (void *)rspi_pd->dma_rx_id);
992 if (rspi->chan_rx) {
993 cfg.slave_id = rspi_pd->dma_rx_id;
994 cfg.direction = DMA_DEV_TO_MEM;
Guennadi Liakhovetskie2b05092013-08-02 15:03:42 +0200995 cfg.dst_addr = 0;
996 cfg.src_addr = res->start + RSPI_SPDR;
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +0900997 ret = dmaengine_slave_config(rspi->chan_rx, &cfg);
998 if (!ret)
999 dev_info(&pdev->dev, "Use DMA when rx.\n");
1000 else
1001 return ret;
1002 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001003 }
1004 if (rspi_pd->dma_tx_id) {
1005 dma_cap_zero(mask);
1006 dma_cap_set(DMA_SLAVE, mask);
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +09001007 rspi->chan_tx = dma_request_channel(mask, shdma_chan_filter,
1008 (void *)rspi_pd->dma_tx_id);
1009 if (rspi->chan_tx) {
1010 cfg.slave_id = rspi_pd->dma_tx_id;
1011 cfg.direction = DMA_MEM_TO_DEV;
Guennadi Liakhovetskie2b05092013-08-02 15:03:42 +02001012 cfg.dst_addr = res->start + RSPI_SPDR;
1013 cfg.src_addr = 0;
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +09001014 ret = dmaengine_slave_config(rspi->chan_tx, &cfg);
1015 if (!ret)
1016 dev_info(&pdev->dev, "Use DMA when tx\n");
1017 else
1018 return ret;
1019 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001020 }
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +09001021
1022 return 0;
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001023}
1024
Grant Likelyfd4a3192012-12-07 16:57:14 +00001025static void rspi_release_dma(struct rspi_data *rspi)
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001026{
1027 if (rspi->chan_tx)
1028 dma_release_channel(rspi->chan_tx);
1029 if (rspi->chan_rx)
1030 dma_release_channel(rspi->chan_rx);
1031}
1032
Grant Likelyfd4a3192012-12-07 16:57:14 +00001033static int rspi_remove(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001034{
Laurent Pinchart5ffbe2d2013-11-27 01:41:45 +01001035 struct rspi_data *rspi = platform_get_drvdata(pdev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001036
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001037 rspi_release_dma(rspi);
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001038 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001039
1040 return 0;
1041}
1042
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001043static const struct spi_ops rspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001044 .set_config_register = rspi_set_config_register,
1045 .transfer_one = rspi_transfer_one,
1046 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1047 .flags = SPI_MASTER_MUST_TX,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001048};
1049
1050static const struct spi_ops rspi_rz_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001051 .set_config_register = rspi_rz_set_config_register,
1052 .transfer_one = rspi_rz_transfer_one,
1053 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1054 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001055};
1056
1057static const struct spi_ops qspi_ops = {
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001058 .set_config_register = qspi_set_config_register,
1059 .transfer_one = qspi_transfer_one,
1060 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP |
1061 SPI_TX_DUAL | SPI_TX_QUAD |
1062 SPI_RX_DUAL | SPI_RX_QUAD,
1063 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001064};
1065
1066#ifdef CONFIG_OF
1067static const struct of_device_id rspi_of_match[] = {
1068 /* RSPI on legacy SH */
1069 { .compatible = "renesas,rspi", .data = &rspi_ops },
1070 /* RSPI on RZ/A1H */
1071 { .compatible = "renesas,rspi-rz", .data = &rspi_rz_ops },
1072 /* QSPI on R-Car Gen2 */
1073 { .compatible = "renesas,qspi", .data = &qspi_ops },
1074 { /* sentinel */ }
1075};
1076
1077MODULE_DEVICE_TABLE(of, rspi_of_match);
1078
1079static int rspi_parse_dt(struct device *dev, struct spi_master *master)
1080{
1081 u32 num_cs;
1082 int error;
1083
1084 /* Parse DT properties */
1085 error = of_property_read_u32(dev->of_node, "num-cs", &num_cs);
1086 if (error) {
1087 dev_err(dev, "of_property_read_u32 num-cs failed %d\n", error);
1088 return error;
1089 }
1090
1091 master->num_chipselect = num_cs;
1092 return 0;
1093}
1094#else
Shimoda, Yoshihiro64b67de2014-02-03 10:43:46 +09001095#define rspi_of_match NULL
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001096static inline int rspi_parse_dt(struct device *dev, struct spi_master *master)
1097{
1098 return -EINVAL;
1099}
1100#endif /* CONFIG_OF */
1101
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001102static int rspi_request_irq(struct device *dev, unsigned int irq,
1103 irq_handler_t handler, const char *suffix,
1104 void *dev_id)
1105{
1106 const char *base = dev_name(dev);
1107 size_t len = strlen(base) + strlen(suffix) + 2;
1108 char *name = devm_kzalloc(dev, len, GFP_KERNEL);
1109 if (!name)
1110 return -ENOMEM;
1111 snprintf(name, len, "%s:%s", base, suffix);
1112 return devm_request_irq(dev, irq, handler, 0, name, dev_id);
1113}
1114
Grant Likelyfd4a3192012-12-07 16:57:14 +00001115static int rspi_probe(struct platform_device *pdev)
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001116{
1117 struct resource *res;
1118 struct spi_master *master;
1119 struct rspi_data *rspi;
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001120 int ret;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001121 const struct of_device_id *of_id;
1122 const struct rspi_plat_data *rspi_pd;
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001123 const struct spi_ops *ops;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001124
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001125 master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
1126 if (master == NULL) {
1127 dev_err(&pdev->dev, "spi_alloc_master error.\n");
1128 return -ENOMEM;
1129 }
1130
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001131 of_id = of_match_device(rspi_of_match, &pdev->dev);
1132 if (of_id) {
1133 ops = of_id->data;
1134 ret = rspi_parse_dt(&pdev->dev, master);
1135 if (ret)
1136 goto error1;
1137 } else {
1138 ops = (struct spi_ops *)pdev->id_entry->driver_data;
1139 rspi_pd = dev_get_platdata(&pdev->dev);
1140 if (rspi_pd && rspi_pd->num_chipselect)
1141 master->num_chipselect = rspi_pd->num_chipselect;
1142 else
1143 master->num_chipselect = 2; /* default */
1144 };
1145
1146 /* ops parameter check */
1147 if (!ops->set_config_register) {
1148 dev_err(&pdev->dev, "there is no set_config_register\n");
1149 ret = -ENODEV;
1150 goto error1;
1151 }
1152
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001153 rspi = spi_master_get_devdata(master);
Jingoo Han24b5a822013-05-23 19:20:40 +09001154 platform_set_drvdata(pdev, rspi);
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001155 rspi->ops = ops;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001156 rspi->master = master;
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001157
1158 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1159 rspi->addr = devm_ioremap_resource(&pdev->dev, res);
1160 if (IS_ERR(rspi->addr)) {
1161 ret = PTR_ERR(rspi->addr);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001162 goto error1;
1163 }
1164
Geert Uytterhoeven29f397b2014-01-24 09:44:02 +01001165 rspi->clk = devm_clk_get(&pdev->dev, NULL);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001166 if (IS_ERR(rspi->clk)) {
1167 dev_err(&pdev->dev, "cannot get clock\n");
1168 ret = PTR_ERR(rspi->clk);
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001169 goto error1;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001170 }
Geert Uytterhoeven17fe0d92014-01-24 09:44:01 +01001171
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001172 pm_runtime_enable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001173
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001174 init_waitqueue_head(&rspi->wait);
1175
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001176 master->bus_num = pdev->id;
1177 master->setup = rspi_setup;
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001178 master->auto_runtime_pm = true;
Geert Uytterhoeveneb557f72014-01-24 09:43:55 +01001179 master->transfer_one = ops->transfer_one;
Geert Uytterhoeven79d23492014-01-24 09:43:52 +01001180 master->prepare_message = rspi_prepare_message;
1181 master->unprepare_message = rspi_unprepare_message;
Geert Uytterhoeven880c6d12014-01-30 09:43:50 +01001182 master->mode_bits = ops->mode_bits;
Geert Uytterhoevenb42e0352014-06-02 15:38:06 +02001183 master->flags = ops->flags;
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001184 master->dev.of_node = pdev->dev.of_node;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001185
Geert Uytterhoeven93722202014-01-24 09:43:58 +01001186 ret = platform_get_irq_byname(pdev, "rx");
1187 if (ret < 0) {
1188 ret = platform_get_irq_byname(pdev, "mux");
1189 if (ret < 0)
1190 ret = platform_get_irq(pdev, 0);
1191 if (ret >= 0)
1192 rspi->rx_irq = rspi->tx_irq = ret;
1193 } else {
1194 rspi->rx_irq = ret;
1195 ret = platform_get_irq_byname(pdev, "tx");
1196 if (ret >= 0)
1197 rspi->tx_irq = ret;
1198 }
1199 if (ret < 0) {
1200 dev_err(&pdev->dev, "platform_get_irq error\n");
1201 goto error2;
1202 }
1203
1204 if (rspi->rx_irq == rspi->tx_irq) {
1205 /* Single multiplexed interrupt */
1206 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux,
1207 "mux", rspi);
1208 } else {
1209 /* Multi-interrupt mode, only SPRI and SPTI are used */
1210 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx,
1211 "rx", rspi);
1212 if (!ret)
1213 ret = rspi_request_irq(&pdev->dev, rspi->tx_irq,
1214 rspi_irq_tx, "tx", rspi);
1215 }
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001216 if (ret < 0) {
1217 dev_err(&pdev->dev, "request_irq error\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001218 goto error2;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001219 }
1220
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +09001221 ret = rspi_request_dma(rspi, pdev);
1222 if (ret < 0) {
1223 dev_err(&pdev->dev, "rspi_request_dma failed.\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001224 goto error3;
Shimoda, Yoshihiro0243c532012-08-02 17:17:33 +09001225 }
Shimoda, Yoshihiroa3633fe2012-04-20 14:50:36 +09001226
Jingoo Han9e03d052013-12-04 14:13:50 +09001227 ret = devm_spi_register_master(&pdev->dev, master);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001228 if (ret < 0) {
1229 dev_err(&pdev->dev, "spi_register_master error.\n");
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001230 goto error3;
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001231 }
1232
1233 dev_info(&pdev->dev, "probed\n");
1234
1235 return 0;
1236
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001237error3:
Laurent Pinchart5d79e9a2013-11-27 01:41:46 +01001238 rspi_release_dma(rspi);
Geert Uytterhoevenfcb4ed72014-01-14 10:20:33 +01001239error2:
Geert Uytterhoeven490c9772014-03-11 10:59:12 +01001240 pm_runtime_disable(&pdev->dev);
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001241error1:
1242 spi_master_put(master);
1243
1244 return ret;
1245}
1246
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001247static struct platform_device_id spi_driver_ids[] = {
1248 { "rspi", (kernel_ulong_t)&rspi_ops },
Geert Uytterhoeven862d3572014-01-24 09:43:59 +01001249 { "rspi-rz", (kernel_ulong_t)&rspi_rz_ops },
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001250 { "qspi", (kernel_ulong_t)&qspi_ops },
1251 {},
1252};
1253
1254MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1255
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001256static struct platform_driver rspi_driver = {
1257 .probe = rspi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001258 .remove = rspi_remove,
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001259 .id_table = spi_driver_ids,
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001260 .driver = {
Hiep Cao Minh5ce0ba82013-09-03 13:10:26 +09001261 .name = "renesas_spi",
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001262 .owner = THIS_MODULE,
Geert Uytterhoeven426ef762014-01-28 10:21:38 +01001263 .of_match_table = of_match_ptr(rspi_of_match),
Shimoda, Yoshihiro0b2182d2012-03-07 14:46:25 +09001264 },
1265};
1266module_platform_driver(rspi_driver);
1267
1268MODULE_DESCRIPTION("Renesas RSPI bus driver");
1269MODULE_LICENSE("GPL v2");
1270MODULE_AUTHOR("Yoshihiro Shimoda");
1271MODULE_ALIAS("platform:rspi");