blob: a14b1e3d4c78709d1dc459ecd728d2eccb3212a9 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <linux/string.h>
29#include <linux/bitops.h>
30#include <drm/drmP.h>
31#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070032#include "i915_drv.h"
33
Daniel Vetter3271dca2015-07-24 17:40:15 +020034/**
35 * DOC: buffer object tiling
Eric Anholt673a3942008-07-30 12:06:12 -070036 *
Daniel Vetter3271dca2015-07-24 17:40:15 +020037 * i915_gem_set_tiling() and i915_gem_get_tiling() is the userspace interface to
38 * declare fence register requirements.
Eric Anholt673a3942008-07-30 12:06:12 -070039 *
Daniel Vetter3271dca2015-07-24 17:40:15 +020040 * In principle GEM doesn't care at all about the internal data layout of an
41 * object, and hence it also doesn't care about tiling or swizzling. There's two
42 * exceptions:
Eric Anholt673a3942008-07-30 12:06:12 -070043 *
Daniel Vetter3271dca2015-07-24 17:40:15 +020044 * - For X and Y tiling the hardware provides detilers for CPU access, so called
45 * fences. Since there's only a limited amount of them the kernel must manage
46 * these, and therefore userspace must tell the kernel the object tiling if it
47 * wants to use fences for detiling.
48 * - On gen3 and gen4 platforms have a swizzling pattern for tiled objects which
49 * depends upon the physical page frame number. When swapping such objects the
50 * page frame number might change and the kernel must be able to fix this up
51 * and hence now the tiling. Note that on a subset of platforms with
52 * asymmetric memory channel population the swizzling pattern changes in an
53 * unknown way, and for those the kernel simply forbids swapping completely.
Eric Anholt673a3942008-07-30 12:06:12 -070054 *
Daniel Vetter3271dca2015-07-24 17:40:15 +020055 * Since neither of this applies for new tiling layouts on modern platforms like
56 * W, Ys and Yf tiling GEM only allows object tiling to be set to X or Y tiled.
57 * Anything else can be handled in userspace entirely without the kernel's
58 * invovlement.
Eric Anholt673a3942008-07-30 12:06:12 -070059 */
60
Jesse Barnes0f973f22009-01-26 17:10:45 -080061/* Check pitch constriants for all chips & tiling formats */
Chris Wilsona00b10c2010-09-24 21:15:47 +010062static bool
Jesse Barnes0f973f22009-01-26 17:10:45 -080063i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
64{
Chris Wilson0ee537a2011-03-06 09:03:16 +000065 int tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -080066
67 /* Linear is always fine */
68 if (tiling_mode == I915_TILING_NONE)
69 return true;
70
Chris Wilsondeeb1512016-08-05 10:14:22 +010071 if (tiling_mode > I915_TILING_LAST)
72 return false;
73
Chris Wilsona6c45cf2010-09-17 00:32:17 +010074 if (IS_GEN2(dev) ||
Eric Anholte76a16d2009-05-26 17:44:56 -070075 (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Jesse Barnes0f973f22009-01-26 17:10:45 -080076 tile_width = 128;
77 else
78 tile_width = 512;
79
Daniel Vetter8d7773a2009-03-29 14:09:41 +020080 /* check maximum stride & object size */
Ville Syrjälä3a062472013-04-09 11:45:05 +030081 /* i965+ stores the end address of the gtt mapping in the fence
82 * reg, so dont bother to check the size */
83 if (INTEL_INFO(dev)->gen >= 7) {
84 if (stride / 128 > GEN7_FENCE_MAX_PITCH_VAL)
85 return false;
86 } else if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +020087 if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
88 return false;
Chris Wilsona6c45cf2010-09-17 00:32:17 +010089 } else {
Daniel Vetterc36a2a62010-04-17 15:12:03 +020090 if (stride > 8192)
Daniel Vetter8d7773a2009-03-29 14:09:41 +020091 return false;
Eric Anholte76a16d2009-05-26 17:44:56 -070092
Daniel Vetterc36a2a62010-04-17 15:12:03 +020093 if (IS_GEN3(dev)) {
94 if (size > I830_FENCE_MAX_SIZE_VAL << 20)
95 return false;
96 } else {
97 if (size > I830_FENCE_MAX_SIZE_VAL << 19)
98 return false;
99 }
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200100 }
101
Ville Syrjäläfe48d8d2013-04-09 20:09:13 +0300102 if (stride < tile_width)
103 return false;
104
Jesse Barnes0f973f22009-01-26 17:10:45 -0800105 /* 965+ just needs multiples of tile width */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100106 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes0f973f22009-01-26 17:10:45 -0800107 if (stride & (tile_width - 1))
108 return false;
109 return true;
110 }
111
112 /* Pre-965 needs power of two tile widths */
Jesse Barnes0f973f22009-01-26 17:10:45 -0800113 if (stride & (stride - 1))
114 return false;
115
Jesse Barnes0f973f22009-01-26 17:10:45 -0800116 return true;
117}
118
Chris Wilson49ef5292016-08-18 17:17:00 +0100119static bool i915_vma_fence_prepare(struct i915_vma *vma, int tiling_mode)
120{
121 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
122 u32 size;
123
124 if (!i915_vma_is_map_and_fenceable(vma))
125 return true;
126
127 if (INTEL_GEN(dev_priv) == 3) {
128 if (vma->node.start & ~I915_FENCE_START_MASK)
129 return false;
130 } else {
131 if (vma->node.start & ~I830_FENCE_START_MASK)
132 return false;
133 }
134
135 size = i915_gem_get_ggtt_size(dev_priv, vma->size, tiling_mode);
136 if (vma->node.size < size)
137 return false;
138
139 if (vma->node.start & (size - 1))
140 return false;
141
142 return true;
143}
144
Chris Wilsonf23eda82016-08-15 10:48:53 +0100145/* Make the current GTT allocation valid for the change in tiling. */
146static int
147i915_gem_object_fence_prepare(struct drm_i915_gem_object *obj, int tiling_mode)
Chris Wilson52dc7d32009-06-06 09:46:01 +0100148{
Chris Wilsona9f14812016-08-04 16:32:28 +0100149 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf23eda82016-08-15 10:48:53 +0100150 struct i915_vma *vma;
Chris Wilson49ef5292016-08-18 17:17:00 +0100151 int ret;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100152
153 if (tiling_mode == I915_TILING_NONE)
Chris Wilsonf23eda82016-08-15 10:48:53 +0100154 return 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100155
Chris Wilsona9f14812016-08-04 16:32:28 +0100156 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilsonf23eda82016-08-15 10:48:53 +0100157 return 0;
158
Chris Wilson49ef5292016-08-18 17:17:00 +0100159 list_for_each_entry(vma, &obj->vma_list, obj_link) {
160 if (i915_vma_fence_prepare(vma, tiling_mode))
161 continue;
Chris Wilsonf23eda82016-08-15 10:48:53 +0100162
Chris Wilson49ef5292016-08-18 17:17:00 +0100163 ret = i915_vma_unbind(vma);
164 if (ret)
165 return ret;
Chris Wilsondf153152010-11-15 05:25:58 +0000166 }
167
Chris Wilsonf23eda82016-08-15 10:48:53 +0100168 return 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100169}
170
Eric Anholt673a3942008-07-30 12:06:12 -0700171/**
Daniel Vetter3271dca2015-07-24 17:40:15 +0200172 * i915_gem_set_tiling - IOCTL handler to set tiling mode
173 * @dev: DRM device
174 * @data: data pointer for the ioctl
175 * @file: DRM file for the ioctl call
176 *
Eric Anholt673a3942008-07-30 12:06:12 -0700177 * Sets the tiling mode of an object, returning the required swizzling of
178 * bit 6 of addresses in the object.
Daniel Vetter3271dca2015-07-24 17:40:15 +0200179 *
180 * Called by the user via ioctl.
181 *
182 * Returns:
183 * Zero on success, negative errno on failure.
Eric Anholt673a3942008-07-30 12:06:12 -0700184 */
185int
186i915_gem_set_tiling(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000187 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700188{
189 struct drm_i915_gem_set_tiling *args = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100190 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_i915_gem_object *obj;
Chris Wilsonf23eda82016-08-15 10:48:53 +0100192 int err = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700193
Chris Wilson3e510a82016-08-05 10:14:23 +0100194 /* Make sure we don't cross-contaminate obj->tiling_and_stride */
195 BUILD_BUG_ON(I915_TILING_LAST & STRIDE_MASK);
196
Chris Wilson03ac0642016-07-20 13:31:51 +0100197 obj = i915_gem_object_lookup(file, args->handle);
198 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100199 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700200
Chris Wilson05394f32010-11-08 19:18:58 +0000201 if (!i915_tiling_ok(dev,
202 args->stride, obj->base.size, args->tiling_mode)) {
Chris Wilson34911fd2016-07-20 13:31:54 +0100203 i915_gem_object_put_unlocked(obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800204 return -EINVAL;
Chris Wilson72daad42009-01-30 21:10:22 +0000205 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800206
Imre Deake64e6bd2015-11-09 20:16:26 +0200207 intel_runtime_pm_get(dev_priv);
208
Chris Wilson6c31a612015-02-12 07:53:18 +0000209 mutex_lock(&dev->struct_mutex);
Chris Wilson1f30a612015-04-15 16:39:59 +0100210 if (obj->pin_display || obj->framebuffer_references) {
Chris Wilsonf23eda82016-08-15 10:48:53 +0100211 err = -EBUSY;
Chris Wilson6c31a612015-02-12 07:53:18 +0000212 goto err;
Daniel Vetter31770bd2010-04-23 23:01:01 +0200213 }
214
Eric Anholt673a3942008-07-30 12:06:12 -0700215 if (args->tiling_mode == I915_TILING_NONE) {
Eric Anholt673a3942008-07-30 12:06:12 -0700216 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100217 args->stride = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700218 } else {
219 if (args->tiling_mode == I915_TILING_X)
220 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
221 else
222 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
Eric Anholt280b7132009-03-12 16:56:27 -0700223
224 /* Hide bit 17 swizzling from the user. This prevents old Mesa
225 * from aborting the application on sw fallbacks to bit 17,
226 * and we use the pread/pwrite bit17 paths to swizzle for it.
227 * If there was a user that was relying on the swizzle
228 * information for drm_intel_bo_map()ed reads/writes this would
229 * break it, but we don't have any of those.
230 */
231 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
232 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
233 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
234 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
235
Eric Anholt673a3942008-07-30 12:06:12 -0700236 /* If we can't handle the swizzling, make it untiled. */
237 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
238 args->tiling_mode = I915_TILING_NONE;
239 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
Chris Wilson52dc7d32009-06-06 09:46:01 +0100240 args->stride = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700241 }
242 }
Jesse Barnes0f973f22009-01-26 17:10:45 -0800243
Chris Wilson3e510a82016-08-05 10:14:23 +0100244 if (args->tiling_mode != i915_gem_object_get_tiling(obj) ||
245 args->stride != i915_gem_object_get_stride(obj)) {
Chris Wilson52dc7d32009-06-06 09:46:01 +0100246 /* We need to rebind the object if its current allocation
247 * no longer meets the alignment restrictions for its new
248 * tiling mode. Otherwise we can just leave it alone, but
Chris Wilson1869b622012-04-21 16:23:24 +0100249 * need to ensure that any fence register is updated before
250 * the next fenced (either through the GTT or by the BLT unit
251 * on older GPUs) access.
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100252 *
253 * After updating the tiling parameters, we then flag whether
254 * we need to update an associated fence register. Note this
255 * has to also include the unfenced register the GPU uses
256 * whilst executing a fenced command for an untiled object.
Jesse Barnes0f973f22009-01-26 17:10:45 -0800257 */
Chris Wilson467cffb2011-03-07 10:42:03 +0000258
Chris Wilsonf23eda82016-08-15 10:48:53 +0100259 err = i915_gem_object_fence_prepare(obj, args->tiling_mode);
260 if (!err) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100261 struct i915_vma *vma;
262
Daniel Vetter656bfa32014-11-20 09:26:30 +0100263 if (obj->pages &&
264 obj->madv == I915_MADV_WILLNEED &&
265 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
266 if (args->tiling_mode == I915_TILING_NONE)
267 i915_gem_object_unpin_pages(obj);
Chris Wilson3e510a82016-08-05 10:14:23 +0100268 if (!i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +0100269 i915_gem_object_pin_pages(obj);
270 }
271
Chris Wilson49ef5292016-08-18 17:17:00 +0100272 list_for_each_entry(vma, &obj->vma_list, obj_link) {
273 if (!vma->fence)
274 continue;
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100275
Chris Wilson49ef5292016-08-18 17:17:00 +0100276 vma->fence->dirty = true;
277 }
Chris Wilson3e510a82016-08-05 10:14:23 +0100278 obj->tiling_and_stride =
279 args->stride | args->tiling_mode;
Chris Wilson1869b622012-04-21 16:23:24 +0100280
281 /* Force the fence to be reacquired for GTT access */
282 i915_gem_release_mmap(obj);
Chris Wilson467cffb2011-03-07 10:42:03 +0000283 }
Chris Wilson52dc7d32009-06-06 09:46:01 +0100284 }
Chris Wilson467cffb2011-03-07 10:42:03 +0000285 /* we have to maintain this existing ABI... */
Chris Wilson3e510a82016-08-05 10:14:23 +0100286 args->stride = i915_gem_object_get_stride(obj);
287 args->tiling_mode = i915_gem_object_get_tiling(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +0000288
289 /* Try to preallocate memory required to save swizzling on put-pages */
290 if (i915_gem_object_needs_bit17_swizzle(obj)) {
291 if (obj->bit_17 == NULL) {
Daniel Vettera1e22652013-09-21 00:35:38 +0200292 obj->bit_17 = kcalloc(BITS_TO_LONGS(obj->base.size >> PAGE_SHIFT),
Chris Wilsone9b73c62012-12-03 21:03:14 +0000293 sizeof(long), GFP_KERNEL);
294 }
295 } else {
296 kfree(obj->bit_17);
297 obj->bit_17 = NULL;
298 }
299
Chris Wilson6c31a612015-02-12 07:53:18 +0000300err:
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100301 i915_gem_object_put(obj);
Chris Wilsond6873102009-02-08 19:07:51 +0000302 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700303
Imre Deake64e6bd2015-11-09 20:16:26 +0200304 intel_runtime_pm_put(dev_priv);
305
Chris Wilsonf23eda82016-08-15 10:48:53 +0100306 return err;
Eric Anholt673a3942008-07-30 12:06:12 -0700307}
308
309/**
Daniel Vetter3271dca2015-07-24 17:40:15 +0200310 * i915_gem_get_tiling - IOCTL handler to get tiling mode
311 * @dev: DRM device
312 * @data: data pointer for the ioctl
313 * @file: DRM file for the ioctl call
314 *
Eric Anholt673a3942008-07-30 12:06:12 -0700315 * Returns the current tiling mode and required bit 6 swizzling for the object.
Daniel Vetter3271dca2015-07-24 17:40:15 +0200316 *
317 * Called by the user via ioctl.
318 *
319 * Returns:
320 * Zero on success, negative errno on failure.
Eric Anholt673a3942008-07-30 12:06:12 -0700321 */
322int
323i915_gem_get_tiling(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000324 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700325{
326 struct drm_i915_gem_get_tiling *args = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100327 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson05394f32010-11-08 19:18:58 +0000328 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -0700329
Chris Wilson03ac0642016-07-20 13:31:51 +0100330 obj = i915_gem_object_lookup(file, args->handle);
331 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100332 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -0700333
Chris Wilson3e510a82016-08-05 10:14:23 +0100334 args->tiling_mode = READ_ONCE(obj->tiling_and_stride) & TILING_MASK;
Chris Wilson9ad36762016-08-05 10:14:21 +0100335 switch (args->tiling_mode) {
Eric Anholt673a3942008-07-30 12:06:12 -0700336 case I915_TILING_X:
337 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
338 break;
339 case I915_TILING_Y:
340 args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
341 break;
342 case I915_TILING_NONE:
343 args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
344 break;
345 default:
346 DRM_ERROR("unknown tiling mode\n");
347 }
348
Eric Anholt280b7132009-03-12 16:56:27 -0700349 /* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
Chris Wilson5eb3e5a2015-06-28 09:19:26 +0100350 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
351 args->phys_swizzle_mode = I915_BIT_6_SWIZZLE_UNKNOWN;
352 else
353 args->phys_swizzle_mode = args->swizzle_mode;
Eric Anholt280b7132009-03-12 16:56:27 -0700354 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
355 args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
356 if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
357 args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;
358
Chris Wilson9ad36762016-08-05 10:14:21 +0100359 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700360 return 0;
361}