blob: e30e1781fd713bc0b315503fdda9c0257ffa6b18 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
Jani Nikula10122052014-08-27 16:27:30 +030031struct ddi_buf_trans {
32 u32 trans1; /* balance leg enable, de-emph level */
33 u32 trans2; /* vref sel, vswing */
David Weinehallf8896f52015-06-25 11:11:03 +030034 u8 i_boost; /* SKL: I_boost; valid: 0x0, 0x1, 0x3, 0x7 */
Jani Nikula10122052014-08-27 16:27:30 +030035};
36
Eugeni Dodonov45244b82012-05-09 15:37:20 -030037/* HDMI/DVI modes ignore everything but the last 2 items. So we share
38 * them for both DP and FDI transports, allowing those ports to
39 * automatically adapt to HDMI connections as well
40 */
Jani Nikula10122052014-08-27 16:27:30 +030041static const struct ddi_buf_trans hsw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030042 { 0x00FFFFFF, 0x0006000E, 0x0 },
43 { 0x00D75FFF, 0x0005000A, 0x0 },
44 { 0x00C30FFF, 0x00040006, 0x0 },
45 { 0x80AAAFFF, 0x000B0000, 0x0 },
46 { 0x00FFFFFF, 0x0005000A, 0x0 },
47 { 0x00D75FFF, 0x000C0004, 0x0 },
48 { 0x80C30FFF, 0x000B0000, 0x0 },
49 { 0x00FFFFFF, 0x00040006, 0x0 },
50 { 0x80D75FFF, 0x000B0000, 0x0 },
Eugeni Dodonov45244b82012-05-09 15:37:20 -030051};
52
Jani Nikula10122052014-08-27 16:27:30 +030053static const struct ddi_buf_trans hsw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030054 { 0x00FFFFFF, 0x0007000E, 0x0 },
55 { 0x00D75FFF, 0x000F000A, 0x0 },
56 { 0x00C30FFF, 0x00060006, 0x0 },
57 { 0x00AAAFFF, 0x001E0000, 0x0 },
58 { 0x00FFFFFF, 0x000F000A, 0x0 },
59 { 0x00D75FFF, 0x00160004, 0x0 },
60 { 0x00C30FFF, 0x001E0000, 0x0 },
61 { 0x00FFFFFF, 0x00060006, 0x0 },
62 { 0x00D75FFF, 0x001E0000, 0x0 },
Paulo Zanoni6acab152013-09-12 17:06:24 -030063};
64
Jani Nikula10122052014-08-27 16:27:30 +030065static const struct ddi_buf_trans hsw_ddi_translations_hdmi[] = {
66 /* Idx NT mV d T mV d db */
David Weinehallf8896f52015-06-25 11:11:03 +030067 { 0x00FFFFFF, 0x0006000E, 0x0 },/* 0: 400 400 0 */
68 { 0x00E79FFF, 0x000E000C, 0x0 },/* 1: 400 500 2 */
69 { 0x00D75FFF, 0x0005000A, 0x0 },/* 2: 400 600 3.5 */
70 { 0x00FFFFFF, 0x0005000A, 0x0 },/* 3: 600 600 0 */
71 { 0x00E79FFF, 0x001D0007, 0x0 },/* 4: 600 750 2 */
72 { 0x00D75FFF, 0x000C0004, 0x0 },/* 5: 600 900 3.5 */
73 { 0x00FFFFFF, 0x00040006, 0x0 },/* 6: 800 800 0 */
74 { 0x80E79FFF, 0x00030002, 0x0 },/* 7: 800 1000 2 */
75 { 0x00FFFFFF, 0x00140005, 0x0 },/* 8: 850 850 0 */
76 { 0x00FFFFFF, 0x000C0004, 0x0 },/* 9: 900 900 0 */
77 { 0x00FFFFFF, 0x001C0003, 0x0 },/* 10: 950 950 0 */
78 { 0x80FFFFFF, 0x00030002, 0x0 },/* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030079};
80
Jani Nikula10122052014-08-27 16:27:30 +030081static const struct ddi_buf_trans bdw_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030082 { 0x00FFFFFF, 0x00000012, 0x0 },
83 { 0x00EBAFFF, 0x00020011, 0x0 },
84 { 0x00C71FFF, 0x0006000F, 0x0 },
85 { 0x00AAAFFF, 0x000E000A, 0x0 },
86 { 0x00FFFFFF, 0x00020011, 0x0 },
87 { 0x00DB6FFF, 0x0005000F, 0x0 },
88 { 0x00BEEFFF, 0x000A000C, 0x0 },
89 { 0x00FFFFFF, 0x0005000F, 0x0 },
90 { 0x00DB6FFF, 0x000A000C, 0x0 },
Paulo Zanoni300644c2013-11-02 21:07:42 -070091};
92
Jani Nikula10122052014-08-27 16:27:30 +030093static const struct ddi_buf_trans bdw_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +030094 { 0x00FFFFFF, 0x0007000E, 0x0 },
95 { 0x00D75FFF, 0x000E000A, 0x0 },
96 { 0x00BEFFFF, 0x00140006, 0x0 },
97 { 0x80B2CFFF, 0x001B0002, 0x0 },
98 { 0x00FFFFFF, 0x000E000A, 0x0 },
99 { 0x00DB6FFF, 0x00160005, 0x0 },
100 { 0x80C71FFF, 0x001A0002, 0x0 },
101 { 0x00F7DFFF, 0x00180004, 0x0 },
102 { 0x80D75FFF, 0x001B0002, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700103};
104
Jani Nikula10122052014-08-27 16:27:30 +0300105static const struct ddi_buf_trans bdw_ddi_translations_fdi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300106 { 0x00FFFFFF, 0x0001000E, 0x0 },
107 { 0x00D75FFF, 0x0004000A, 0x0 },
108 { 0x00C30FFF, 0x00070006, 0x0 },
109 { 0x00AAAFFF, 0x000C0000, 0x0 },
110 { 0x00FFFFFF, 0x0004000A, 0x0 },
111 { 0x00D75FFF, 0x00090004, 0x0 },
112 { 0x00C30FFF, 0x000C0000, 0x0 },
113 { 0x00FFFFFF, 0x00070006, 0x0 },
114 { 0x00D75FFF, 0x000C0000, 0x0 },
Art Runyane58623c2013-11-02 21:07:41 -0700115};
116
Jani Nikula10122052014-08-27 16:27:30 +0300117static const struct ddi_buf_trans bdw_ddi_translations_hdmi[] = {
118 /* Idx NT mV d T mV df db */
David Weinehallf8896f52015-06-25 11:11:03 +0300119 { 0x00FFFFFF, 0x0007000E, 0x0 },/* 0: 400 400 0 */
120 { 0x00D75FFF, 0x000E000A, 0x0 },/* 1: 400 600 3.5 */
121 { 0x00BEFFFF, 0x00140006, 0x0 },/* 2: 400 800 6 */
122 { 0x00FFFFFF, 0x0009000D, 0x0 },/* 3: 450 450 0 */
123 { 0x00FFFFFF, 0x000E000A, 0x0 },/* 4: 600 600 0 */
124 { 0x00D7FFFF, 0x00140006, 0x0 },/* 5: 600 800 2.5 */
125 { 0x80CB2FFF, 0x001B0002, 0x0 },/* 6: 600 1000 4.5 */
126 { 0x00FFFFFF, 0x00140006, 0x0 },/* 7: 800 800 0 */
127 { 0x80E79FFF, 0x001B0002, 0x0 },/* 8: 800 1000 2 */
128 { 0x80FFFFFF, 0x001B0002, 0x0 },/* 9: 1000 1000 0 */
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100129};
130
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700131/* Skylake H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000132static const struct ddi_buf_trans skl_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300133 { 0x00002016, 0x000000A0, 0x0 },
134 { 0x00005012, 0x0000009B, 0x0 },
135 { 0x00007011, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800136 { 0x80009010, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300137 { 0x00002016, 0x0000009B, 0x0 },
138 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800139 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300140 { 0x00002016, 0x000000DF, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800141 { 0x80005012, 0x000000C0, 0x1 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000142};
143
David Weinehallf8896f52015-06-25 11:11:03 +0300144/* Skylake U */
145static const struct ddi_buf_trans skl_u_ddi_translations_dp[] = {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700146 { 0x0000201B, 0x000000A2, 0x0 },
David Weinehallf8896f52015-06-25 11:11:03 +0300147 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivi63ebce12016-01-05 07:58:31 -0800148 { 0x80007011, 0x000000CD, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800149 { 0x80009010, 0x000000C0, 0x1 },
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700150 { 0x0000201B, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800151 { 0x80005012, 0x000000C0, 0x1 },
152 { 0x80007011, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300153 { 0x00002016, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800154 { 0x80005012, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300155};
156
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700157/* Skylake Y */
158static const struct ddi_buf_trans skl_y_ddi_translations_dp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300159 { 0x00000018, 0x000000A2, 0x0 },
160 { 0x00005012, 0x00000088, 0x0 },
Rodrigo Vivi63ebce12016-01-05 07:58:31 -0800161 { 0x80007011, 0x000000CD, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800162 { 0x80009010, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300163 { 0x00000018, 0x0000009D, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800164 { 0x80005012, 0x000000C0, 0x3 },
165 { 0x80007011, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300166 { 0x00000018, 0x00000088, 0x0 },
Rodrigo Vivid7097cf2016-01-05 11:18:55 -0800167 { 0x80005012, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300168};
169
170/*
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700171 * Skylake H and S
David Weinehallf8896f52015-06-25 11:11:03 +0300172 * eDP 1.4 low vswing translation parameters
173 */
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530174static const struct ddi_buf_trans skl_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300175 { 0x00000018, 0x000000A8, 0x0 },
176 { 0x00004013, 0x000000A9, 0x0 },
177 { 0x00007011, 0x000000A2, 0x0 },
178 { 0x00009010, 0x0000009C, 0x0 },
179 { 0x00000018, 0x000000A9, 0x0 },
180 { 0x00006013, 0x000000A2, 0x0 },
181 { 0x00007011, 0x000000A6, 0x0 },
182 { 0x00000018, 0x000000AB, 0x0 },
183 { 0x00007013, 0x0000009F, 0x0 },
184 { 0x00000018, 0x000000DF, 0x0 },
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530185};
186
David Weinehallf8896f52015-06-25 11:11:03 +0300187/*
188 * Skylake U
189 * eDP 1.4 low vswing translation parameters
190 */
191static const struct ddi_buf_trans skl_u_ddi_translations_edp[] = {
192 { 0x00000018, 0x000000A8, 0x0 },
193 { 0x00004013, 0x000000A9, 0x0 },
194 { 0x00007011, 0x000000A2, 0x0 },
195 { 0x00009010, 0x0000009C, 0x0 },
196 { 0x00000018, 0x000000A9, 0x0 },
197 { 0x00006013, 0x000000A2, 0x0 },
198 { 0x00007011, 0x000000A6, 0x0 },
199 { 0x00002016, 0x000000AB, 0x0 },
200 { 0x00005013, 0x0000009F, 0x0 },
201 { 0x00000018, 0x000000DF, 0x0 },
202};
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530203
David Weinehallf8896f52015-06-25 11:11:03 +0300204/*
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700205 * Skylake Y
David Weinehallf8896f52015-06-25 11:11:03 +0300206 * eDP 1.4 low vswing translation parameters
207 */
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700208static const struct ddi_buf_trans skl_y_ddi_translations_edp[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300209 { 0x00000018, 0x000000A8, 0x0 },
210 { 0x00004013, 0x000000AB, 0x0 },
211 { 0x00007011, 0x000000A4, 0x0 },
212 { 0x00009010, 0x000000DF, 0x0 },
213 { 0x00000018, 0x000000AA, 0x0 },
214 { 0x00006013, 0x000000A4, 0x0 },
215 { 0x00007011, 0x0000009D, 0x0 },
216 { 0x00000018, 0x000000A0, 0x0 },
217 { 0x00006012, 0x000000DF, 0x0 },
218 { 0x00000018, 0x0000008A, 0x0 },
219};
220
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700221/* Skylake U, H and S */
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000222static const struct ddi_buf_trans skl_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300223 { 0x00000018, 0x000000AC, 0x0 },
224 { 0x00005012, 0x0000009D, 0x0 },
225 { 0x00007011, 0x00000088, 0x0 },
226 { 0x00000018, 0x000000A1, 0x0 },
227 { 0x00000018, 0x00000098, 0x0 },
228 { 0x00004013, 0x00000088, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800229 { 0x80006012, 0x000000CD, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300230 { 0x00000018, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800231 { 0x80003015, 0x000000CD, 0x1 }, /* Default */
232 { 0x80003015, 0x000000C0, 0x1 },
233 { 0x80000018, 0x000000C0, 0x1 },
David Weinehallf8896f52015-06-25 11:11:03 +0300234};
235
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700236/* Skylake Y */
237static const struct ddi_buf_trans skl_y_ddi_translations_hdmi[] = {
David Weinehallf8896f52015-06-25 11:11:03 +0300238 { 0x00000018, 0x000000A1, 0x0 },
239 { 0x00005012, 0x000000DF, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800240 { 0x80007011, 0x000000CB, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300241 { 0x00000018, 0x000000A4, 0x0 },
242 { 0x00000018, 0x0000009D, 0x0 },
243 { 0x00004013, 0x00000080, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800244 { 0x80006013, 0x000000C0, 0x3 },
David Weinehallf8896f52015-06-25 11:11:03 +0300245 { 0x00000018, 0x0000008A, 0x0 },
Rodrigo Vivi2e784162016-01-05 11:11:27 -0800246 { 0x80003015, 0x000000C0, 0x3 }, /* Default */
247 { 0x80003015, 0x000000C0, 0x3 },
248 { 0x80000018, 0x000000C0, 0x3 },
Damien Lespiau7f88e3a2013-12-03 13:56:25 +0000249};
250
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530251struct bxt_ddi_buf_trans {
252 u32 margin; /* swing value */
253 u32 scale; /* scale value */
254 u32 enable; /* scale enable */
255 u32 deemphasis;
256 bool default_index; /* true if the entry represents default value */
257};
258
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530259static const struct bxt_ddi_buf_trans bxt_ddi_translations_dp[] = {
260 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300261 { 52, 0x9A, 0, 128, true }, /* 0: 400 0 */
262 { 78, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
263 { 104, 0x9A, 0, 64, false }, /* 2: 400 6 */
264 { 154, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
265 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
266 { 116, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
267 { 154, 0x9A, 0, 64, false }, /* 6: 600 6 */
268 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
269 { 154, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
David Weinehallf8896f52015-06-25 11:11:03 +0300270 { 154, 0x9A, 1, 128, false }, /* 9: 1200 0 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530271};
272
Sonika Jindald9d70002015-09-24 10:24:56 +0530273static const struct bxt_ddi_buf_trans bxt_ddi_translations_edp[] = {
274 /* Idx NT mV diff db */
275 { 26, 0, 0, 128, false }, /* 0: 200 0 */
276 { 38, 0, 0, 112, false }, /* 1: 200 1.5 */
277 { 48, 0, 0, 96, false }, /* 2: 200 4 */
278 { 54, 0, 0, 69, false }, /* 3: 200 6 */
279 { 32, 0, 0, 128, false }, /* 4: 250 0 */
280 { 48, 0, 0, 104, false }, /* 5: 250 1.5 */
281 { 54, 0, 0, 85, false }, /* 6: 250 4 */
282 { 43, 0, 0, 128, false }, /* 7: 300 0 */
283 { 54, 0, 0, 101, false }, /* 8: 300 1.5 */
284 { 48, 0, 0, 128, false }, /* 9: 300 0 */
285};
286
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530287/* BSpec has 2 recommended values - entries 0 and 8.
288 * Using the entry with higher vswing.
289 */
290static const struct bxt_ddi_buf_trans bxt_ddi_translations_hdmi[] = {
291 /* Idx NT mV diff db */
Imre Deakfe4c63c2015-06-04 18:01:35 +0300292 { 52, 0x9A, 0, 128, false }, /* 0: 400 0 */
293 { 52, 0x9A, 0, 85, false }, /* 1: 400 3.5 */
294 { 52, 0x9A, 0, 64, false }, /* 2: 400 6 */
295 { 42, 0x9A, 0, 43, false }, /* 3: 400 9.5 */
296 { 77, 0x9A, 0, 128, false }, /* 4: 600 0 */
297 { 77, 0x9A, 0, 85, false }, /* 5: 600 3.5 */
298 { 77, 0x9A, 0, 64, false }, /* 6: 600 6 */
299 { 102, 0x9A, 0, 128, false }, /* 7: 800 0 */
300 { 102, 0x9A, 0, 85, false }, /* 8: 800 3.5 */
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530301 { 154, 0x9A, 1, 128, true }, /* 9: 1200 0 */
302};
303
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200304static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
305 u32 level, enum port port, int type);
David Weinehallf8896f52015-06-25 11:11:03 +0300306
Imre Deaka1e6ad62015-04-17 19:31:21 +0300307static void ddi_get_encoder_port(struct intel_encoder *intel_encoder,
308 struct intel_digital_port **dig_port,
309 enum port *port)
Paulo Zanonifc914632012-10-05 12:05:54 -0300310{
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300311 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -0300312
Jani Nikula8cd21b72015-09-29 10:24:26 +0300313 switch (intel_encoder->type) {
314 case INTEL_OUTPUT_DP_MST:
Imre Deaka1e6ad62015-04-17 19:31:21 +0300315 *dig_port = enc_to_mst(encoder)->primary;
316 *port = (*dig_port)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300317 break;
Chris Wilson183aec12016-04-03 21:59:14 +0100318 default:
319 WARN(1, "Invalid DDI encoder type %d\n", intel_encoder->type);
320 /* fallthrough and treat as unknown */
Jani Nikula8cd21b72015-09-29 10:24:26 +0300321 case INTEL_OUTPUT_DISPLAYPORT:
322 case INTEL_OUTPUT_EDP:
323 case INTEL_OUTPUT_HDMI:
324 case INTEL_OUTPUT_UNKNOWN:
Imre Deaka1e6ad62015-04-17 19:31:21 +0300325 *dig_port = enc_to_dig_port(encoder);
326 *port = (*dig_port)->port;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300327 break;
328 case INTEL_OUTPUT_ANALOG:
Imre Deaka1e6ad62015-04-17 19:31:21 +0300329 *dig_port = NULL;
330 *port = PORT_E;
Jani Nikula8cd21b72015-09-29 10:24:26 +0300331 break;
Paulo Zanonifc914632012-10-05 12:05:54 -0300332 }
333}
334
Imre Deaka1e6ad62015-04-17 19:31:21 +0300335enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
336{
337 struct intel_digital_port *dig_port;
338 enum port port;
339
340 ddi_get_encoder_port(intel_encoder, &dig_port, &port);
341
342 return port;
343}
344
Ville Syrjäläacee2992015-12-08 19:59:39 +0200345static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200346skl_get_buf_trans_dp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300347{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200348 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Rodrigo Vivi5f8b2532015-08-24 16:48:44 -0700349 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200350 return skl_y_ddi_translations_dp;
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200351 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
David Weinehallf8896f52015-06-25 11:11:03 +0300352 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200353 return skl_u_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300354 } else {
David Weinehallf8896f52015-06-25 11:11:03 +0300355 *n_entries = ARRAY_SIZE(skl_ddi_translations_dp);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200356 return skl_ddi_translations_dp;
David Weinehallf8896f52015-06-25 11:11:03 +0300357 }
David Weinehallf8896f52015-06-25 11:11:03 +0300358}
359
360static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200361skl_get_buf_trans_edp(struct drm_i915_private *dev_priv, int *n_entries)
David Weinehallf8896f52015-06-25 11:11:03 +0300362{
Jani Nikula06411f02016-03-24 17:50:21 +0200363 if (dev_priv->vbt.edp.low_vswing) {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200364 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200365 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_edp);
366 return skl_y_ddi_translations_edp;
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200367 } else if (IS_SKL_ULT(dev_priv) || IS_KBL_ULT(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200368 *n_entries = ARRAY_SIZE(skl_u_ddi_translations_edp);
369 return skl_u_ddi_translations_edp;
370 } else {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200371 *n_entries = ARRAY_SIZE(skl_ddi_translations_edp);
372 return skl_ddi_translations_edp;
Ville Syrjäläacee2992015-12-08 19:59:39 +0200373 }
David Weinehallf8896f52015-06-25 11:11:03 +0300374 }
Ville Syrjäläcd1101c2015-12-08 19:59:40 +0200375
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200376 return skl_get_buf_trans_dp(dev_priv, n_entries);
Ville Syrjäläacee2992015-12-08 19:59:39 +0200377}
David Weinehallf8896f52015-06-25 11:11:03 +0300378
Ville Syrjäläacee2992015-12-08 19:59:39 +0200379static const struct ddi_buf_trans *
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200380skl_get_buf_trans_hdmi(struct drm_i915_private *dev_priv, int *n_entries)
Ville Syrjäläacee2992015-12-08 19:59:39 +0200381{
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200382 if (IS_SKL_ULX(dev_priv) || IS_KBL_ULX(dev_priv)) {
Ville Syrjäläacee2992015-12-08 19:59:39 +0200383 *n_entries = ARRAY_SIZE(skl_y_ddi_translations_hdmi);
384 return skl_y_ddi_translations_hdmi;
385 } else {
386 *n_entries = ARRAY_SIZE(skl_ddi_translations_hdmi);
387 return skl_ddi_translations_hdmi;
388 }
David Weinehallf8896f52015-06-25 11:11:03 +0300389}
390
Art Runyane58623c2013-11-02 21:07:41 -0700391/*
392 * Starting with Haswell, DDI port buffers must be programmed with correct
393 * values in advance. The buffer values are different for FDI and DP modes,
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300394 * but the HDMI/DVI fields are shared among those. So we program the DDI
395 * in either FDI or DP modes only, as HDMI connections will work with both
396 * of those
397 */
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200398void intel_prepare_ddi_buffer(struct intel_encoder *encoder)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300399{
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200400 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300401 u32 iboost_bit = 0;
Damien Lespiau7ff44672015-03-02 16:19:36 +0000402 int i, n_hdmi_entries, n_dp_entries, n_edp_entries, hdmi_default_entry,
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530403 size;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200404 int hdmi_level;
405 enum port port;
Jani Nikula10122052014-08-27 16:27:30 +0300406 const struct ddi_buf_trans *ddi_translations_fdi;
407 const struct ddi_buf_trans *ddi_translations_dp;
408 const struct ddi_buf_trans *ddi_translations_edp;
409 const struct ddi_buf_trans *ddi_translations_hdmi;
410 const struct ddi_buf_trans *ddi_translations;
Art Runyane58623c2013-11-02 21:07:41 -0700411
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200412 port = intel_ddi_get_encoder_port(encoder);
413 hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
414
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200415 if (IS_BROXTON(dev_priv)) {
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200416 if (encoder->type != INTEL_OUTPUT_HDMI)
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530417 return;
418
419 /* Vswing programming for HDMI */
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200420 bxt_ddi_vswing_sequence(dev_priv, hdmi_level, port,
Vandana Kannan96fb9f92014-11-18 15:45:27 +0530421 INTEL_OUTPUT_HDMI);
422 return;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200423 }
424
425 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Paulo Zanonic30400f2015-07-03 12:31:30 -0300426 ddi_translations_fdi = NULL;
David Weinehallf8896f52015-06-25 11:11:03 +0300427 ddi_translations_dp =
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200428 skl_get_buf_trans_dp(dev_priv, &n_dp_entries);
David Weinehallf8896f52015-06-25 11:11:03 +0300429 ddi_translations_edp =
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200430 skl_get_buf_trans_edp(dev_priv, &n_edp_entries);
David Weinehallf8896f52015-06-25 11:11:03 +0300431 ddi_translations_hdmi =
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200432 skl_get_buf_trans_hdmi(dev_priv, &n_hdmi_entries);
David Weinehallf8896f52015-06-25 11:11:03 +0300433 hdmi_default_entry = 8;
Antti Koskipaa75067dd2015-07-10 14:10:55 +0300434 /* If we're boosting the current, set bit 31 of trans1 */
435 if (dev_priv->vbt.ddi_port_info[port].hdmi_boost_level ||
436 dev_priv->vbt.ddi_port_info[port].dp_boost_level)
437 iboost_bit = 1<<31;
Ville Syrjälä10afa0b2015-12-08 19:59:43 +0200438
Ville Syrjäläceccad52016-01-12 17:28:16 +0200439 if (WARN_ON(encoder->type == INTEL_OUTPUT_EDP &&
440 port != PORT_A && port != PORT_E &&
441 n_edp_entries > 9))
Ville Syrjälä10afa0b2015-12-08 19:59:43 +0200442 n_edp_entries = 9;
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200443 } else if (IS_BROADWELL(dev_priv)) {
Art Runyane58623c2013-11-02 21:07:41 -0700444 ddi_translations_fdi = bdw_ddi_translations_fdi;
445 ddi_translations_dp = bdw_ddi_translations_dp;
Mika Kahola00983512016-04-20 15:39:02 +0300446
447 if (dev_priv->vbt.edp.low_vswing) {
448 ddi_translations_edp = bdw_ddi_translations_edp;
449 n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
450 } else {
451 ddi_translations_edp = bdw_ddi_translations_dp;
452 n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
453 }
454
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100455 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
Mika Kahola00983512016-04-20 15:39:02 +0300456
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530457 n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
Jani Nikula10122052014-08-27 16:27:30 +0300458 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
Damien Lespiau7ff44672015-03-02 16:19:36 +0000459 hdmi_default_entry = 7;
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +0200460 } else if (IS_HASWELL(dev_priv)) {
Art Runyane58623c2013-11-02 21:07:41 -0700461 ddi_translations_fdi = hsw_ddi_translations_fdi;
462 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700463 ddi_translations_edp = hsw_ddi_translations_dp;
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100464 ddi_translations_hdmi = hsw_ddi_translations_hdmi;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530465 n_dp_entries = n_edp_entries = ARRAY_SIZE(hsw_ddi_translations_dp);
Jani Nikula10122052014-08-27 16:27:30 +0300466 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
Damien Lespiau7ff44672015-03-02 16:19:36 +0000467 hdmi_default_entry = 6;
Art Runyane58623c2013-11-02 21:07:41 -0700468 } else {
469 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700470 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700471 ddi_translations_fdi = bdw_ddi_translations_fdi;
472 ddi_translations_dp = bdw_ddi_translations_dp;
Damien Lespiaua26aa8b2014-08-01 11:07:55 +0100473 ddi_translations_hdmi = bdw_ddi_translations_hdmi;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530474 n_edp_entries = ARRAY_SIZE(bdw_ddi_translations_edp);
475 n_dp_entries = ARRAY_SIZE(bdw_ddi_translations_dp);
Jani Nikula10122052014-08-27 16:27:30 +0300476 n_hdmi_entries = ARRAY_SIZE(bdw_ddi_translations_hdmi);
Damien Lespiau7ff44672015-03-02 16:19:36 +0000477 hdmi_default_entry = 7;
Art Runyane58623c2013-11-02 21:07:41 -0700478 }
479
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200480 switch (encoder->type) {
481 case INTEL_OUTPUT_EDP:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700482 ddi_translations = ddi_translations_edp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530483 size = n_edp_entries;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700484 break;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200485 case INTEL_OUTPUT_DISPLAYPORT:
486 case INTEL_OUTPUT_HDMI:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700487 ddi_translations = ddi_translations_dp;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530488 size = n_dp_entries;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700489 break;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200490 case INTEL_OUTPUT_ANALOG:
491 ddi_translations = ddi_translations_fdi;
Sonika Jindal7ad14a22015-02-25 10:29:12 +0530492 size = n_dp_entries;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700493 break;
494 default:
495 BUG();
496 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300497
Ville Syrjälä9712e682015-09-18 20:03:22 +0300498 for (i = 0; i < size; i++) {
499 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
500 ddi_translations[i].trans1 | iboost_bit);
501 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
502 ddi_translations[i].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300503 }
Damien Lespiauce4dd492014-08-01 11:07:54 +0100504
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200505 if (encoder->type != INTEL_OUTPUT_HDMI)
Damien Lespiauce3b7e92014-08-04 15:04:43 +0100506 return;
507
Damien Lespiauce4dd492014-08-01 11:07:54 +0100508 /* Choose a good default if VBT is badly populated */
509 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
510 hdmi_level >= n_hdmi_entries)
Damien Lespiau7ff44672015-03-02 16:19:36 +0000511 hdmi_level = hdmi_default_entry;
Damien Lespiauce4dd492014-08-01 11:07:54 +0100512
Paulo Zanoni6acab152013-09-12 17:06:24 -0300513 /* Entry 9 is for HDMI: */
Ville Syrjälä9712e682015-09-18 20:03:22 +0300514 I915_WRITE(DDI_BUF_TRANS_LO(port, i),
515 ddi_translations_hdmi[hdmi_level].trans1 | iboost_bit);
516 I915_WRITE(DDI_BUF_TRANS_HI(port, i),
517 ddi_translations_hdmi[hdmi_level].trans2);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300518}
519
Paulo Zanoni248138b2012-11-29 11:29:31 -0200520static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
521 enum port port)
522{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200523 i915_reg_t reg = DDI_BUF_CTL(port);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200524 int i;
525
Vandana Kannan3449ca82015-03-27 14:19:09 +0200526 for (i = 0; i < 16; i++) {
Paulo Zanoni248138b2012-11-29 11:29:31 -0200527 udelay(1);
528 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
529 return;
530 }
531 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
532}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300533
534/* Starting with Haswell, different DDI ports can work in FDI mode for
535 * connection to the PCH-located connectors. For this, it is necessary to train
536 * both the DDI port and PCH receiver for the desired DDI buffer settings.
537 *
538 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
539 * please note that when FDI mode is active on DDI E, it shares 2 lines with
540 * DDI A (which is used for eDP)
541 */
542
543void hsw_fdi_link_train(struct drm_crtc *crtc)
544{
545 struct drm_device *dev = crtc->dev;
546 struct drm_i915_private *dev_priv = dev->dev_private;
547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200548 struct intel_encoder *encoder;
Paulo Zanoni04945642012-11-01 21:00:59 -0200549 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300550
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +0200551 for_each_encoder_on_crtc(dev, crtc, encoder) {
552 WARN_ON(encoder->type != INTEL_OUTPUT_ANALOG);
553 intel_prepare_ddi_buffer(encoder);
554 }
555
Paulo Zanoni04945642012-11-01 21:00:59 -0200556 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
557 * mode set "sequence for CRT port" document:
558 * - TP1 to TP2 time with the default value
559 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100560 *
561 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200562 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300563 I915_WRITE(FDI_RX_MISC(PIPE_A), FDI_RX_PWRDN_LANE1_VAL(2) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200564 FDI_RX_PWRDN_LANE0_VAL(2) |
565 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
566
567 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000568 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100569 FDI_RX_PLL_ENABLE |
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200570 FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300571 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
572 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200573 udelay(220);
574
575 /* Switch from Rawclk to PCDclk */
576 rx_ctl_val |= FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300577 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
Paulo Zanoni04945642012-11-01 21:00:59 -0200578
579 /* Configure Port Clock Select */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200580 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config->ddi_pll_sel);
581 WARN_ON(intel_crtc->config->ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200582
583 /* Start the training iterating through available voltages and emphasis,
584 * testing each value twice. */
Jani Nikula10122052014-08-27 16:27:30 +0300585 for (i = 0; i < ARRAY_SIZE(hsw_ddi_translations_fdi) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300586 /* Configure DP_TP_CTL with auto-training */
587 I915_WRITE(DP_TP_CTL(PORT_E),
588 DP_TP_CTL_FDI_AUTOTRAIN |
589 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
590 DP_TP_CTL_LINK_TRAIN_PAT1 |
591 DP_TP_CTL_ENABLE);
592
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000593 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
594 * DDI E does not support port reversal, the functionality is
595 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
596 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300597 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200598 DDI_BUF_CTL_ENABLE |
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200599 ((intel_crtc->config->fdi_lanes - 1) << 1) |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530600 DDI_BUF_TRANS_SELECT(i / 2));
Paulo Zanoni04945642012-11-01 21:00:59 -0200601 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300602
603 udelay(600);
604
Paulo Zanoni04945642012-11-01 21:00:59 -0200605 /* Program PCH FDI Receiver TU */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300606 I915_WRITE(FDI_RX_TUSIZE1(PIPE_A), TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300607
Paulo Zanoni04945642012-11-01 21:00:59 -0200608 /* Enable PCH FDI Receiver with auto-training */
609 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300610 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
611 POSTING_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200612
613 /* Wait for FDI receiver lane calibration */
614 udelay(30);
615
616 /* Unset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300617 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200618 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300619 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
620 POSTING_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200621
622 /* Wait for FDI auto training time */
623 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300624
625 temp = I915_READ(DP_TP_STATUS(PORT_E));
626 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200627 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200628 break;
629 }
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300630
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200631 /*
632 * Leave things enabled even if we failed to train FDI.
633 * Results in less fireworks from the state checker.
634 */
635 if (i == ARRAY_SIZE(hsw_ddi_translations_fdi) * 2 - 1) {
636 DRM_ERROR("FDI link training failed!\n");
637 break;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300638 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200639
Ville Syrjälä5b421c52016-03-01 16:16:23 +0200640 rx_ctl_val &= ~FDI_RX_ENABLE;
641 I915_WRITE(FDI_RX_CTL(PIPE_A), rx_ctl_val);
642 POSTING_READ(FDI_RX_CTL(PIPE_A));
643
Paulo Zanoni248138b2012-11-29 11:29:31 -0200644 temp = I915_READ(DDI_BUF_CTL(PORT_E));
645 temp &= ~DDI_BUF_CTL_ENABLE;
646 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
647 POSTING_READ(DDI_BUF_CTL(PORT_E));
648
Paulo Zanoni04945642012-11-01 21:00:59 -0200649 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200650 temp = I915_READ(DP_TP_CTL(PORT_E));
651 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
652 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
653 I915_WRITE(DP_TP_CTL(PORT_E), temp);
654 POSTING_READ(DP_TP_CTL(PORT_E));
655
656 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200657
Paulo Zanoni04945642012-11-01 21:00:59 -0200658 /* Reset FDI_RX_MISC pwrdn lanes */
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300659 temp = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni04945642012-11-01 21:00:59 -0200660 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
661 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300662 I915_WRITE(FDI_RX_MISC(PIPE_A), temp);
663 POSTING_READ(FDI_RX_MISC(PIPE_A));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300664 }
665
Ville Syrjäläa308ccb2015-12-04 22:22:50 +0200666 /* Enable normal pixel sending for FDI */
667 I915_WRITE(DP_TP_CTL(PORT_E),
668 DP_TP_CTL_FDI_AUTOTRAIN |
669 DP_TP_CTL_LINK_TRAIN_NORMAL |
670 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
671 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300672}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300673
Dave Airlie44905a22014-05-02 13:36:43 +1000674void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
675{
676 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
677 struct intel_digital_port *intel_dig_port =
678 enc_to_dig_port(&encoder->base);
679
680 intel_dp->DP = intel_dig_port->saved_port_bits |
Sonika Jindalc5fe6a02014-08-11 08:57:36 +0530681 DDI_BUF_CTL_ENABLE | DDI_BUF_TRANS_SELECT(0);
Ville Syrjälä901c2da2015-08-17 18:05:12 +0300682 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Dave Airlie44905a22014-05-02 13:36:43 +1000683}
684
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300685static struct intel_encoder *
686intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
687{
688 struct drm_device *dev = crtc->dev;
689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
690 struct intel_encoder *intel_encoder, *ret = NULL;
691 int num_encoders = 0;
692
693 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
694 ret = intel_encoder;
695 num_encoders++;
696 }
697
698 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300699 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
700 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300701
702 BUG_ON(ret == NULL);
703 return ret;
704}
705
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +0530706struct intel_encoder *
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200707intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200708{
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200709 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
710 struct intel_encoder *ret = NULL;
711 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced22015-04-21 17:12:59 +0300712 struct drm_connector *connector;
713 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200714 int num_encoders = 0;
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200715 int i;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200716
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200717 state = crtc_state->base.state;
718
Ander Conselvan de Oliveirada3ced22015-04-21 17:12:59 +0300719 for_each_connector_in_state(state, connector, connector_state, i) {
720 if (connector_state->crtc != crtc_state->base.crtc)
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200721 continue;
722
Ander Conselvan de Oliveirada3ced22015-04-21 17:12:59 +0300723 ret = to_intel_encoder(connector_state->best_encoder);
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +0200724 num_encoders++;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200725 }
726
727 WARN(num_encoders != 1, "%d encoders on crtc for pipe %c\n", num_encoders,
728 pipe_name(crtc->pipe));
729
730 BUG_ON(ret == NULL);
731 return ret;
732}
733
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100734#define LC_FREQ 2700
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200736static int hsw_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
737 i915_reg_t reg)
Jesse Barnes11578552014-01-21 12:42:10 -0800738{
739 int refclk = LC_FREQ;
740 int n, p, r;
741 u32 wrpll;
742
743 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +0300744 switch (wrpll & WRPLL_PLL_REF_MASK) {
745 case WRPLL_PLL_SSC:
746 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -0800747 /*
748 * We could calculate spread here, but our checking
749 * code only cares about 5% accuracy, and spread is a max of
750 * 0.5% downspread.
751 */
752 refclk = 135;
753 break;
Daniel Vetter114fe482014-06-25 22:01:48 +0300754 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -0800755 refclk = LC_FREQ;
756 break;
757 default:
758 WARN(1, "bad wrpll refclk\n");
759 return 0;
760 }
761
762 r = wrpll & WRPLL_DIVIDER_REF_MASK;
763 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
764 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
765
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800766 /* Convert to KHz, p & r have a fixed point portion */
767 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800768}
769
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000770static int skl_calc_wrpll_link(struct drm_i915_private *dev_priv,
771 uint32_t dpll)
772{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200773 i915_reg_t cfgcr1_reg, cfgcr2_reg;
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000774 uint32_t cfgcr1_val, cfgcr2_val;
775 uint32_t p0, p1, p2, dco_freq;
776
Ville Syrjälä923c12412015-09-30 17:06:43 +0300777 cfgcr1_reg = DPLL_CFGCR1(dpll);
778 cfgcr2_reg = DPLL_CFGCR2(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000779
780 cfgcr1_val = I915_READ(cfgcr1_reg);
781 cfgcr2_val = I915_READ(cfgcr2_reg);
782
783 p0 = cfgcr2_val & DPLL_CFGCR2_PDIV_MASK;
784 p2 = cfgcr2_val & DPLL_CFGCR2_KDIV_MASK;
785
786 if (cfgcr2_val & DPLL_CFGCR2_QDIV_MODE(1))
787 p1 = (cfgcr2_val & DPLL_CFGCR2_QDIV_RATIO_MASK) >> 8;
788 else
789 p1 = 1;
790
791
792 switch (p0) {
793 case DPLL_CFGCR2_PDIV_1:
794 p0 = 1;
795 break;
796 case DPLL_CFGCR2_PDIV_2:
797 p0 = 2;
798 break;
799 case DPLL_CFGCR2_PDIV_3:
800 p0 = 3;
801 break;
802 case DPLL_CFGCR2_PDIV_7:
803 p0 = 7;
804 break;
805 }
806
807 switch (p2) {
808 case DPLL_CFGCR2_KDIV_5:
809 p2 = 5;
810 break;
811 case DPLL_CFGCR2_KDIV_2:
812 p2 = 2;
813 break;
814 case DPLL_CFGCR2_KDIV_3:
815 p2 = 3;
816 break;
817 case DPLL_CFGCR2_KDIV_1:
818 p2 = 1;
819 break;
820 }
821
822 dco_freq = (cfgcr1_val & DPLL_CFGCR1_DCO_INTEGER_MASK) * 24 * 1000;
823
824 dco_freq += (((cfgcr1_val & DPLL_CFGCR1_DCO_FRACTION_MASK) >> 9) * 24 *
825 1000) / 0x8000;
826
827 return dco_freq / (p0 * p1 * p2 * 5);
828}
829
Ville Syrjälä398a0172015-06-30 15:33:51 +0300830static void ddi_dotclock_get(struct intel_crtc_state *pipe_config)
831{
832 int dotclock;
833
834 if (pipe_config->has_pch_encoder)
835 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
836 &pipe_config->fdi_m_n);
837 else if (pipe_config->has_dp_encoder)
838 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
839 &pipe_config->dp_m_n);
840 else if (pipe_config->has_hdmi_sink && pipe_config->pipe_bpp == 36)
841 dotclock = pipe_config->port_clock * 2 / 3;
842 else
843 dotclock = pipe_config->port_clock;
844
845 if (pipe_config->pixel_multiplier)
846 dotclock /= pipe_config->pixel_multiplier;
847
848 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
849}
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000850
851static void skl_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200852 struct intel_crtc_state *pipe_config)
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000853{
854 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000855 int link_clock = 0;
856 uint32_t dpll_ctl1, dpll;
857
Damien Lespiau134ffa42014-11-14 17:24:34 +0000858 dpll = pipe_config->ddi_pll_sel;
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000859
860 dpll_ctl1 = I915_READ(DPLL_CTRL1);
861
862 if (dpll_ctl1 & DPLL_CTRL1_HDMI_MODE(dpll)) {
863 link_clock = skl_calc_wrpll_link(dev_priv, dpll);
864 } else {
Damien Lespiau71cd8422015-04-30 16:39:17 +0100865 link_clock = dpll_ctl1 & DPLL_CTRL1_LINK_RATE_MASK(dpll);
866 link_clock >>= DPLL_CTRL1_LINK_RATE_SHIFT(dpll);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000867
868 switch (link_clock) {
Damien Lespiau71cd8422015-04-30 16:39:17 +0100869 case DPLL_CTRL1_LINK_RATE_810:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000870 link_clock = 81000;
871 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100872 case DPLL_CTRL1_LINK_RATE_1080:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530873 link_clock = 108000;
874 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100875 case DPLL_CTRL1_LINK_RATE_1350:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000876 link_clock = 135000;
877 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100878 case DPLL_CTRL1_LINK_RATE_1620:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530879 link_clock = 162000;
880 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100881 case DPLL_CTRL1_LINK_RATE_2160:
Sonika Jindala8f3ef62015-03-05 10:02:30 +0530882 link_clock = 216000;
883 break;
Damien Lespiau71cd8422015-04-30 16:39:17 +0100884 case DPLL_CTRL1_LINK_RATE_2700:
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000885 link_clock = 270000;
886 break;
887 default:
888 WARN(1, "Unsupported link rate\n");
889 break;
890 }
891 link_clock *= 2;
892 }
893
894 pipe_config->port_clock = link_clock;
895
Ville Syrjälä398a0172015-06-30 15:33:51 +0300896 ddi_dotclock_get(pipe_config);
Satheeshakrishna M540e7322014-11-13 14:55:16 +0000897}
898
Daniel Vetter3d51278a2014-07-29 20:57:08 +0200899static void hsw_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200900 struct intel_crtc_state *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -0800901{
902 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Jesse Barnes11578552014-01-21 12:42:10 -0800903 int link_clock = 0;
904 u32 val, pll;
905
Daniel Vetter26804af2014-06-25 22:01:55 +0300906 val = pipe_config->ddi_pll_sel;
Jesse Barnes11578552014-01-21 12:42:10 -0800907 switch (val & PORT_CLK_SEL_MASK) {
908 case PORT_CLK_SEL_LCPLL_810:
909 link_clock = 81000;
910 break;
911 case PORT_CLK_SEL_LCPLL_1350:
912 link_clock = 135000;
913 break;
914 case PORT_CLK_SEL_LCPLL_2700:
915 link_clock = 270000;
916 break;
917 case PORT_CLK_SEL_WRPLL1:
Ville Syrjälä01403de2015-09-18 20:03:33 +0300918 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(0));
Jesse Barnes11578552014-01-21 12:42:10 -0800919 break;
920 case PORT_CLK_SEL_WRPLL2:
Ville Syrjälä01403de2015-09-18 20:03:33 +0300921 link_clock = hsw_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL(1));
Jesse Barnes11578552014-01-21 12:42:10 -0800922 break;
923 case PORT_CLK_SEL_SPLL:
924 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
925 if (pll == SPLL_PLL_FREQ_810MHz)
926 link_clock = 81000;
927 else if (pll == SPLL_PLL_FREQ_1350MHz)
928 link_clock = 135000;
929 else if (pll == SPLL_PLL_FREQ_2700MHz)
930 link_clock = 270000;
931 else {
932 WARN(1, "bad spll freq\n");
933 return;
934 }
935 break;
936 default:
937 WARN(1, "bad port clock sel\n");
938 return;
939 }
940
941 pipe_config->port_clock = link_clock * 2;
942
Ville Syrjälä398a0172015-06-30 15:33:51 +0300943 ddi_dotclock_get(pipe_config);
Jesse Barnes11578552014-01-21 12:42:10 -0800944}
945
Satheeshakrishna M977bb382014-08-22 09:49:12 +0530946static int bxt_calc_pll_link(struct drm_i915_private *dev_priv,
947 enum intel_dpll_id dpll)
948{
Imre Deakaa610dc2015-06-22 23:35:52 +0300949 struct intel_shared_dpll *pll;
950 struct intel_dpll_hw_state *state;
951 intel_clock_t clock;
952
953 /* For DDI ports we always use a shared PLL. */
954 if (WARN_ON(dpll == DPLL_ID_PRIVATE))
955 return 0;
956
957 pll = &dev_priv->shared_dplls[dpll];
958 state = &pll->config.hw_state;
959
960 clock.m1 = 2;
961 clock.m2 = (state->pll0 & PORT_PLL_M2_MASK) << 22;
962 if (state->pll3 & PORT_PLL_M2_FRAC_ENABLE)
963 clock.m2 |= state->pll2 & PORT_PLL_M2_FRAC_MASK;
964 clock.n = (state->pll1 & PORT_PLL_N_MASK) >> PORT_PLL_N_SHIFT;
965 clock.p1 = (state->ebb0 & PORT_PLL_P1_MASK) >> PORT_PLL_P1_SHIFT;
966 clock.p2 = (state->ebb0 & PORT_PLL_P2_MASK) >> PORT_PLL_P2_SHIFT;
967
968 return chv_calc_dpll_params(100000, &clock);
Satheeshakrishna M977bb382014-08-22 09:49:12 +0530969}
970
971static void bxt_ddi_clock_get(struct intel_encoder *encoder,
972 struct intel_crtc_state *pipe_config)
973{
974 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
975 enum port port = intel_ddi_get_encoder_port(encoder);
976 uint32_t dpll = port;
977
Ville Syrjälä398a0172015-06-30 15:33:51 +0300978 pipe_config->port_clock = bxt_calc_pll_link(dev_priv, dpll);
Satheeshakrishna M977bb382014-08-22 09:49:12 +0530979
Ville Syrjälä398a0172015-06-30 15:33:51 +0300980 ddi_dotclock_get(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +0530981}
982
Daniel Vetter3d51278a2014-07-29 20:57:08 +0200983void intel_ddi_clock_get(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200984 struct intel_crtc_state *pipe_config)
Daniel Vetter3d51278a2014-07-29 20:57:08 +0200985{
Damien Lespiau22606a12014-12-12 14:26:57 +0000986 struct drm_device *dev = encoder->base.dev;
987
988 if (INTEL_INFO(dev)->gen <= 8)
989 hsw_ddi_clock_get(encoder, pipe_config);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700990 else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Damien Lespiau22606a12014-12-12 14:26:57 +0000991 skl_ddi_clock_get(encoder, pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +0530992 else if (IS_BROXTON(dev))
993 bxt_ddi_clock_get(encoder, pipe_config);
Daniel Vetter3d51278a2014-07-29 20:57:08 +0200994}
995
Damien Lespiau0220ab62014-07-29 18:06:22 +0100996static bool
Damien Lespiaud664c0c2014-07-29 18:06:23 +0100997hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200998 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +0300999 struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001000{
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02001001 struct intel_shared_dpll *pll;
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001002
Ander Conselvan de Oliveira9d16da62016-03-08 17:46:26 +02001003 pll = intel_get_shared_dpll(intel_crtc, crtc_state,
1004 intel_encoder);
1005 if (!pll)
1006 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
1007 pipe_name(intel_crtc->pipe));
1008
1009 return pll;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001010}
1011
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001012static bool
1013skl_ddi_pll_select(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001014 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001015 struct intel_encoder *intel_encoder)
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001016{
1017 struct intel_shared_dpll *pll;
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001018
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +02001019 pll = intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001020 if (pll == NULL) {
1021 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
1022 pipe_name(intel_crtc->pipe));
1023 return false;
1024 }
1025
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001026 return true;
1027}
Damien Lespiau0220ab62014-07-29 18:06:22 +01001028
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301029static bool
1030bxt_ddi_pll_select(struct intel_crtc *intel_crtc,
1031 struct intel_crtc_state *crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001032 struct intel_encoder *intel_encoder)
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301033{
Ander Conselvan de Oliveira34177c22016-03-08 17:46:25 +02001034 return !!intel_get_shared_dpll(intel_crtc, crtc_state, intel_encoder);
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301035}
1036
Damien Lespiau0220ab62014-07-29 18:06:22 +01001037/*
1038 * Tries to find a *shared* PLL for the CRTC and store it in
1039 * intel_crtc->ddi_pll_sel.
1040 *
1041 * For private DPLLs, compute_config() should do the selection for us. This
1042 * function should be folded into compute_config() eventually.
1043 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001044bool intel_ddi_pll_select(struct intel_crtc *intel_crtc,
1045 struct intel_crtc_state *crtc_state)
Damien Lespiau0220ab62014-07-29 18:06:22 +01001046{
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001047 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02001048 struct intel_encoder *intel_encoder =
Ander Conselvan de Oliveira3165c072015-03-20 16:18:12 +02001049 intel_ddi_get_crtc_new_encoder(crtc_state);
Damien Lespiau0220ab62014-07-29 18:06:22 +01001050
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001051 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001052 return skl_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001053 intel_encoder);
Satheeshakrishna Md683f3b2014-08-22 09:49:08 +05301054 else if (IS_BROXTON(dev))
1055 return bxt_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001056 intel_encoder);
Satheeshakrishna M82d35432014-11-13 14:55:20 +00001057 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02001058 return hsw_ddi_pll_select(intel_crtc, crtc_state,
Ville Syrjälä96f3f1f2015-07-06 15:10:02 +03001059 intel_encoder);
Damien Lespiau0220ab62014-07-29 18:06:22 +01001060}
1061
Paulo Zanonidae84792012-10-15 15:51:30 -03001062void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
1063{
1064 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1066 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001067 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -03001068 int type = intel_encoder->type;
1069 uint32_t temp;
1070
Dave Airlie0e32b392014-05-02 14:02:48 +10001071 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
Jani Nikula4d1de972016-03-18 17:05:42 +02001072 WARN_ON(transcoder_is_dsi(cpu_transcoder));
1073
Paulo Zanonic9809792012-10-23 18:30:00 -02001074 temp = TRANS_MSA_SYNC_CLK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001075 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -03001076 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -02001077 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001078 break;
1079 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -02001080 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001081 break;
1082 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -02001083 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001084 break;
1085 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -02001086 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -03001087 break;
1088 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001089 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -03001090 }
Paulo Zanonic9809792012-10-23 18:30:00 -02001091 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -03001092 }
1093}
1094
Dave Airlie0e32b392014-05-02 14:02:48 +10001095void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
1096{
1097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1098 struct drm_device *dev = crtc->dev;
1099 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001100 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Dave Airlie0e32b392014-05-02 14:02:48 +10001101 uint32_t temp;
1102 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1103 if (state == true)
1104 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1105 else
1106 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
1107 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
1108}
1109
Damien Lespiau8228c252013-03-07 15:30:27 +00001110void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001111{
1112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1113 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001114 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic7670b12013-11-02 21:07:37 -07001115 struct drm_device *dev = crtc->dev;
1116 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001117 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001118 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001119 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -03001120 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001121 uint32_t temp;
1122
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
1124 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001125 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -03001126
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001127 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -03001128 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001129 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001130 break;
1131 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001133 break;
1134 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001135 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001136 break;
1137 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -02001138 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -03001139 break;
1140 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001141 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -03001142 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001143
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001144 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001145 temp |= TRANS_DDI_PVSYNC;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001146 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001147 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c2012-08-08 14:15:28 -03001148
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001149 if (cpu_transcoder == TRANSCODER_EDP) {
1150 switch (pipe) {
1151 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -07001152 /* On Haswell, can only use the always-on power well for
1153 * eDP when not using the panel fitter, and when not
1154 * using motion blur mitigation (which we don't
1155 * support). */
Daniel Vetterfabf6e52014-05-29 14:10:22 +02001156 if (IS_HASWELL(dev) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001157 (intel_crtc->config->pch_pfit.enabled ||
1158 intel_crtc->config->pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02001159 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
1160 else
1161 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -02001162 break;
1163 case PIPE_B:
1164 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
1165 break;
1166 case PIPE_C:
1167 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
1168 break;
1169 default:
1170 BUG();
1171 break;
1172 }
1173 }
1174
Paulo Zanoni7739c332012-10-15 15:51:29 -03001175 if (type == INTEL_OUTPUT_HDMI) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001176 if (intel_crtc->config->has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -02001177 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001178 else
Paulo Zanoniad80a812012-10-24 16:06:19 -02001179 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001180
Paulo Zanoni7739c332012-10-15 15:51:29 -03001181 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -02001182 temp |= TRANS_DDI_MODE_SELECT_FDI;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001183 temp |= (intel_crtc->config->fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001184
1185 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
1186 type == INTEL_OUTPUT_EDP) {
1187 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1188
Dave Airlie0e32b392014-05-02 14:02:48 +10001189 if (intel_dp->is_mst) {
1190 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1191 } else
1192 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
1193
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001194 temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
Dave Airlie0e32b392014-05-02 14:02:48 +10001195 } else if (type == INTEL_OUTPUT_DP_MST) {
1196 struct intel_dp *intel_dp = &enc_to_mst(encoder)->primary->dp;
1197
1198 if (intel_dp->is_mst) {
1199 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
1200 } else
1201 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -03001202
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001203 temp |= DDI_PORT_WIDTH(intel_crtc->config->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001204 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001205 WARN(1, "Invalid encoder type %d for pipe %c\n",
1206 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001207 }
1208
Paulo Zanoniad80a812012-10-24 16:06:19 -02001209 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001210}
1211
Paulo Zanoniad80a812012-10-24 16:06:19 -02001212void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1213 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001214{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001215 i915_reg_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001216 uint32_t val = I915_READ(reg);
1217
Dave Airlie0e32b392014-05-02 14:02:48 +10001218 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001219 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -03001220 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001221}
1222
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001223bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
1224{
1225 struct drm_device *dev = intel_connector->base.dev;
1226 struct drm_i915_private *dev_priv = dev->dev_private;
1227 struct intel_encoder *intel_encoder = intel_connector->encoder;
1228 int type = intel_connector->base.connector_type;
1229 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1230 enum pipe pipe = 0;
1231 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -03001232 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001233 uint32_t tmp;
Imre Deake27daab2016-02-12 18:55:16 +02001234 bool ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001235
Paulo Zanoni882244a2014-04-01 14:55:12 -03001236 power_domain = intel_display_port_power_domain(intel_encoder);
Imre Deake27daab2016-02-12 18:55:16 +02001237 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Paulo Zanoni882244a2014-04-01 14:55:12 -03001238 return false;
1239
Imre Deake27daab2016-02-12 18:55:16 +02001240 if (!intel_encoder->get_hw_state(intel_encoder, &pipe)) {
1241 ret = false;
1242 goto out;
1243 }
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001244
1245 if (port == PORT_A)
1246 cpu_transcoder = TRANSCODER_EDP;
1247 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001248 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001249
1250 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1251
1252 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1253 case TRANS_DDI_MODE_SELECT_HDMI:
1254 case TRANS_DDI_MODE_SELECT_DVI:
Imre Deake27daab2016-02-12 18:55:16 +02001255 ret = type == DRM_MODE_CONNECTOR_HDMIA;
1256 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001257
1258 case TRANS_DDI_MODE_SELECT_DP_SST:
Imre Deake27daab2016-02-12 18:55:16 +02001259 ret = type == DRM_MODE_CONNECTOR_eDP ||
1260 type == DRM_MODE_CONNECTOR_DisplayPort;
1261 break;
1262
Dave Airlie0e32b392014-05-02 14:02:48 +10001263 case TRANS_DDI_MODE_SELECT_DP_MST:
1264 /* if the transcoder is in MST state then
1265 * connector isn't connected */
Imre Deake27daab2016-02-12 18:55:16 +02001266 ret = false;
1267 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001268
1269 case TRANS_DDI_MODE_SELECT_FDI:
Imre Deake27daab2016-02-12 18:55:16 +02001270 ret = type == DRM_MODE_CONNECTOR_VGA;
1271 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001272
1273 default:
Imre Deake27daab2016-02-12 18:55:16 +02001274 ret = false;
1275 break;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001276 }
Imre Deake27daab2016-02-12 18:55:16 +02001277
1278out:
1279 intel_display_power_put(dev_priv, power_domain);
1280
1281 return ret;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001282}
1283
Daniel Vetter85234cd2012-07-02 13:27:29 +02001284bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1285 enum pipe *pipe)
1286{
1287 struct drm_device *dev = encoder->base.dev;
1288 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001289 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +02001290 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001291 u32 tmp;
1292 int i;
Imre Deake27daab2016-02-12 18:55:16 +02001293 bool ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001294
Imre Deak6d129be2014-03-05 16:20:54 +02001295 power_domain = intel_display_port_power_domain(encoder);
Imre Deake27daab2016-02-12 18:55:16 +02001296 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001297 return false;
1298
Imre Deake27daab2016-02-12 18:55:16 +02001299 ret = false;
1300
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001301 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001302
1303 if (!(tmp & DDI_BUF_CTL_ENABLE))
Imre Deake27daab2016-02-12 18:55:16 +02001304 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001305
Paulo Zanoniad80a812012-10-24 16:06:19 -02001306 if (port == PORT_A) {
1307 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001308
Paulo Zanoniad80a812012-10-24 16:06:19 -02001309 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1310 case TRANS_DDI_EDP_INPUT_A_ON:
1311 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1312 *pipe = PIPE_A;
1313 break;
1314 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1315 *pipe = PIPE_B;
1316 break;
1317 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1318 *pipe = PIPE_C;
1319 break;
1320 }
1321
Imre Deake27daab2016-02-12 18:55:16 +02001322 ret = true;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001323
Imre Deake27daab2016-02-12 18:55:16 +02001324 goto out;
1325 }
Dave Airlie0e32b392014-05-02 14:02:48 +10001326
Imre Deake27daab2016-02-12 18:55:16 +02001327 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1328 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1329
1330 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(port)) {
1331 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) ==
1332 TRANS_DDI_MODE_SELECT_DP_MST)
1333 goto out;
1334
1335 *pipe = i;
1336 ret = true;
1337
1338 goto out;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001339 }
1340 }
1341
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001342 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001343
Imre Deake27daab2016-02-12 18:55:16 +02001344out:
1345 intel_display_power_put(dev_priv, power_domain);
1346
1347 return ret;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001348}
1349
Paulo Zanonifc914632012-10-05 12:05:54 -03001350void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1351{
1352 struct drm_crtc *crtc = &intel_crtc->base;
Shashank Sharma7d4aefd2015-10-01 22:23:49 +05301353 struct drm_device *dev = crtc->dev;
1354 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonifc914632012-10-05 12:05:54 -03001355 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1356 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001357 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001358
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001359 if (cpu_transcoder != TRANSCODER_EDP)
1360 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1361 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001362}
1363
1364void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1365{
1366 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001367 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001368
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001369 if (cpu_transcoder != TRANSCODER_EDP)
1370 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1371 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001372}
1373
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001374static void skl_ddi_set_iboost(struct drm_i915_private *dev_priv,
1375 u32 level, enum port port, int type)
David Weinehallf8896f52015-06-25 11:11:03 +03001376{
David Weinehallf8896f52015-06-25 11:11:03 +03001377 const struct ddi_buf_trans *ddi_translations;
1378 uint8_t iboost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001379 uint8_t dp_iboost, hdmi_iboost;
David Weinehallf8896f52015-06-25 11:11:03 +03001380 int n_entries;
1381 u32 reg;
1382
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001383 /* VBT may override standard boost values */
1384 dp_iboost = dev_priv->vbt.ddi_port_info[port].dp_boost_level;
1385 hdmi_iboost = dev_priv->vbt.ddi_port_info[port].hdmi_boost_level;
1386
David Weinehallf8896f52015-06-25 11:11:03 +03001387 if (type == INTEL_OUTPUT_DISPLAYPORT) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001388 if (dp_iboost) {
1389 iboost = dp_iboost;
1390 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001391 ddi_translations = skl_get_buf_trans_dp(dev_priv, &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001392 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001393 }
David Weinehallf8896f52015-06-25 11:11:03 +03001394 } else if (type == INTEL_OUTPUT_EDP) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001395 if (dp_iboost) {
1396 iboost = dp_iboost;
1397 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001398 ddi_translations = skl_get_buf_trans_edp(dev_priv, &n_entries);
Ville Syrjälä10afa0b2015-12-08 19:59:43 +02001399
1400 if (WARN_ON(port != PORT_A &&
1401 port != PORT_E && n_entries > 9))
1402 n_entries = 9;
1403
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001404 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001405 }
David Weinehallf8896f52015-06-25 11:11:03 +03001406 } else if (type == INTEL_OUTPUT_HDMI) {
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001407 if (hdmi_iboost) {
1408 iboost = hdmi_iboost;
1409 } else {
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001410 ddi_translations = skl_get_buf_trans_hdmi(dev_priv, &n_entries);
Ander Conselvan de Oliveirae4d4c052015-11-11 15:15:54 +02001411 iboost = ddi_translations[level].i_boost;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001412 }
David Weinehallf8896f52015-06-25 11:11:03 +03001413 } else {
1414 return;
1415 }
1416
1417 /* Make sure that the requested I_boost is valid */
1418 if (iboost && iboost != 0x1 && iboost != 0x3 && iboost != 0x7) {
1419 DRM_ERROR("Invalid I_boost value %u\n", iboost);
1420 return;
1421 }
1422
1423 reg = I915_READ(DISPIO_CR_TX_BMU_CR0);
1424 reg &= ~BALANCE_LEG_MASK(port);
1425 reg &= ~(1 << (BALANCE_LEG_DISABLE_SHIFT + port));
1426
1427 if (iboost)
1428 reg |= iboost << BALANCE_LEG_SHIFT(port);
1429 else
1430 reg |= 1 << (BALANCE_LEG_DISABLE_SHIFT + port);
1431
1432 I915_WRITE(DISPIO_CR_TX_BMU_CR0, reg);
1433}
1434
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001435static void bxt_ddi_vswing_sequence(struct drm_i915_private *dev_priv,
1436 u32 level, enum port port, int type)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301437{
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301438 const struct bxt_ddi_buf_trans *ddi_translations;
1439 u32 n_entries, i;
1440 uint32_t val;
1441
Jani Nikula06411f02016-03-24 17:50:21 +02001442 if (type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.low_vswing) {
Sonika Jindald9d70002015-09-24 10:24:56 +05301443 n_entries = ARRAY_SIZE(bxt_ddi_translations_edp);
1444 ddi_translations = bxt_ddi_translations_edp;
1445 } else if (type == INTEL_OUTPUT_DISPLAYPORT
1446 || type == INTEL_OUTPUT_EDP) {
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301447 n_entries = ARRAY_SIZE(bxt_ddi_translations_dp);
1448 ddi_translations = bxt_ddi_translations_dp;
1449 } else if (type == INTEL_OUTPUT_HDMI) {
1450 n_entries = ARRAY_SIZE(bxt_ddi_translations_hdmi);
1451 ddi_translations = bxt_ddi_translations_hdmi;
1452 } else {
1453 DRM_DEBUG_KMS("Vswing programming not done for encoder %d\n",
1454 type);
1455 return;
1456 }
1457
1458 /* Check if default value has to be used */
1459 if (level >= n_entries ||
1460 (type == INTEL_OUTPUT_HDMI && level == HDMI_LEVEL_SHIFT_UNKNOWN)) {
1461 for (i = 0; i < n_entries; i++) {
1462 if (ddi_translations[i].default_index) {
1463 level = i;
1464 break;
1465 }
1466 }
1467 }
1468
1469 /*
1470 * While we write to the group register to program all lanes at once we
1471 * can read only lane registers and we pick lanes 0/1 for that.
1472 */
1473 val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
1474 val &= ~(TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT);
1475 I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
1476
1477 val = I915_READ(BXT_PORT_TX_DW2_LN0(port));
1478 val &= ~(MARGIN_000 | UNIQ_TRANS_SCALE);
1479 val |= ddi_translations[level].margin << MARGIN_000_SHIFT |
1480 ddi_translations[level].scale << UNIQ_TRANS_SCALE_SHIFT;
1481 I915_WRITE(BXT_PORT_TX_DW2_GRP(port), val);
1482
1483 val = I915_READ(BXT_PORT_TX_DW3_LN0(port));
Sonika Jindal9c58a042015-09-24 10:22:54 +05301484 val &= ~SCALE_DCOMP_METHOD;
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301485 if (ddi_translations[level].enable)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301486 val |= SCALE_DCOMP_METHOD;
1487
1488 if ((val & UNIQUE_TRANGE_EN_METHOD) && !(val & SCALE_DCOMP_METHOD))
1489 DRM_ERROR("Disabled scaling while ouniqetrangenmethod was set");
1490
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301491 I915_WRITE(BXT_PORT_TX_DW3_GRP(port), val);
1492
1493 val = I915_READ(BXT_PORT_TX_DW4_LN0(port));
1494 val &= ~DE_EMPHASIS;
1495 val |= ddi_translations[level].deemphasis << DEEMPH_SHIFT;
1496 I915_WRITE(BXT_PORT_TX_DW4_GRP(port), val);
1497
1498 val = I915_READ(BXT_PORT_PCS_DW10_LN01(port));
1499 val |= TX2_SWING_CALC_INIT | TX1_SWING_CALC_INIT;
1500 I915_WRITE(BXT_PORT_PCS_DW10_GRP(port), val);
1501}
1502
David Weinehallf8896f52015-06-25 11:11:03 +03001503static uint32_t translate_signal_level(int signal_levels)
1504{
1505 uint32_t level;
1506
1507 switch (signal_levels) {
1508 default:
1509 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level: 0x%x\n",
1510 signal_levels);
1511 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1512 level = 0;
1513 break;
1514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1515 level = 1;
1516 break;
1517 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1518 level = 2;
1519 break;
1520 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
1521 level = 3;
1522 break;
1523
1524 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1525 level = 4;
1526 break;
1527 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1528 level = 5;
1529 break;
1530 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
1531 level = 6;
1532 break;
1533
1534 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1535 level = 7;
1536 break;
1537 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
1538 level = 8;
1539 break;
1540
1541 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
1542 level = 9;
1543 break;
1544 }
1545
1546 return level;
1547}
1548
1549uint32_t ddi_signal_levels(struct intel_dp *intel_dp)
1550{
1551 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001552 struct drm_i915_private *dev_priv = to_i915(dport->base.base.dev);
David Weinehallf8896f52015-06-25 11:11:03 +03001553 struct intel_encoder *encoder = &dport->base;
1554 uint8_t train_set = intel_dp->train_set[0];
1555 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1556 DP_TRAIN_PRE_EMPHASIS_MASK);
1557 enum port port = dport->port;
1558 uint32_t level;
1559
1560 level = translate_signal_level(signal_levels);
1561
Ville Syrjälä78ab0ba2015-12-08 19:59:41 +02001562 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
1563 skl_ddi_set_iboost(dev_priv, level, port, encoder->type);
1564 else if (IS_BROXTON(dev_priv))
1565 bxt_ddi_vswing_sequence(dev_priv, level, port, encoder->type);
David Weinehallf8896f52015-06-25 11:11:03 +03001566
1567 return DDI_BUF_TRANS_SELECT(level);
1568}
1569
Ville Syrjäläe404ba82015-08-17 18:46:20 +03001570void intel_ddi_clk_select(struct intel_encoder *encoder,
1571 const struct intel_crtc_state *pipe_config)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001572{
Ville Syrjäläe404ba82015-08-17 18:46:20 +03001573 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1574 enum port port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001575
Ville Syrjäläe404ba82015-08-17 18:46:20 +03001576 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
1577 uint32_t dpll = pipe_config->ddi_pll_sel;
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001578 uint32_t val;
1579
Damien Lespiau5416d872014-11-14 17:24:33 +00001580 /* DDI -> PLL mapping */
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001581 val = I915_READ(DPLL_CTRL2);
1582
1583 val &= ~(DPLL_CTRL2_DDI_CLK_OFF(port) |
1584 DPLL_CTRL2_DDI_CLK_SEL_MASK(port));
1585 val |= (DPLL_CTRL2_DDI_CLK_SEL(dpll, port) |
1586 DPLL_CTRL2_DDI_SEL_OVERRIDE(port));
1587
1588 I915_WRITE(DPLL_CTRL2, val);
Damien Lespiau5416d872014-11-14 17:24:33 +00001589
Ville Syrjäläe404ba82015-08-17 18:46:20 +03001590 } else if (INTEL_INFO(dev_priv)->gen < 9) {
1591 WARN_ON(pipe_config->ddi_pll_sel == PORT_CLK_SEL_NONE);
1592 I915_WRITE(PORT_CLK_SEL(port), pipe_config->ddi_pll_sel);
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001593 }
Ville Syrjäläe404ba82015-08-17 18:46:20 +03001594}
1595
1596static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
1597{
1598 struct drm_encoder *encoder = &intel_encoder->base;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001599 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
Ville Syrjäläe404ba82015-08-17 18:46:20 +03001600 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
1601 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1602 int type = intel_encoder->type;
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001603
1604 intel_prepare_ddi_buffer(intel_encoder);
Ville Syrjäläe404ba82015-08-17 18:46:20 +03001605
1606 if (type == INTEL_OUTPUT_EDP) {
1607 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1608 intel_edp_panel_on(intel_dp);
1609 }
1610
1611 intel_ddi_clk_select(intel_encoder, crtc->config);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001612
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001613 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001614 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001615
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001616 intel_dp_set_link_params(intel_dp, crtc->config);
1617
Dave Airlie44905a22014-05-02 13:36:43 +10001618 intel_ddi_init_dp_buf_reg(intel_encoder);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001619
1620 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1621 intel_dp_start_link_train(intel_dp);
Ville Syrjälä6a7e4f92015-12-08 19:59:44 +02001622 if (port != PORT_A || INTEL_INFO(dev_priv)->gen >= 9)
Imre Deak3ab9c632013-05-03 12:57:41 +03001623 intel_dp_stop_link_train(intel_dp);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001624 } else if (type == INTEL_OUTPUT_HDMI) {
1625 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1626
1627 intel_hdmi->set_infoframes(encoder,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001628 crtc->config->has_hdmi_sink,
1629 &crtc->config->base.adjusted_mode);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001630 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001631}
1632
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001633static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001634{
1635 struct drm_encoder *encoder = &intel_encoder->base;
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001636 struct drm_device *dev = encoder->dev;
1637 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001638 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001639 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001640 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001641 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001642
1643 val = I915_READ(DDI_BUF_CTL(port));
1644 if (val & DDI_BUF_CTL_ENABLE) {
1645 val &= ~DDI_BUF_CTL_ENABLE;
1646 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001647 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001648 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001649
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001650 val = I915_READ(DP_TP_CTL(port));
1651 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1652 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1653 I915_WRITE(DP_TP_CTL(port), val);
1654
1655 if (wait)
1656 intel_wait_ddi_buf_idle(dev_priv, port);
1657
Jani Nikula76bb80e2013-11-15 15:29:57 +02001658 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001659 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001660 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001661 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001662 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001663 }
1664
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001665 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001666 I915_WRITE(DPLL_CTRL2, (I915_READ(DPLL_CTRL2) |
1667 DPLL_CTRL2_DDI_CLK_OFF(port)));
Satheeshakrishna M1ab23382014-08-22 09:49:06 +05301668 else if (INTEL_INFO(dev)->gen < 9)
Satheeshakrishna Mefa80ad2014-11-13 14:55:19 +00001669 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001670}
1671
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001672static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001673{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001674 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001675 struct drm_crtc *crtc = encoder->crtc;
1676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001677 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001678 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001679 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1680 int type = intel_encoder->type;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001681
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001682 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001683 struct intel_digital_port *intel_dig_port =
1684 enc_to_dig_port(encoder);
1685
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001686 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1687 * are ignored so nothing special needs to be done besides
1688 * enabling the port.
1689 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001690 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001691 intel_dig_port->saved_port_bits |
1692 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001693 } else if (type == INTEL_OUTPUT_EDP) {
1694 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1695
Vandana Kannan23f08d82014-11-13 14:55:22 +00001696 if (port == PORT_A && INTEL_INFO(dev)->gen < 9)
Imre Deak3ab9c632013-05-03 12:57:41 +03001697 intel_dp_stop_link_train(intel_dp);
1698
Daniel Vetter4be73782014-01-17 14:39:48 +01001699 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001700 intel_psr_enable(intel_dp);
Vandana Kannanc3955782015-01-22 15:17:40 +05301701 intel_edp_drrs_enable(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001702 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001703
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001704 if (intel_crtc->config->has_audio) {
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001705 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001706 intel_audio_codec_enable(intel_encoder);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001707 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001708}
1709
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001710static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001711{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001712 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001713 struct drm_crtc *crtc = encoder->crtc;
1714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001715 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001716 struct drm_device *dev = encoder->dev;
1717 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001718
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001719 if (intel_crtc->config->has_audio) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +02001720 intel_audio_codec_disable(intel_encoder);
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001721 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
1722 }
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001723
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001724 if (type == INTEL_OUTPUT_EDP) {
1725 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1726
Vandana Kannanc3955782015-01-22 15:17:40 +05301727 intel_edp_drrs_disable(intel_dp);
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -08001728 intel_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001729 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001730 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001731}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001732
Imre Deakbd480062016-04-01 16:02:44 +03001733static bool broxton_phy_is_enabled(struct drm_i915_private *dev_priv,
1734 enum dpio_phy phy)
1735{
1736 if (!(I915_READ(BXT_P_CR_GT_DISP_PWRON) & GT_DISPLAY_POWER_ON(phy)))
1737 return false;
1738
1739 if ((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
1740 (PHY_POWER_GOOD | PHY_RESERVED)) != PHY_POWER_GOOD) {
1741 DRM_DEBUG_DRIVER("DDI PHY %d powered, but power hasn't settled\n",
1742 phy);
1743
1744 return false;
1745 }
1746
1747 if (phy == DPIO_PHY1 &&
1748 !(I915_READ(BXT_PORT_REF_DW3(DPIO_PHY1)) & GRC_DONE)) {
1749 DRM_DEBUG_DRIVER("DDI PHY 1 powered, but GRC isn't done\n");
1750
1751 return false;
1752 }
1753
1754 if (!(I915_READ(BXT_PHY_CTL_FAMILY(phy)) & COMMON_RESET_DIS)) {
1755 DRM_DEBUG_DRIVER("DDI PHY %d powered, but still in reset\n",
1756 phy);
1757
1758 return false;
1759 }
1760
1761 return true;
1762}
1763
Imre Deakadc7f042016-04-04 17:27:10 +03001764static u32 broxton_get_grc(struct drm_i915_private *dev_priv, enum dpio_phy phy)
1765{
1766 u32 val = I915_READ(BXT_PORT_REF_DW6(phy));
1767
1768 return (val & GRC_CODE_MASK) >> GRC_CODE_SHIFT;
1769}
1770
Imre Deak01a01ef2016-04-21 19:19:21 +03001771static void broxton_phy_wait_grc_done(struct drm_i915_private *dev_priv,
1772 enum dpio_phy phy)
1773{
1774 if (wait_for(I915_READ(BXT_PORT_REF_DW3(phy)) & GRC_DONE, 10))
1775 DRM_ERROR("timeout waiting for PHY%d GRC\n", phy);
1776}
1777
Imre Deak47baf2a2016-04-20 20:46:06 +03001778static bool broxton_phy_verify_state(struct drm_i915_private *dev_priv,
1779 enum dpio_phy phy);
1780
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301781static void broxton_phy_init(struct drm_i915_private *dev_priv,
1782 enum dpio_phy phy)
1783{
1784 enum port port;
Jani Nikula11b538c2016-04-01 10:44:41 +03001785 u32 ports, val;
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301786
Imre Deakbd480062016-04-01 16:02:44 +03001787 if (broxton_phy_is_enabled(dev_priv, phy)) {
Imre Deakadc7f042016-04-04 17:27:10 +03001788 /* Still read out the GRC value for state verification */
Imre Deak67856d42016-04-20 20:46:04 +03001789 if (phy == DPIO_PHY0)
Imre Deakadc7f042016-04-04 17:27:10 +03001790 dev_priv->bxt_phy_grc = broxton_get_grc(dev_priv, phy);
Imre Deakbd480062016-04-01 16:02:44 +03001791
Imre Deak47baf2a2016-04-20 20:46:06 +03001792 if (broxton_phy_verify_state(dev_priv, phy)) {
1793 DRM_DEBUG_DRIVER("DDI PHY %d already enabled, "
1794 "won't reprogram it\n", phy);
Imre Deakbd480062016-04-01 16:02:44 +03001795
Imre Deak47baf2a2016-04-20 20:46:06 +03001796 return;
1797 }
1798
1799 DRM_DEBUG_DRIVER("DDI PHY %d enabled with invalid state, "
1800 "force reprogramming it\n", phy);
1801 } else {
1802 DRM_DEBUG_DRIVER("DDI PHY %d not enabled, enabling it\n", phy);
1803 }
Imre Deakbd480062016-04-01 16:02:44 +03001804
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301805 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
1806 val |= GT_DISPLAY_POWER_ON(phy);
1807 I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
1808
Vandana Kannanb61e7992016-03-31 23:15:54 +05301809 /*
1810 * The PHY registers start out inaccessible and respond to reads with
1811 * all 1s. Eventually they become accessible as they power up, then
1812 * the reserved bit will give the default 0. Poll on the reserved bit
1813 * becoming 0 to find when the PHY is accessible.
1814 * HW team confirmed that the time to reach phypowergood status is
1815 * anywhere between 50 us and 100us.
1816 */
1817 if (wait_for_us(((I915_READ(BXT_PORT_CL1CM_DW0(phy)) &
1818 (PHY_RESERVED | PHY_POWER_GOOD)) == PHY_POWER_GOOD), 100)) {
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301819 DRM_ERROR("timeout during PHY%d power on\n", phy);
Vandana Kannanb61e7992016-03-31 23:15:54 +05301820 }
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301821
Jani Nikula11b538c2016-04-01 10:44:41 +03001822 if (phy == DPIO_PHY0)
1823 ports = BIT(PORT_B) | BIT(PORT_C);
1824 else
1825 ports = BIT(PORT_A);
1826
1827 for_each_port_masked(port, ports) {
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301828 int lane;
1829
1830 for (lane = 0; lane < 4; lane++) {
1831 val = I915_READ(BXT_PORT_TX_DW14_LN(port, lane));
1832 /*
1833 * Note that on CHV this flag is called UPAR, but has
1834 * the same function.
1835 */
1836 val &= ~LATENCY_OPTIM;
1837 if (lane != 1)
1838 val |= LATENCY_OPTIM;
1839
1840 I915_WRITE(BXT_PORT_TX_DW14_LN(port, lane), val);
1841 }
1842 }
1843
1844 /* Program PLL Rcomp code offset */
1845 val = I915_READ(BXT_PORT_CL1CM_DW9(phy));
1846 val &= ~IREF0RC_OFFSET_MASK;
1847 val |= 0xE4 << IREF0RC_OFFSET_SHIFT;
1848 I915_WRITE(BXT_PORT_CL1CM_DW9(phy), val);
1849
1850 val = I915_READ(BXT_PORT_CL1CM_DW10(phy));
1851 val &= ~IREF1RC_OFFSET_MASK;
1852 val |= 0xE4 << IREF1RC_OFFSET_SHIFT;
1853 I915_WRITE(BXT_PORT_CL1CM_DW10(phy), val);
1854
1855 /* Program power gating */
1856 val = I915_READ(BXT_PORT_CL1CM_DW28(phy));
1857 val |= OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN |
1858 SUS_CLK_CONFIG;
1859 I915_WRITE(BXT_PORT_CL1CM_DW28(phy), val);
1860
1861 if (phy == DPIO_PHY0) {
1862 val = I915_READ(BXT_PORT_CL2CM_DW6_BC);
1863 val |= DW6_OLDO_DYN_PWR_DOWN_EN;
1864 I915_WRITE(BXT_PORT_CL2CM_DW6_BC, val);
1865 }
1866
1867 val = I915_READ(BXT_PORT_CL1CM_DW30(phy));
1868 val &= ~OCL2_LDOFUSE_PWR_DIS;
1869 /*
1870 * On PHY1 disable power on the second channel, since no port is
1871 * connected there. On PHY0 both channels have a port, so leave it
1872 * enabled.
1873 * TODO: port C is only connected on BXT-P, so on BXT0/1 we should
1874 * power down the second channel on PHY0 as well.
Imre Deak28ca6932016-04-01 16:02:34 +03001875 *
1876 * FIXME: Clarify programming of the following, the register is
1877 * read-only with bit 6 fixed at 0 at least in stepping A.
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301878 */
1879 if (phy == DPIO_PHY1)
1880 val |= OCL2_LDOFUSE_PWR_DIS;
1881 I915_WRITE(BXT_PORT_CL1CM_DW30(phy), val);
1882
1883 if (phy == DPIO_PHY0) {
1884 uint32_t grc_code;
1885 /*
1886 * PHY0 isn't connected to an RCOMP resistor so copy over
1887 * the corresponding calibrated value from PHY1, and disable
1888 * the automatic calibration on PHY0.
1889 */
Imre Deak01a01ef2016-04-21 19:19:21 +03001890 broxton_phy_wait_grc_done(dev_priv, DPIO_PHY1);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301891
Imre Deakadc7f042016-04-04 17:27:10 +03001892 val = dev_priv->bxt_phy_grc = broxton_get_grc(dev_priv,
1893 DPIO_PHY1);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301894 grc_code = val << GRC_CODE_FAST_SHIFT |
1895 val << GRC_CODE_SLOW_SHIFT |
1896 val;
1897 I915_WRITE(BXT_PORT_REF_DW6(DPIO_PHY0), grc_code);
1898
1899 val = I915_READ(BXT_PORT_REF_DW8(DPIO_PHY0));
1900 val |= GRC_DIS | GRC_RDY_OVRD;
1901 I915_WRITE(BXT_PORT_REF_DW8(DPIO_PHY0), val);
1902 }
Imre Deak01a01ef2016-04-21 19:19:21 +03001903 /*
1904 * During PHY1 init delay waiting for GRC calibration to finish, since
1905 * it can happen in parallel with the subsequent PHY0 init.
1906 */
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301907
1908 val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
1909 val |= COMMON_RESET_DIS;
1910 I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
1911}
1912
Imre Deakc6c46962016-04-01 16:02:40 +03001913void broxton_ddi_phy_init(struct drm_i915_private *dev_priv)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301914{
1915 /* Enable PHY1 first since it provides Rcomp for PHY0 */
Imre Deakc6c46962016-04-01 16:02:40 +03001916 broxton_phy_init(dev_priv, DPIO_PHY1);
1917 broxton_phy_init(dev_priv, DPIO_PHY0);
Imre Deak01a01ef2016-04-21 19:19:21 +03001918
1919 /*
1920 * If BIOS enabled only PHY0 and not PHY1, we skipped waiting for the
1921 * PHY1 GRC calibration to finish, so wait for it here.
1922 */
1923 broxton_phy_wait_grc_done(dev_priv, DPIO_PHY1);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301924}
1925
1926static void broxton_phy_uninit(struct drm_i915_private *dev_priv,
1927 enum dpio_phy phy)
1928{
1929 uint32_t val;
1930
1931 val = I915_READ(BXT_PHY_CTL_FAMILY(phy));
1932 val &= ~COMMON_RESET_DIS;
1933 I915_WRITE(BXT_PHY_CTL_FAMILY(phy), val);
Imre Deakd7d33fd2016-04-01 16:02:41 +03001934
1935 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
1936 val &= ~GT_DISPLAY_POWER_ON(phy);
1937 I915_WRITE(BXT_P_CR_GT_DISP_PWRON, val);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301938}
1939
Imre Deakc6c46962016-04-01 16:02:40 +03001940void broxton_ddi_phy_uninit(struct drm_i915_private *dev_priv)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301941{
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301942 broxton_phy_uninit(dev_priv, DPIO_PHY1);
1943 broxton_phy_uninit(dev_priv, DPIO_PHY0);
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301944}
1945
Imre Deakadc7f042016-04-04 17:27:10 +03001946static bool __printf(6, 7)
1947__phy_reg_verify_state(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1948 i915_reg_t reg, u32 mask, u32 expected,
1949 const char *reg_fmt, ...)
1950{
1951 struct va_format vaf;
1952 va_list args;
1953 u32 val;
1954
1955 val = I915_READ(reg);
1956 if ((val & mask) == expected)
1957 return true;
1958
1959 va_start(args, reg_fmt);
1960 vaf.fmt = reg_fmt;
1961 vaf.va = &args;
1962
1963 DRM_DEBUG_DRIVER("DDI PHY %d reg %pV [%08x] state mismatch: "
1964 "current %08x, expected %08x (mask %08x)\n",
1965 phy, &vaf, reg.reg, val, (val & ~mask) | expected,
1966 mask);
1967
1968 va_end(args);
1969
1970 return false;
1971}
1972
1973static bool broxton_phy_verify_state(struct drm_i915_private *dev_priv,
1974 enum dpio_phy phy)
1975{
1976 enum port port;
1977 u32 ports;
1978 uint32_t mask;
1979 bool ok;
1980
1981#define _CHK(reg, mask, exp, fmt, ...) \
1982 __phy_reg_verify_state(dev_priv, phy, reg, mask, exp, fmt, \
1983 ## __VA_ARGS__)
1984
1985 /* We expect the PHY to be always enabled */
1986 if (!broxton_phy_is_enabled(dev_priv, phy))
1987 return false;
1988
1989 ok = true;
1990
1991 if (phy == DPIO_PHY0)
1992 ports = BIT(PORT_B) | BIT(PORT_C);
1993 else
1994 ports = BIT(PORT_A);
1995
1996 for_each_port_masked(port, ports) {
1997 int lane;
1998
1999 for (lane = 0; lane < 4; lane++)
2000 ok &= _CHK(BXT_PORT_TX_DW14_LN(port, lane),
2001 LATENCY_OPTIM,
2002 lane != 1 ? LATENCY_OPTIM : 0,
2003 "BXT_PORT_TX_DW14_LN(%d, %d)", port, lane);
2004 }
2005
2006 /* PLL Rcomp code offset */
2007 ok &= _CHK(BXT_PORT_CL1CM_DW9(phy),
2008 IREF0RC_OFFSET_MASK, 0xe4 << IREF0RC_OFFSET_SHIFT,
2009 "BXT_PORT_CL1CM_DW9(%d)", phy);
2010 ok &= _CHK(BXT_PORT_CL1CM_DW10(phy),
2011 IREF1RC_OFFSET_MASK, 0xe4 << IREF1RC_OFFSET_SHIFT,
2012 "BXT_PORT_CL1CM_DW10(%d)", phy);
2013
2014 /* Power gating */
2015 mask = OCL1_POWER_DOWN_EN | DW28_OLDO_DYN_PWR_DOWN_EN | SUS_CLK_CONFIG;
2016 ok &= _CHK(BXT_PORT_CL1CM_DW28(phy), mask, mask,
2017 "BXT_PORT_CL1CM_DW28(%d)", phy);
2018
2019 if (phy == DPIO_PHY0)
2020 ok &= _CHK(BXT_PORT_CL2CM_DW6_BC,
2021 DW6_OLDO_DYN_PWR_DOWN_EN, DW6_OLDO_DYN_PWR_DOWN_EN,
2022 "BXT_PORT_CL2CM_DW6_BC");
2023
2024 /*
2025 * TODO: Verify BXT_PORT_CL1CM_DW30 bit OCL2_LDOFUSE_PWR_DIS,
2026 * at least on stepping A this bit is read-only and fixed at 0.
2027 */
2028
2029 if (phy == DPIO_PHY0) {
2030 u32 grc_code = dev_priv->bxt_phy_grc;
2031
2032 grc_code = grc_code << GRC_CODE_FAST_SHIFT |
2033 grc_code << GRC_CODE_SLOW_SHIFT |
2034 grc_code;
2035 mask = GRC_CODE_FAST_MASK | GRC_CODE_SLOW_MASK |
2036 GRC_CODE_NOM_MASK;
2037 ok &= _CHK(BXT_PORT_REF_DW6(DPIO_PHY0), mask, grc_code,
2038 "BXT_PORT_REF_DW6(%d)", DPIO_PHY0);
2039
2040 mask = GRC_DIS | GRC_RDY_OVRD;
2041 ok &= _CHK(BXT_PORT_REF_DW8(DPIO_PHY0), mask, mask,
2042 "BXT_PORT_REF_DW8(%d)", DPIO_PHY0);
2043 }
2044
2045 return ok;
2046#undef _CHK
2047}
2048
2049void broxton_ddi_phy_verify_state(struct drm_i915_private *dev_priv)
2050{
2051 if (!broxton_phy_verify_state(dev_priv, DPIO_PHY0) ||
2052 !broxton_phy_verify_state(dev_priv, DPIO_PHY1))
2053 i915_report_error(dev_priv, "DDI PHY state mismatch\n");
2054}
2055
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002056void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp)
Paulo Zanonic19b0662012-10-15 15:51:41 -03002057{
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03002058 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2059 struct drm_i915_private *dev_priv =
2060 to_i915(intel_dig_port->base.base.dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02002061 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002062 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05302063 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002064
2065 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
2066 val = I915_READ(DDI_BUF_CTL(port));
2067 if (val & DDI_BUF_CTL_ENABLE) {
2068 val &= ~DDI_BUF_CTL_ENABLE;
2069 I915_WRITE(DDI_BUF_CTL(port), val);
2070 wait = true;
2071 }
2072
2073 val = I915_READ(DP_TP_CTL(port));
2074 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
2075 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
2076 I915_WRITE(DP_TP_CTL(port), val);
2077 POSTING_READ(DP_TP_CTL(port));
2078
2079 if (wait)
2080 intel_wait_ddi_buf_idle(dev_priv, port);
2081 }
2082
Dave Airlie0e32b392014-05-02 14:02:48 +10002083 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03002084 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Dave Airlie0e32b392014-05-02 14:02:48 +10002085 if (intel_dp->is_mst)
2086 val |= DP_TP_CTL_MODE_MST;
2087 else {
2088 val |= DP_TP_CTL_MODE_SST;
2089 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2090 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
2091 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03002092 I915_WRITE(DP_TP_CTL(port), val);
2093 POSTING_READ(DP_TP_CTL(port));
2094
2095 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
2096 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
2097 POSTING_READ(DDI_BUF_CTL(port));
2098
2099 udelay(600);
2100}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002101
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02002102void intel_ddi_fdi_disable(struct drm_crtc *crtc)
2103{
2104 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
2105 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
2106 uint32_t val;
2107
Ville Syrjälä5b421c52016-03-01 16:16:23 +02002108 /*
2109 * Bspec lists this as both step 13 (before DDI_BUF_CTL disable)
2110 * and step 18 (after clearing PORT_CLK_SEL). Based on a BUN,
2111 * step 13 is the correct place for it. Step 18 is where it was
2112 * originally before the BUN.
2113 */
Ville Syrjäläeede3b52015-09-18 20:03:30 +03002114 val = I915_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02002115 val &= ~FDI_RX_ENABLE;
Ville Syrjäläeede3b52015-09-18 20:03:30 +03002116 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02002117
Ville Syrjälä5b421c52016-03-01 16:16:23 +02002118 intel_ddi_post_disable(intel_encoder);
2119
Ville Syrjäläeede3b52015-09-18 20:03:30 +03002120 val = I915_READ(FDI_RX_MISC(PIPE_A));
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02002121 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
2122 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
Ville Syrjäläeede3b52015-09-18 20:03:30 +03002123 I915_WRITE(FDI_RX_MISC(PIPE_A), val);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02002124
Ville Syrjäläeede3b52015-09-18 20:03:30 +03002125 val = I915_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02002126 val &= ~FDI_PCDCLK;
Ville Syrjäläeede3b52015-09-18 20:03:30 +03002127 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02002128
Ville Syrjäläeede3b52015-09-18 20:03:30 +03002129 val = I915_READ(FDI_RX_CTL(PIPE_A));
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02002130 val &= ~FDI_RX_PLL_ENABLE;
Ville Syrjäläeede3b52015-09-18 20:03:30 +03002131 I915_WRITE(FDI_RX_CTL(PIPE_A), val);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02002132}
2133
Libin Yang3d52ccf2015-12-02 14:09:44 +08002134bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
2135 struct intel_crtc *intel_crtc)
2136{
2137 u32 temp;
2138
Imre Deake27daab2016-02-12 18:55:16 +02002139 if (intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
Libin Yang3d52ccf2015-12-02 14:09:44 +08002140 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Imre Deake27daab2016-02-12 18:55:16 +02002141
2142 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
2143
Libin Yang3d52ccf2015-12-02 14:09:44 +08002144 if (temp & AUDIO_OUTPUT_ENABLE(intel_crtc->pipe))
2145 return true;
2146 }
Imre Deake27daab2016-02-12 18:55:16 +02002147
Libin Yang3d52ccf2015-12-02 14:09:44 +08002148 return false;
2149}
2150
Ville Syrjälä6801c182013-09-24 14:24:05 +03002151void intel_ddi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002152 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002153{
2154 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
2155 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira0cb09a92015-01-30 12:17:23 +02002156 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002157 struct intel_hdmi *intel_hdmi;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002158 u32 temp, flags = 0;
2159
Jani Nikula4d1de972016-03-18 17:05:42 +02002160 /* XXX: DSI transcoder paranoia */
2161 if (WARN_ON(transcoder_is_dsi(cpu_transcoder)))
2162 return;
2163
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002164 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
2165 if (temp & TRANS_DDI_PHSYNC)
2166 flags |= DRM_MODE_FLAG_PHSYNC;
2167 else
2168 flags |= DRM_MODE_FLAG_NHSYNC;
2169 if (temp & TRANS_DDI_PVSYNC)
2170 flags |= DRM_MODE_FLAG_PVSYNC;
2171 else
2172 flags |= DRM_MODE_FLAG_NVSYNC;
2173
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002174 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03002175
2176 switch (temp & TRANS_DDI_BPC_MASK) {
2177 case TRANS_DDI_BPC_6:
2178 pipe_config->pipe_bpp = 18;
2179 break;
2180 case TRANS_DDI_BPC_8:
2181 pipe_config->pipe_bpp = 24;
2182 break;
2183 case TRANS_DDI_BPC_10:
2184 pipe_config->pipe_bpp = 30;
2185 break;
2186 case TRANS_DDI_BPC_12:
2187 pipe_config->pipe_bpp = 36;
2188 break;
2189 default:
2190 break;
2191 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002192
2193 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
2194 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02002195 pipe_config->has_hdmi_sink = true;
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002196 intel_hdmi = enc_to_intel_hdmi(&encoder->base);
2197
Ville Syrjäläcda0aaa2015-11-26 18:27:07 +02002198 if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
Daniel Vetterbbd440f2014-11-20 22:33:59 +01002199 pipe_config->has_infoframe = true;
Jesse Barnescbc572a2014-11-17 13:08:47 -08002200 break;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002201 case TRANS_DDI_MODE_SELECT_DVI:
2202 case TRANS_DDI_MODE_SELECT_FDI:
2203 break;
2204 case TRANS_DDI_MODE_SELECT_DP_SST:
2205 case TRANS_DDI_MODE_SELECT_DP_MST:
2206 pipe_config->has_dp_encoder = true;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002207 pipe_config->lane_count =
2208 ((temp & DDI_PORT_WIDTH_MASK) >> DDI_PORT_WIDTH_SHIFT) + 1;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002209 intel_dp_get_m_n(intel_crtc, pipe_config);
2210 break;
2211 default:
2212 break;
2213 }
Daniel Vetter10214422013-11-18 07:38:16 +01002214
Libin Yang3d52ccf2015-12-02 14:09:44 +08002215 pipe_config->has_audio =
2216 intel_ddi_is_audio_enabled(dev_priv, intel_crtc);
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002217
Jani Nikula6aa23e62016-03-24 17:50:20 +02002218 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp.bpp &&
2219 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Daniel Vetter10214422013-11-18 07:38:16 +01002220 /*
2221 * This is a big fat ugly hack.
2222 *
2223 * Some machines in UEFI boot mode provide us a VBT that has 18
2224 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2225 * unknown we fail to light up. Yet the same BIOS boots up with
2226 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2227 * max, not what it tells us to use.
2228 *
2229 * Note: This will still be broken if the eDP panel is not lit
2230 * up by the BIOS, and thus we can't get the mode at module
2231 * load.
2232 */
2233 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002234 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2235 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Daniel Vetter10214422013-11-18 07:38:16 +01002236 }
Jesse Barnes11578552014-01-21 12:42:10 -08002237
Damien Lespiau22606a12014-12-12 14:26:57 +00002238 intel_ddi_clock_get(encoder, pipe_config);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002239}
2240
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002241static bool intel_ddi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002242 struct intel_crtc_state *pipe_config)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002243{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002244 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02002245 int port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002246
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002247 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002248
Daniel Vettereccb1402013-05-22 00:50:22 +02002249 if (port == PORT_A)
2250 pipe_config->cpu_transcoder = TRANSCODER_EDP;
2251
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002252 if (type == INTEL_OUTPUT_HDMI)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002253 return intel_hdmi_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002254 else
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002255 return intel_dp_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002256}
2257
2258static const struct drm_encoder_funcs intel_ddi_funcs = {
Imre Deakbf93ba62016-04-18 10:04:21 +03002259 .reset = intel_dp_encoder_reset,
2260 .destroy = intel_dp_encoder_destroy,
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002261};
2262
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002263static struct intel_connector *
2264intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
2265{
2266 struct intel_connector *connector;
2267 enum port port = intel_dig_port->port;
2268
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002269 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002270 if (!connector)
2271 return NULL;
2272
2273 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
2274 if (!intel_dp_init_connector(intel_dig_port, connector)) {
2275 kfree(connector);
2276 return NULL;
2277 }
2278
2279 return connector;
2280}
2281
2282static struct intel_connector *
2283intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
2284{
2285 struct intel_connector *connector;
2286 enum port port = intel_dig_port->port;
2287
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +03002288 connector = intel_connector_alloc();
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03002289 if (!connector)
2290 return NULL;
2291
2292 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
2293 intel_hdmi_init_connector(intel_dig_port, connector);
2294
2295 return connector;
2296}
2297
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002298void intel_ddi_init(struct drm_device *dev, enum port port)
2299{
Damien Lespiau876a8cd2012-12-11 18:48:30 +00002300 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002301 struct intel_digital_port *intel_dig_port;
2302 struct intel_encoder *intel_encoder;
2303 struct drm_encoder *encoder;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002304 bool init_hdmi, init_dp;
Ville Syrjälä10e7bec2015-12-08 19:59:37 +02002305 int max_lanes;
2306
2307 if (I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES) {
2308 switch (port) {
2309 case PORT_A:
2310 max_lanes = 4;
2311 break;
2312 case PORT_E:
2313 max_lanes = 0;
2314 break;
2315 default:
2316 max_lanes = 4;
2317 break;
2318 }
2319 } else {
2320 switch (port) {
2321 case PORT_A:
2322 max_lanes = 2;
2323 break;
2324 case PORT_E:
2325 max_lanes = 2;
2326 break;
2327 default:
2328 max_lanes = 4;
2329 break;
2330 }
2331 }
Paulo Zanoni311a2092013-09-12 17:12:18 -03002332
2333 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
2334 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
2335 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
2336 if (!init_dp && !init_hdmi) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002337 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, respect it\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03002338 port_name(port));
Rodrigo Vivi500ea702015-08-07 17:01:16 -07002339 return;
Paulo Zanoni311a2092013-09-12 17:12:18 -03002340 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002341
Daniel Vetterb14c5672013-09-19 12:18:32 +02002342 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002343 if (!intel_dig_port)
2344 return;
2345
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002346 intel_encoder = &intel_dig_port->base;
2347 encoder = &intel_encoder->base;
2348
2349 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
Ville Syrjälä13a3d912015-12-09 16:20:18 +02002350 DRM_MODE_ENCODER_TMDS, NULL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002351
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002352 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002353 intel_encoder->enable = intel_enable_ddi;
2354 intel_encoder->pre_enable = intel_ddi_pre_enable;
2355 intel_encoder->disable = intel_disable_ddi;
2356 intel_encoder->post_disable = intel_ddi_post_disable;
2357 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002358 intel_encoder->get_config = intel_ddi_get_config;
Imre Deakbf93ba62016-04-18 10:04:21 +03002359 intel_encoder->suspend = intel_dp_encoder_suspend;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002360
2361 intel_dig_port->port = port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07002362 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
2363 (DDI_BUF_PORT_REVERSAL |
2364 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002365
Matt Roper6c566dc2015-11-05 14:53:32 -08002366 /*
2367 * Bspec says that DDI_A_4_LANES is the only supported configuration
2368 * for Broxton. Yet some BIOS fail to set this bit on port A if eDP
2369 * wasn't lit up at boot. Force this bit on in our internal
2370 * configuration so that we use the proper lane count for our
2371 * calculations.
2372 */
2373 if (IS_BROXTON(dev) && port == PORT_A) {
2374 if (!(intel_dig_port->saved_port_bits & DDI_A_4_LANES)) {
2375 DRM_DEBUG_KMS("BXT BIOS forgot to set DDI_A_4_LANES for port A; fixing\n");
2376 intel_dig_port->saved_port_bits |= DDI_A_4_LANES;
Matt Ropered8d60f2016-01-28 15:09:37 -08002377 max_lanes = 4;
Matt Roper6c566dc2015-11-05 14:53:32 -08002378 }
2379 }
2380
Matt Ropered8d60f2016-01-28 15:09:37 -08002381 intel_dig_port->max_lanes = max_lanes;
2382
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002383 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002384 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02002385 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002386
Chris Wilsonf68d6972014-08-04 07:15:09 +01002387 if (init_dp) {
2388 if (!intel_ddi_init_dp_connector(intel_dig_port))
2389 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10002390
Chris Wilsonf68d6972014-08-04 07:15:09 +01002391 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Sonika Jindalcf1d5882015-08-10 10:35:36 +05302392 /*
2393 * On BXT A0/A1, sw needs to activate DDIA HPD logic and
2394 * interrupts to check the external panel connection.
2395 */
Jani Nikulae87a0052015-10-20 15:22:02 +03002396 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1) && port == PORT_B)
Sonika Jindalcf1d5882015-08-10 10:35:36 +05302397 dev_priv->hotplug.irq_port[PORT_A] = intel_dig_port;
2398 else
2399 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Chris Wilsonf68d6972014-08-04 07:15:09 +01002400 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002401
Paulo Zanoni311a2092013-09-12 17:12:18 -03002402 /* In theory we don't need the encoder->type check, but leave it just in
2403 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01002404 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
2405 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
2406 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02002407 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01002408
2409 return;
2410
2411err:
2412 drm_encoder_cleanup(encoder);
2413 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002414}