blob: 3af8340b21ec676b02b4f8f3830ddd4ddcc1be56 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
Eugeni Dodonov45244b82012-05-09 15:37:20 -030045};
46
47static const u32 hsw_ddi_translations_fdi[] = {
48 0x00FFFFFF, 0x0007000E, /* FDI parameters */
49 0x00D75FFF, 0x000F000A,
50 0x00C30FFF, 0x00060006,
51 0x00AAAFFF, 0x001E0000,
52 0x00FFFFFF, 0x000F000A,
53 0x00D75FFF, 0x00160004,
54 0x00C30FFF, 0x001E0000,
55 0x00FFFFFF, 0x00060006,
56 0x00D75FFF, 0x001E0000,
Paulo Zanoni6acab152013-09-12 17:06:24 -030057};
58
59static const u32 hsw_ddi_translations_hdmi[] = {
60 /* Idx NT mV diff T mV diff db */
61 0x00FFFFFF, 0x0006000E, /* 0: 400 400 0 */
62 0x00E79FFF, 0x000E000C, /* 1: 400 500 2 */
63 0x00D75FFF, 0x0005000A, /* 2: 400 600 3.5 */
64 0x00FFFFFF, 0x0005000A, /* 3: 600 600 0 */
65 0x00E79FFF, 0x001D0007, /* 4: 600 750 2 */
66 0x00D75FFF, 0x000C0004, /* 5: 600 900 3.5 */
67 0x00FFFFFF, 0x00040006, /* 6: 800 800 0 */
68 0x80E79FFF, 0x00030002, /* 7: 800 1000 2 */
69 0x00FFFFFF, 0x00140005, /* 8: 850 850 0 */
70 0x00FFFFFF, 0x000C0004, /* 9: 900 900 0 */
71 0x00FFFFFF, 0x001C0003, /* 10: 950 950 0 */
72 0x80FFFFFF, 0x00030002, /* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030073};
74
Paulo Zanoni300644c2013-11-02 21:07:42 -070075static const u32 bdw_ddi_translations_edp[] = {
Damien Lespiaue1b22732013-12-03 13:46:58 +000076 0x00FFFFFF, 0x00000012, /* eDP parameters */
Paulo Zanoni300644c2013-11-02 21:07:42 -070077 0x00EBAFFF, 0x00020011,
78 0x00C71FFF, 0x0006000F,
Paulo Zanoni9576c272014-06-13 18:45:40 -030079 0x00AAAFFF, 0x000E000A,
Paulo Zanoni300644c2013-11-02 21:07:42 -070080 0x00FFFFFF, 0x00020011,
81 0x00DB6FFF, 0x0005000F,
82 0x00BEEFFF, 0x000A000C,
83 0x00FFFFFF, 0x0005000F,
84 0x00DB6FFF, 0x000A000C,
Paulo Zanoni300644c2013-11-02 21:07:42 -070085 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
86};
87
Art Runyane58623c2013-11-02 21:07:41 -070088static const u32 bdw_ddi_translations_dp[] = {
89 0x00FFFFFF, 0x0007000E, /* DP parameters */
90 0x00D75FFF, 0x000E000A,
91 0x00BEFFFF, 0x00140006,
Paulo Zanoni9576c272014-06-13 18:45:40 -030092 0x80B2CFFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070093 0x00FFFFFF, 0x000E000A,
94 0x00D75FFF, 0x00180004,
95 0x80CB2FFF, 0x001B0002,
96 0x00F7DFFF, 0x00180004,
97 0x80D75FFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070098 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
99};
100
101static const u32 bdw_ddi_translations_fdi[] = {
102 0x00FFFFFF, 0x0001000E, /* FDI parameters */
103 0x00D75FFF, 0x0004000A,
104 0x00C30FFF, 0x00070006,
105 0x00AAAFFF, 0x000C0000,
106 0x00FFFFFF, 0x0004000A,
107 0x00D75FFF, 0x00090004,
108 0x00C30FFF, 0x000C0000,
109 0x00FFFFFF, 0x00070006,
110 0x00D75FFF, 0x000C0000,
111 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
112};
113
Jani Nikula20f4dbe2013-08-30 19:40:28 +0300114enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300115{
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300116 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -0300117 int type = intel_encoder->type;
118
Dave Airlie0e32b392014-05-02 14:02:48 +1000119 if (type == INTEL_OUTPUT_DP_MST) {
120 struct intel_digital_port *intel_dig_port = enc_to_mst(encoder)->primary;
121 return intel_dig_port->port;
122 } else if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200123 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200124 struct intel_digital_port *intel_dig_port =
125 enc_to_dig_port(encoder);
126 return intel_dig_port->port;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300127
Paulo Zanonifc914632012-10-05 12:05:54 -0300128 } else if (type == INTEL_OUTPUT_ANALOG) {
129 return PORT_E;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300130
Paulo Zanonifc914632012-10-05 12:05:54 -0300131 } else {
132 DRM_ERROR("Invalid DDI encoder type %d\n", type);
133 BUG();
134 }
135}
136
Art Runyane58623c2013-11-02 21:07:41 -0700137/*
138 * Starting with Haswell, DDI port buffers must be programmed with correct
139 * values in advance. The buffer values are different for FDI and DP modes,
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300140 * but the HDMI/DVI fields are shared among those. So we program the DDI
141 * in either FDI or DP modes only, as HDMI connections will work with both
142 * of those
143 */
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300144static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 u32 reg;
Damien Lespiauce4dd492014-08-01 11:07:54 +0100148 int i, n_hdmi_entries, hdmi_800mV_0dB;
Paulo Zanoni6acab152013-09-12 17:06:24 -0300149 int hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
Art Runyane58623c2013-11-02 21:07:41 -0700150 const u32 *ddi_translations_fdi;
151 const u32 *ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700152 const u32 *ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700153 const u32 *ddi_translations;
154
155 if (IS_BROADWELL(dev)) {
156 ddi_translations_fdi = bdw_ddi_translations_fdi;
157 ddi_translations_dp = bdw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700158 ddi_translations_edp = bdw_ddi_translations_edp;
Damien Lespiauce4dd492014-08-01 11:07:54 +0100159 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
160 hdmi_800mV_0dB = 6;
Art Runyane58623c2013-11-02 21:07:41 -0700161 } else if (IS_HASWELL(dev)) {
162 ddi_translations_fdi = hsw_ddi_translations_fdi;
163 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700164 ddi_translations_edp = hsw_ddi_translations_dp;
Damien Lespiauce4dd492014-08-01 11:07:54 +0100165 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
166 hdmi_800mV_0dB = 6;
Art Runyane58623c2013-11-02 21:07:41 -0700167 } else {
168 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700169 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700170 ddi_translations_fdi = bdw_ddi_translations_fdi;
171 ddi_translations_dp = bdw_ddi_translations_dp;
Damien Lespiauce4dd492014-08-01 11:07:54 +0100172 n_hdmi_entries = ARRAY_SIZE(hsw_ddi_translations_hdmi);
173 hdmi_800mV_0dB = 6;
Art Runyane58623c2013-11-02 21:07:41 -0700174 }
175
Paulo Zanoni300644c2013-11-02 21:07:42 -0700176 switch (port) {
177 case PORT_A:
178 ddi_translations = ddi_translations_edp;
179 break;
180 case PORT_B:
181 case PORT_C:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700182 ddi_translations = ddi_translations_dp;
183 break;
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700184 case PORT_D:
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200185 if (intel_dp_is_edp(dev, PORT_D))
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700186 ddi_translations = ddi_translations_edp;
187 else
188 ddi_translations = ddi_translations_dp;
189 break;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700190 case PORT_E:
191 ddi_translations = ddi_translations_fdi;
192 break;
193 default:
194 BUG();
195 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300196
Paulo Zanonif72d19f2013-08-05 17:25:55 -0300197 for (i = 0, reg = DDI_BUF_TRANS(port);
198 i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300199 I915_WRITE(reg, ddi_translations[i]);
200 reg += 4;
201 }
Damien Lespiauce4dd492014-08-01 11:07:54 +0100202
203 /* Choose a good default if VBT is badly populated */
204 if (hdmi_level == HDMI_LEVEL_SHIFT_UNKNOWN ||
205 hdmi_level >= n_hdmi_entries)
206 hdmi_level = hdmi_800mV_0dB;
207
Paulo Zanoni6acab152013-09-12 17:06:24 -0300208 /* Entry 9 is for HDMI: */
209 for (i = 0; i < 2; i++) {
210 I915_WRITE(reg, hsw_ddi_translations_hdmi[hdmi_level * 2 + i]);
211 reg += 4;
212 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300213}
214
215/* Program DDI buffers translations for DP. By default, program ports A-D in DP
216 * mode and port E for FDI.
217 */
218void intel_prepare_ddi(struct drm_device *dev)
219{
220 int port;
221
Paulo Zanoni0d536cb2012-11-23 16:46:41 -0200222 if (!HAS_DDI(dev))
223 return;
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300224
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300225 for (port = PORT_A; port <= PORT_E; port++)
226 intel_prepare_ddi_buffers(dev, port);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300227}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300228
229static const long hsw_ddi_buf_ctl_values[] = {
230 DDI_BUF_EMP_400MV_0DB_HSW,
231 DDI_BUF_EMP_400MV_3_5DB_HSW,
232 DDI_BUF_EMP_400MV_6DB_HSW,
233 DDI_BUF_EMP_400MV_9_5DB_HSW,
234 DDI_BUF_EMP_600MV_0DB_HSW,
235 DDI_BUF_EMP_600MV_3_5DB_HSW,
236 DDI_BUF_EMP_600MV_6DB_HSW,
237 DDI_BUF_EMP_800MV_0DB_HSW,
238 DDI_BUF_EMP_800MV_3_5DB_HSW
239};
240
Paulo Zanoni248138b2012-11-29 11:29:31 -0200241static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
242 enum port port)
243{
244 uint32_t reg = DDI_BUF_CTL(port);
245 int i;
246
247 for (i = 0; i < 8; i++) {
248 udelay(1);
249 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
250 return;
251 }
252 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
253}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300254
255/* Starting with Haswell, different DDI ports can work in FDI mode for
256 * connection to the PCH-located connectors. For this, it is necessary to train
257 * both the DDI port and PCH receiver for the desired DDI buffer settings.
258 *
259 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
260 * please note that when FDI mode is active on DDI E, it shares 2 lines with
261 * DDI A (which is used for eDP)
262 */
263
264void hsw_fdi_link_train(struct drm_crtc *crtc)
265{
266 struct drm_device *dev = crtc->dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni04945642012-11-01 21:00:59 -0200269 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300270
Paulo Zanoni04945642012-11-01 21:00:59 -0200271 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
272 * mode set "sequence for CRT port" document:
273 * - TP1 to TP2 time with the default value
274 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100275 *
276 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200277 */
278 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
279 FDI_RX_PWRDN_LANE0_VAL(2) |
280 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
281
282 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000283 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100284 FDI_RX_PLL_ENABLE |
Daniel Vetter627eb5a2013-04-29 19:33:42 +0200285 FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Paulo Zanoni04945642012-11-01 21:00:59 -0200286 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
287 POSTING_READ(_FDI_RXA_CTL);
288 udelay(220);
289
290 /* Switch from Rawclk to PCDclk */
291 rx_ctl_val |= FDI_PCDCLK;
292 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
293
294 /* Configure Port Clock Select */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300295 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config.ddi_pll_sel);
296 WARN_ON(intel_crtc->config.ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200297
298 /* Start the training iterating through available voltages and emphasis,
299 * testing each value twice. */
300 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300301 /* Configure DP_TP_CTL with auto-training */
302 I915_WRITE(DP_TP_CTL(PORT_E),
303 DP_TP_CTL_FDI_AUTOTRAIN |
304 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
305 DP_TP_CTL_LINK_TRAIN_PAT1 |
306 DP_TP_CTL_ENABLE);
307
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000308 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
309 * DDI E does not support port reversal, the functionality is
310 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
311 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300312 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200313 DDI_BUF_CTL_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100314 ((intel_crtc->config.fdi_lanes - 1) << 1) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200315 hsw_ddi_buf_ctl_values[i / 2]);
316 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300317
318 udelay(600);
319
Paulo Zanoni04945642012-11-01 21:00:59 -0200320 /* Program PCH FDI Receiver TU */
321 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300322
Paulo Zanoni04945642012-11-01 21:00:59 -0200323 /* Enable PCH FDI Receiver with auto-training */
324 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
325 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
326 POSTING_READ(_FDI_RXA_CTL);
327
328 /* Wait for FDI receiver lane calibration */
329 udelay(30);
330
331 /* Unset FDI_RX_MISC pwrdn lanes */
332 temp = I915_READ(_FDI_RXA_MISC);
333 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
334 I915_WRITE(_FDI_RXA_MISC, temp);
335 POSTING_READ(_FDI_RXA_MISC);
336
337 /* Wait for FDI auto training time */
338 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300339
340 temp = I915_READ(DP_TP_STATUS(PORT_E));
341 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200342 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300343
344 /* Enable normal pixel sending for FDI */
345 I915_WRITE(DP_TP_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200346 DP_TP_CTL_FDI_AUTOTRAIN |
347 DP_TP_CTL_LINK_TRAIN_NORMAL |
348 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
349 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300350
Paulo Zanoni04945642012-11-01 21:00:59 -0200351 return;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300352 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200353
Paulo Zanoni248138b2012-11-29 11:29:31 -0200354 temp = I915_READ(DDI_BUF_CTL(PORT_E));
355 temp &= ~DDI_BUF_CTL_ENABLE;
356 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
357 POSTING_READ(DDI_BUF_CTL(PORT_E));
358
Paulo Zanoni04945642012-11-01 21:00:59 -0200359 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200360 temp = I915_READ(DP_TP_CTL(PORT_E));
361 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
362 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
363 I915_WRITE(DP_TP_CTL(PORT_E), temp);
364 POSTING_READ(DP_TP_CTL(PORT_E));
365
366 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200367
368 rx_ctl_val &= ~FDI_RX_ENABLE;
369 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200370 POSTING_READ(_FDI_RXA_CTL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200371
372 /* Reset FDI_RX_MISC pwrdn lanes */
373 temp = I915_READ(_FDI_RXA_MISC);
374 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
375 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
376 I915_WRITE(_FDI_RXA_MISC, temp);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200377 POSTING_READ(_FDI_RXA_MISC);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300378 }
379
Paulo Zanoni04945642012-11-01 21:00:59 -0200380 DRM_ERROR("FDI link training failed!\n");
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300381}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300382
Dave Airlie44905a22014-05-02 13:36:43 +1000383void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder)
384{
385 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
386 struct intel_digital_port *intel_dig_port =
387 enc_to_dig_port(&encoder->base);
388
389 intel_dp->DP = intel_dig_port->saved_port_bits |
390 DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
391 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
392
393}
394
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300395static struct intel_encoder *
396intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
397{
398 struct drm_device *dev = crtc->dev;
399 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
400 struct intel_encoder *intel_encoder, *ret = NULL;
401 int num_encoders = 0;
402
403 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
404 ret = intel_encoder;
405 num_encoders++;
406 }
407
408 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300409 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
410 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300411
412 BUG_ON(ret == NULL);
413 return ret;
414}
415
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100416#define LC_FREQ 2700
417#define LC_FREQ_2K (LC_FREQ * 2000)
418
419#define P_MIN 2
420#define P_MAX 64
421#define P_INC 2
422
423/* Constraints for PLL good behavior */
424#define REF_MIN 48
425#define REF_MAX 400
426#define VCO_MIN 2400
427#define VCO_MAX 4800
428
429#define ABS_DIFF(a, b) ((a > b) ? (a - b) : (b - a))
430
431struct wrpll_rnp {
432 unsigned p, n2, r2;
433};
434
435static unsigned wrpll_get_budget_for_freq(int clock)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300436{
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100437 unsigned budget;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300438
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100439 switch (clock) {
440 case 25175000:
441 case 25200000:
442 case 27000000:
443 case 27027000:
444 case 37762500:
445 case 37800000:
446 case 40500000:
447 case 40541000:
448 case 54000000:
449 case 54054000:
450 case 59341000:
451 case 59400000:
452 case 72000000:
453 case 74176000:
454 case 74250000:
455 case 81000000:
456 case 81081000:
457 case 89012000:
458 case 89100000:
459 case 108000000:
460 case 108108000:
461 case 111264000:
462 case 111375000:
463 case 148352000:
464 case 148500000:
465 case 162000000:
466 case 162162000:
467 case 222525000:
468 case 222750000:
469 case 296703000:
470 case 297000000:
471 budget = 0;
472 break;
473 case 233500000:
474 case 245250000:
475 case 247750000:
476 case 253250000:
477 case 298000000:
478 budget = 1500;
479 break;
480 case 169128000:
481 case 169500000:
482 case 179500000:
483 case 202000000:
484 budget = 2000;
485 break;
486 case 256250000:
487 case 262500000:
488 case 270000000:
489 case 272500000:
490 case 273750000:
491 case 280750000:
492 case 281250000:
493 case 286000000:
494 case 291750000:
495 budget = 4000;
496 break;
497 case 267250000:
498 case 268500000:
499 budget = 5000;
500 break;
501 default:
502 budget = 1000;
503 break;
504 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300505
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100506 return budget;
507}
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300508
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100509static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
510 unsigned r2, unsigned n2, unsigned p,
511 struct wrpll_rnp *best)
512{
513 uint64_t a, b, c, d, diff, diff_best;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300514
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100515 /* No best (r,n,p) yet */
516 if (best->p == 0) {
517 best->p = p;
518 best->n2 = n2;
519 best->r2 = r2;
520 return;
521 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300522
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100523 /*
524 * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
525 * freq2k.
526 *
527 * delta = 1e6 *
528 * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
529 * freq2k;
530 *
531 * and we would like delta <= budget.
532 *
533 * If the discrepancy is above the PPM-based budget, always prefer to
534 * improve upon the previous solution. However, if you're within the
535 * budget, try to maximize Ref * VCO, that is N / (P * R^2).
536 */
537 a = freq2k * budget * p * r2;
538 b = freq2k * budget * best->p * best->r2;
539 diff = ABS_DIFF((freq2k * p * r2), (LC_FREQ_2K * n2));
540 diff_best = ABS_DIFF((freq2k * best->p * best->r2),
541 (LC_FREQ_2K * best->n2));
542 c = 1000000 * diff;
543 d = 1000000 * diff_best;
544
545 if (a < c && b < d) {
546 /* If both are above the budget, pick the closer */
547 if (best->p * best->r2 * diff < p * r2 * diff_best) {
548 best->p = p;
549 best->n2 = n2;
550 best->r2 = r2;
551 }
552 } else if (a >= c && b < d) {
553 /* If A is below the threshold but B is above it? Update. */
554 best->p = p;
555 best->n2 = n2;
556 best->r2 = r2;
557 } else if (a >= c && b >= d) {
558 /* Both are below the limit, so pick the higher n2/(r2*r2) */
559 if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
560 best->p = p;
561 best->n2 = n2;
562 best->r2 = r2;
563 }
564 }
565 /* Otherwise a < c && b >= d, do nothing */
566}
567
Jesse Barnes11578552014-01-21 12:42:10 -0800568static int intel_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
569 int reg)
570{
571 int refclk = LC_FREQ;
572 int n, p, r;
573 u32 wrpll;
574
575 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +0300576 switch (wrpll & WRPLL_PLL_REF_MASK) {
577 case WRPLL_PLL_SSC:
578 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -0800579 /*
580 * We could calculate spread here, but our checking
581 * code only cares about 5% accuracy, and spread is a max of
582 * 0.5% downspread.
583 */
584 refclk = 135;
585 break;
Daniel Vetter114fe482014-06-25 22:01:48 +0300586 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -0800587 refclk = LC_FREQ;
588 break;
589 default:
590 WARN(1, "bad wrpll refclk\n");
591 return 0;
592 }
593
594 r = wrpll & WRPLL_DIVIDER_REF_MASK;
595 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
596 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
597
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800598 /* Convert to KHz, p & r have a fixed point portion */
599 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800600}
601
Daniel Vetter3d51278a2014-07-29 20:57:08 +0200602static void hsw_ddi_clock_get(struct intel_encoder *encoder,
603 struct intel_crtc_config *pipe_config)
Jesse Barnes11578552014-01-21 12:42:10 -0800604{
605 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Jesse Barnes11578552014-01-21 12:42:10 -0800606 int link_clock = 0;
607 u32 val, pll;
608
Daniel Vetter26804af2014-06-25 22:01:55 +0300609 val = pipe_config->ddi_pll_sel;
Jesse Barnes11578552014-01-21 12:42:10 -0800610 switch (val & PORT_CLK_SEL_MASK) {
611 case PORT_CLK_SEL_LCPLL_810:
612 link_clock = 81000;
613 break;
614 case PORT_CLK_SEL_LCPLL_1350:
615 link_clock = 135000;
616 break;
617 case PORT_CLK_SEL_LCPLL_2700:
618 link_clock = 270000;
619 break;
620 case PORT_CLK_SEL_WRPLL1:
621 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL1);
622 break;
623 case PORT_CLK_SEL_WRPLL2:
624 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL2);
625 break;
626 case PORT_CLK_SEL_SPLL:
627 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
628 if (pll == SPLL_PLL_FREQ_810MHz)
629 link_clock = 81000;
630 else if (pll == SPLL_PLL_FREQ_1350MHz)
631 link_clock = 135000;
632 else if (pll == SPLL_PLL_FREQ_2700MHz)
633 link_clock = 270000;
634 else {
635 WARN(1, "bad spll freq\n");
636 return;
637 }
638 break;
639 default:
640 WARN(1, "bad port clock sel\n");
641 return;
642 }
643
644 pipe_config->port_clock = link_clock * 2;
645
646 if (pipe_config->has_pch_encoder)
647 pipe_config->adjusted_mode.crtc_clock =
648 intel_dotclock_calculate(pipe_config->port_clock,
649 &pipe_config->fdi_m_n);
650 else if (pipe_config->has_dp_encoder)
651 pipe_config->adjusted_mode.crtc_clock =
652 intel_dotclock_calculate(pipe_config->port_clock,
653 &pipe_config->dp_m_n);
654 else
655 pipe_config->adjusted_mode.crtc_clock = pipe_config->port_clock;
656}
657
Daniel Vetter3d51278a2014-07-29 20:57:08 +0200658void intel_ddi_clock_get(struct intel_encoder *encoder,
659 struct intel_crtc_config *pipe_config)
660{
661 hsw_ddi_clock_get(encoder, pipe_config);
662}
663
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100664static void
Damien Lespiaud664c0c2014-07-29 18:06:23 +0100665hsw_ddi_calculate_wrpll(int clock /* in Hz */,
666 unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100667{
668 uint64_t freq2k;
669 unsigned p, n2, r2;
670 struct wrpll_rnp best = { 0, 0, 0 };
671 unsigned budget;
672
673 freq2k = clock / 100;
674
675 budget = wrpll_get_budget_for_freq(clock);
676
677 /* Special case handling for 540 pixel clock: bypass WR PLL entirely
678 * and directly pass the LC PLL to it. */
679 if (freq2k == 5400000) {
680 *n2_out = 2;
681 *p_out = 1;
682 *r2_out = 2;
683 return;
684 }
685
686 /*
687 * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
688 * the WR PLL.
689 *
690 * We want R so that REF_MIN <= Ref <= REF_MAX.
691 * Injecting R2 = 2 * R gives:
692 * REF_MAX * r2 > LC_FREQ * 2 and
693 * REF_MIN * r2 < LC_FREQ * 2
694 *
695 * Which means the desired boundaries for r2 are:
696 * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
697 *
698 */
699 for (r2 = LC_FREQ * 2 / REF_MAX + 1;
700 r2 <= LC_FREQ * 2 / REF_MIN;
701 r2++) {
702
703 /*
704 * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
705 *
706 * Once again we want VCO_MIN <= VCO <= VCO_MAX.
707 * Injecting R2 = 2 * R and N2 = 2 * N, we get:
708 * VCO_MAX * r2 > n2 * LC_FREQ and
709 * VCO_MIN * r2 < n2 * LC_FREQ)
710 *
711 * Which means the desired boundaries for n2 are:
712 * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
713 */
714 for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
715 n2 <= VCO_MAX * r2 / LC_FREQ;
716 n2++) {
717
718 for (p = P_MIN; p <= P_MAX; p += P_INC)
719 wrpll_update_rnp(freq2k, budget,
720 r2, n2, p, &best);
721 }
722 }
723
724 *n2_out = best.n2;
725 *p_out = best.p;
726 *r2_out = best.r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300727}
728
Damien Lespiau0220ab62014-07-29 18:06:22 +0100729static bool
Damien Lespiaud664c0c2014-07-29 18:06:23 +0100730hsw_ddi_pll_select(struct intel_crtc *intel_crtc,
731 struct intel_encoder *intel_encoder,
732 int clock)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300733{
Damien Lespiaud664c0c2014-07-29 18:06:23 +0100734 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
Daniel Vettere0b01be2014-06-25 22:02:01 +0300735 struct intel_shared_dpll *pll;
Daniel Vetter716c2e52014-06-25 22:02:02 +0300736 uint32_t val;
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100737 unsigned p, n2, r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300738
Damien Lespiaud664c0c2014-07-29 18:06:23 +0100739 hsw_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300740
Daniel Vetter114fe482014-06-25 22:01:48 +0300741 val = WRPLL_PLL_ENABLE | WRPLL_PLL_LCPLL |
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300742 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
743 WRPLL_DIVIDER_POST(p);
744
Daniel Vetter716c2e52014-06-25 22:02:02 +0300745 intel_crtc->config.dpll_hw_state.wrpll = val;
746
747 pll = intel_get_shared_dpll(intel_crtc);
748 if (pll == NULL) {
749 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
750 pipe_name(intel_crtc->pipe));
Paulo Zanoni06940012013-10-30 18:27:43 -0200751 return false;
752 }
753
Daniel Vetter716c2e52014-06-25 22:02:02 +0300754 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_WRPLL(pll->id);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300755 }
756
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300757 return true;
758}
759
Damien Lespiau0220ab62014-07-29 18:06:22 +0100760
761/*
762 * Tries to find a *shared* PLL for the CRTC and store it in
763 * intel_crtc->ddi_pll_sel.
764 *
765 * For private DPLLs, compute_config() should do the selection for us. This
766 * function should be folded into compute_config() eventually.
767 */
768bool intel_ddi_pll_select(struct intel_crtc *intel_crtc)
769{
770 struct drm_crtc *crtc = &intel_crtc->base;
771 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Damien Lespiau0220ab62014-07-29 18:06:22 +0100772 int clock = intel_crtc->config.port_clock;
773
774 intel_put_shared_dpll(intel_crtc);
775
Damien Lespiaud664c0c2014-07-29 18:06:23 +0100776 return hsw_ddi_pll_select(intel_crtc, intel_encoder, clock);
Damien Lespiau0220ab62014-07-29 18:06:22 +0100777}
778
Paulo Zanonidae84792012-10-15 15:51:30 -0300779void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
780{
781 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
783 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200784 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -0300785 int type = intel_encoder->type;
786 uint32_t temp;
787
Dave Airlie0e32b392014-05-02 14:02:48 +1000788 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP || type == INTEL_OUTPUT_DP_MST) {
Paulo Zanonic9809792012-10-23 18:30:00 -0200789 temp = TRANS_MSA_SYNC_CLK;
Daniel Vetter965e0c42013-03-27 00:44:57 +0100790 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -0300791 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -0200792 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300793 break;
794 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -0200795 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300796 break;
797 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -0200798 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300799 break;
800 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -0200801 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300802 break;
803 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100804 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -0300805 }
Paulo Zanonic9809792012-10-23 18:30:00 -0200806 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -0300807 }
808}
809
Dave Airlie0e32b392014-05-02 14:02:48 +1000810void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state)
811{
812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
813 struct drm_device *dev = crtc->dev;
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
816 uint32_t temp;
817 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
818 if (state == true)
819 temp |= TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
820 else
821 temp &= ~TRANS_DDI_DP_VC_PAYLOAD_ALLOC;
822 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
823}
824
Damien Lespiau8228c252013-03-07 15:30:27 +0000825void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300826{
827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
828 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300829 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic7670b12013-11-02 21:07:37 -0700830 struct drm_device *dev = crtc->dev;
831 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300832 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +0200833 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200834 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300835 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300836 uint32_t temp;
837
Paulo Zanoniad80a812012-10-24 16:06:19 -0200838 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
839 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200840 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -0300841
Daniel Vetter965e0c42013-03-27 00:44:57 +0100842 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -0300843 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200844 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300845 break;
846 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200847 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300848 break;
849 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200850 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300851 break;
852 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200853 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300854 break;
855 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100856 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -0300857 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300858
Ville Syrjäläa6662832013-09-10 17:03:41 +0300859 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200860 temp |= TRANS_DDI_PVSYNC;
Ville Syrjäläa6662832013-09-10 17:03:41 +0300861 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200862 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c2012-08-08 14:15:28 -0300863
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200864 if (cpu_transcoder == TRANSCODER_EDP) {
865 switch (pipe) {
866 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -0700867 /* On Haswell, can only use the always-on power well for
868 * eDP when not using the panel fitter, and when not
869 * using motion blur mitigation (which we don't
870 * support). */
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200871 if (IS_HASWELL(dev) &&
872 (intel_crtc->config.pch_pfit.enabled ||
873 intel_crtc->config.pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -0200874 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
875 else
876 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200877 break;
878 case PIPE_B:
879 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
880 break;
881 case PIPE_C:
882 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
883 break;
884 default:
885 BUG();
886 break;
887 }
888 }
889
Paulo Zanoni7739c332012-10-15 15:51:29 -0300890 if (type == INTEL_OUTPUT_HDMI) {
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200891 if (intel_crtc->config.has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200892 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300893 else
Paulo Zanoniad80a812012-10-24 16:06:19 -0200894 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300895
Paulo Zanoni7739c332012-10-15 15:51:29 -0300896 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -0200897 temp |= TRANS_DDI_MODE_SELECT_FDI;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100898 temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300899
900 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
901 type == INTEL_OUTPUT_EDP) {
902 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
903
Dave Airlie0e32b392014-05-02 14:02:48 +1000904 if (intel_dp->is_mst) {
905 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
906 } else
907 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
908
909 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
910 } else if (type == INTEL_OUTPUT_DP_MST) {
911 struct intel_dp *intel_dp = &enc_to_mst(encoder)->primary->dp;
912
913 if (intel_dp->is_mst) {
914 temp |= TRANS_DDI_MODE_SELECT_DP_MST;
915 } else
916 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300917
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200918 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300919 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300920 WARN(1, "Invalid encoder type %d for pipe %c\n",
921 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300922 }
923
Paulo Zanoniad80a812012-10-24 16:06:19 -0200924 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300925}
926
Paulo Zanoniad80a812012-10-24 16:06:19 -0200927void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
928 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300929{
Paulo Zanoniad80a812012-10-24 16:06:19 -0200930 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300931 uint32_t val = I915_READ(reg);
932
Dave Airlie0e32b392014-05-02 14:02:48 +1000933 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK | TRANS_DDI_DP_VC_PAYLOAD_ALLOC);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200934 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300935 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300936}
937
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200938bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
939{
940 struct drm_device *dev = intel_connector->base.dev;
941 struct drm_i915_private *dev_priv = dev->dev_private;
942 struct intel_encoder *intel_encoder = intel_connector->encoder;
943 int type = intel_connector->base.connector_type;
944 enum port port = intel_ddi_get_encoder_port(intel_encoder);
945 enum pipe pipe = 0;
946 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -0300947 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200948 uint32_t tmp;
949
Paulo Zanoni882244a2014-04-01 14:55:12 -0300950 power_domain = intel_display_port_power_domain(intel_encoder);
951 if (!intel_display_power_enabled(dev_priv, power_domain))
952 return false;
953
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200954 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
955 return false;
956
957 if (port == PORT_A)
958 cpu_transcoder = TRANSCODER_EDP;
959 else
Daniel Vetter1a240d42012-11-29 22:18:51 +0100960 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200961
962 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
963
964 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
965 case TRANS_DDI_MODE_SELECT_HDMI:
966 case TRANS_DDI_MODE_SELECT_DVI:
967 return (type == DRM_MODE_CONNECTOR_HDMIA);
968
969 case TRANS_DDI_MODE_SELECT_DP_SST:
970 if (type == DRM_MODE_CONNECTOR_eDP)
971 return true;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200972 return (type == DRM_MODE_CONNECTOR_DisplayPort);
Dave Airlie0e32b392014-05-02 14:02:48 +1000973 case TRANS_DDI_MODE_SELECT_DP_MST:
974 /* if the transcoder is in MST state then
975 * connector isn't connected */
976 return false;
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200977
978 case TRANS_DDI_MODE_SELECT_FDI:
979 return (type == DRM_MODE_CONNECTOR_VGA);
980
981 default:
982 return false;
983 }
984}
985
Daniel Vetter85234cd2012-07-02 13:27:29 +0200986bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
987 enum pipe *pipe)
988{
989 struct drm_device *dev = encoder->base.dev;
990 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -0300991 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +0200992 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200993 u32 tmp;
994 int i;
995
Imre Deak6d129be2014-03-05 16:20:54 +0200996 power_domain = intel_display_port_power_domain(encoder);
997 if (!intel_display_power_enabled(dev_priv, power_domain))
998 return false;
999
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001000 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001001
1002 if (!(tmp & DDI_BUF_CTL_ENABLE))
1003 return false;
1004
Paulo Zanoniad80a812012-10-24 16:06:19 -02001005 if (port == PORT_A) {
1006 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001007
Paulo Zanoniad80a812012-10-24 16:06:19 -02001008 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1009 case TRANS_DDI_EDP_INPUT_A_ON:
1010 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1011 *pipe = PIPE_A;
1012 break;
1013 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1014 *pipe = PIPE_B;
1015 break;
1016 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1017 *pipe = PIPE_C;
1018 break;
1019 }
1020
1021 return true;
1022 } else {
1023 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1024 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1025
1026 if ((tmp & TRANS_DDI_PORT_MASK)
1027 == TRANS_DDI_SELECT_PORT(port)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10001028 if ((tmp & TRANS_DDI_MODE_SELECT_MASK) == TRANS_DDI_MODE_SELECT_DP_MST)
1029 return false;
1030
Paulo Zanoniad80a812012-10-24 16:06:19 -02001031 *pipe = i;
1032 return true;
1033 }
Daniel Vetter85234cd2012-07-02 13:27:29 +02001034 }
1035 }
1036
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001037 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001038
Jesse Barnes22f9fe52013-04-02 10:03:55 -07001039 return false;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001040}
1041
Paulo Zanonifc914632012-10-05 12:05:54 -03001042void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1043{
1044 struct drm_crtc *crtc = &intel_crtc->base;
1045 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1046 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1047 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Daniel Vetter3b117c82013-04-17 20:15:07 +02001048 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001049
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001050 if (cpu_transcoder != TRANSCODER_EDP)
1051 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1052 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001053}
1054
1055void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1056{
1057 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Daniel Vetter3b117c82013-04-17 20:15:07 +02001058 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001059
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001060 if (cpu_transcoder != TRANSCODER_EDP)
1061 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1062 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001063}
1064
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001065static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001066{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001067 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001068 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001069 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001070 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001071 int type = intel_encoder->type;
1072
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001073 if (crtc->config.has_audio) {
1074 DRM_DEBUG_DRIVER("Audio on pipe %c on DDI\n",
1075 pipe_name(crtc->pipe));
1076
1077 /* write eld */
1078 DRM_DEBUG_DRIVER("DDI audio: write eld information\n");
1079 intel_write_eld(encoder, &crtc->config.adjusted_mode);
1080 }
1081
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001082 if (type == INTEL_OUTPUT_EDP) {
1083 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001084 intel_edp_panel_on(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001085 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001086
Daniel Vetterde7cfc62014-06-25 22:01:54 +03001087 WARN_ON(crtc->config.ddi_pll_sel == PORT_CLK_SEL_NONE);
1088 I915_WRITE(PORT_CLK_SEL(port), crtc->config.ddi_pll_sel);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001089
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001090 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001091 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001092
Dave Airlie44905a22014-05-02 13:36:43 +10001093 intel_ddi_init_dp_buf_reg(intel_encoder);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001094
1095 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1096 intel_dp_start_link_train(intel_dp);
1097 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001098 if (port != PORT_A)
1099 intel_dp_stop_link_train(intel_dp);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001100 } else if (type == INTEL_OUTPUT_HDMI) {
1101 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1102
1103 intel_hdmi->set_infoframes(encoder,
1104 crtc->config.has_hdmi_sink,
1105 &crtc->config.adjusted_mode);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001106 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001107}
1108
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001109static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001110{
1111 struct drm_encoder *encoder = &intel_encoder->base;
1112 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1113 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001114 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001115 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001116 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001117
1118 val = I915_READ(DDI_BUF_CTL(port));
1119 if (val & DDI_BUF_CTL_ENABLE) {
1120 val &= ~DDI_BUF_CTL_ENABLE;
1121 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001122 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001123 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001124
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001125 val = I915_READ(DP_TP_CTL(port));
1126 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1127 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1128 I915_WRITE(DP_TP_CTL(port), val);
1129
1130 if (wait)
1131 intel_wait_ddi_buf_idle(dev_priv, port);
1132
Jani Nikula76bb80e2013-11-15 15:29:57 +02001133 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001134 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001135 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001136 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001137 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001138 }
1139
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001140 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1141}
1142
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001143static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001144{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001145 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001146 struct drm_crtc *crtc = encoder->crtc;
1147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1148 int pipe = intel_crtc->pipe;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001149 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001150 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001151 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1152 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001153 uint32_t tmp;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001154
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001155 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001156 struct intel_digital_port *intel_dig_port =
1157 enc_to_dig_port(encoder);
1158
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001159 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1160 * are ignored so nothing special needs to be done besides
1161 * enabling the port.
1162 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001163 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001164 intel_dig_port->saved_port_bits |
1165 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001166 } else if (type == INTEL_OUTPUT_EDP) {
1167 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1168
Imre Deak3ab9c632013-05-03 12:57:41 +03001169 if (port == PORT_A)
1170 intel_dp_stop_link_train(intel_dp);
1171
Daniel Vetter4be73782014-01-17 14:39:48 +01001172 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi49065572013-07-11 18:45:05 -03001173 intel_edp_psr_enable(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001174 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001175
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001176 if (intel_crtc->config.has_audio) {
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001177 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001178 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1179 tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
1180 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1181 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001182}
1183
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001184static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001185{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001186 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001187 struct drm_crtc *crtc = encoder->crtc;
1188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1189 int pipe = intel_crtc->pipe;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001190 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001191 struct drm_device *dev = encoder->dev;
1192 struct drm_i915_private *dev_priv = dev->dev_private;
1193 uint32_t tmp;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001194
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001195 /* We can't touch HSW_AUD_PIN_ELD_CP_VLD uncionditionally because this
1196 * register is part of the power well on Haswell. */
1197 if (intel_crtc->config.has_audio) {
1198 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1199 tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) <<
1200 (pipe * 4));
1201 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1202 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
1203 }
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001204
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001205 if (type == INTEL_OUTPUT_EDP) {
1206 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1207
Rodrigo Vivi49065572013-07-11 18:45:05 -03001208 intel_edp_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001209 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001210 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001211}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001212
Damien Lespiauad13d602014-07-29 18:06:24 +01001213static int bdw_get_cdclk_freq(struct drm_i915_private *dev_priv)
1214{
1215 uint32_t lcpll = I915_READ(LCPLL_CTL);
1216 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
1217
1218 if (lcpll & LCPLL_CD_SOURCE_FCLK)
1219 return 800000;
1220 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
1221 return 450000;
1222 else if (freq == LCPLL_CLK_FREQ_450)
1223 return 450000;
1224 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
1225 return 540000;
1226 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
1227 return 337500;
1228 else
1229 return 675000;
1230}
1231
1232static int hsw_get_cdclk_freq(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001233{
Paulo Zanonie39bf982013-11-02 21:07:36 -07001234 struct drm_device *dev = dev_priv->dev;
Paulo Zanonia4006642013-08-06 18:57:11 -03001235 uint32_t lcpll = I915_READ(LCPLL_CTL);
Paulo Zanonie39bf982013-11-02 21:07:36 -07001236 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
Paulo Zanonia4006642013-08-06 18:57:11 -03001237
Damien Lespiauad13d602014-07-29 18:06:24 +01001238 if (lcpll & LCPLL_CD_SOURCE_FCLK)
Paulo Zanonia4006642013-08-06 18:57:11 -03001239 return 800000;
Damien Lespiauad13d602014-07-29 18:06:24 +01001240 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001241 return 450000;
Damien Lespiauad13d602014-07-29 18:06:24 +01001242 else if (freq == LCPLL_CLK_FREQ_450)
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001243 return 450000;
Damien Lespiauad13d602014-07-29 18:06:24 +01001244 else if (IS_ULT(dev))
1245 return 337500;
1246 else
1247 return 540000;
1248}
1249
1250int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
1251{
1252 struct drm_device *dev = dev_priv->dev;
1253
1254 if (IS_BROADWELL(dev))
1255 return bdw_get_cdclk_freq(dev_priv);
1256
1257 /* Haswell */
1258 return hsw_get_cdclk_freq(dev_priv);
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001259}
1260
Daniel Vettere0b01be2014-06-25 22:02:01 +03001261static void hsw_ddi_pll_enable(struct drm_i915_private *dev_priv,
1262 struct intel_shared_dpll *pll)
1263{
Daniel Vettere0b01be2014-06-25 22:02:01 +03001264 I915_WRITE(WRPLL_CTL(pll->id), pll->hw_state.wrpll);
1265 POSTING_READ(WRPLL_CTL(pll->id));
1266 udelay(20);
1267}
1268
Daniel Vetter12030432014-06-25 22:02:00 +03001269static void hsw_ddi_pll_disable(struct drm_i915_private *dev_priv,
1270 struct intel_shared_dpll *pll)
1271{
1272 uint32_t val;
1273
1274 val = I915_READ(WRPLL_CTL(pll->id));
Daniel Vetter12030432014-06-25 22:02:00 +03001275 I915_WRITE(WRPLL_CTL(pll->id), val & ~WRPLL_PLL_ENABLE);
1276 POSTING_READ(WRPLL_CTL(pll->id));
1277}
1278
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001279static bool hsw_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
1280 struct intel_shared_dpll *pll,
1281 struct intel_dpll_hw_state *hw_state)
1282{
1283 uint32_t val;
1284
1285 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
1286 return false;
1287
1288 val = I915_READ(WRPLL_CTL(pll->id));
1289 hw_state->wrpll = val;
1290
1291 return val & WRPLL_PLL_ENABLE;
1292}
1293
Damien Lespiauca1381b2014-07-15 15:05:33 +01001294static const char * const hsw_ddi_pll_names[] = {
Daniel Vetter9cd86932014-06-25 22:01:57 +03001295 "WRPLL 1",
1296 "WRPLL 2",
1297};
1298
Damien Lespiau143b3072014-07-29 18:06:19 +01001299static void hsw_shared_dplls_init(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001300{
Daniel Vetter9cd86932014-06-25 22:01:57 +03001301 int i;
1302
Daniel Vetter716c2e52014-06-25 22:02:02 +03001303 dev_priv->num_shared_dpll = 2;
Daniel Vetter9cd86932014-06-25 22:01:57 +03001304
Daniel Vetter716c2e52014-06-25 22:02:02 +03001305 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter9cd86932014-06-25 22:01:57 +03001306 dev_priv->shared_dplls[i].id = i;
1307 dev_priv->shared_dplls[i].name = hsw_ddi_pll_names[i];
Daniel Vetter12030432014-06-25 22:02:00 +03001308 dev_priv->shared_dplls[i].disable = hsw_ddi_pll_disable;
Daniel Vettere0b01be2014-06-25 22:02:01 +03001309 dev_priv->shared_dplls[i].enable = hsw_ddi_pll_enable;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001310 dev_priv->shared_dplls[i].get_hw_state =
1311 hsw_ddi_pll_get_hw_state;
Daniel Vetter9cd86932014-06-25 22:01:57 +03001312 }
Damien Lespiau143b3072014-07-29 18:06:19 +01001313}
1314
1315void intel_ddi_pll_init(struct drm_device *dev)
1316{
1317 struct drm_i915_private *dev_priv = dev->dev_private;
1318 uint32_t val = I915_READ(LCPLL_CTL);
1319
1320 hsw_shared_dplls_init(dev_priv);
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001321
1322 /* The LCPLL register should be turned on by the BIOS. For now let's
1323 * just check its state and print errors in case something is wrong.
1324 * Don't even try to turn it on.
1325 */
1326
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001327 DRM_DEBUG_KMS("CDCLK running at %dKHz\n",
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001328 intel_ddi_get_cdclk_freq(dev_priv));
1329
1330 if (val & LCPLL_CD_SOURCE_FCLK)
1331 DRM_ERROR("CDCLK source is not LCPLL\n");
1332
1333 if (val & LCPLL_PLL_DISABLE)
1334 DRM_ERROR("LCPLL is disabled\n");
1335}
Paulo Zanonic19b0662012-10-15 15:51:41 -03001336
1337void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1338{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001339 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1340 struct intel_dp *intel_dp = &intel_dig_port->dp;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001341 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001342 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001343 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05301344 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001345
1346 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1347 val = I915_READ(DDI_BUF_CTL(port));
1348 if (val & DDI_BUF_CTL_ENABLE) {
1349 val &= ~DDI_BUF_CTL_ENABLE;
1350 I915_WRITE(DDI_BUF_CTL(port), val);
1351 wait = true;
1352 }
1353
1354 val = I915_READ(DP_TP_CTL(port));
1355 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1356 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1357 I915_WRITE(DP_TP_CTL(port), val);
1358 POSTING_READ(DP_TP_CTL(port));
1359
1360 if (wait)
1361 intel_wait_ddi_buf_idle(dev_priv, port);
1362 }
1363
Dave Airlie0e32b392014-05-02 14:02:48 +10001364 val = DP_TP_CTL_ENABLE |
Paulo Zanonic19b0662012-10-15 15:51:41 -03001365 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Dave Airlie0e32b392014-05-02 14:02:48 +10001366 if (intel_dp->is_mst)
1367 val |= DP_TP_CTL_MODE_MST;
1368 else {
1369 val |= DP_TP_CTL_MODE_SST;
1370 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1371 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1372 }
Paulo Zanonic19b0662012-10-15 15:51:41 -03001373 I915_WRITE(DP_TP_CTL(port), val);
1374 POSTING_READ(DP_TP_CTL(port));
1375
1376 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1377 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1378 POSTING_READ(DDI_BUF_CTL(port));
1379
1380 udelay(600);
1381}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001382
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02001383void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1384{
1385 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1386 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1387 uint32_t val;
1388
1389 intel_ddi_post_disable(intel_encoder);
1390
1391 val = I915_READ(_FDI_RXA_CTL);
1392 val &= ~FDI_RX_ENABLE;
1393 I915_WRITE(_FDI_RXA_CTL, val);
1394
1395 val = I915_READ(_FDI_RXA_MISC);
1396 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1397 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1398 I915_WRITE(_FDI_RXA_MISC, val);
1399
1400 val = I915_READ(_FDI_RXA_CTL);
1401 val &= ~FDI_PCDCLK;
1402 I915_WRITE(_FDI_RXA_CTL, val);
1403
1404 val = I915_READ(_FDI_RXA_CTL);
1405 val &= ~FDI_RX_PLL_ENABLE;
1406 I915_WRITE(_FDI_RXA_CTL, val);
1407}
1408
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001409static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1410{
Dave Airlie0e32b392014-05-02 14:02:48 +10001411 struct intel_digital_port *intel_dig_port = enc_to_dig_port(&intel_encoder->base);
1412 int type = intel_dig_port->base.type;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001413
Dave Airlie0e32b392014-05-02 14:02:48 +10001414 if (type != INTEL_OUTPUT_DISPLAYPORT &&
1415 type != INTEL_OUTPUT_EDP &&
1416 type != INTEL_OUTPUT_UNKNOWN) {
1417 return;
1418 }
1419
1420 intel_dp_hot_plug(intel_encoder);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001421}
1422
Ville Syrjälä6801c182013-09-24 14:24:05 +03001423void intel_ddi_get_config(struct intel_encoder *encoder,
1424 struct intel_crtc_config *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001425{
1426 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1427 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1428 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1429 u32 temp, flags = 0;
1430
1431 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1432 if (temp & TRANS_DDI_PHSYNC)
1433 flags |= DRM_MODE_FLAG_PHSYNC;
1434 else
1435 flags |= DRM_MODE_FLAG_NHSYNC;
1436 if (temp & TRANS_DDI_PVSYNC)
1437 flags |= DRM_MODE_FLAG_PVSYNC;
1438 else
1439 flags |= DRM_MODE_FLAG_NVSYNC;
1440
1441 pipe_config->adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03001442
1443 switch (temp & TRANS_DDI_BPC_MASK) {
1444 case TRANS_DDI_BPC_6:
1445 pipe_config->pipe_bpp = 18;
1446 break;
1447 case TRANS_DDI_BPC_8:
1448 pipe_config->pipe_bpp = 24;
1449 break;
1450 case TRANS_DDI_BPC_10:
1451 pipe_config->pipe_bpp = 30;
1452 break;
1453 case TRANS_DDI_BPC_12:
1454 pipe_config->pipe_bpp = 36;
1455 break;
1456 default:
1457 break;
1458 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001459
1460 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
1461 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001462 pipe_config->has_hdmi_sink = true;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001463 case TRANS_DDI_MODE_SELECT_DVI:
1464 case TRANS_DDI_MODE_SELECT_FDI:
1465 break;
1466 case TRANS_DDI_MODE_SELECT_DP_SST:
1467 case TRANS_DDI_MODE_SELECT_DP_MST:
1468 pipe_config->has_dp_encoder = true;
1469 intel_dp_get_m_n(intel_crtc, pipe_config);
1470 break;
1471 default:
1472 break;
1473 }
Daniel Vetter10214422013-11-18 07:38:16 +01001474
Paulo Zanonia60551b2014-05-21 16:23:20 -03001475 if (intel_display_power_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
1476 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1477 if (temp & (AUDIO_OUTPUT_ENABLE_A << (intel_crtc->pipe * 4)))
1478 pipe_config->has_audio = true;
1479 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001480
Daniel Vetter10214422013-11-18 07:38:16 +01001481 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp_bpp &&
1482 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1483 /*
1484 * This is a big fat ugly hack.
1485 *
1486 * Some machines in UEFI boot mode provide us a VBT that has 18
1487 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1488 * unknown we fail to light up. Yet the same BIOS boots up with
1489 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1490 * max, not what it tells us to use.
1491 *
1492 * Note: This will still be broken if the eDP panel is not lit
1493 * up by the BIOS, and thus we can't get the mode at module
1494 * load.
1495 */
1496 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1497 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1498 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1499 }
Jesse Barnes11578552014-01-21 12:42:10 -08001500
Daniel Vetter3d51278a2014-07-29 20:57:08 +02001501 hsw_ddi_clock_get(encoder, pipe_config);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001502}
1503
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001504static void intel_ddi_destroy(struct drm_encoder *encoder)
1505{
1506 /* HDMI has nothing special to destroy, so we can go with this. */
1507 intel_dp_encoder_destroy(encoder);
1508}
1509
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001510static bool intel_ddi_compute_config(struct intel_encoder *encoder,
1511 struct intel_crtc_config *pipe_config)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001512{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001513 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02001514 int port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001515
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001516 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001517
Daniel Vettereccb1402013-05-22 00:50:22 +02001518 if (port == PORT_A)
1519 pipe_config->cpu_transcoder = TRANSCODER_EDP;
1520
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001521 if (type == INTEL_OUTPUT_HDMI)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001522 return intel_hdmi_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001523 else
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001524 return intel_dp_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001525}
1526
1527static const struct drm_encoder_funcs intel_ddi_funcs = {
1528 .destroy = intel_ddi_destroy,
1529};
1530
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001531static struct intel_connector *
1532intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
1533{
1534 struct intel_connector *connector;
1535 enum port port = intel_dig_port->port;
1536
1537 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1538 if (!connector)
1539 return NULL;
1540
1541 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1542 if (!intel_dp_init_connector(intel_dig_port, connector)) {
1543 kfree(connector);
1544 return NULL;
1545 }
1546
1547 return connector;
1548}
1549
1550static struct intel_connector *
1551intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
1552{
1553 struct intel_connector *connector;
1554 enum port port = intel_dig_port->port;
1555
1556 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1557 if (!connector)
1558 return NULL;
1559
1560 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
1561 intel_hdmi_init_connector(intel_dig_port, connector);
1562
1563 return connector;
1564}
1565
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001566void intel_ddi_init(struct drm_device *dev, enum port port)
1567{
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001568 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001569 struct intel_digital_port *intel_dig_port;
1570 struct intel_encoder *intel_encoder;
1571 struct drm_encoder *encoder;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001572 bool init_hdmi, init_dp;
1573
1574 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
1575 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
1576 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
1577 if (!init_dp && !init_hdmi) {
Chris Wilsonf68d6972014-08-04 07:15:09 +01001578 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible, assuming it is\n",
Paulo Zanoni311a2092013-09-12 17:12:18 -03001579 port_name(port));
1580 init_hdmi = true;
1581 init_dp = true;
1582 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001583
Daniel Vetterb14c5672013-09-19 12:18:32 +02001584 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001585 if (!intel_dig_port)
1586 return;
1587
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001588 intel_encoder = &intel_dig_port->base;
1589 encoder = &intel_encoder->base;
1590
1591 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1592 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001593
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001594 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001595 intel_encoder->enable = intel_enable_ddi;
1596 intel_encoder->pre_enable = intel_ddi_pre_enable;
1597 intel_encoder->disable = intel_disable_ddi;
1598 intel_encoder->post_disable = intel_ddi_post_disable;
1599 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001600 intel_encoder->get_config = intel_ddi_get_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001601
1602 intel_dig_port->port = port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001603 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
1604 (DDI_BUF_PORT_REVERSAL |
1605 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001606
1607 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
Chris Wilsonf68d6972014-08-04 07:15:09 +01001608 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001609 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001610 intel_encoder->hot_plug = intel_ddi_hot_plug;
1611
Chris Wilsonf68d6972014-08-04 07:15:09 +01001612 if (init_dp) {
1613 if (!intel_ddi_init_dp_connector(intel_dig_port))
1614 goto err;
Dave Airlie13cf5502014-06-18 11:29:35 +10001615
Chris Wilsonf68d6972014-08-04 07:15:09 +01001616 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
1617 dev_priv->hpd_irq_port[port] = intel_dig_port;
1618 }
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001619
Paulo Zanoni311a2092013-09-12 17:12:18 -03001620 /* In theory we don't need the encoder->type check, but leave it just in
1621 * case we have some really bad VBTs... */
Chris Wilsonf68d6972014-08-04 07:15:09 +01001622 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi) {
1623 if (!intel_ddi_init_hdmi_connector(intel_dig_port))
1624 goto err;
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001625 }
Chris Wilsonf68d6972014-08-04 07:15:09 +01001626
1627 return;
1628
1629err:
1630 drm_encoder_cleanup(encoder);
1631 kfree(intel_dig_port);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001632}