blob: f7e35e7965fc5733ca1e4de0291e1901917892e5 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08002 * File: arch/blackfin/mach-common/ints-priority.c
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Simon Arlottd2d50aa2007-06-11 15:31:30 +08004 * Description: Set up the interrupt priorities
Bryan Wu1394f032007-05-06 14:50:22 -07005 *
6 * Modified:
7 * 1996 Roman Zippel
8 * 1999 D. Jeff Dionne <jeff@uclinux.org>
9 * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
10 * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
11 * 2003 Metrowerks/Motorola
12 * 2003 Bas Vermeulen <bas@buyways.nl>
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080013 * Copyright 2004-2008 Analog Devices Inc.
Bryan Wu1394f032007-05-06 14:50:22 -070014 *
15 * Bugs: Enter bugs at http://blackfin.uclinux.org/
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License as published by
19 * the Free Software Foundation; either version 2 of the License, or
20 * (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, see the file COPYING, or write
29 * to the Free Software Foundation, Inc.,
30 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
31 */
32
33#include <linux/module.h>
34#include <linux/kernel_stat.h>
35#include <linux/seq_file.h>
36#include <linux/irq.h>
37#ifdef CONFIG_KGDB
38#include <linux/kgdb.h>
39#endif
40#include <asm/traps.h>
41#include <asm/blackfin.h>
42#include <asm/gpio.h>
43#include <asm/irq_handler.h>
44
Mike Frysinger7beb7432008-11-18 17:48:22 +080045#define SIC_SYSIRQ(irq) (irq - (IRQ_CORETMR + 1))
46
Bryan Wu1394f032007-05-06 14:50:22 -070047#ifdef BF537_FAMILY
48# define BF537_GENERIC_ERROR_INT_DEMUX
49#else
50# undef BF537_GENERIC_ERROR_INT_DEMUX
51#endif
52
53/*
54 * NOTES:
55 * - we have separated the physical Hardware interrupt from the
56 * levels that the LINUX kernel sees (see the description in irq.h)
57 * -
58 */
59
Graf Yang6b3087c2009-01-07 23:14:39 +080060#ifndef CONFIG_SMP
Mike Frysingera99bbcc2007-10-22 00:19:31 +080061/* Initialize this to an actual value to force it into the .data
62 * section so that we know it is properly initialized at entry into
63 * the kernel but before bss is initialized to zero (which is where
64 * it would live otherwise). The 0x1f magic represents the IRQs we
65 * cannot actually mask out in hardware.
66 */
Mike Frysinger40059782008-11-18 17:48:22 +080067unsigned long bfin_irq_flags = 0x1f;
68EXPORT_SYMBOL(bfin_irq_flags);
Graf Yang6b3087c2009-01-07 23:14:39 +080069#endif
Bryan Wu1394f032007-05-06 14:50:22 -070070
71/* The number of spurious interrupts */
72atomic_t num_spurious;
73
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080074#ifdef CONFIG_PM
75unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */
Michael Hennerich4a88d0c2008-08-05 17:38:41 +080076unsigned vr_wakeup;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080077#endif
78
Bryan Wu1394f032007-05-06 14:50:22 -070079struct ivgx {
Michael Hennerich464abc52008-02-25 13:50:20 +080080 /* irq number for request_irq, available in mach-bf5xx/irq.h */
Roy Huang24a07a12007-07-12 22:41:45 +080081 unsigned int irqno;
Bryan Wu1394f032007-05-06 14:50:22 -070082 /* corresponding bit in the SIC_ISR register */
Roy Huang24a07a12007-07-12 22:41:45 +080083 unsigned int isrflag;
Bryan Wu1394f032007-05-06 14:50:22 -070084} ivg_table[NR_PERI_INTS];
85
86struct ivg_slice {
87 /* position of first irq in ivg_table for given ivg */
88 struct ivgx *ifirst;
89 struct ivgx *istop;
90} ivg7_13[IVG13 - IVG7 + 1];
91
Bryan Wu1394f032007-05-06 14:50:22 -070092
93/*
94 * Search SIC_IAR and fill tables with the irqvalues
95 * and their positions in the SIC_ISR register.
96 */
97static void __init search_IAR(void)
98{
99 unsigned ivg, irq_pos = 0;
100 for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
101 int irqn;
102
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800103 ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
Bryan Wu1394f032007-05-06 14:50:22 -0700104
105 for (irqn = 0; irqn < NR_PERI_INTS; irqn++) {
106 int iar_shift = (irqn & 7) * 4;
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800107 if (ivg == (0xf &
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800108#if defined(CONFIG_BF52x) || defined(CONFIG_BF538) \
109 || defined(CONFIG_BF539) || defined(CONFIG_BF51x)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800110 bfin_read32((unsigned long *)SIC_IAR0 +
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800111 ((irqn % 32) >> 3) + ((irqn / 32) *
112 ((SIC_IAR4 - SIC_IAR0) / 4))) >> iar_shift)) {
Michael Hennerich59003142007-10-21 16:54:27 +0800113#else
114 bfin_read32((unsigned long *)SIC_IAR0 +
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800115 (irqn >> 3)) >> iar_shift)) {
Michael Hennerich59003142007-10-21 16:54:27 +0800116#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700117 ivg_table[irq_pos].irqno = IVG7 + irqn;
Roy Huang24a07a12007-07-12 22:41:45 +0800118 ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
Bryan Wu1394f032007-05-06 14:50:22 -0700119 ivg7_13[ivg].istop++;
120 irq_pos++;
121 }
122 }
123 }
124}
125
126/*
Michael Hennerich464abc52008-02-25 13:50:20 +0800127 * This is for core internal IRQs
Bryan Wu1394f032007-05-06 14:50:22 -0700128 */
129
Michael Hennerich464abc52008-02-25 13:50:20 +0800130static void bfin_ack_noop(unsigned int irq)
Bryan Wu1394f032007-05-06 14:50:22 -0700131{
132 /* Dummy function. */
133}
134
135static void bfin_core_mask_irq(unsigned int irq)
136{
Mike Frysinger40059782008-11-18 17:48:22 +0800137 bfin_irq_flags &= ~(1 << irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700138 if (!irqs_disabled())
139 local_irq_enable();
140}
141
142static void bfin_core_unmask_irq(unsigned int irq)
143{
Mike Frysinger40059782008-11-18 17:48:22 +0800144 bfin_irq_flags |= 1 << irq;
Bryan Wu1394f032007-05-06 14:50:22 -0700145 /*
146 * If interrupts are enabled, IMASK must contain the same value
Mike Frysinger40059782008-11-18 17:48:22 +0800147 * as bfin_irq_flags. Make sure that invariant holds. If interrupts
Bryan Wu1394f032007-05-06 14:50:22 -0700148 * are currently disabled we need not do anything; one of the
149 * callers will take care of setting IMASK to the proper value
150 * when reenabling interrupts.
Mike Frysinger40059782008-11-18 17:48:22 +0800151 * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
Bryan Wu1394f032007-05-06 14:50:22 -0700152 * what we need.
153 */
154 if (!irqs_disabled())
155 local_irq_enable();
156 return;
157}
158
159static void bfin_internal_mask_irq(unsigned int irq)
160{
Michael Hennerich59003142007-10-21 16:54:27 +0800161#ifdef CONFIG_BF53x
Bryan Wu1394f032007-05-06 14:50:22 -0700162 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
Michael Hennerich464abc52008-02-25 13:50:20 +0800163 ~(1 << SIC_SYSIRQ(irq)));
Roy Huang24a07a12007-07-12 22:41:45 +0800164#else
165 unsigned mask_bank, mask_bit;
Michael Hennerich464abc52008-02-25 13:50:20 +0800166 mask_bank = SIC_SYSIRQ(irq) / 32;
167 mask_bit = SIC_SYSIRQ(irq) % 32;
Bryan Wuc04d66b2007-07-12 17:26:31 +0800168 bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
169 ~(1 << mask_bit));
Graf Yang6b3087c2009-01-07 23:14:39 +0800170#ifdef CONFIG_SMP
171 bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
172 ~(1 << mask_bit));
173#endif
Roy Huang24a07a12007-07-12 22:41:45 +0800174#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700175}
176
177static void bfin_internal_unmask_irq(unsigned int irq)
178{
Michael Hennerich59003142007-10-21 16:54:27 +0800179#ifdef CONFIG_BF53x
Bryan Wu1394f032007-05-06 14:50:22 -0700180 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
Michael Hennerich464abc52008-02-25 13:50:20 +0800181 (1 << SIC_SYSIRQ(irq)));
Roy Huang24a07a12007-07-12 22:41:45 +0800182#else
183 unsigned mask_bank, mask_bit;
Michael Hennerich464abc52008-02-25 13:50:20 +0800184 mask_bank = SIC_SYSIRQ(irq) / 32;
185 mask_bit = SIC_SYSIRQ(irq) % 32;
Bryan Wuc04d66b2007-07-12 17:26:31 +0800186 bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) |
187 (1 << mask_bit));
Graf Yang6b3087c2009-01-07 23:14:39 +0800188#ifdef CONFIG_SMP
189 bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) |
190 (1 << mask_bit));
191#endif
Roy Huang24a07a12007-07-12 22:41:45 +0800192#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700193}
194
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800195#ifdef CONFIG_PM
196int bfin_internal_set_wake(unsigned int irq, unsigned int state)
197{
Michael Hennerich8d022372008-11-18 17:48:22 +0800198 u32 bank, bit, wakeup = 0;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800199 unsigned long flags;
Michael Hennerich464abc52008-02-25 13:50:20 +0800200 bank = SIC_SYSIRQ(irq) / 32;
201 bit = SIC_SYSIRQ(irq) % 32;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800202
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800203 switch (irq) {
204#ifdef IRQ_RTC
205 case IRQ_RTC:
206 wakeup |= WAKE;
207 break;
208#endif
209#ifdef IRQ_CAN0_RX
210 case IRQ_CAN0_RX:
211 wakeup |= CANWE;
212 break;
213#endif
214#ifdef IRQ_CAN1_RX
215 case IRQ_CAN1_RX:
216 wakeup |= CANWE;
217 break;
218#endif
219#ifdef IRQ_USB_INT0
220 case IRQ_USB_INT0:
221 wakeup |= USBWE;
222 break;
223#endif
224#ifdef IRQ_KEY
225 case IRQ_KEY:
226 wakeup |= KPADWE;
227 break;
228#endif
Michael Hennerichd310fb42008-08-28 17:32:01 +0800229#ifdef CONFIG_BF54x
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800230 case IRQ_CNT:
231 wakeup |= ROTWE;
232 break;
233#endif
234 default:
235 break;
236 }
237
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800238 local_irq_save(flags);
239
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800240 if (state) {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800241 bfin_sic_iwr[bank] |= (1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800242 vr_wakeup |= wakeup;
243
244 } else {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800245 bfin_sic_iwr[bank] &= ~(1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800246 vr_wakeup &= ~wakeup;
247 }
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800248
249 local_irq_restore(flags);
250
251 return 0;
252}
253#endif
254
Bryan Wu1394f032007-05-06 14:50:22 -0700255static struct irq_chip bfin_core_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800256 .name = "CORE",
Michael Hennerich464abc52008-02-25 13:50:20 +0800257 .ack = bfin_ack_noop,
Bryan Wu1394f032007-05-06 14:50:22 -0700258 .mask = bfin_core_mask_irq,
259 .unmask = bfin_core_unmask_irq,
260};
261
262static struct irq_chip bfin_internal_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800263 .name = "INTN",
Michael Hennerich464abc52008-02-25 13:50:20 +0800264 .ack = bfin_ack_noop,
Bryan Wu1394f032007-05-06 14:50:22 -0700265 .mask = bfin_internal_mask_irq,
266 .unmask = bfin_internal_unmask_irq,
Michael Hennerichce3b7bb2008-02-25 13:48:47 +0800267 .mask_ack = bfin_internal_mask_irq,
268 .disable = bfin_internal_mask_irq,
269 .enable = bfin_internal_unmask_irq,
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800270#ifdef CONFIG_PM
271 .set_wake = bfin_internal_set_wake,
272#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700273};
274
275#ifdef BF537_GENERIC_ERROR_INT_DEMUX
276static int error_int_mask;
277
Bryan Wu1394f032007-05-06 14:50:22 -0700278static void bfin_generic_error_mask_irq(unsigned int irq)
279{
280 error_int_mask &= ~(1L << (irq - IRQ_PPI_ERROR));
281
Michael Hennerich464abc52008-02-25 13:50:20 +0800282 if (!error_int_mask)
283 bfin_internal_mask_irq(IRQ_GENERIC_ERROR);
Bryan Wu1394f032007-05-06 14:50:22 -0700284}
285
286static void bfin_generic_error_unmask_irq(unsigned int irq)
287{
Michael Hennerich464abc52008-02-25 13:50:20 +0800288 bfin_internal_unmask_irq(IRQ_GENERIC_ERROR);
Bryan Wu1394f032007-05-06 14:50:22 -0700289 error_int_mask |= 1L << (irq - IRQ_PPI_ERROR);
290}
291
292static struct irq_chip bfin_generic_error_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800293 .name = "ERROR",
Michael Hennerich464abc52008-02-25 13:50:20 +0800294 .ack = bfin_ack_noop,
295 .mask_ack = bfin_generic_error_mask_irq,
Bryan Wu1394f032007-05-06 14:50:22 -0700296 .mask = bfin_generic_error_mask_irq,
297 .unmask = bfin_generic_error_unmask_irq,
298};
299
300static void bfin_demux_error_irq(unsigned int int_err_irq,
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800301 struct irq_desc *inta_desc)
Bryan Wu1394f032007-05-06 14:50:22 -0700302{
303 int irq = 0;
304
Bryan Wu1394f032007-05-06 14:50:22 -0700305#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
306 if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK)
307 irq = IRQ_MAC_ERROR;
308 else
309#endif
310 if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK)
311 irq = IRQ_SPORT0_ERROR;
312 else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK)
313 irq = IRQ_SPORT1_ERROR;
314 else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK)
315 irq = IRQ_PPI_ERROR;
316 else if (bfin_read_CAN_GIF() & CAN_ERR_MASK)
317 irq = IRQ_CAN_ERROR;
318 else if (bfin_read_SPI_STAT() & SPI_ERR_MASK)
319 irq = IRQ_SPI_ERROR;
320 else if ((bfin_read_UART0_IIR() & UART_ERR_MASK_STAT1) &&
321 (bfin_read_UART0_IIR() & UART_ERR_MASK_STAT0))
322 irq = IRQ_UART0_ERROR;
323 else if ((bfin_read_UART1_IIR() & UART_ERR_MASK_STAT1) &&
324 (bfin_read_UART1_IIR() & UART_ERR_MASK_STAT0))
325 irq = IRQ_UART1_ERROR;
326
327 if (irq) {
328 if (error_int_mask & (1L << (irq - IRQ_PPI_ERROR))) {
329 struct irq_desc *desc = irq_desc + irq;
330 desc->handle_irq(irq, desc);
331 } else {
332
333 switch (irq) {
334 case IRQ_PPI_ERROR:
335 bfin_write_PPI_STATUS(PPI_ERR_MASK);
336 break;
337#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
338 case IRQ_MAC_ERROR:
339 bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK);
340 break;
341#endif
342 case IRQ_SPORT0_ERROR:
343 bfin_write_SPORT0_STAT(SPORT_ERR_MASK);
344 break;
345
346 case IRQ_SPORT1_ERROR:
347 bfin_write_SPORT1_STAT(SPORT_ERR_MASK);
348 break;
349
350 case IRQ_CAN_ERROR:
351 bfin_write_CAN_GIS(CAN_ERR_MASK);
352 break;
353
354 case IRQ_SPI_ERROR:
355 bfin_write_SPI_STAT(SPI_ERR_MASK);
356 break;
357
358 default:
359 break;
360 }
361
362 pr_debug("IRQ %d:"
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800363 " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
364 irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700365 }
366 } else
367 printk(KERN_ERR
368 "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
369 " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
Harvey Harrisonb85d8582008-04-23 09:39:01 +0800370 __func__, __FILE__, __LINE__);
Bryan Wu1394f032007-05-06 14:50:22 -0700371
Bryan Wu1394f032007-05-06 14:50:22 -0700372}
373#endif /* BF537_GENERIC_ERROR_INT_DEMUX */
374
Graf Yangbfd15112008-10-08 18:02:44 +0800375static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
376{
377 struct irq_desc *desc = irq_desc + irq;
378 /* May not call generic set_irq_handler() due to spinlock
379 recursion. */
380 desc->handle_irq = handle;
381}
382
Michael Hennerich8d022372008-11-18 17:48:22 +0800383static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800384extern void bfin_gpio_irq_prepare(unsigned gpio);
Michael Hennerich6fce6a82007-12-24 16:56:12 +0800385
Michael Hennerich8d022372008-11-18 17:48:22 +0800386#if !defined(CONFIG_BF54x)
387
Bryan Wu1394f032007-05-06 14:50:22 -0700388static void bfin_gpio_ack_irq(unsigned int irq)
389{
Michael Hennerich8d022372008-11-18 17:48:22 +0800390 /* AFAIK ack_irq in case mask_ack is provided
391 * get's only called for edge sense irqs
392 */
393 set_gpio_data(irq_to_gpio(irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700394}
395
396static void bfin_gpio_mask_ack_irq(unsigned int irq)
397{
Michael Hennerich8d022372008-11-18 17:48:22 +0800398 struct irq_desc *desc = irq_desc + irq;
399 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700400
Michael Hennerich8d022372008-11-18 17:48:22 +0800401 if (desc->handle_irq == handle_edge_irq)
Bryan Wu1394f032007-05-06 14:50:22 -0700402 set_gpio_data(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700403
404 set_gpio_maska(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700405}
406
407static void bfin_gpio_mask_irq(unsigned int irq)
408{
Michael Hennerich8d022372008-11-18 17:48:22 +0800409 set_gpio_maska(irq_to_gpio(irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700410}
411
412static void bfin_gpio_unmask_irq(unsigned int irq)
413{
Michael Hennerich8d022372008-11-18 17:48:22 +0800414 set_gpio_maska(irq_to_gpio(irq), 1);
Bryan Wu1394f032007-05-06 14:50:22 -0700415}
416
417static unsigned int bfin_gpio_irq_startup(unsigned int irq)
418{
Michael Hennerich8d022372008-11-18 17:48:22 +0800419 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700420
Michael Hennerich8d022372008-11-18 17:48:22 +0800421 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800422 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700423
Bryan Wu1394f032007-05-06 14:50:22 -0700424 bfin_gpio_unmask_irq(irq);
425
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800426 return 0;
Bryan Wu1394f032007-05-06 14:50:22 -0700427}
428
429static void bfin_gpio_irq_shutdown(unsigned int irq)
430{
431 bfin_gpio_mask_irq(irq);
Michael Hennerich8d022372008-11-18 17:48:22 +0800432 __clear_bit(irq_to_gpio(irq), gpio_enabled);
Bryan Wu1394f032007-05-06 14:50:22 -0700433}
434
435static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
436{
Michael Hennerich8d022372008-11-18 17:48:22 +0800437 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700438
439 if (type == IRQ_TYPE_PROBE) {
440 /* only probe unenabled GPIO interrupt lines */
Michael Hennerich8d022372008-11-18 17:48:22 +0800441 if (__test_bit(gpionr, gpio_enabled))
Bryan Wu1394f032007-05-06 14:50:22 -0700442 return 0;
443 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
444 }
445
446 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800447 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Michael Hennerich8d022372008-11-18 17:48:22 +0800448
449 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800450 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700451
Bryan Wu1394f032007-05-06 14:50:22 -0700452 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +0800453 __clear_bit(gpionr, gpio_enabled);
Bryan Wu1394f032007-05-06 14:50:22 -0700454 return 0;
455 }
456
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800457 set_gpio_inen(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700458 set_gpio_dir(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700459
460 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
461 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
462 set_gpio_both(gpionr, 1);
463 else
464 set_gpio_both(gpionr, 0);
465
466 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
467 set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
468 else
469 set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
470
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800471 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
472 set_gpio_edge(gpionr, 1);
473 set_gpio_inen(gpionr, 1);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800474 set_gpio_data(gpionr, 0);
475
476 } else {
477 set_gpio_edge(gpionr, 0);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800478 set_gpio_inen(gpionr, 1);
479 }
480
Bryan Wu1394f032007-05-06 14:50:22 -0700481 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
Graf Yangbfd15112008-10-08 18:02:44 +0800482 bfin_set_irq_handler(irq, handle_edge_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700483 else
Graf Yangbfd15112008-10-08 18:02:44 +0800484 bfin_set_irq_handler(irq, handle_level_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700485
486 return 0;
487}
488
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800489#ifdef CONFIG_PM
490int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
491{
492 unsigned gpio = irq_to_gpio(irq);
493
494 if (state)
495 gpio_pm_wakeup_request(gpio, PM_WAKE_IGNORE);
496 else
497 gpio_pm_wakeup_free(gpio);
498
499 return 0;
500}
501#endif
502
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800503static void bfin_demux_gpio_irq(unsigned int inta_irq,
504 struct irq_desc *desc)
Bryan Wu1394f032007-05-06 14:50:22 -0700505{
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800506 unsigned int i, gpio, mask, irq, search = 0;
Bryan Wu1394f032007-05-06 14:50:22 -0700507
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800508 switch (inta_irq) {
509#if defined(CONFIG_BF53x)
510 case IRQ_PROG_INTA:
511 irq = IRQ_PF0;
512 search = 1;
513 break;
514# if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
515 case IRQ_MAC_RX:
516 irq = IRQ_PH0;
517 break;
518# endif
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800519#elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
520 case IRQ_PORTF_INTA:
521 irq = IRQ_PF0;
522 break;
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800523#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800524 case IRQ_PORTF_INTA:
525 irq = IRQ_PF0;
526 break;
527 case IRQ_PORTG_INTA:
528 irq = IRQ_PG0;
529 break;
530 case IRQ_PORTH_INTA:
531 irq = IRQ_PH0;
532 break;
533#elif defined(CONFIG_BF561)
534 case IRQ_PROG0_INTA:
535 irq = IRQ_PF0;
536 break;
537 case IRQ_PROG1_INTA:
538 irq = IRQ_PF16;
539 break;
540 case IRQ_PROG2_INTA:
541 irq = IRQ_PF32;
542 break;
543#endif
544 default:
545 BUG();
546 return;
Bryan Wu1394f032007-05-06 14:50:22 -0700547 }
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800548
549 if (search) {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800550 for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800551 irq += i;
552
Michael Hennerich8d022372008-11-18 17:48:22 +0800553 mask = get_gpiop_data(i) & get_gpiop_maska(i);
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800554
555 while (mask) {
556 if (mask & 1) {
557 desc = irq_desc + irq;
558 desc->handle_irq(irq, desc);
559 }
560 irq++;
561 mask >>= 1;
562 }
563 }
564 } else {
565 gpio = irq_to_gpio(irq);
Michael Hennerich8d022372008-11-18 17:48:22 +0800566 mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800567
568 do {
569 if (mask & 1) {
570 desc = irq_desc + irq;
571 desc->handle_irq(irq, desc);
572 }
573 irq++;
574 mask >>= 1;
575 } while (mask);
576 }
577
Bryan Wu1394f032007-05-06 14:50:22 -0700578}
579
Mike Frysingera055b2b2007-11-15 21:12:32 +0800580#else /* CONFIG_BF54x */
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800581
582#define NR_PINT_SYS_IRQS 4
583#define NR_PINT_BITS 32
584#define NR_PINTS 160
585#define IRQ_NOT_AVAIL 0xFF
586
587#define PINT_2_BANK(x) ((x) >> 5)
588#define PINT_2_BIT(x) ((x) & 0x1F)
589#define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
590
591static unsigned char irq2pint_lut[NR_PINTS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800592static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800593
594struct pin_int_t {
595 unsigned int mask_set;
596 unsigned int mask_clear;
597 unsigned int request;
598 unsigned int assign;
599 unsigned int edge_set;
600 unsigned int edge_clear;
601 unsigned int invert_set;
602 unsigned int invert_clear;
603 unsigned int pinstate;
604 unsigned int latch;
605};
606
607static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
608 (struct pin_int_t *)PINT0_MASK_SET,
609 (struct pin_int_t *)PINT1_MASK_SET,
610 (struct pin_int_t *)PINT2_MASK_SET,
611 (struct pin_int_t *)PINT3_MASK_SET,
612};
613
Michael Hennerich8d022372008-11-18 17:48:22 +0800614inline unsigned int get_irq_base(u32 bank, u8 bmap)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800615{
Michael Hennerich8d022372008-11-18 17:48:22 +0800616 unsigned int irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800617
618 if (bank < 2) { /*PA-PB */
619 irq_base = IRQ_PA0 + bmap * 16;
620 } else { /*PC-PJ */
621 irq_base = IRQ_PC0 + bmap * 16;
622 }
623
624 return irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800625}
626
627 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
628void init_pint_lut(void)
629{
630 u16 bank, bit, irq_base, bit_pos;
631 u32 pint_assign;
632 u8 bmap;
633
634 memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
635
636 for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
637
638 pint_assign = pint[bank]->assign;
639
640 for (bit = 0; bit < NR_PINT_BITS; bit++) {
641
642 bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
643
644 irq_base = get_irq_base(bank, bmap);
645
646 irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
647 bit_pos = bit + bank * NR_PINT_BITS;
648
Michael Henneriche3f23002007-07-12 16:39:29 +0800649 pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800650 irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800651 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800652 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800653}
654
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800655static void bfin_gpio_ack_irq(unsigned int irq)
656{
Michael Hennerich8d022372008-11-18 17:48:22 +0800657 struct irq_desc *desc = irq_desc + irq;
658 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerich8baf5602007-12-24 18:51:34 +0800659 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800660 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800661
Michael Hennerich8d022372008-11-18 17:48:22 +0800662 if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800663 if (pint[bank]->invert_set & pintbit)
664 pint[bank]->invert_clear = pintbit;
665 else
666 pint[bank]->invert_set = pintbit;
667 }
668 pint[bank]->request = pintbit;
669
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800670}
671
672static void bfin_gpio_mask_ack_irq(unsigned int irq)
673{
Michael Hennerich8d022372008-11-18 17:48:22 +0800674 struct irq_desc *desc = irq_desc + irq;
675 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800676 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800677 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800678
Michael Hennerich8d022372008-11-18 17:48:22 +0800679 if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800680 if (pint[bank]->invert_set & pintbit)
681 pint[bank]->invert_clear = pintbit;
682 else
683 pint[bank]->invert_set = pintbit;
684 }
685
Michael Henneriche3f23002007-07-12 16:39:29 +0800686 pint[bank]->request = pintbit;
687 pint[bank]->mask_clear = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800688}
689
690static void bfin_gpio_mask_irq(unsigned int irq)
691{
Michael Hennerich8d022372008-11-18 17:48:22 +0800692 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800693
694 pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800695}
696
697static void bfin_gpio_unmask_irq(unsigned int irq)
698{
Michael Hennerich8d022372008-11-18 17:48:22 +0800699 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800700 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800701 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800702
Michael Henneriche3f23002007-07-12 16:39:29 +0800703 pint[bank]->request = pintbit;
704 pint[bank]->mask_set = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800705}
706
707static unsigned int bfin_gpio_irq_startup(unsigned int irq)
708{
Michael Hennerich8d022372008-11-18 17:48:22 +0800709 u32 gpionr = irq_to_gpio(irq);
710 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800711
Michael Hennerich50e163c2007-07-24 16:17:28 +0800712 if (pint_val == IRQ_NOT_AVAIL) {
713 printk(KERN_ERR
714 "GPIO IRQ %d :Not in PINT Assign table "
715 "Reconfigure Interrupt to Port Assignemt\n", irq);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800716 return -ENODEV;
Michael Hennerich50e163c2007-07-24 16:17:28 +0800717 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800718
Michael Hennerich8d022372008-11-18 17:48:22 +0800719 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800720 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800721
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800722 bfin_gpio_unmask_irq(irq);
723
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800724 return 0;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800725}
726
727static void bfin_gpio_irq_shutdown(unsigned int irq)
728{
Michael Hennerich8d022372008-11-18 17:48:22 +0800729 u32 gpionr = irq_to_gpio(irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +0800730
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800731 bfin_gpio_mask_irq(irq);
Michael Hennerich8d022372008-11-18 17:48:22 +0800732 __clear_bit(gpionr, gpio_enabled);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800733}
734
735static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
736{
737
Michael Hennerich8d022372008-11-18 17:48:22 +0800738 u32 gpionr = irq_to_gpio(irq);
739 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800740 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800741 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800742
743 if (pint_val == IRQ_NOT_AVAIL)
744 return -ENODEV;
745
746 if (type == IRQ_TYPE_PROBE) {
747 /* only probe unenabled GPIO interrupt lines */
Michael Hennerich8d022372008-11-18 17:48:22 +0800748 if (__test_bit(gpionr, gpio_enabled))
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800749 return 0;
750 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
751 }
752
753 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
754 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Michael Hennerich8d022372008-11-18 17:48:22 +0800755 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800756 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800757
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800758 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +0800759 __clear_bit(gpionr, gpio_enabled);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800760 return 0;
761 }
762
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800763 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
Michael Henneriche3f23002007-07-12 16:39:29 +0800764 pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800765 else
Michael Hennerich8baf5602007-12-24 18:51:34 +0800766 pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800767
Michael Hennerich8baf5602007-12-24 18:51:34 +0800768 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
769 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800770 if (gpio_get_value(gpionr))
771 pint[bank]->invert_set = pintbit;
772 else
773 pint[bank]->invert_clear = pintbit;
Michael Hennerich8baf5602007-12-24 18:51:34 +0800774 }
775
776 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
777 pint[bank]->edge_set = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +0800778 bfin_set_irq_handler(irq, handle_edge_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +0800779 } else {
780 pint[bank]->edge_clear = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +0800781 bfin_set_irq_handler(irq, handle_level_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +0800782 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800783
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800784 return 0;
785}
786
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800787#ifdef CONFIG_PM
788u32 pint_saved_masks[NR_PINT_SYS_IRQS];
789u32 pint_wakeup_masks[NR_PINT_SYS_IRQS];
790
791int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
792{
793 u32 pint_irq;
Michael Hennerich8d022372008-11-18 17:48:22 +0800794 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800795 u32 bank = PINT_2_BANK(pint_val);
796 u32 pintbit = PINT_BIT(pint_val);
797
798 switch (bank) {
799 case 0:
800 pint_irq = IRQ_PINT0;
801 break;
802 case 2:
803 pint_irq = IRQ_PINT2;
804 break;
805 case 3:
806 pint_irq = IRQ_PINT3;
807 break;
808 case 1:
809 pint_irq = IRQ_PINT1;
810 break;
811 default:
812 return -EINVAL;
813 }
814
815 bfin_internal_set_wake(pint_irq, state);
816
817 if (state)
818 pint_wakeup_masks[bank] |= pintbit;
819 else
820 pint_wakeup_masks[bank] &= ~pintbit;
821
822 return 0;
823}
824
825u32 bfin_pm_setup(void)
826{
827 u32 val, i;
828
829 for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
830 val = pint[i]->mask_clear;
831 pint_saved_masks[i] = val;
832 if (val ^ pint_wakeup_masks[i]) {
833 pint[i]->mask_clear = val;
834 pint[i]->mask_set = pint_wakeup_masks[i];
835 }
836 }
837
838 return 0;
839}
840
841void bfin_pm_restore(void)
842{
843 u32 i, val;
844
845 for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
846 val = pint_saved_masks[i];
847 if (val ^ pint_wakeup_masks[i]) {
848 pint[i]->mask_clear = pint[i]->mask_clear;
849 pint[i]->mask_set = val;
850 }
851 }
852}
853#endif
854
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800855static void bfin_demux_gpio_irq(unsigned int inta_irq,
856 struct irq_desc *desc)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800857{
Michael Hennerich8d022372008-11-18 17:48:22 +0800858 u32 bank, pint_val;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800859 u32 request, irq;
860
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800861 switch (inta_irq) {
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800862 case IRQ_PINT0:
863 bank = 0;
864 break;
865 case IRQ_PINT2:
866 bank = 2;
867 break;
868 case IRQ_PINT3:
869 bank = 3;
870 break;
871 case IRQ_PINT1:
872 bank = 1;
873 break;
Michael Henneriche3f23002007-07-12 16:39:29 +0800874 default:
875 return;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800876 }
877
878 pint_val = bank * NR_PINT_BITS;
879
880 request = pint[bank]->request;
881
882 while (request) {
883 if (request & 1) {
Michael Henneriche3f23002007-07-12 16:39:29 +0800884 irq = pint2irq_lut[pint_val] + SYS_IRQS;
885 desc = irq_desc + irq;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800886 desc->handle_irq(irq, desc);
887 }
888 pint_val++;
889 request >>= 1;
890 }
891
892}
Mike Frysingera055b2b2007-11-15 21:12:32 +0800893#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700894
Michael Hennerich8d022372008-11-18 17:48:22 +0800895static struct irq_chip bfin_gpio_irqchip = {
896 .name = "GPIO",
897 .ack = bfin_gpio_ack_irq,
898 .mask = bfin_gpio_mask_irq,
899 .mask_ack = bfin_gpio_mask_ack_irq,
900 .unmask = bfin_gpio_unmask_irq,
901 .disable = bfin_gpio_mask_irq,
902 .enable = bfin_gpio_unmask_irq,
903 .set_type = bfin_gpio_irq_type,
904 .startup = bfin_gpio_irq_startup,
905 .shutdown = bfin_gpio_irq_shutdown,
906#ifdef CONFIG_PM
907 .set_wake = bfin_gpio_set_wake,
908#endif
909};
910
Graf Yang6b3087c2009-01-07 23:14:39 +0800911void __cpuinit init_exception_vectors(void)
Bernd Schmidt8be80ed2007-07-25 14:44:49 +0800912{
Mike Frysingerf0b5d122007-08-05 17:03:59 +0800913 /* cannot program in software:
914 * evt0 - emulation (jtag)
915 * evt1 - reset
916 */
917 bfin_write_EVT2(evt_nmi);
Bernd Schmidt8be80ed2007-07-25 14:44:49 +0800918 bfin_write_EVT3(trap);
919 bfin_write_EVT5(evt_ivhw);
920 bfin_write_EVT6(evt_timer);
921 bfin_write_EVT7(evt_evt7);
922 bfin_write_EVT8(evt_evt8);
923 bfin_write_EVT9(evt_evt9);
924 bfin_write_EVT10(evt_evt10);
925 bfin_write_EVT11(evt_evt11);
926 bfin_write_EVT12(evt_evt12);
927 bfin_write_EVT13(evt_evt13);
928 bfin_write_EVT14(evt14_softirq);
929 bfin_write_EVT15(evt_system_call);
930 CSYNC();
931}
932
Bryan Wu1394f032007-05-06 14:50:22 -0700933/*
934 * This function should be called during kernel startup to initialize
935 * the BFin IRQ handling routines.
936 */
Michael Hennerich8d022372008-11-18 17:48:22 +0800937
Bryan Wu1394f032007-05-06 14:50:22 -0700938int __init init_arch_irq(void)
939{
940 int irq;
941 unsigned long ilat = 0;
942 /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800943#if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561) \
944 || defined(BF538_FAMILY) || defined(CONFIG_BF51x)
Roy Huang24a07a12007-07-12 22:41:45 +0800945 bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
946 bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
Mike Frysingera055b2b2007-11-15 21:12:32 +0800947# ifdef CONFIG_BF54x
Michael Hennerich59003142007-10-21 16:54:27 +0800948 bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
Mike Frysingera055b2b2007-11-15 21:12:32 +0800949# endif
Graf Yang6b3087c2009-01-07 23:14:39 +0800950# ifdef CONFIG_SMP
951 bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
952 bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
953# endif
Roy Huang24a07a12007-07-12 22:41:45 +0800954#else
Bryan Wu1394f032007-05-06 14:50:22 -0700955 bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
Roy Huang24a07a12007-07-12 22:41:45 +0800956#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700957
958 local_irq_disable();
959
Mike Frysingerd70536e2008-08-25 17:37:35 +0800960#if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
Mike Frysinger95a86b52008-08-14 15:05:01 +0800961 /* Clear EMAC Interrupt Status bits so we can demux it later */
962 bfin_write_EMAC_SYSTAT(-1);
963#endif
964
Mike Frysingera055b2b2007-11-15 21:12:32 +0800965#ifdef CONFIG_BF54x
966# ifdef CONFIG_PINTx_REASSIGN
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800967 pint[0]->assign = CONFIG_PINT0_ASSIGN;
968 pint[1]->assign = CONFIG_PINT1_ASSIGN;
969 pint[2]->assign = CONFIG_PINT2_ASSIGN;
970 pint[3]->assign = CONFIG_PINT3_ASSIGN;
Mike Frysingera055b2b2007-11-15 21:12:32 +0800971# endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800972 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
973 init_pint_lut();
974#endif
975
976 for (irq = 0; irq <= SYS_IRQS; irq++) {
Bryan Wu1394f032007-05-06 14:50:22 -0700977 if (irq <= IRQ_CORETMR)
978 set_irq_chip(irq, &bfin_core_irqchip);
979 else
980 set_irq_chip(irq, &bfin_internal_irqchip);
Bryan Wu1394f032007-05-06 14:50:22 -0700981
Michael Hennerich464abc52008-02-25 13:50:20 +0800982 switch (irq) {
Michael Hennerich59003142007-10-21 16:54:27 +0800983#if defined(CONFIG_BF53x)
Michael Hennerich464abc52008-02-25 13:50:20 +0800984 case IRQ_PROG_INTA:
Mike Frysingera055b2b2007-11-15 21:12:32 +0800985# if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
Michael Hennerich464abc52008-02-25 13:50:20 +0800986 case IRQ_MAC_RX:
Mike Frysingera055b2b2007-11-15 21:12:32 +0800987# endif
Michael Hennerich59003142007-10-21 16:54:27 +0800988#elif defined(CONFIG_BF54x)
Michael Hennerich464abc52008-02-25 13:50:20 +0800989 case IRQ_PINT0:
990 case IRQ_PINT1:
991 case IRQ_PINT2:
992 case IRQ_PINT3:
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800993#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich464abc52008-02-25 13:50:20 +0800994 case IRQ_PORTF_INTA:
995 case IRQ_PORTG_INTA:
996 case IRQ_PORTH_INTA:
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800997#elif defined(CONFIG_BF561)
Michael Hennerich464abc52008-02-25 13:50:20 +0800998 case IRQ_PROG0_INTA:
999 case IRQ_PROG1_INTA:
1000 case IRQ_PROG2_INTA:
Michael Hennerichdc26aec2008-11-18 17:48:22 +08001001#elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
1002 case IRQ_PORTF_INTA:
Michael Hennerich59003142007-10-21 16:54:27 +08001003#endif
Michael Hennerichdc26aec2008-11-18 17:48:22 +08001004
Michael Hennerich464abc52008-02-25 13:50:20 +08001005 set_irq_chained_handler(irq,
1006 bfin_demux_gpio_irq);
1007 break;
Bryan Wu1394f032007-05-06 14:50:22 -07001008#ifdef BF537_GENERIC_ERROR_INT_DEMUX
Michael Hennerich464abc52008-02-25 13:50:20 +08001009 case IRQ_GENERIC_ERROR:
Bryan Wu1394f032007-05-06 14:50:22 -07001010 set_irq_handler(irq, bfin_demux_error_irq);
Michael Hennerich464abc52008-02-25 13:50:20 +08001011
1012 break;
1013#endif
Graf Yang6b3087c2009-01-07 23:14:39 +08001014#ifdef CONFIG_TICK_SOURCE_SYSTMR0
1015 case IRQ_TIMER0:
1016 set_irq_handler(irq, handle_percpu_irq);
1017 break;
1018#endif
1019#ifdef CONFIG_SMP
1020 case IRQ_SUPPLE_0:
1021 case IRQ_SUPPLE_1:
1022 set_irq_handler(irq, handle_percpu_irq);
1023 break;
1024#endif
Michael Hennerich464abc52008-02-25 13:50:20 +08001025 default:
1026 set_irq_handler(irq, handle_simple_irq);
1027 break;
Bryan Wu1394f032007-05-06 14:50:22 -07001028 }
Bryan Wu1394f032007-05-06 14:50:22 -07001029 }
Michael Hennerich464abc52008-02-25 13:50:20 +08001030
Bryan Wu1394f032007-05-06 14:50:22 -07001031#ifdef BF537_GENERIC_ERROR_INT_DEMUX
Michael Hennerich464abc52008-02-25 13:50:20 +08001032 for (irq = IRQ_PPI_ERROR; irq <= IRQ_UART1_ERROR; irq++)
1033 set_irq_chip_and_handler(irq, &bfin_generic_error_irqchip,
1034 handle_level_irq);
Bryan Wu1394f032007-05-06 14:50:22 -07001035#endif
1036
Michael Hennerich464abc52008-02-25 13:50:20 +08001037 /* if configured as edge, then will be changed to do_edge_IRQ */
1038 for (irq = GPIO_IRQ_BASE; irq < NR_IRQS; irq++)
1039 set_irq_chip_and_handler(irq, &bfin_gpio_irqchip,
1040 handle_level_irq);
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001041
Mike Frysingera055b2b2007-11-15 21:12:32 +08001042
Bryan Wu1394f032007-05-06 14:50:22 -07001043 bfin_write_IMASK(0);
1044 CSYNC();
1045 ilat = bfin_read_ILAT();
1046 CSYNC();
1047 bfin_write_ILAT(ilat);
1048 CSYNC();
1049
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001050 printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
Mike Frysinger40059782008-11-18 17:48:22 +08001051 /* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
Bryan Wu1394f032007-05-06 14:50:22 -07001052 * local_irq_enable()
1053 */
1054 program_IAR();
1055 /* Therefore it's better to setup IARs before interrupts enabled */
1056 search_IAR();
1057
1058 /* Enable interrupts IVG7-15 */
Mike Frysinger40059782008-11-18 17:48:22 +08001059 bfin_irq_flags |= IMASK_IVG15 |
Bryan Wu1394f032007-05-06 14:50:22 -07001060 IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001061 IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
Bryan Wu1394f032007-05-06 14:50:22 -07001062
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001063#if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561) \
1064 || defined(BF538_FAMILY) || defined(CONFIG_BF51x)
Michael Hennerich56f5f592008-08-06 17:55:32 +08001065 bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001066#if defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
1067 /* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
Michael Hennerich55546ac2008-08-13 17:41:13 +08001068 * will screw up the bootrom as it relies on MDMA0/1 waking it
1069 * up from IDLE instructions. See this report for more info:
1070 * http://blackfin.uclinux.org/gf/tracker/4323
1071 */
Mike Frysingerb7e11292008-11-18 17:48:22 +08001072 if (ANOMALY_05000435)
1073 bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
1074 else
1075 bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
Michael Hennerich55546ac2008-08-13 17:41:13 +08001076#else
Michael Hennerich56f5f592008-08-06 17:55:32 +08001077 bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
Michael Hennerich55546ac2008-08-13 17:41:13 +08001078#endif
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001079# ifdef CONFIG_BF54x
Michael Hennerich56f5f592008-08-06 17:55:32 +08001080 bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001081# endif
1082#else
Michael Hennerich56f5f592008-08-06 17:55:32 +08001083 bfin_write_SIC_IWR(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001084#endif
1085
Bryan Wu1394f032007-05-06 14:50:22 -07001086 return 0;
1087}
1088
1089#ifdef CONFIG_DO_IRQ_L1
Mike Frysingera055b2b2007-11-15 21:12:32 +08001090__attribute__((l1_text))
Bryan Wu1394f032007-05-06 14:50:22 -07001091#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001092void do_irq(int vec, struct pt_regs *fp)
1093{
1094 if (vec == EVT_IVTMR_P) {
1095 vec = IRQ_CORETMR;
1096 } else {
1097 struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
1098 struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001099#if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561) \
1100 || defined(BF538_FAMILY) || defined(CONFIG_BF51x)
Roy Huang24a07a12007-07-12 22:41:45 +08001101 unsigned long sic_status[3];
Bryan Wu1394f032007-05-06 14:50:22 -07001102
Graf Yang6b3087c2009-01-07 23:14:39 +08001103 if (smp_processor_id()) {
1104#ifdef CONFIG_SMP
1105 /* This will be optimized out in UP mode. */
1106 sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
1107 sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
1108#endif
1109 } else {
1110 sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
1111 sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
1112 }
Michael Hennerich59003142007-10-21 16:54:27 +08001113#ifdef CONFIG_BF54x
Michael Hennerich4fb45242007-10-21 16:53:53 +08001114 sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
Michael Hennerich59003142007-10-21 16:54:27 +08001115#endif
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001116 for (;; ivg++) {
Roy Huang24a07a12007-07-12 22:41:45 +08001117 if (ivg >= ivg_stop) {
1118 atomic_inc(&num_spurious);
1119 return;
1120 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001121 if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
Roy Huang24a07a12007-07-12 22:41:45 +08001122 break;
1123 }
1124#else
1125 unsigned long sic_status;
Michael Hennerich464abc52008-02-25 13:50:20 +08001126
Bryan Wu1394f032007-05-06 14:50:22 -07001127 sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
1128
1129 for (;; ivg++) {
1130 if (ivg >= ivg_stop) {
1131 atomic_inc(&num_spurious);
1132 return;
1133 } else if (sic_status & ivg->isrflag)
1134 break;
1135 }
Roy Huang24a07a12007-07-12 22:41:45 +08001136#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001137 vec = ivg->irqno;
1138 }
1139 asm_do_IRQ(vec, fp);
Bryan Wu1394f032007-05-06 14:50:22 -07001140}