blob: 0d765c0e21ec9de8cb4e25ff66d5fd53ee78d95d [file] [log] [blame]
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00001/*
2 * Renesas SuperH DMA Engine support
3 *
4 * base is drivers/dma/flsdma.c
5 *
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +02006 * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +00007 * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
8 * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved.
9 * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * - DMA of SuperH does not have Hardware DMA chain mode.
17 * - MAX DMA size is 16MB.
18 *
19 */
20
21#include <linux/init.h>
22#include <linux/module.h>
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +020023#include <linux/of.h>
24#include <linux/of_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090025#include <linux/slab.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000026#include <linux/interrupt.h>
27#include <linux/dmaengine.h>
28#include <linux/delay.h>
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000029#include <linux/platform_device.h>
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +000030#include <linux/pm_runtime.h>
Magnus Dammb2623a62010-03-19 04:47:10 +000031#include <linux/sh_dma.h>
Paul Mundt03aa18f2010-12-17 19:16:10 +090032#include <linux/notifier.h>
33#include <linux/kdebug.h>
34#include <linux/spinlock.h>
35#include <linux/rculist.h>
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000036
Guennadi Liakhovetskie95be942012-07-02 22:30:53 +020037#include "../dmaengine.h"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000038#include "shdma.h"
39
Guennadi Liakhovetski4620ad52013-08-02 16:50:37 +020040/* DMA register */
41#define SAR 0x00
42#define DAR 0x04
43#define TCR 0x08
44#define CHCR 0x0C
45#define DMAOR 0x40
46
47#define TEND 0x18 /* USB-DMAC */
48
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020049#define SH_DMAE_DRV_NAME "sh-dma-engine"
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000050
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +000051/* Default MEMCPY transfer size = 2^2 = 4 bytes */
52#define LOG2_DEFAULT_XFER_SIZE 2
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +020053#define SH_DMA_SLAVE_NUMBER 256
54#define SH_DMA_TCR_MAX (16 * 1024 * 1024 - 1)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000055
Paul Mundt03aa18f2010-12-17 19:16:10 +090056/*
57 * Used for write-side mutual exclusion for the global device list,
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +000058 * read-side synchronization by way of RCU, and per-controller data.
Paul Mundt03aa18f2010-12-17 19:16:10 +090059 */
60static DEFINE_SPINLOCK(sh_dmae_lock);
61static LIST_HEAD(sh_dmae_devices);
62
Guennadi Liakhovetskica8b3872013-07-10 12:09:47 +020063/*
64 * Different DMAC implementations provide different ways to clear DMA channels:
65 * (1) none - no CHCLR registers are available
66 * (2) one CHCLR register per channel - 0 has to be written to it to clear
67 * channel buffers
68 * (3) one CHCLR per several channels - 1 has to be written to the bit,
69 * corresponding to the specific channel to reset it
70 */
Guennadi Liakhovetskia28a94e2013-07-02 17:37:58 +020071static void channel_clear(struct sh_dmae_chan *sh_dc)
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010072{
73 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
Guennadi Liakhovetskica8b3872013-07-10 12:09:47 +020074 const struct sh_dmae_channel *chan_pdata = shdev->pdata->channel +
75 sh_dc->shdma_chan.id;
76 u32 val = shdev->pdata->chclr_bitwise ? 1 << chan_pdata->chclr_bit : 0;
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010077
Guennadi Liakhovetskica8b3872013-07-10 12:09:47 +020078 __raw_writel(val, shdev->chan_reg + chan_pdata->chclr_offset);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +010079}
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -070080
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000081static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg)
82{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020083 __raw_writel(data, sh_dc->base + reg);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +000084}
85
86static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg)
87{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020088 return __raw_readl(sh_dc->base + reg);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000089}
90
91static u16 dmaor_read(struct sh_dmae_device *shdev)
92{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +020093 void __iomem *addr = shdev->chan_reg + DMAOR;
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +000094
95 if (shdev->pdata->dmaor_is_32bit)
96 return __raw_readl(addr);
97 else
98 return __raw_readw(addr);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +000099}
100
101static void dmaor_write(struct sh_dmae_device *shdev, u16 data)
102{
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200103 void __iomem *addr = shdev->chan_reg + DMAOR;
Kuninori Morimotoe76c3af2011-06-17 08:20:56 +0000104
105 if (shdev->pdata->dmaor_is_32bit)
106 __raw_writel(data, addr);
107 else
108 __raw_writew(data, addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000109}
110
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000111static void chcr_write(struct sh_dmae_chan *sh_dc, u32 data)
112{
113 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
114
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200115 __raw_writel(data, sh_dc->base + shdev->chcr_offset);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000116}
117
118static u32 chcr_read(struct sh_dmae_chan *sh_dc)
119{
120 struct sh_dmae_device *shdev = to_sh_dev(sh_dc);
121
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200122 return __raw_readl(sh_dc->base + shdev->chcr_offset);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000123}
124
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000125/*
126 * Reset DMA controller
127 *
128 * SH7780 has two DMAOR register
129 */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000130static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000131{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000132 unsigned short dmaor;
133 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000134
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000135 spin_lock_irqsave(&sh_dmae_lock, flags);
136
137 dmaor = dmaor_read(shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000138 dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME));
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000139
140 spin_unlock_irqrestore(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000141}
142
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000143static int sh_dmae_rst(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000144{
145 unsigned short dmaor;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000146 unsigned long flags;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000147
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000148 spin_lock_irqsave(&sh_dmae_lock, flags);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000149
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000150 dmaor = dmaor_read(shdev) & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME);
151
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100152 if (shdev->pdata->chclr_present) {
153 int i;
154 for (i = 0; i < shdev->pdata->channel_num; i++) {
155 struct sh_dmae_chan *sh_chan = shdev->chan[i];
156 if (sh_chan)
Guennadi Liakhovetskia28a94e2013-07-02 17:37:58 +0200157 channel_clear(sh_chan);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100158 }
159 }
160
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000161 dmaor_write(shdev, dmaor | shdev->pdata->dmaor_init);
162
163 dmaor = dmaor_read(shdev);
164
165 spin_unlock_irqrestore(&sh_dmae_lock, flags);
166
167 if (dmaor & (DMAOR_AE | DMAOR_NMIF)) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200168 dev_warn(shdev->shdma_dev.dma_dev.dev, "Can't initialize DMAOR.\n");
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000169 return -EIO;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000170 }
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100171 if (shdev->pdata->dmaor_init & ~dmaor)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200172 dev_warn(shdev->shdma_dev.dma_dev.dev,
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100173 "DMAOR=0x%x hasn't latched the initial value 0x%x.\n",
174 dmaor, shdev->pdata->dmaor_init);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000175 return 0;
176}
177
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000178static bool dmae_is_busy(struct sh_dmae_chan *sh_chan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000179{
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000180 u32 chcr = chcr_read(sh_chan);
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000181
182 if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE)
183 return true; /* working */
184
185 return false; /* waiting */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000186}
187
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000188static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000189{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000190 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200191 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000192 int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) |
193 ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift);
Guennadi Liakhovetski623b4ac2010-02-03 14:44:12 +0000194
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000195 if (cnt >= pdata->ts_shift_num)
196 cnt = 0;
197
198 return pdata->ts_shift[cnt];
199}
200
201static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size)
202{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000203 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200204 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000205 int i;
206
207 for (i = 0; i < pdata->ts_shift_num; i++)
208 if (pdata->ts_shift[i] == l2size)
209 break;
210
211 if (i == pdata->ts_shift_num)
212 i = 0;
213
214 return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) |
215 ((i << pdata->ts_high_shift) & pdata->ts_high_mask);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000216}
217
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700218static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000219{
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700220 sh_dmae_writel(sh_chan, hw->sar, SAR);
221 sh_dmae_writel(sh_chan, hw->dar, DAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000222 sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000223}
224
225static void dmae_start(struct sh_dmae_chan *sh_chan)
226{
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000227 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000228 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000229
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000230 if (shdev->pdata->needs_tend_set)
231 sh_dmae_writel(sh_chan, 0xFFFFFFFF, TEND);
232
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000233 chcr |= CHCR_DE | shdev->chcr_ie_bit;
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000234 chcr_write(sh_chan, chcr & ~CHCR_TE);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000235}
236
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000237static void dmae_init(struct sh_dmae_chan *sh_chan)
238{
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000239 /*
240 * Default configuration for dual address memory-memory transfer.
241 * 0x400 represents auto-request.
242 */
243 u32 chcr = DM_INC | SM_INC | 0x400 | log2size_to_chcr(sh_chan,
244 LOG2_DEFAULT_XFER_SIZE);
245 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000246 chcr_write(sh_chan, chcr);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000247}
248
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000249static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val)
250{
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000251 /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000252 if (dmae_is_busy(sh_chan))
253 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000254
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000255 sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val);
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000256 chcr_write(sh_chan, val);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000257
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000258 return 0;
259}
260
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000261static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val)
262{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000263 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200264 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200265 const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->shdma_chan.id];
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200266 void __iomem *addr = shdev->dmars;
Kuninori Morimoto090b9182011-06-16 05:08:28 +0000267 unsigned int shift = chan_pdata->dmars_bit;
Guennadi Liakhovetskifc461852010-01-19 07:24:55 +0000268
269 if (dmae_is_busy(sh_chan))
270 return -EBUSY;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000271
Kuninori Morimoto260bf2c2011-06-17 08:21:05 +0000272 if (pdata->no_dmars)
273 return 0;
274
Magnus Damm26fc02a2011-05-24 10:31:12 +0000275 /* in the case of a missing DMARS resource use first memory window */
276 if (!addr)
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200277 addr = shdev->chan_reg;
278 addr += chan_pdata->dmars;
Magnus Damm26fc02a2011-05-24 10:31:12 +0000279
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000280 __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift),
281 addr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000282
283 return 0;
284}
285
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200286static void sh_dmae_start_xfer(struct shdma_chan *schan,
287 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000288{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200289 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
290 shdma_chan);
291 struct sh_dmae_desc *sh_desc = container_of(sdesc,
292 struct sh_dmae_desc, shdma_desc);
293 dev_dbg(sh_chan->shdma_chan.dev, "Queue #%d to %d: %u@%x -> %x\n",
294 sdesc->async_tx.cookie, sh_chan->shdma_chan.id,
295 sh_desc->hw.tcr, sh_desc->hw.sar, sh_desc->hw.dar);
296 /* Get the ld start address from ld_queue */
297 dmae_set_reg(sh_chan, &sh_desc->hw);
298 dmae_start(sh_chan);
299}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000300
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200301static bool sh_dmae_channel_busy(struct shdma_chan *schan)
302{
303 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
304 shdma_chan);
305 return dmae_is_busy(sh_chan);
306}
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200307
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200308static void sh_dmae_setup_xfer(struct shdma_chan *schan,
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200309 int slave_id)
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200310{
311 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
312 shdma_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000313
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200314 if (slave_id >= 0) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200315 const struct sh_dmae_slave_config *cfg =
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200316 sh_chan->config;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000317
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200318 dmae_set_dmars(sh_chan, cfg->mid_rid);
319 dmae_set_chcr(sh_chan, cfg->chcr);
Guennadi Liakhovetskic11b46c322012-01-04 15:34:17 +0100320 } else {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200321 dmae_init(sh_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200322 }
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000323}
324
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200325/*
326 * Find a slave channel configuration from the contoller list by either a slave
327 * ID in the non-DT case, or by a MID/RID value in the DT case
328 */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200329static const struct sh_dmae_slave_config *dmae_find_slave(
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200330 struct sh_dmae_chan *sh_chan, int match)
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000331{
Kuninori Morimotoc4e0dd72011-06-16 05:08:09 +0000332 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
Guennadi Liakhovetski2833c472013-08-02 16:18:09 +0200333 const struct sh_dmae_pdata *pdata = shdev->pdata;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200334 const struct sh_dmae_slave_config *cfg;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000335 int i;
336
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200337 if (!sh_chan->shdma_chan.dev->of_node) {
338 if (match >= SH_DMA_SLAVE_NUMBER)
339 return NULL;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000340
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200341 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
342 if (cfg->slave_id == match)
343 return cfg;
344 } else {
345 for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++)
346 if (cfg->mid_rid == match) {
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200347 sh_chan->shdma_chan.slave_id = i;
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200348 return cfg;
349 }
350 }
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000351
352 return NULL;
353}
354
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200355static int sh_dmae_set_slave(struct shdma_chan *schan,
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200356 int slave_id, dma_addr_t slave_addr, bool try)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000357{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200358 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
359 shdma_chan);
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200360 const struct sh_dmae_slave_config *cfg = dmae_find_slave(sh_chan, slave_id);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200361 if (!cfg)
Guennadi Liakhovetski7c1119b2012-11-28 06:49:47 +0000362 return -ENXIO;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000363
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200364 if (!try) {
Guennadi Liakhovetski1ff8df42012-07-05 12:29:42 +0200365 sh_chan->config = cfg;
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200366 sh_chan->slave_addr = slave_addr ? : cfg->addr;
367 }
Linus Walleijc3635c72010-03-26 16:44:01 -0700368
369 return 0;
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000370}
371
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200372static void dmae_halt(struct sh_dmae_chan *sh_chan)
Guennadi Liakhovetski3542a112009-12-17 09:41:39 -0700373{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200374 struct sh_dmae_device *shdev = to_sh_dev(sh_chan);
375 u32 chcr = chcr_read(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000376
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200377 chcr &= ~(CHCR_DE | CHCR_TE | shdev->chcr_ie_bit);
378 chcr_write(sh_chan, chcr);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000379}
380
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200381static int sh_dmae_desc_setup(struct shdma_chan *schan,
382 struct shdma_desc *sdesc,
383 dma_addr_t src, dma_addr_t dst, size_t *len)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000384{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200385 struct sh_dmae_desc *sh_desc = container_of(sdesc,
386 struct sh_dmae_desc, shdma_desc);
387
388 if (*len > schan->max_xfer_len)
389 *len = schan->max_xfer_len;
390
391 sh_desc->hw.sar = src;
392 sh_desc->hw.dar = dst;
393 sh_desc->hw.tcr = *len;
394
395 return 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000396}
397
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200398static void sh_dmae_halt(struct shdma_chan *schan)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000399{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200400 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
401 shdma_chan);
402 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000403}
404
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200405static bool sh_dmae_chan_irq(struct shdma_chan *schan, int irq)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000406{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200407 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
408 shdma_chan);
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200409
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200410 if (!(chcr_read(sh_chan) & CHCR_TE))
411 return false;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000412
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200413 /* DMA stop */
414 dmae_halt(sh_chan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000415
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200416 return true;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000417}
418
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200419static size_t sh_dmae_get_partial(struct shdma_chan *schan,
420 struct shdma_desc *sdesc)
421{
422 struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan,
423 shdma_chan);
424 struct sh_dmae_desc *sh_desc = container_of(sdesc,
425 struct sh_dmae_desc, shdma_desc);
Kuninori Morimoto3c4d9272013-07-23 23:12:41 -0700426 return sh_desc->hw.tcr -
427 (sh_dmae_readl(sh_chan, TCR) << sh_chan->xmit_shift);
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200428}
429
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000430/* Called from error IRQ or NMI */
431static bool sh_dmae_reset(struct sh_dmae_device *shdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000432{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200433 bool ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000434
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000435 /* halt the dma controller */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000436 sh_dmae_ctl_stop(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000437
438 /* We cannot detect, which channel caused the error, have to reset all */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200439 ret = shdma_reset(&shdev->shdma_dev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900440
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000441 sh_dmae_rst(shdev);
Guennadi Liakhovetski47a4dc22010-02-11 16:50:05 +0000442
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200443 return ret;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000444}
Paul Mundt03aa18f2010-12-17 19:16:10 +0900445
446static irqreturn_t sh_dmae_err(int irq, void *data)
447{
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000448 struct sh_dmae_device *shdev = data;
449
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000450 if (!(dmaor_read(shdev) & DMAOR_AE))
Yoshihiro Shimodaff7690b2011-02-09 07:46:47 +0000451 return IRQ_NONE;
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000452
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200453 sh_dmae_reset(shdev);
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000454 return IRQ_HANDLED;
Paul Mundt03aa18f2010-12-17 19:16:10 +0900455}
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000456
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200457static bool sh_dmae_desc_completed(struct shdma_chan *schan,
458 struct shdma_desc *sdesc)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000459{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200460 struct sh_dmae_chan *sh_chan = container_of(schan,
461 struct sh_dmae_chan, shdma_chan);
462 struct sh_dmae_desc *sh_desc = container_of(sdesc,
463 struct sh_dmae_desc, shdma_desc);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000464 u32 sar_buf = sh_dmae_readl(sh_chan, SAR);
Guennadi Liakhovetskicfefe992010-02-03 14:46:41 +0000465 u32 dar_buf = sh_dmae_readl(sh_chan, DAR);
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100466
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200467 return (sdesc->direction == DMA_DEV_TO_MEM &&
468 (sh_desc->hw.dar + sh_desc->hw.tcr) == dar_buf) ||
469 (sdesc->direction != DMA_DEV_TO_MEM &&
470 (sh_desc->hw.sar + sh_desc->hw.tcr) == sar_buf);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000471}
472
Paul Mundt03aa18f2010-12-17 19:16:10 +0900473static bool sh_dmae_nmi_notify(struct sh_dmae_device *shdev)
474{
Paul Mundt03aa18f2010-12-17 19:16:10 +0900475 /* Fast path out if NMIF is not asserted for this controller */
476 if ((dmaor_read(shdev) & DMAOR_NMIF) == 0)
477 return false;
478
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000479 return sh_dmae_reset(shdev);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900480}
481
482static int sh_dmae_nmi_handler(struct notifier_block *self,
483 unsigned long cmd, void *data)
484{
485 struct sh_dmae_device *shdev;
486 int ret = NOTIFY_DONE;
487 bool triggered;
488
489 /*
490 * Only concern ourselves with NMI events.
491 *
492 * Normally we would check the die chain value, but as this needs
493 * to be architecture independent, check for NMI context instead.
494 */
495 if (!in_nmi())
496 return NOTIFY_DONE;
497
498 rcu_read_lock();
499 list_for_each_entry_rcu(shdev, &sh_dmae_devices, node) {
500 /*
501 * Only stop if one of the controllers has NMIF asserted,
502 * we do not want to interfere with regular address error
503 * handling or NMI events that don't concern the DMACs.
504 */
505 triggered = sh_dmae_nmi_notify(shdev);
506 if (triggered == true)
507 ret = NOTIFY_OK;
508 }
509 rcu_read_unlock();
510
511 return ret;
512}
513
514static struct notifier_block sh_dmae_nmi_notifier __read_mostly = {
515 .notifier_call = sh_dmae_nmi_handler,
516
517 /* Run before NMI debug handler and KGDB */
518 .priority = 1,
519};
520
Bill Pemberton463a1f82012-11-19 13:22:55 -0500521static int sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id,
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000522 int irq, unsigned long flags)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000523{
Guennadi Liakhovetski5bac9422010-04-21 15:36:49 +0000524 const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200525 struct shdma_dev *sdev = &shdev->shdma_dev;
526 struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev);
527 struct sh_dmae_chan *sh_chan;
528 struct shdma_chan *schan;
529 int err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000530
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200531 sh_chan = devm_kzalloc(sdev->dma_dev.dev, sizeof(struct sh_dmae_chan),
532 GFP_KERNEL);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200533 if (!sh_chan) {
534 dev_err(sdev->dma_dev.dev,
Guennadi Liakhovetski86d61b32009-12-10 18:35:07 +0100535 "No free memory for allocating dma channels!\n");
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000536 return -ENOMEM;
537 }
538
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200539 schan = &sh_chan->shdma_chan;
540 schan->max_xfer_len = SH_DMA_TCR_MAX + 1;
Guennadi Liakhovetski7a1cd9a2011-08-18 16:55:27 +0200541
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200542 shdma_chan_probe(sdev, schan, id);
Guennadi Liakhovetski8b1935e2010-02-11 16:50:14 +0000543
Guennadi Liakhovetski115357e2013-07-02 17:46:01 +0200544 sh_chan->base = shdev->chan_reg + chan_pdata->offset;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000545
546 /* set up channel irq */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200547 if (pdev->id >= 0)
548 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
549 "sh-dmae%d.%d", pdev->id, id);
550 else
551 snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id),
552 "sh-dma%d", id);
553
554 err = shdma_request_irq(schan, irq, flags, sh_chan->dev_id);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000555 if (err) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200556 dev_err(sdev->dma_dev.dev,
557 "DMA channel %d request_irq error %d\n",
558 id, err);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000559 goto err_no_irq;
560 }
561
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200562 shdev->chan[id] = sh_chan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000563 return 0;
564
565err_no_irq:
566 /* remove from dmaengine device node */
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200567 shdma_chan_remove(schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000568 return err;
569}
570
571static void sh_dmae_chan_remove(struct sh_dmae_device *shdev)
572{
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200573 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
574 struct shdma_chan *schan;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000575 int i;
576
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200577 shdma_for_each_chan(schan, &shdev->shdma_dev, i) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200578 BUG_ON(!schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000579
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200580 shdma_chan_remove(schan);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000581 }
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200582 dma_dev->chancnt = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000583}
584
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200585static void sh_dmae_shutdown(struct platform_device *pdev)
586{
587 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
588 sh_dmae_ctl_stop(shdev);
589}
590
591static int sh_dmae_runtime_suspend(struct device *dev)
592{
593 return 0;
594}
595
596static int sh_dmae_runtime_resume(struct device *dev)
597{
598 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
599
600 return sh_dmae_rst(shdev);
601}
602
603#ifdef CONFIG_PM
604static int sh_dmae_suspend(struct device *dev)
605{
606 return 0;
607}
608
609static int sh_dmae_resume(struct device *dev)
610{
611 struct sh_dmae_device *shdev = dev_get_drvdata(dev);
612 int i, ret;
613
614 ret = sh_dmae_rst(shdev);
615 if (ret < 0)
616 dev_err(dev, "Failed to reset!\n");
617
618 for (i = 0; i < shdev->pdata->channel_num; i++) {
619 struct sh_dmae_chan *sh_chan = shdev->chan[i];
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200620
621 if (!sh_chan->shdma_chan.desc_num)
622 continue;
623
Guennadi Liakhovetskic2cdb7e2012-07-05 12:29:41 +0200624 if (sh_chan->shdma_chan.slave_id >= 0) {
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200625 const struct sh_dmae_slave_config *cfg = sh_chan->config;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200626 dmae_set_dmars(sh_chan, cfg->mid_rid);
627 dmae_set_chcr(sh_chan, cfg->chcr);
628 } else {
629 dmae_init(sh_chan);
630 }
631 }
632
633 return 0;
634}
635#else
636#define sh_dmae_suspend NULL
637#define sh_dmae_resume NULL
638#endif
639
640const struct dev_pm_ops sh_dmae_pm = {
641 .suspend = sh_dmae_suspend,
642 .resume = sh_dmae_resume,
643 .runtime_suspend = sh_dmae_runtime_suspend,
644 .runtime_resume = sh_dmae_runtime_resume,
645};
646
647static dma_addr_t sh_dmae_slave_addr(struct shdma_chan *schan)
648{
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200649 struct sh_dmae_chan *sh_chan = container_of(schan,
650 struct sh_dmae_chan, shdma_chan);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200651
652 /*
Guennadi Liakhovetskiecf90fb2012-07-05 12:29:40 +0200653 * Implicit BUG_ON(!sh_chan->config)
654 * This is an exclusive slave DMA operation, may only be called after a
655 * successful slave configuration.
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200656 */
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200657 return sh_chan->slave_addr;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200658}
659
660static struct shdma_desc *sh_dmae_embedded_desc(void *buf, int i)
661{
662 return &((struct sh_dmae_desc *)buf)[i].shdma_desc;
663}
664
665static const struct shdma_ops sh_dmae_shdma_ops = {
666 .desc_completed = sh_dmae_desc_completed,
667 .halt_channel = sh_dmae_halt,
668 .channel_busy = sh_dmae_channel_busy,
669 .slave_addr = sh_dmae_slave_addr,
670 .desc_setup = sh_dmae_desc_setup,
671 .set_slave = sh_dmae_set_slave,
672 .setup_xfer = sh_dmae_setup_xfer,
673 .start_xfer = sh_dmae_start_xfer,
674 .embedded_desc = sh_dmae_embedded_desc,
675 .chan_irq = sh_dmae_chan_irq,
Guennadi Liakhovetski4f46f8a2012-07-30 21:28:27 +0200676 .get_partial = sh_dmae_get_partial,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200677};
678
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200679static const struct of_device_id sh_dmae_of_match[] = {
Guennadi Liakhovetski1e696532013-08-02 16:50:39 +0200680 {.compatible = "renesas,shdma-r8a73a4", .data = r8a73a4_shdma_devid,},
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200681 {}
682};
683MODULE_DEVICE_TABLE(of, sh_dmae_of_match);
684
Bill Pemberton463a1f82012-11-19 13:22:55 -0500685static int sh_dmae_probe(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000686{
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200687 const struct sh_dmae_pdata *pdata;
Michael Opdenacker174b5372013-10-13 07:10:51 +0200688 unsigned long irqflags = 0,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200689 chan_flag[SH_DMAE_MAX_CHANNELS] = {};
690 int errirq, chan_irq[SH_DMAE_MAX_CHANNELS];
Magnus Damm300e5f92011-05-24 10:31:20 +0000691 int err, i, irq_cnt = 0, irqres = 0, irq_cap = 0;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000692 struct sh_dmae_device *shdev;
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200693 struct dma_device *dma_dev;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000694 struct resource *chan, *dmars, *errirq_res, *chanirq_res;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000695
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200696 if (pdev->dev.of_node)
697 pdata = of_match_device(sh_dmae_of_match, &pdev->dev)->data;
698 else
Vinod Koul265d9c62013-09-02 17:42:35 +0530699 pdata = dev_get_platdata(&pdev->dev);
Guennadi Liakhovetski4981c4d2013-08-02 16:50:36 +0200700
Dan Williams56adf7e2009-11-22 12:10:10 -0700701 /* get platform data */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000702 if (!pdata || !pdata->channel_num)
Dan Williams56adf7e2009-11-22 12:10:10 -0700703 return -ENODEV;
704
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000705 chan = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Magnus Damm26fc02a2011-05-24 10:31:12 +0000706 /* DMARS area is optional */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000707 dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1);
708 /*
709 * IRQ resources:
710 * 1. there always must be at least one IRQ IO-resource. On SH4 it is
711 * the error IRQ, in which case it is the only IRQ in this resource:
712 * start == end. If it is the only IRQ resource, all channels also
713 * use the same IRQ.
714 * 2. DMA channel IRQ resources can be specified one per resource or in
715 * ranges (start != end)
716 * 3. iff all events (channels and, optionally, error) on this
717 * controller use the same IRQ, only one IRQ resource can be
718 * specified, otherwise there must be one IRQ per channel, even if
719 * some of them are equal
720 * 4. if all IRQs on this controller are equal or if some specific IRQs
721 * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be
722 * requested with the IRQF_SHARED flag
723 */
724 errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
725 if (!chan || !errirq_res)
726 return -ENODEV;
727
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200728 shdev = devm_kzalloc(&pdev->dev, sizeof(struct sh_dmae_device),
729 GFP_KERNEL);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000730 if (!shdev) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000731 dev_err(&pdev->dev, "Not enough memory\n");
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200732 return -ENOMEM;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000733 }
734
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200735 dma_dev = &shdev->shdma_dev.dma_dev;
736
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200737 shdev->chan_reg = devm_ioremap_resource(&pdev->dev, chan);
738 if (IS_ERR(shdev->chan_reg))
739 return PTR_ERR(shdev->chan_reg);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000740 if (dmars) {
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200741 shdev->dmars = devm_ioremap_resource(&pdev->dev, dmars);
742 if (IS_ERR(shdev->dmars))
743 return PTR_ERR(shdev->dmars);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000744 }
745
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200746 if (!pdata->slave_only)
747 dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask);
748 if (pdata->slave && pdata->slave_num)
749 dma_cap_set(DMA_SLAVE, dma_dev->cap_mask);
750
751 /* Default transfer size of 32 bytes requires 32-byte alignment */
752 dma_dev->copy_align = LOG2_DEFAULT_XFER_SIZE;
753
754 shdev->shdma_dev.ops = &sh_dmae_shdma_ops;
755 shdev->shdma_dev.desc_size = sizeof(struct sh_dmae_desc);
756 err = shdma_init(&pdev->dev, &shdev->shdma_dev,
757 pdata->channel_num);
758 if (err < 0)
759 goto eshdma;
760
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000761 /* platform data */
Guennadi Liakhovetskifa743262013-06-06 17:37:13 +0200762 shdev->pdata = pdata;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000763
Kuninori Morimoto5899a722011-06-17 08:20:40 +0000764 if (pdata->chcr_offset)
765 shdev->chcr_offset = pdata->chcr_offset;
766 else
767 shdev->chcr_offset = CHCR;
768
Kuninori Morimoto67c62692011-06-17 08:20:51 +0000769 if (pdata->chcr_ie_bit)
770 shdev->chcr_ie_bit = pdata->chcr_ie_bit;
771 else
772 shdev->chcr_ie_bit = CHCR_IE;
773
Paul Mundt5c2de442011-05-31 15:53:03 +0900774 platform_set_drvdata(pdev, shdev);
775
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000776 pm_runtime_enable(&pdev->dev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200777 err = pm_runtime_get_sync(&pdev->dev);
778 if (err < 0)
779 dev_err(&pdev->dev, "%s(): GET = %d\n", __func__, err);
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000780
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000781 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900782 list_add_tail_rcu(&shdev->node, &sh_dmae_devices);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000783 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900784
Guennadi Liakhovetski2dc66662011-04-29 17:09:21 +0000785 /* reset dma controller - only needed as a test */
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000786 err = sh_dmae_rst(shdev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000787 if (err)
788 goto rst_err;
789
Magnus Damm927a7c92010-03-19 04:47:19 +0000790#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000791 chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
792
793 if (!chanirq_res)
794 chanirq_res = errirq_res;
795 else
796 irqres++;
797
798 if (chanirq_res == errirq_res ||
799 (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000800 irqflags = IRQF_SHARED;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000801
802 errirq = errirq_res->start;
803
Guennadi Liakhovetskic1c63a12013-07-02 17:45:55 +0200804 err = devm_request_irq(&pdev->dev, errirq, sh_dmae_err, irqflags,
805 "DMAC Address Error", shdev);
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000806 if (err) {
807 dev_err(&pdev->dev,
808 "DMA failed requesting irq #%d, error %d\n",
809 errirq, err);
810 goto eirq_err;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000811 }
812
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000813#else
814 chanirq_res = errirq_res;
Magnus Damm927a7c92010-03-19 04:47:19 +0000815#endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000816
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000817 if (chanirq_res->start == chanirq_res->end &&
818 !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) {
819 /* Special case - all multiplexed */
820 for (; irq_cnt < pdata->channel_num; irq_cnt++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200821 if (irq_cnt < SH_DMAE_MAX_CHANNELS) {
Magnus Damm300e5f92011-05-24 10:31:20 +0000822 chan_irq[irq_cnt] = chanirq_res->start;
823 chan_flag[irq_cnt] = IRQF_SHARED;
824 } else {
825 irq_cap = 1;
826 break;
827 }
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000828 }
829 } else {
830 do {
831 for (i = chanirq_res->start; i <= chanirq_res->end; i++) {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200832 if (irq_cnt >= SH_DMAE_MAX_CHANNELS) {
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000833 irq_cap = 1;
834 break;
835 }
836
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000837 if ((errirq_res->flags & IORESOURCE_BITS) ==
838 IORESOURCE_IRQ_SHAREABLE)
839 chan_flag[irq_cnt] = IRQF_SHARED;
840 else
Michael Opdenacker174b5372013-10-13 07:10:51 +0200841 chan_flag[irq_cnt] = 0;
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000842 dev_dbg(&pdev->dev,
843 "Found IRQ %d for channel %d\n",
844 i, irq_cnt);
845 chan_irq[irq_cnt++] = i;
Magnus Damm300e5f92011-05-24 10:31:20 +0000846 }
847
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200848 if (irq_cnt >= SH_DMAE_MAX_CHANNELS)
Magnus Damm300e5f92011-05-24 10:31:20 +0000849 break;
Magnus Dammdcee0bb2011-06-09 06:35:08 +0000850
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000851 chanirq_res = platform_get_resource(pdev,
852 IORESOURCE_IRQ, ++irqres);
853 } while (irq_cnt < pdata->channel_num && chanirq_res);
854 }
855
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000856 /* Create DMA Channel */
Magnus Damm300e5f92011-05-24 10:31:20 +0000857 for (i = 0; i < irq_cnt; i++) {
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000858 err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000859 if (err)
860 goto chan_probe_err;
861 }
862
Magnus Damm300e5f92011-05-24 10:31:20 +0000863 if (irq_cap)
864 dev_notice(&pdev->dev, "Attempting to register %d DMA "
865 "channels when a maximum of %d are supported.\n",
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200866 pdata->channel_num, SH_DMAE_MAX_CHANNELS);
Magnus Damm300e5f92011-05-24 10:31:20 +0000867
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000868 pm_runtime_put(&pdev->dev);
869
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200870 err = dma_async_device_register(&shdev->shdma_dev.dma_dev);
871 if (err < 0)
872 goto edmadevreg;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000873
874 return err;
875
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200876edmadevreg:
877 pm_runtime_get(&pdev->dev);
878
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000879chan_probe_err:
880 sh_dmae_chan_remove(shdev);
Magnus Damm300e5f92011-05-24 10:31:20 +0000881
Magnus Damm927a7c92010-03-19 04:47:19 +0000882#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000883eirq_err:
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000884#endif
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000885rst_err:
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000886 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900887 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000888 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900889
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000890 pm_runtime_put(&pdev->dev);
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000891 pm_runtime_disable(&pdev->dev);
892
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200893 shdma_cleanup(&shdev->shdma_dev);
894eshdma:
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000895 synchronize_rcu();
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000896
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000897 return err;
898}
899
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -0800900static int sh_dmae_remove(struct platform_device *pdev)
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000901{
902 struct sh_dmae_device *shdev = platform_get_drvdata(pdev);
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200903 struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev;
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000904
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200905 dma_async_device_unregister(dma_dev);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000906
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000907 spin_lock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900908 list_del_rcu(&shdev->node);
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000909 spin_unlock_irq(&sh_dmae_lock);
Paul Mundt03aa18f2010-12-17 19:16:10 +0900910
Guennadi Liakhovetski20f2a3b2010-02-11 16:50:18 +0000911 pm_runtime_disable(&pdev->dev);
912
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200913 sh_dmae_chan_remove(shdev);
914 shdma_cleanup(&shdev->shdma_dev);
915
Guennadi Liakhovetski31705e22011-05-02 07:59:02 +0000916 synchronize_rcu();
Guennadi Liakhovetski027811b2010-02-11 16:50:10 +0000917
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000918 return 0;
919}
920
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000921static struct platform_driver sh_dmae_driver = {
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200922 .driver = {
Guennadi Liakhovetski7a5c1062010-05-21 15:28:51 +0000923 .owner = THIS_MODULE,
Guennadi Liakhovetski467017b2011-04-29 17:09:25 +0000924 .pm = &sh_dmae_pm,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200925 .name = SH_DMAE_DRV_NAME,
Guennadi Liakhovetski67eacc12013-06-18 18:16:57 +0200926 .of_match_table = sh_dmae_of_match,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000927 },
Bill Pembertona7d6e3e2012-11-19 13:20:04 -0500928 .remove = sh_dmae_remove,
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200929 .shutdown = sh_dmae_shutdown,
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000930};
931
932static int __init sh_dmae_init(void)
933{
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000934 /* Wire up NMI handling */
935 int err = register_die_notifier(&sh_dmae_nmi_notifier);
936 if (err)
937 return err;
938
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000939 return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe);
940}
941module_init(sh_dmae_init);
942
943static void __exit sh_dmae_exit(void)
944{
945 platform_driver_unregister(&sh_dmae_driver);
Guennadi Liakhovetski661382f2011-01-06 17:04:50 +0000946
947 unregister_die_notifier(&sh_dmae_nmi_notifier);
Nobuhiro Iwamatsud8902ad2009-09-07 03:26:23 +0000948}
949module_exit(sh_dmae_exit);
950
951MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>");
952MODULE_DESCRIPTION("Renesas SH DMA Engine driver");
953MODULE_LICENSE("GPL");
Guennadi Liakhovetskice3a1ab2012-05-09 17:09:21 +0200954MODULE_ALIAS("platform:" SH_DMAE_DRV_NAME);