blob: 1730cd0928c5e93967d2d70796cddf90c1b73849 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
33#include "core.h"
34#include "gadget.h"
35#include "io.h"
36
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020037/**
38 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
39 * @dwc: pointer to our context structure
40 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
41 *
42 * Caller should take care of locking. This function will
43 * return 0 on success or -EINVAL if wrong Test Selector
44 * is passed
45 */
46int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
47{
48 u32 reg;
49
50 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
51 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
52
53 switch (mode) {
54 case TEST_J:
55 case TEST_K:
56 case TEST_SE0_NAK:
57 case TEST_PACKET:
58 case TEST_FORCE_EN:
59 reg |= mode << 1;
60 break;
61 default:
62 return -EINVAL;
63 }
64
65 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
66
67 return 0;
68}
69
Felipe Balbi8598bde2012-01-02 18:55:57 +020070/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030071 * dwc3_gadget_get_link_state - Gets current state of USB Link
72 * @dwc: pointer to our context structure
73 *
74 * Caller should take care of locking. This function will
75 * return the link state on success (>= 0) or -ETIMEDOUT.
76 */
77int dwc3_gadget_get_link_state(struct dwc3 *dwc)
78{
79 u32 reg;
80
81 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
82
83 return DWC3_DSTS_USBLNKST(reg);
84}
85
86/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020087 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
88 * @dwc: pointer to our context structure
89 * @state: the state to put link into
90 *
91 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080092 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020093 */
94int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
95{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080096 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020097 u32 reg;
98
Paul Zimmerman802fde92012-04-27 13:10:52 +030099 /*
100 * Wait until device controller is ready. Only applies to 1.94a and
101 * later RTL.
102 */
103 if (dwc->revision >= DWC3_REVISION_194A) {
104 while (--retries) {
105 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
106 if (reg & DWC3_DSTS_DCNRD)
107 udelay(5);
108 else
109 break;
110 }
111
112 if (retries <= 0)
113 return -ETIMEDOUT;
114 }
115
Felipe Balbi8598bde2012-01-02 18:55:57 +0200116 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
117 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
118
119 /* set requested state */
120 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
121 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
122
Paul Zimmerman802fde92012-04-27 13:10:52 +0300123 /*
124 * The following code is racy when called from dwc3_gadget_wakeup,
125 * and is not needed, at least on newer versions
126 */
127 if (dwc->revision >= DWC3_REVISION_194A)
128 return 0;
129
Felipe Balbi8598bde2012-01-02 18:55:57 +0200130 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300131 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200132 while (--retries) {
133 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
134
Felipe Balbi8598bde2012-01-02 18:55:57 +0200135 if (DWC3_DSTS_USBLNKST(reg) == state)
136 return 0;
137
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800138 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200139 }
140
141 dev_vdbg(dwc->dev, "link state change request timed out\n");
142
143 return -ETIMEDOUT;
144}
145
Felipe Balbi457e84b2012-01-18 18:04:09 +0200146/**
147 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
148 * @dwc: pointer to our context structure
149 *
150 * This function will a best effort FIFO allocation in order
151 * to improve FIFO usage and throughput, while still allowing
152 * us to enable as many endpoints as possible.
153 *
154 * Keep in mind that this operation will be highly dependent
155 * on the configured size for RAM1 - which contains TxFifo -,
156 * the amount of endpoints enabled on coreConsultant tool, and
157 * the width of the Master Bus.
158 *
159 * In the ideal world, we would always be able to satisfy the
160 * following equation:
161 *
162 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
163 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
164 *
165 * Unfortunately, due to many variables that's not always the case.
166 */
167int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
168{
169 int last_fifo_depth = 0;
170 int ram1_depth;
171 int fifo_size;
172 int mdwidth;
173 int num;
174
175 if (!dwc->needs_fifo_resize)
176 return 0;
177
178 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
179 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
180
181 /* MDWIDTH is represented in bits, we need it in bytes */
182 mdwidth >>= 3;
183
184 /*
185 * FIXME For now we will only allocate 1 wMaxPacketSize space
186 * for each enabled endpoint, later patches will come to
187 * improve this algorithm so that we better use the internal
188 * FIFO space
189 */
190 for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) {
191 struct dwc3_ep *dep = dwc->eps[num];
192 int fifo_number = dep->number >> 1;
Felipe Balbi2e81c362012-02-02 13:01:12 +0200193 int mult = 1;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200194 int tmp;
195
196 if (!(dep->number & 1))
197 continue;
198
199 if (!(dep->flags & DWC3_EP_ENABLED))
200 continue;
201
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200202 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
203 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi2e81c362012-02-02 13:01:12 +0200204 mult = 3;
205
206 /*
207 * REVISIT: the following assumes we will always have enough
208 * space available on the FIFO RAM for all possible use cases.
209 * Make sure that's true somehow and change FIFO allocation
210 * accordingly.
211 *
212 * If we have Bulk or Isochronous endpoints, we want
213 * them to be able to be very, very fast. So we're giving
214 * those endpoints a fifo_size which is enough for 3 full
215 * packets
216 */
217 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200218 tmp += mdwidth;
219
220 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
Felipe Balbi2e81c362012-02-02 13:01:12 +0200221
Felipe Balbi457e84b2012-01-18 18:04:09 +0200222 fifo_size |= (last_fifo_depth << 16);
223
224 dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
225 dep->name, last_fifo_depth, fifo_size & 0xffff);
226
227 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number),
228 fifo_size);
229
230 last_fifo_depth += (fifo_size & 0xffff);
231 }
232
233 return 0;
234}
235
Felipe Balbi72246da2011-08-19 18:10:58 +0300236void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
237 int status)
238{
239 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530240 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300241
242 if (req->queued) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530243 i = 0;
244 do {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200245 dep->busy_slot++;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530246 /*
247 * Skip LINK TRB. We can't use req->trb and check for
248 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
249 * just completed (not the LINK TRB).
250 */
251 if (((dep->busy_slot & DWC3_TRB_MASK) ==
252 DWC3_TRB_NUM- 1) &&
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200253 usb_endpoint_xfer_isoc(dep->endpoint.desc))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530254 dep->busy_slot++;
255 } while(++i < req->request.num_mapped_sgs);
Pratyush Anandc9fda7d2013-01-14 15:59:38 +0530256 req->queued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300257 }
258 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200259 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300260
261 if (req->request.status == -EINPROGRESS)
262 req->request.status = status;
263
Pratyush Anand0416e492012-08-10 13:42:16 +0530264 if (dwc->ep0_bounced && dep->number == 0)
265 dwc->ep0_bounced = false;
266 else
267 usb_gadget_unmap_request(&dwc->gadget, &req->request,
268 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300269
270 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
271 req, dep->name, req->request.actual,
272 req->request.length, status);
273
274 spin_unlock(&dwc->lock);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200275 req->request.complete(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300276 spin_lock(&dwc->lock);
277}
278
279static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
280{
281 switch (cmd) {
282 case DWC3_DEPCMD_DEPSTARTCFG:
283 return "Start New Configuration";
284 case DWC3_DEPCMD_ENDTRANSFER:
285 return "End Transfer";
286 case DWC3_DEPCMD_UPDATETRANSFER:
287 return "Update Transfer";
288 case DWC3_DEPCMD_STARTTRANSFER:
289 return "Start Transfer";
290 case DWC3_DEPCMD_CLEARSTALL:
291 return "Clear Stall";
292 case DWC3_DEPCMD_SETSTALL:
293 return "Set Stall";
Paul Zimmerman802fde92012-04-27 13:10:52 +0300294 case DWC3_DEPCMD_GETEPSTATE:
295 return "Get Endpoint State";
Felipe Balbi72246da2011-08-19 18:10:58 +0300296 case DWC3_DEPCMD_SETTRANSFRESOURCE:
297 return "Set Endpoint Transfer Resource";
298 case DWC3_DEPCMD_SETEPCONFIG:
299 return "Set Endpoint Configuration";
300 default:
301 return "UNKNOWN command";
302 }
303}
304
Felipe Balbib09bb642012-04-24 16:19:11 +0300305int dwc3_send_gadget_generic_command(struct dwc3 *dwc, int cmd, u32 param)
306{
307 u32 timeout = 500;
308 u32 reg;
309
310 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
311 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
312
313 do {
314 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
315 if (!(reg & DWC3_DGCMD_CMDACT)) {
316 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
317 DWC3_DGCMD_STATUS(reg));
318 return 0;
319 }
320
321 /*
322 * We can't sleep here, because it's also called from
323 * interrupt context.
324 */
325 timeout--;
326 if (!timeout)
327 return -ETIMEDOUT;
328 udelay(1);
329 } while (1);
330}
331
Felipe Balbi72246da2011-08-19 18:10:58 +0300332int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
333 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
334{
335 struct dwc3_ep *dep = dwc->eps[ep];
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200336 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300337 u32 reg;
338
339 dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
340 dep->name,
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300341 dwc3_gadget_ep_cmd_string(cmd), params->param0,
342 params->param1, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300343
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300344 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
345 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
346 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300347
348 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
349 do {
350 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
351 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi164f6e12011-08-27 20:29:58 +0300352 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
353 DWC3_DEPCMD_STATUS(reg));
Felipe Balbi72246da2011-08-19 18:10:58 +0300354 return 0;
355 }
356
357 /*
Felipe Balbi72246da2011-08-19 18:10:58 +0300358 * We can't sleep here, because it is also called from
359 * interrupt context.
360 */
361 timeout--;
362 if (!timeout)
363 return -ETIMEDOUT;
364
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200365 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300366 } while (1);
367}
368
369static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200370 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300371{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300372 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300373
374 return dep->trb_pool_dma + offset;
375}
376
377static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
378{
379 struct dwc3 *dwc = dep->dwc;
380
381 if (dep->trb_pool)
382 return 0;
383
384 if (dep->number == 0 || dep->number == 1)
385 return 0;
386
387 dep->trb_pool = dma_alloc_coherent(dwc->dev,
388 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
389 &dep->trb_pool_dma, GFP_KERNEL);
390 if (!dep->trb_pool) {
391 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
392 dep->name);
393 return -ENOMEM;
394 }
395
396 return 0;
397}
398
399static void dwc3_free_trb_pool(struct dwc3_ep *dep)
400{
401 struct dwc3 *dwc = dep->dwc;
402
403 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
404 dep->trb_pool, dep->trb_pool_dma);
405
406 dep->trb_pool = NULL;
407 dep->trb_pool_dma = 0;
408}
409
410static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
411{
412 struct dwc3_gadget_ep_cmd_params params;
413 u32 cmd;
414
415 memset(&params, 0x00, sizeof(params));
416
417 if (dep->number != 1) {
418 cmd = DWC3_DEPCMD_DEPSTARTCFG;
419 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300420 if (dep->number > 1) {
421 if (dwc->start_config_issued)
422 return 0;
423 dwc->start_config_issued = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300424 cmd |= DWC3_DEPCMD_PARAM(2);
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300425 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300426
427 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
428 }
429
430 return 0;
431}
432
433static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200434 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300435 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600436 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300437{
438 struct dwc3_gadget_ep_cmd_params params;
439
440 memset(&params, 0x00, sizeof(params));
441
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300442 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900443 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
444
445 /* Burst size is only needed in SuperSpeed mode */
446 if (dwc->gadget.speed == USB_SPEED_SUPER) {
447 u32 burst = dep->endpoint.maxburst - 1;
448
449 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
450 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300451
Felipe Balbi4b345c92012-07-16 14:08:16 +0300452 if (ignore)
453 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
454
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600455 if (restore) {
456 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
457 params.param2 |= dep->saved_state;
458 }
459
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300460 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
461 | DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300462
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200463 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300464 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
465 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300466 dep->stream_capable = true;
467 }
468
Felipe Balbi72246da2011-08-19 18:10:58 +0300469 if (usb_endpoint_xfer_isoc(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300470 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300471
472 /*
473 * We are doing 1:1 mapping for endpoints, meaning
474 * Physical Endpoints 2 maps to Logical Endpoint 2 and
475 * so on. We consider the direction bit as part of the physical
476 * endpoint number. So USB endpoint 0x81 is 0x03.
477 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300478 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300479
480 /*
481 * We must use the lower 16 TX FIFOs even though
482 * HW might have more
483 */
484 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300485 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300486
487 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300488 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300489 dep->interval = 1 << (desc->bInterval - 1);
490 }
491
492 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
493 DWC3_DEPCMD_SETEPCONFIG, &params);
494}
495
496static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
497{
498 struct dwc3_gadget_ep_cmd_params params;
499
500 memset(&params, 0x00, sizeof(params));
501
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300502 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300503
504 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
505 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
506}
507
508/**
509 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
510 * @dep: endpoint to be initialized
511 * @desc: USB Endpoint Descriptor
512 *
513 * Caller should take care of locking
514 */
515static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200516 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300517 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600518 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300519{
520 struct dwc3 *dwc = dep->dwc;
521 u32 reg;
522 int ret = -ENOMEM;
523
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300524 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
525
Felipe Balbi72246da2011-08-19 18:10:58 +0300526 if (!(dep->flags & DWC3_EP_ENABLED)) {
527 ret = dwc3_gadget_start_config(dwc, dep);
528 if (ret)
529 return ret;
530 }
531
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600532 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
533 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300534 if (ret)
535 return ret;
536
537 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200538 struct dwc3_trb *trb_st_hw;
539 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300540
541 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
542 if (ret)
543 return ret;
544
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200545 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200546 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300547 dep->type = usb_endpoint_type(desc);
548 dep->flags |= DWC3_EP_ENABLED;
549
550 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
551 reg |= DWC3_DALEPENA_EP(dep->number);
552 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
553
554 if (!usb_endpoint_xfer_isoc(desc))
555 return 0;
556
557 memset(&trb_link, 0, sizeof(trb_link));
558
Paul Zimmerman1d046792012-02-15 18:56:56 -0800559 /* Link TRB for ISOC. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300560 trb_st_hw = &dep->trb_pool[0];
561
Felipe Balbif6bafc62012-02-06 11:04:53 +0200562 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbi72246da2011-08-19 18:10:58 +0300563
Felipe Balbif6bafc62012-02-06 11:04:53 +0200564 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
565 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
566 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
567 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300568 }
569
570 return 0;
571}
572
Paul Zimmermanb992e682012-04-27 14:17:35 +0300573static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200574static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300575{
576 struct dwc3_request *req;
577
Felipe Balbiea53b882012-02-17 12:10:04 +0200578 if (!list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +0300579 dwc3_stop_active_transfer(dwc, dep->number, true);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200580
Pratyush Anand57911502012-07-06 15:19:10 +0530581 /* - giveback all requests to gadget driver */
Pratyush Anand15916332012-06-15 11:54:36 +0530582 while (!list_empty(&dep->req_queued)) {
583 req = next_request(&dep->req_queued);
584
585 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
586 }
Felipe Balbiea53b882012-02-17 12:10:04 +0200587 }
588
Felipe Balbi72246da2011-08-19 18:10:58 +0300589 while (!list_empty(&dep->request_list)) {
590 req = next_request(&dep->request_list);
591
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200592 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300593 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300594}
595
596/**
597 * __dwc3_gadget_ep_disable - Disables a HW endpoint
598 * @dep: the endpoint to disable
599 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200600 * This function also removes requests which are currently processed ny the
601 * hardware and those which are not yet scheduled.
602 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300603 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300604static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
605{
606 struct dwc3 *dwc = dep->dwc;
607 u32 reg;
608
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200609 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300610
611 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
612 reg &= ~DWC3_DALEPENA_EP(dep->number);
613 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
614
Felipe Balbi879631a2011-09-30 10:58:47 +0300615 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200616 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200617 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300619 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300620
621 return 0;
622}
623
624/* -------------------------------------------------------------------------- */
625
626static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
627 const struct usb_endpoint_descriptor *desc)
628{
629 return -EINVAL;
630}
631
632static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
633{
634 return -EINVAL;
635}
636
637/* -------------------------------------------------------------------------- */
638
639static int dwc3_gadget_ep_enable(struct usb_ep *ep,
640 const struct usb_endpoint_descriptor *desc)
641{
642 struct dwc3_ep *dep;
643 struct dwc3 *dwc;
644 unsigned long flags;
645 int ret;
646
647 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
648 pr_debug("dwc3: invalid parameters\n");
649 return -EINVAL;
650 }
651
652 if (!desc->wMaxPacketSize) {
653 pr_debug("dwc3: missing wMaxPacketSize\n");
654 return -EINVAL;
655 }
656
657 dep = to_dwc3_ep(ep);
658 dwc = dep->dwc;
659
Felipe Balbic6f83f32012-08-15 12:28:29 +0300660 if (dep->flags & DWC3_EP_ENABLED) {
661 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
662 dep->name);
663 return 0;
664 }
665
Felipe Balbi72246da2011-08-19 18:10:58 +0300666 switch (usb_endpoint_type(desc)) {
667 case USB_ENDPOINT_XFER_CONTROL:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900668 strlcat(dep->name, "-control", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300669 break;
670 case USB_ENDPOINT_XFER_ISOC:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900671 strlcat(dep->name, "-isoc", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300672 break;
673 case USB_ENDPOINT_XFER_BULK:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900674 strlcat(dep->name, "-bulk", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300675 break;
676 case USB_ENDPOINT_XFER_INT:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900677 strlcat(dep->name, "-int", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300678 break;
679 default:
680 dev_err(dwc->dev, "invalid endpoint transfer type\n");
681 }
682
Felipe Balbi72246da2011-08-19 18:10:58 +0300683 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600684 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300685 spin_unlock_irqrestore(&dwc->lock, flags);
686
687 return ret;
688}
689
690static int dwc3_gadget_ep_disable(struct usb_ep *ep)
691{
692 struct dwc3_ep *dep;
693 struct dwc3 *dwc;
694 unsigned long flags;
695 int ret;
696
697 if (!ep) {
698 pr_debug("dwc3: invalid parameters\n");
699 return -EINVAL;
700 }
701
702 dep = to_dwc3_ep(ep);
703 dwc = dep->dwc;
704
705 if (!(dep->flags & DWC3_EP_ENABLED)) {
706 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
707 dep->name);
708 return 0;
709 }
710
711 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
712 dep->number >> 1,
713 (dep->number & 1) ? "in" : "out");
714
715 spin_lock_irqsave(&dwc->lock, flags);
716 ret = __dwc3_gadget_ep_disable(dep);
717 spin_unlock_irqrestore(&dwc->lock, flags);
718
719 return ret;
720}
721
722static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
723 gfp_t gfp_flags)
724{
725 struct dwc3_request *req;
726 struct dwc3_ep *dep = to_dwc3_ep(ep);
727 struct dwc3 *dwc = dep->dwc;
728
729 req = kzalloc(sizeof(*req), gfp_flags);
730 if (!req) {
731 dev_err(dwc->dev, "not enough memory\n");
732 return NULL;
733 }
734
735 req->epnum = dep->number;
736 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300737
738 return &req->request;
739}
740
741static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
742 struct usb_request *request)
743{
744 struct dwc3_request *req = to_dwc3_request(request);
745
746 kfree(req);
747}
748
Felipe Balbic71fc372011-11-22 11:37:34 +0200749/**
750 * dwc3_prepare_one_trb - setup one TRB from one request
751 * @dep: endpoint for which this request is prepared
752 * @req: dwc3_request pointer
753 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200754static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200755 struct dwc3_request *req, dma_addr_t dma,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530756 unsigned length, unsigned last, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200757{
Felipe Balbieeb720f2011-11-28 12:46:59 +0200758 struct dwc3 *dwc = dep->dwc;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200759 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200760
Felipe Balbieeb720f2011-11-28 12:46:59 +0200761 dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
762 dep->name, req, (unsigned long long) dma,
763 length, last ? " last" : "",
764 chain ? " chain" : "");
765
Felipe Balbic71fc372011-11-22 11:37:34 +0200766 /* Skip the LINK-TRB on ISOC */
Pratyush Anand915e2022013-01-14 15:59:35 +0530767 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200768 usb_endpoint_xfer_isoc(dep->endpoint.desc))
Pratyush Anand915e2022013-01-14 15:59:35 +0530769 dep->free_slot++;
770
771 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Felipe Balbic71fc372011-11-22 11:37:34 +0200772
Felipe Balbieeb720f2011-11-28 12:46:59 +0200773 if (!req->trb) {
774 dwc3_gadget_move_request_queued(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200775 req->trb = trb;
776 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530777 req->start_slot = dep->free_slot & DWC3_TRB_MASK;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200778 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200779
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530780 dep->free_slot++;
781
Felipe Balbif6bafc62012-02-06 11:04:53 +0200782 trb->size = DWC3_TRB_SIZE_LENGTH(length);
783 trb->bpl = lower_32_bits(dma);
784 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200785
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200786 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200787 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200788 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200789 break;
790
791 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530792 if (!node)
793 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
794 else
795 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbic71fc372011-11-22 11:37:34 +0200796 break;
797
798 case USB_ENDPOINT_XFER_BULK:
799 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200800 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200801 break;
802 default:
803 /*
804 * This is only possible with faulty memory because we
805 * checked it already :)
806 */
807 BUG();
808 }
809
Felipe Balbif3af3652013-12-13 14:19:33 -0600810 if (!req->request.no_interrupt && !chain)
811 trb->ctrl |= DWC3_TRB_CTRL_IOC;
812
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200813 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200814 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
815 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530816 } else if (last) {
817 trb->ctrl |= DWC3_TRB_CTRL_LST;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200818 }
819
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530820 if (chain)
821 trb->ctrl |= DWC3_TRB_CTRL_CHN;
822
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200823 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200824 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
825
826 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbic71fc372011-11-22 11:37:34 +0200827}
828
Felipe Balbi72246da2011-08-19 18:10:58 +0300829/*
830 * dwc3_prepare_trbs - setup TRBs from requests
831 * @dep: endpoint for which requests are being prepared
832 * @starting: true if the endpoint is idle and no requests are queued.
833 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800834 * The function goes through the requests list and sets up TRBs for the
835 * transfers. The function returns once there are no more TRBs available or
836 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300837 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200838static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
Felipe Balbi72246da2011-08-19 18:10:58 +0300839{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200840 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300841 u32 trbs_left;
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200842 u32 max;
Felipe Balbic71fc372011-11-22 11:37:34 +0200843 unsigned int last_one = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300844
845 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
846
847 /* the first request must not be queued */
848 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
Felipe Balbic71fc372011-11-22 11:37:34 +0200849
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200850 /* Can't wrap around on a non-isoc EP since there's no link TRB */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200851 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200852 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
853 if (trbs_left > max)
854 trbs_left = max;
855 }
856
Felipe Balbi72246da2011-08-19 18:10:58 +0300857 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800858 * If busy & slot are equal than it is either full or empty. If we are
859 * starting to process requests then we are empty. Otherwise we are
Felipe Balbi72246da2011-08-19 18:10:58 +0300860 * full and don't do anything
861 */
862 if (!trbs_left) {
863 if (!starting)
Felipe Balbi68e823e2011-11-28 12:25:01 +0200864 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300865 trbs_left = DWC3_TRB_NUM;
866 /*
867 * In case we start from scratch, we queue the ISOC requests
868 * starting from slot 1. This is done because we use ring
869 * buffer and have no LST bit to stop us. Instead, we place
Paul Zimmerman1d046792012-02-15 18:56:56 -0800870 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
Felipe Balbi72246da2011-08-19 18:10:58 +0300871 * after the first request so we start at slot 1 and have
872 * 7 requests proceed before we hit the first IOC.
873 * Other transfer types don't use the ring buffer and are
874 * processed from the first TRB until the last one. Since we
875 * don't wrap around we have to start at the beginning.
876 */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200877 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300878 dep->busy_slot = 1;
879 dep->free_slot = 1;
880 } else {
881 dep->busy_slot = 0;
882 dep->free_slot = 0;
883 }
884 }
885
886 /* The last TRB is a link TRB, not used for xfer */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200887 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi68e823e2011-11-28 12:25:01 +0200888 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300889
890 list_for_each_entry_safe(req, n, &dep->request_list, list) {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200891 unsigned length;
892 dma_addr_t dma;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530893 last_one = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300894
Felipe Balbieeb720f2011-11-28 12:46:59 +0200895 if (req->request.num_mapped_sgs > 0) {
896 struct usb_request *request = &req->request;
897 struct scatterlist *sg = request->sg;
898 struct scatterlist *s;
899 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300900
Felipe Balbieeb720f2011-11-28 12:46:59 +0200901 for_each_sg(sg, s, request->num_mapped_sgs, i) {
902 unsigned chain = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300903
Felipe Balbieeb720f2011-11-28 12:46:59 +0200904 length = sg_dma_len(s);
905 dma = sg_dma_address(s);
Felipe Balbi72246da2011-08-19 18:10:58 +0300906
Paul Zimmerman1d046792012-02-15 18:56:56 -0800907 if (i == (request->num_mapped_sgs - 1) ||
908 sg_is_last(s)) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530909 if (list_is_last(&req->list,
910 &dep->request_list))
911 last_one = true;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200912 chain = false;
913 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300914
Felipe Balbieeb720f2011-11-28 12:46:59 +0200915 trbs_left--;
916 if (!trbs_left)
917 last_one = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300918
Felipe Balbieeb720f2011-11-28 12:46:59 +0200919 if (last_one)
920 chain = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300921
Felipe Balbieeb720f2011-11-28 12:46:59 +0200922 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530923 last_one, chain, i);
Felipe Balbi72246da2011-08-19 18:10:58 +0300924
Felipe Balbieeb720f2011-11-28 12:46:59 +0200925 if (last_one)
926 break;
927 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300928 } else {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200929 dma = req->request.dma;
930 length = req->request.length;
931 trbs_left--;
932
933 if (!trbs_left)
934 last_one = 1;
935
936 /* Is this the last request? */
937 if (list_is_last(&req->list, &dep->request_list))
938 last_one = 1;
939
940 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530941 last_one, false, 0);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200942
943 if (last_one)
944 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300945 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300946 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300947}
948
949static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
950 int start_new)
951{
952 struct dwc3_gadget_ep_cmd_params params;
953 struct dwc3_request *req;
954 struct dwc3 *dwc = dep->dwc;
955 int ret;
956 u32 cmd;
957
958 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
959 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
960 return -EBUSY;
961 }
962 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
963
964 /*
965 * If we are getting here after a short-out-packet we don't enqueue any
966 * new requests as we try to set the IOC bit only on the last request.
967 */
968 if (start_new) {
969 if (list_empty(&dep->req_queued))
970 dwc3_prepare_trbs(dep, start_new);
971
972 /* req points to the first request which will be sent */
973 req = next_request(&dep->req_queued);
974 } else {
Felipe Balbi68e823e2011-11-28 12:25:01 +0200975 dwc3_prepare_trbs(dep, start_new);
976
Felipe Balbi72246da2011-08-19 18:10:58 +0300977 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800978 * req points to the first request where HWO changed from 0 to 1
Felipe Balbi72246da2011-08-19 18:10:58 +0300979 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200980 req = next_request(&dep->req_queued);
Felipe Balbi72246da2011-08-19 18:10:58 +0300981 }
982 if (!req) {
983 dep->flags |= DWC3_EP_PENDING_REQUEST;
984 return 0;
985 }
986
987 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300988
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530989 if (start_new) {
990 params.param0 = upper_32_bits(req->trb_dma);
991 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300992 cmd = DWC3_DEPCMD_STARTTRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530993 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +0300994 cmd = DWC3_DEPCMD_UPDATETRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530995 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300996
997 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
998 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
999 if (ret < 0) {
1000 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
1001
1002 /*
1003 * FIXME we need to iterate over the list of requests
1004 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001005 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001006 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001007 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1008 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001009 list_del(&req->list);
1010 return ret;
1011 }
1012
1013 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001014
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001015 if (start_new) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001016 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001017 dep->number);
Felipe Balbib4996a82012-06-06 12:04:13 +03001018 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001019 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001020
Felipe Balbi72246da2011-08-19 18:10:58 +03001021 return 0;
1022}
1023
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301024static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1025 struct dwc3_ep *dep, u32 cur_uf)
1026{
1027 u32 uf;
1028
1029 if (list_empty(&dep->request_list)) {
1030 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
1031 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301032 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301033 return;
1034 }
1035
1036 /* 4 micro frames in the future */
1037 uf = cur_uf + dep->interval * 4;
1038
1039 __dwc3_gadget_kick_transfer(dep, uf, 1);
1040}
1041
1042static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1043 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1044{
1045 u32 cur_uf, mask;
1046
1047 mask = ~(dep->interval - 1);
1048 cur_uf = event->parameters & mask;
1049
1050 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1051}
1052
Felipe Balbi72246da2011-08-19 18:10:58 +03001053static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1054{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001055 struct dwc3 *dwc = dep->dwc;
1056 int ret;
1057
Felipe Balbi72246da2011-08-19 18:10:58 +03001058 req->request.actual = 0;
1059 req->request.status = -EINPROGRESS;
1060 req->direction = dep->direction;
1061 req->epnum = dep->number;
1062
1063 /*
1064 * We only add to our list of requests now and
1065 * start consuming the list once we get XferNotReady
1066 * IRQ.
1067 *
1068 * That way, we avoid doing anything that we don't need
1069 * to do now and defer it until the point we receive a
1070 * particular token from the Host side.
1071 *
1072 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001073 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001074 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001075 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1076 dep->direction);
1077 if (ret)
1078 return ret;
1079
Felipe Balbi72246da2011-08-19 18:10:58 +03001080 list_add_tail(&req->list, &dep->request_list);
1081
1082 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001083 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001084 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001085 * 1. XferNotReady with empty list of requests. We need to kick the
1086 * transfer here in that situation, otherwise we will be NAKing
1087 * forever. If we get XferNotReady before gadget driver has a
1088 * chance to queue a request, we will ACK the IRQ but won't be
1089 * able to receive the data until the next request is queued.
1090 * The following code is handling exactly that.
1091 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001092 */
1093 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301094 /*
1095 * If xfernotready is already elapsed and it is a case
1096 * of isoc transfer, then issue END TRANSFER, so that
1097 * you can receive xfernotready again and can have
1098 * notion of current microframe.
1099 */
1100 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301101 if (list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001102 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301103 dep->flags = DWC3_EP_ENABLED;
1104 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301105 return 0;
1106 }
1107
Felipe Balbib511e5e2012-06-06 12:00:50 +03001108 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001109 if (ret && ret != -EBUSY)
Felipe Balbi72246da2011-08-19 18:10:58 +03001110 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1111 dep->name);
Pratyush Anand15f86bd2013-01-14 15:59:33 +05301112 return ret;
Felipe Balbia0925322012-05-22 10:24:11 +03001113 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001114
Felipe Balbib511e5e2012-06-06 12:00:50 +03001115 /*
1116 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1117 * kick the transfer here after queuing a request, otherwise the
1118 * core may not see the modified TRB(s).
1119 */
1120 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301121 (dep->flags & DWC3_EP_BUSY) &&
1122 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001123 WARN_ON_ONCE(!dep->resource_index);
1124 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
Felipe Balbib511e5e2012-06-06 12:00:50 +03001125 false);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001126 if (ret && ret != -EBUSY)
Felipe Balbib511e5e2012-06-06 12:00:50 +03001127 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1128 dep->name);
Pratyush Anand15f86bd2013-01-14 15:59:33 +05301129 return ret;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001130 }
1131
Felipe Balbib997ada2012-07-26 13:26:50 +03001132 /*
1133 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1134 * right away, otherwise host will not know we have streams to be
1135 * handled.
1136 */
1137 if (dep->stream_capable) {
1138 int ret;
1139
1140 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1141 if (ret && ret != -EBUSY) {
1142 struct dwc3 *dwc = dep->dwc;
1143
1144 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1145 dep->name);
1146 }
1147 }
1148
Felipe Balbi72246da2011-08-19 18:10:58 +03001149 return 0;
1150}
1151
1152static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1153 gfp_t gfp_flags)
1154{
1155 struct dwc3_request *req = to_dwc3_request(request);
1156 struct dwc3_ep *dep = to_dwc3_ep(ep);
1157 struct dwc3 *dwc = dep->dwc;
1158
1159 unsigned long flags;
1160
1161 int ret;
1162
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001163 if (!dep->endpoint.desc) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001164 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1165 request, ep->name);
1166 return -ESHUTDOWN;
1167 }
1168
1169 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
1170 request, ep->name, request->length);
1171
1172 spin_lock_irqsave(&dwc->lock, flags);
1173 ret = __dwc3_gadget_ep_queue(dep, req);
1174 spin_unlock_irqrestore(&dwc->lock, flags);
1175
1176 return ret;
1177}
1178
1179static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1180 struct usb_request *request)
1181{
1182 struct dwc3_request *req = to_dwc3_request(request);
1183 struct dwc3_request *r = NULL;
1184
1185 struct dwc3_ep *dep = to_dwc3_ep(ep);
1186 struct dwc3 *dwc = dep->dwc;
1187
1188 unsigned long flags;
1189 int ret = 0;
1190
1191 spin_lock_irqsave(&dwc->lock, flags);
1192
1193 list_for_each_entry(r, &dep->request_list, list) {
1194 if (r == req)
1195 break;
1196 }
1197
1198 if (r != req) {
1199 list_for_each_entry(r, &dep->req_queued, list) {
1200 if (r == req)
1201 break;
1202 }
1203 if (r == req) {
1204 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001205 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301206 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001207 }
1208 dev_err(dwc->dev, "request %p was not queued to %s\n",
1209 request, ep->name);
1210 ret = -EINVAL;
1211 goto out0;
1212 }
1213
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301214out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001215 /* giveback the request */
1216 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1217
1218out0:
1219 spin_unlock_irqrestore(&dwc->lock, flags);
1220
1221 return ret;
1222}
1223
1224int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
1225{
1226 struct dwc3_gadget_ep_cmd_params params;
1227 struct dwc3 *dwc = dep->dwc;
1228 int ret;
1229
1230 memset(&params, 0x00, sizeof(params));
1231
1232 if (value) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001233 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1234 DWC3_DEPCMD_SETSTALL, &params);
1235 if (ret)
1236 dev_err(dwc->dev, "failed to %s STALL on %s\n",
1237 value ? "set" : "clear",
1238 dep->name);
1239 else
1240 dep->flags |= DWC3_EP_STALL;
1241 } else {
1242 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1243 DWC3_DEPCMD_CLEARSTALL, &params);
1244 if (ret)
1245 dev_err(dwc->dev, "failed to %s STALL on %s\n",
1246 value ? "set" : "clear",
1247 dep->name);
1248 else
Alan Sterna535d812013-11-01 12:05:12 -04001249 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001250 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001251
Felipe Balbi72246da2011-08-19 18:10:58 +03001252 return ret;
1253}
1254
1255static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1256{
1257 struct dwc3_ep *dep = to_dwc3_ep(ep);
1258 struct dwc3 *dwc = dep->dwc;
1259
1260 unsigned long flags;
1261
1262 int ret;
1263
1264 spin_lock_irqsave(&dwc->lock, flags);
1265
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001266 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001267 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1268 ret = -EINVAL;
1269 goto out;
1270 }
1271
1272 ret = __dwc3_gadget_ep_set_halt(dep, value);
1273out:
1274 spin_unlock_irqrestore(&dwc->lock, flags);
1275
1276 return ret;
1277}
1278
1279static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1280{
1281 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001282 struct dwc3 *dwc = dep->dwc;
1283 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001284
Paul Zimmerman249a4562012-02-24 17:32:16 -08001285 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001286 dep->flags |= DWC3_EP_WEDGE;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001287 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001288
Pratyush Anand08f0d962012-06-25 22:40:43 +05301289 if (dep->number == 0 || dep->number == 1)
1290 return dwc3_gadget_ep0_set_halt(ep, 1);
1291 else
1292 return dwc3_gadget_ep_set_halt(ep, 1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001293}
1294
1295/* -------------------------------------------------------------------------- */
1296
1297static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1298 .bLength = USB_DT_ENDPOINT_SIZE,
1299 .bDescriptorType = USB_DT_ENDPOINT,
1300 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1301};
1302
1303static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1304 .enable = dwc3_gadget_ep0_enable,
1305 .disable = dwc3_gadget_ep0_disable,
1306 .alloc_request = dwc3_gadget_ep_alloc_request,
1307 .free_request = dwc3_gadget_ep_free_request,
1308 .queue = dwc3_gadget_ep0_queue,
1309 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301310 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001311 .set_wedge = dwc3_gadget_ep_set_wedge,
1312};
1313
1314static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1315 .enable = dwc3_gadget_ep_enable,
1316 .disable = dwc3_gadget_ep_disable,
1317 .alloc_request = dwc3_gadget_ep_alloc_request,
1318 .free_request = dwc3_gadget_ep_free_request,
1319 .queue = dwc3_gadget_ep_queue,
1320 .dequeue = dwc3_gadget_ep_dequeue,
1321 .set_halt = dwc3_gadget_ep_set_halt,
1322 .set_wedge = dwc3_gadget_ep_set_wedge,
1323};
1324
1325/* -------------------------------------------------------------------------- */
1326
1327static int dwc3_gadget_get_frame(struct usb_gadget *g)
1328{
1329 struct dwc3 *dwc = gadget_to_dwc(g);
1330 u32 reg;
1331
1332 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1333 return DWC3_DSTS_SOFFN(reg);
1334}
1335
1336static int dwc3_gadget_wakeup(struct usb_gadget *g)
1337{
1338 struct dwc3 *dwc = gadget_to_dwc(g);
1339
1340 unsigned long timeout;
1341 unsigned long flags;
1342
1343 u32 reg;
1344
1345 int ret = 0;
1346
1347 u8 link_state;
1348 u8 speed;
1349
1350 spin_lock_irqsave(&dwc->lock, flags);
1351
1352 /*
1353 * According to the Databook Remote wakeup request should
1354 * be issued only when the device is in early suspend state.
1355 *
1356 * We can check that via USB Link State bits in DSTS register.
1357 */
1358 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1359
1360 speed = reg & DWC3_DSTS_CONNECTSPD;
1361 if (speed == DWC3_DSTS_SUPERSPEED) {
1362 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1363 ret = -EINVAL;
1364 goto out;
1365 }
1366
1367 link_state = DWC3_DSTS_USBLNKST(reg);
1368
1369 switch (link_state) {
1370 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1371 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1372 break;
1373 default:
1374 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1375 link_state);
1376 ret = -EINVAL;
1377 goto out;
1378 }
1379
Felipe Balbi8598bde2012-01-02 18:55:57 +02001380 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1381 if (ret < 0) {
1382 dev_err(dwc->dev, "failed to put link in Recovery\n");
1383 goto out;
1384 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001385
Paul Zimmerman802fde92012-04-27 13:10:52 +03001386 /* Recent versions do this automatically */
1387 if (dwc->revision < DWC3_REVISION_194A) {
1388 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001389 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001390 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1391 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1392 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001393
Paul Zimmerman1d046792012-02-15 18:56:56 -08001394 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001395 timeout = jiffies + msecs_to_jiffies(100);
1396
Paul Zimmerman1d046792012-02-15 18:56:56 -08001397 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001398 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1399
1400 /* in HS, means ON */
1401 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1402 break;
1403 }
1404
1405 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1406 dev_err(dwc->dev, "failed to send remote wakeup\n");
1407 ret = -EINVAL;
1408 }
1409
1410out:
1411 spin_unlock_irqrestore(&dwc->lock, flags);
1412
1413 return ret;
1414}
1415
1416static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1417 int is_selfpowered)
1418{
1419 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001420 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001421
Paul Zimmerman249a4562012-02-24 17:32:16 -08001422 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001423 dwc->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001424 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001425
1426 return 0;
1427}
1428
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001429static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001430{
1431 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001432 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001433
1434 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001435 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001436 if (dwc->revision <= DWC3_REVISION_187A) {
1437 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1438 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1439 }
1440
1441 if (dwc->revision >= DWC3_REVISION_194A)
1442 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1443 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001444
1445 if (dwc->has_hibernation)
1446 reg |= DWC3_DCTL_KEEP_CONNECT;
1447
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001448 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001449 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001450 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001451
1452 if (dwc->has_hibernation && !suspend)
1453 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1454
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001455 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001456 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001457
1458 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1459
1460 do {
1461 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1462 if (is_on) {
1463 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1464 break;
1465 } else {
1466 if (reg & DWC3_DSTS_DEVCTRLHLT)
1467 break;
1468 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001469 timeout--;
1470 if (!timeout)
Pratyush Anand6f17f742012-07-02 10:21:55 +05301471 return -ETIMEDOUT;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001472 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001473 } while (1);
1474
1475 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
1476 dwc->gadget_driver
1477 ? dwc->gadget_driver->function : "no-function",
1478 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301479
1480 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001481}
1482
1483static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1484{
1485 struct dwc3 *dwc = gadget_to_dwc(g);
1486 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301487 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001488
1489 is_on = !!is_on;
1490
1491 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001492 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001493 spin_unlock_irqrestore(&dwc->lock, flags);
1494
Pratyush Anand6f17f742012-07-02 10:21:55 +05301495 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001496}
1497
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001498static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1499{
1500 u32 reg;
1501
1502 /* Enable all but Start and End of Frame IRQs */
1503 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1504 DWC3_DEVTEN_EVNTOVERFLOWEN |
1505 DWC3_DEVTEN_CMDCMPLTEN |
1506 DWC3_DEVTEN_ERRTICERREN |
1507 DWC3_DEVTEN_WKUPEVTEN |
1508 DWC3_DEVTEN_ULSTCNGEN |
1509 DWC3_DEVTEN_CONNECTDONEEN |
1510 DWC3_DEVTEN_USBRSTEN |
1511 DWC3_DEVTEN_DISCONNEVTEN);
1512
1513 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1514}
1515
1516static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1517{
1518 /* mask all interrupts */
1519 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1520}
1521
1522static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001523static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001524
Felipe Balbi72246da2011-08-19 18:10:58 +03001525static int dwc3_gadget_start(struct usb_gadget *g,
1526 struct usb_gadget_driver *driver)
1527{
1528 struct dwc3 *dwc = gadget_to_dwc(g);
1529 struct dwc3_ep *dep;
1530 unsigned long flags;
1531 int ret = 0;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001532 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001533 u32 reg;
1534
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001535 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1536 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
Felipe Balbie8adfc32013-06-12 21:11:14 +03001537 IRQF_SHARED, "dwc3", dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001538 if (ret) {
1539 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1540 irq, ret);
1541 goto err0;
1542 }
1543
Felipe Balbi72246da2011-08-19 18:10:58 +03001544 spin_lock_irqsave(&dwc->lock, flags);
1545
1546 if (dwc->gadget_driver) {
1547 dev_err(dwc->dev, "%s is already bound to %s\n",
1548 dwc->gadget.name,
1549 dwc->gadget_driver->driver.name);
1550 ret = -EBUSY;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001551 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001552 }
1553
1554 dwc->gadget_driver = driver;
Felipe Balbi72246da2011-08-19 18:10:58 +03001555
Felipe Balbi72246da2011-08-19 18:10:58 +03001556 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1557 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001558
1559 /**
1560 * WORKAROUND: DWC3 revision < 2.20a have an issue
1561 * which would cause metastability state on Run/Stop
1562 * bit if we try to force the IP to USB2-only mode.
1563 *
1564 * Because of that, we cannot configure the IP to any
1565 * speed other than the SuperSpeed
1566 *
1567 * Refers to:
1568 *
1569 * STAR#9000525659: Clock Domain Crossing on DCTL in
1570 * USB 2.0 Mode
1571 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001572 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001573 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001574 } else {
1575 switch (dwc->maximum_speed) {
1576 case USB_SPEED_LOW:
1577 reg |= DWC3_DSTS_LOWSPEED;
1578 break;
1579 case USB_SPEED_FULL:
1580 reg |= DWC3_DSTS_FULLSPEED1;
1581 break;
1582 case USB_SPEED_HIGH:
1583 reg |= DWC3_DSTS_HIGHSPEED;
1584 break;
1585 case USB_SPEED_SUPER: /* FALLTHROUGH */
1586 case USB_SPEED_UNKNOWN: /* FALTHROUGH */
1587 default:
1588 reg |= DWC3_DSTS_SUPERSPEED;
1589 }
1590 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001591 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1592
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001593 dwc->start_config_issued = false;
1594
Felipe Balbi72246da2011-08-19 18:10:58 +03001595 /* Start with SuperSpeed Default */
1596 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1597
1598 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001599 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1600 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001601 if (ret) {
1602 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001603 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +03001604 }
1605
1606 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001607 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1608 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001609 if (ret) {
1610 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001611 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03001612 }
1613
1614 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001615 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001616 dwc3_ep0_out_start(dwc);
1617
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001618 dwc3_gadget_enable_irq(dwc);
1619
Felipe Balbi72246da2011-08-19 18:10:58 +03001620 spin_unlock_irqrestore(&dwc->lock, flags);
1621
1622 return 0;
1623
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001624err3:
Felipe Balbi72246da2011-08-19 18:10:58 +03001625 __dwc3_gadget_ep_disable(dwc->eps[0]);
1626
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001627err2:
Felipe Balbicdcedd62013-07-15 12:36:35 +03001628 dwc->gadget_driver = NULL;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001629
1630err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001631 spin_unlock_irqrestore(&dwc->lock, flags);
1632
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001633 free_irq(irq, dwc);
1634
1635err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001636 return ret;
1637}
1638
1639static int dwc3_gadget_stop(struct usb_gadget *g,
1640 struct usb_gadget_driver *driver)
1641{
1642 struct dwc3 *dwc = gadget_to_dwc(g);
1643 unsigned long flags;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001644 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001645
1646 spin_lock_irqsave(&dwc->lock, flags);
1647
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001648 dwc3_gadget_disable_irq(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001649 __dwc3_gadget_ep_disable(dwc->eps[0]);
1650 __dwc3_gadget_ep_disable(dwc->eps[1]);
1651
1652 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001653
1654 spin_unlock_irqrestore(&dwc->lock, flags);
1655
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001656 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1657 free_irq(irq, dwc);
1658
Felipe Balbi72246da2011-08-19 18:10:58 +03001659 return 0;
1660}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001661
Felipe Balbi72246da2011-08-19 18:10:58 +03001662static const struct usb_gadget_ops dwc3_gadget_ops = {
1663 .get_frame = dwc3_gadget_get_frame,
1664 .wakeup = dwc3_gadget_wakeup,
1665 .set_selfpowered = dwc3_gadget_set_selfpowered,
1666 .pullup = dwc3_gadget_pullup,
1667 .udc_start = dwc3_gadget_start,
1668 .udc_stop = dwc3_gadget_stop,
1669};
1670
1671/* -------------------------------------------------------------------------- */
1672
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001673static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1674 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001675{
1676 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001677 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001678
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001679 for (i = 0; i < num; i++) {
1680 u8 epnum = (i << 1) | (!!direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001681
Felipe Balbi72246da2011-08-19 18:10:58 +03001682 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
1683 if (!dep) {
1684 dev_err(dwc->dev, "can't allocate endpoint %d\n",
1685 epnum);
1686 return -ENOMEM;
1687 }
1688
1689 dep->dwc = dwc;
1690 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001691 dep->direction = !!direction;
Felipe Balbi72246da2011-08-19 18:10:58 +03001692 dwc->eps[epnum] = dep;
1693
1694 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1695 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001696
Felipe Balbi72246da2011-08-19 18:10:58 +03001697 dep->endpoint.name = dep->name;
Felipe Balbi72246da2011-08-19 18:10:58 +03001698
Felipe Balbi653df352013-07-12 19:11:57 +03001699 dev_vdbg(dwc->dev, "initializing %s\n", dep->name);
1700
Felipe Balbi72246da2011-08-19 18:10:58 +03001701 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001702 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301703 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001704 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1705 if (!epnum)
1706 dwc->gadget.ep0 = &dep->endpoint;
1707 } else {
1708 int ret;
1709
Robert Baldygae117e742013-12-13 12:23:38 +01001710 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001711 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001712 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1713 list_add_tail(&dep->endpoint.ep_list,
1714 &dwc->gadget.ep_list);
1715
1716 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001717 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001718 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001719 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001720
Felipe Balbi72246da2011-08-19 18:10:58 +03001721 INIT_LIST_HEAD(&dep->request_list);
1722 INIT_LIST_HEAD(&dep->req_queued);
1723 }
1724
1725 return 0;
1726}
1727
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001728static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1729{
1730 int ret;
1731
1732 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1733
1734 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1735 if (ret < 0) {
1736 dev_vdbg(dwc->dev, "failed to allocate OUT endpoints\n");
1737 return ret;
1738 }
1739
1740 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1741 if (ret < 0) {
1742 dev_vdbg(dwc->dev, "failed to allocate IN endpoints\n");
1743 return ret;
1744 }
1745
1746 return 0;
1747}
1748
Felipe Balbi72246da2011-08-19 18:10:58 +03001749static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1750{
1751 struct dwc3_ep *dep;
1752 u8 epnum;
1753
1754 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1755 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001756 if (!dep)
1757 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301758 /*
1759 * Physical endpoints 0 and 1 are special; they form the
1760 * bi-directional USB endpoint 0.
1761 *
1762 * For those two physical endpoints, we don't allocate a TRB
1763 * pool nor do we add them the endpoints list. Due to that, we
1764 * shouldn't do these two operations otherwise we would end up
1765 * with all sorts of bugs when removing dwc3.ko.
1766 */
1767 if (epnum != 0 && epnum != 1) {
1768 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001769 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301770 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001771
1772 kfree(dep);
1773 }
1774}
1775
Felipe Balbi72246da2011-08-19 18:10:58 +03001776/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001777
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301778static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1779 struct dwc3_request *req, struct dwc3_trb *trb,
1780 const struct dwc3_event_depevt *event, int status)
1781{
1782 unsigned int count;
1783 unsigned int s_pkt = 0;
1784 unsigned int trb_status;
1785
1786 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1787 /*
1788 * We continue despite the error. There is not much we
1789 * can do. If we don't clean it up we loop forever. If
1790 * we skip the TRB then it gets overwritten after a
1791 * while since we use them in a ring buffer. A BUG()
1792 * would help. Lets hope that if this occurs, someone
1793 * fixes the root cause instead of looking away :)
1794 */
1795 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1796 dep->name, trb);
1797 count = trb->size & DWC3_TRB_SIZE_MASK;
1798
1799 if (dep->direction) {
1800 if (count) {
1801 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1802 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1803 dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
1804 dep->name);
1805 /*
1806 * If missed isoc occurred and there is
1807 * no request queued then issue END
1808 * TRANSFER, so that core generates
1809 * next xfernotready and we will issue
1810 * a fresh START TRANSFER.
1811 * If there are still queued request
1812 * then wait, do not issue either END
1813 * or UPDATE TRANSFER, just attach next
1814 * request in request_list during
1815 * giveback.If any future queued request
1816 * is successfully transferred then we
1817 * will issue UPDATE TRANSFER for all
1818 * request in the request_list.
1819 */
1820 dep->flags |= DWC3_EP_MISSED_ISOC;
1821 } else {
1822 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1823 dep->name);
1824 status = -ECONNRESET;
1825 }
1826 } else {
1827 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1828 }
1829 } else {
1830 if (count && (event->status & DEPEVT_STATUS_SHORT))
1831 s_pkt = 1;
1832 }
1833
1834 /*
1835 * We assume here we will always receive the entire data block
1836 * which we should receive. Meaning, if we program RX to
1837 * receive 4K but we receive only 2K, we assume that's all we
1838 * should receive and we simply bounce the request back to the
1839 * gadget driver for further processing.
1840 */
1841 req->request.actual += req->request.length - count;
1842 if (s_pkt)
1843 return 1;
1844 if ((event->status & DEPEVT_STATUS_LST) &&
1845 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1846 DWC3_TRB_CTRL_HWO)))
1847 return 1;
1848 if ((event->status & DEPEVT_STATUS_IOC) &&
1849 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1850 return 1;
1851 return 0;
1852}
1853
Felipe Balbi72246da2011-08-19 18:10:58 +03001854static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1855 const struct dwc3_event_depevt *event, int status)
1856{
1857 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001858 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301859 unsigned int slot;
1860 unsigned int i;
1861 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001862
1863 do {
1864 req = next_request(&dep->req_queued);
Sebastian Andrzej Siewiord39ee7b2011-11-03 10:32:20 +01001865 if (!req) {
1866 WARN_ON_ONCE(1);
1867 return 1;
1868 }
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301869 i = 0;
1870 do {
1871 slot = req->start_slot + i;
1872 if ((slot == DWC3_TRB_NUM - 1) &&
1873 usb_endpoint_xfer_isoc(dep->endpoint.desc))
1874 slot++;
1875 slot %= DWC3_TRB_NUM;
1876 trb = &dep->trb_pool[slot];
Felipe Balbi72246da2011-08-19 18:10:58 +03001877
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301878 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1879 event, status);
1880 if (ret)
1881 break;
1882 }while (++i < req->request.num_mapped_sgs);
Felipe Balbi72246da2011-08-19 18:10:58 +03001883
Felipe Balbi72246da2011-08-19 18:10:58 +03001884 dwc3_gadget_giveback(dep, req, status);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301885
1886 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001887 break;
1888 } while (1);
1889
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301890 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1891 list_empty(&dep->req_queued)) {
1892 if (list_empty(&dep->request_list)) {
1893 /*
1894 * If there is no entry in request list then do
1895 * not issue END TRANSFER now. Just set PENDING
1896 * flag, so that END TRANSFER is issued when an
1897 * entry is added into request list.
1898 */
1899 dep->flags = DWC3_EP_PENDING_REQUEST;
1900 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001901 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301902 dep->flags = DWC3_EP_ENABLED;
1903 }
Pratyush Anand7efea862013-01-14 15:59:32 +05301904 return 1;
1905 }
1906
Felipe Balbi72246da2011-08-19 18:10:58 +03001907 return 1;
1908}
1909
1910static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
1911 struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
1912 int start_new)
1913{
1914 unsigned status = 0;
1915 int clean_busy;
1916
1917 if (event->status & DEPEVT_STATUS_BUSERR)
1918 status = -ECONNRESET;
1919
Paul Zimmerman1d046792012-02-15 18:56:56 -08001920 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001921 if (clean_busy)
Felipe Balbi72246da2011-08-19 18:10:58 +03001922 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03001923
1924 /*
1925 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1926 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1927 */
1928 if (dwc->revision < DWC3_REVISION_183A) {
1929 u32 reg;
1930 int i;
1931
1932 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05001933 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03001934
1935 if (!(dep->flags & DWC3_EP_ENABLED))
1936 continue;
1937
1938 if (!list_empty(&dep->req_queued))
1939 return;
1940 }
1941
1942 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1943 reg |= dwc->u1u2;
1944 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1945
1946 dwc->u1u2 = 0;
1947 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001948}
1949
Felipe Balbi72246da2011-08-19 18:10:58 +03001950static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1951 const struct dwc3_event_depevt *event)
1952{
1953 struct dwc3_ep *dep;
1954 u8 epnum = event->endpoint_number;
1955
1956 dep = dwc->eps[epnum];
1957
Felipe Balbi3336abb2012-06-06 09:19:35 +03001958 if (!(dep->flags & DWC3_EP_ENABLED))
1959 return;
1960
Felipe Balbi72246da2011-08-19 18:10:58 +03001961 dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
1962 dwc3_ep_event_string(event->endpoint_event));
1963
1964 if (epnum == 0 || epnum == 1) {
1965 dwc3_ep0_interrupt(dwc, event);
1966 return;
1967 }
1968
1969 switch (event->endpoint_event) {
1970 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03001971 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001972
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001973 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001974 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1975 dep->name);
1976 return;
1977 }
1978
1979 dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
1980 break;
1981 case DWC3_DEPEVT_XFERINPROGRESS:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001982 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001983 dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
1984 dep->name);
1985 return;
1986 }
1987
1988 dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
1989 break;
1990 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001991 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001992 dwc3_gadget_start_isoc(dwc, dep, event);
1993 } else {
1994 int ret;
1995
1996 dev_vdbg(dwc->dev, "%s: reason %s\n",
Felipe Balbi40aa41fb2012-01-18 17:06:03 +02001997 dep->name, event->status &
1998 DEPEVT_STATUS_TRANSFER_ACTIVE
Felipe Balbi72246da2011-08-19 18:10:58 +03001999 ? "Transfer Active"
2000 : "Transfer Not Active");
2001
2002 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
2003 if (!ret || ret == -EBUSY)
2004 return;
2005
2006 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
2007 dep->name);
2008 }
2009
2010 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002011 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002012 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002013 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2014 dep->name);
2015 return;
2016 }
2017
2018 switch (event->status) {
2019 case DEPEVT_STREAMEVT_FOUND:
2020 dev_vdbg(dwc->dev, "Stream %d found and started\n",
2021 event->parameters);
2022
2023 break;
2024 case DEPEVT_STREAMEVT_NOTFOUND:
2025 /* FALLTHROUGH */
2026 default:
2027 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
2028 }
2029 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002030 case DWC3_DEPEVT_RXTXFIFOEVT:
2031 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
2032 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002033 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbiea53b882012-02-17 12:10:04 +02002034 dev_vdbg(dwc->dev, "Endpoint Command Complete\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002035 break;
2036 }
2037}
2038
2039static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2040{
2041 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2042 spin_unlock(&dwc->lock);
2043 dwc->gadget_driver->disconnect(&dwc->gadget);
2044 spin_lock(&dwc->lock);
2045 }
2046}
2047
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002048static void dwc3_suspend_gadget(struct dwc3 *dwc)
2049{
2050 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2051 spin_unlock(&dwc->lock);
2052 dwc->gadget_driver->suspend(&dwc->gadget);
2053 spin_lock(&dwc->lock);
2054 }
2055}
2056
2057static void dwc3_resume_gadget(struct dwc3 *dwc)
2058{
2059 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2060 spin_unlock(&dwc->lock);
2061 dwc->gadget_driver->resume(&dwc->gadget);
2062 spin_lock(&dwc->lock);
2063 }
2064}
2065
Paul Zimmermanb992e682012-04-27 14:17:35 +03002066static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002067{
2068 struct dwc3_ep *dep;
2069 struct dwc3_gadget_ep_cmd_params params;
2070 u32 cmd;
2071 int ret;
2072
2073 dep = dwc->eps[epnum];
2074
Felipe Balbib4996a82012-06-06 12:04:13 +03002075 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302076 return;
2077
Pratyush Anand57911502012-07-06 15:19:10 +05302078 /*
2079 * NOTICE: We are violating what the Databook says about the
2080 * EndTransfer command. Ideally we would _always_ wait for the
2081 * EndTransfer Command Completion IRQ, but that's causing too
2082 * much trouble synchronizing between us and gadget driver.
2083 *
2084 * We have discussed this with the IP Provider and it was
2085 * suggested to giveback all requests here, but give HW some
2086 * extra time to synchronize with the interconnect. We're using
2087 * an arbitraty 100us delay for that.
2088 *
2089 * Note also that a similar handling was tested by Synopsys
2090 * (thanks a lot Paul) and nothing bad has come out of it.
2091 * In short, what we're doing is:
2092 *
2093 * - Issue EndTransfer WITH CMDIOC bit set
2094 * - Wait 100us
2095 */
2096
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302097 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002098 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2099 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002100 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302101 memset(&params, 0, sizeof(params));
2102 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2103 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002104 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002105 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302106 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002107}
2108
2109static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2110{
2111 u32 epnum;
2112
2113 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2114 struct dwc3_ep *dep;
2115
2116 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002117 if (!dep)
2118 continue;
2119
Felipe Balbi72246da2011-08-19 18:10:58 +03002120 if (!(dep->flags & DWC3_EP_ENABLED))
2121 continue;
2122
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002123 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002124 }
2125}
2126
2127static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2128{
2129 u32 epnum;
2130
2131 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2132 struct dwc3_ep *dep;
2133 struct dwc3_gadget_ep_cmd_params params;
2134 int ret;
2135
2136 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002137 if (!dep)
2138 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002139
2140 if (!(dep->flags & DWC3_EP_STALL))
2141 continue;
2142
2143 dep->flags &= ~DWC3_EP_STALL;
2144
2145 memset(&params, 0, sizeof(params));
2146 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
2147 DWC3_DEPCMD_CLEARSTALL, &params);
2148 WARN_ON_ONCE(ret);
2149 }
2150}
2151
2152static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2153{
Felipe Balbic4430a22012-05-24 10:30:01 +03002154 int reg;
2155
Felipe Balbi72246da2011-08-19 18:10:58 +03002156 dev_vdbg(dwc->dev, "%s\n", __func__);
Felipe Balbi72246da2011-08-19 18:10:58 +03002157
2158 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2159 reg &= ~DWC3_DCTL_INITU1ENA;
2160 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2161
2162 reg &= ~DWC3_DCTL_INITU2ENA;
2163 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002164
Felipe Balbi72246da2011-08-19 18:10:58 +03002165 dwc3_disconnect_gadget(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002166 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002167
2168 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002169 dwc->setup_packet_pending = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002170}
2171
Felipe Balbi72246da2011-08-19 18:10:58 +03002172static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2173{
2174 u32 reg;
2175
2176 dev_vdbg(dwc->dev, "%s\n", __func__);
2177
Felipe Balbidf62df52011-10-14 15:11:49 +03002178 /*
2179 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2180 * would cause a missing Disconnect Event if there's a
2181 * pending Setup Packet in the FIFO.
2182 *
2183 * There's no suggested workaround on the official Bug
2184 * report, which states that "unless the driver/application
2185 * is doing any special handling of a disconnect event,
2186 * there is no functional issue".
2187 *
2188 * Unfortunately, it turns out that we _do_ some special
2189 * handling of a disconnect event, namely complete all
2190 * pending transfers, notify gadget driver of the
2191 * disconnection, and so on.
2192 *
2193 * Our suggested workaround is to follow the Disconnect
2194 * Event steps here, instead, based on a setup_packet_pending
2195 * flag. Such flag gets set whenever we have a XferNotReady
2196 * event on EP0 and gets cleared on XferComplete for the
2197 * same endpoint.
2198 *
2199 * Refers to:
2200 *
2201 * STAR#9000466709: RTL: Device : Disconnect event not
2202 * generated if setup packet pending in FIFO
2203 */
2204 if (dwc->revision < DWC3_REVISION_188A) {
2205 if (dwc->setup_packet_pending)
2206 dwc3_gadget_disconnect_interrupt(dwc);
2207 }
2208
Felipe Balbi961906e2011-12-20 15:37:21 +02002209 /* after reset -> Default State */
Felipe Balbi14cd5922011-12-19 13:01:52 +02002210 usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
Felipe Balbi961906e2011-12-20 15:37:21 +02002211
Felipe Balbi72246da2011-08-19 18:10:58 +03002212 if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
2213 dwc3_disconnect_gadget(dwc);
2214
2215 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2216 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2217 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002218 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002219
2220 dwc3_stop_active_transfers(dwc);
2221 dwc3_clear_stall_all_ep(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002222 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002223
2224 /* Reset device address to zero */
2225 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2226 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2227 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002228}
2229
2230static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2231{
2232 u32 reg;
2233 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2234
2235 /*
2236 * We change the clock only at SS but I dunno why I would want to do
2237 * this. Maybe it becomes part of the power saving plan.
2238 */
2239
2240 if (speed != DWC3_DSTS_SUPERSPEED)
2241 return;
2242
2243 /*
2244 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2245 * each time on Connect Done.
2246 */
2247 if (!usb30_clock)
2248 return;
2249
2250 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2251 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2252 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2253}
2254
Felipe Balbi72246da2011-08-19 18:10:58 +03002255static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2256{
Felipe Balbi72246da2011-08-19 18:10:58 +03002257 struct dwc3_ep *dep;
2258 int ret;
2259 u32 reg;
2260 u8 speed;
2261
2262 dev_vdbg(dwc->dev, "%s\n", __func__);
2263
Felipe Balbi72246da2011-08-19 18:10:58 +03002264 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2265 speed = reg & DWC3_DSTS_CONNECTSPD;
2266 dwc->speed = speed;
2267
2268 dwc3_update_ram_clk_sel(dwc, speed);
2269
2270 switch (speed) {
2271 case DWC3_DCFG_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002272 /*
2273 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2274 * would cause a missing USB3 Reset event.
2275 *
2276 * In such situations, we should force a USB3 Reset
2277 * event by calling our dwc3_gadget_reset_interrupt()
2278 * routine.
2279 *
2280 * Refers to:
2281 *
2282 * STAR#9000483510: RTL: SS : USB3 reset event may
2283 * not be generated always when the link enters poll
2284 */
2285 if (dwc->revision < DWC3_REVISION_190A)
2286 dwc3_gadget_reset_interrupt(dwc);
2287
Felipe Balbi72246da2011-08-19 18:10:58 +03002288 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2289 dwc->gadget.ep0->maxpacket = 512;
2290 dwc->gadget.speed = USB_SPEED_SUPER;
2291 break;
2292 case DWC3_DCFG_HIGHSPEED:
2293 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2294 dwc->gadget.ep0->maxpacket = 64;
2295 dwc->gadget.speed = USB_SPEED_HIGH;
2296 break;
2297 case DWC3_DCFG_FULLSPEED2:
2298 case DWC3_DCFG_FULLSPEED1:
2299 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2300 dwc->gadget.ep0->maxpacket = 64;
2301 dwc->gadget.speed = USB_SPEED_FULL;
2302 break;
2303 case DWC3_DCFG_LOWSPEED:
2304 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2305 dwc->gadget.ep0->maxpacket = 8;
2306 dwc->gadget.speed = USB_SPEED_LOW;
2307 break;
2308 }
2309
Pratyush Anand2b758352013-01-14 15:59:31 +05302310 /* Enable USB2 LPM Capability */
2311
2312 if ((dwc->revision > DWC3_REVISION_194A)
2313 && (speed != DWC3_DCFG_SUPERSPEED)) {
2314 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2315 reg |= DWC3_DCFG_LPM_CAP;
2316 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2317
2318 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2319 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2320
Felipe Balbi1a947742013-01-24 11:56:11 +02002321 /*
2322 * TODO: This should be configurable. For now using
2323 * maximum allowed HIRD threshold value of 0b1100
2324 */
2325 reg |= DWC3_DCTL_HIRD_THRES(12);
Pratyush Anand2b758352013-01-14 15:59:31 +05302326
2327 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002328 } else {
2329 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2330 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2331 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302332 }
2333
Felipe Balbi72246da2011-08-19 18:10:58 +03002334 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002335 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2336 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002337 if (ret) {
2338 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2339 return;
2340 }
2341
2342 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002343 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2344 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002345 if (ret) {
2346 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2347 return;
2348 }
2349
2350 /*
2351 * Configure PHY via GUSB3PIPECTLn if required.
2352 *
2353 * Update GTXFIFOSIZn
2354 *
2355 * In both cases reset values should be sufficient.
2356 */
2357}
2358
2359static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2360{
2361 dev_vdbg(dwc->dev, "%s\n", __func__);
2362
2363 /*
2364 * TODO take core out of low power mode when that's
2365 * implemented.
2366 */
2367
2368 dwc->gadget_driver->resume(&dwc->gadget);
2369}
2370
2371static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2372 unsigned int evtinfo)
2373{
Felipe Balbifae2b902011-10-14 13:00:30 +03002374 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002375 unsigned int pwropt;
2376
2377 /*
2378 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2379 * Hibernation mode enabled which would show up when device detects
2380 * host-initiated U3 exit.
2381 *
2382 * In that case, device will generate a Link State Change Interrupt
2383 * from U3 to RESUME which is only necessary if Hibernation is
2384 * configured in.
2385 *
2386 * There are no functional changes due to such spurious event and we
2387 * just need to ignore it.
2388 *
2389 * Refers to:
2390 *
2391 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2392 * operational mode
2393 */
2394 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2395 if ((dwc->revision < DWC3_REVISION_250A) &&
2396 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2397 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2398 (next == DWC3_LINK_STATE_RESUME)) {
2399 dev_vdbg(dwc->dev, "ignoring transition U3 -> Resume\n");
2400 return;
2401 }
2402 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002403
2404 /*
2405 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2406 * on the link partner, the USB session might do multiple entry/exit
2407 * of low power states before a transfer takes place.
2408 *
2409 * Due to this problem, we might experience lower throughput. The
2410 * suggested workaround is to disable DCTL[12:9] bits if we're
2411 * transitioning from U1/U2 to U0 and enable those bits again
2412 * after a transfer completes and there are no pending transfers
2413 * on any of the enabled endpoints.
2414 *
2415 * This is the first half of that workaround.
2416 *
2417 * Refers to:
2418 *
2419 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2420 * core send LGO_Ux entering U0
2421 */
2422 if (dwc->revision < DWC3_REVISION_183A) {
2423 if (next == DWC3_LINK_STATE_U0) {
2424 u32 u1u2;
2425 u32 reg;
2426
2427 switch (dwc->link_state) {
2428 case DWC3_LINK_STATE_U1:
2429 case DWC3_LINK_STATE_U2:
2430 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2431 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2432 | DWC3_DCTL_ACCEPTU2ENA
2433 | DWC3_DCTL_INITU1ENA
2434 | DWC3_DCTL_ACCEPTU1ENA);
2435
2436 if (!dwc->u1u2)
2437 dwc->u1u2 = reg & u1u2;
2438
2439 reg &= ~u1u2;
2440
2441 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2442 break;
2443 default:
2444 /* do nothing */
2445 break;
2446 }
2447 }
2448 }
2449
2450 dwc->link_state = next;
Felipe Balbi019ac832011-09-08 21:18:47 +03002451
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002452 switch (next) {
2453 case DWC3_LINK_STATE_U1:
2454 if (dwc->speed == USB_SPEED_SUPER)
2455 dwc3_suspend_gadget(dwc);
2456 break;
2457 case DWC3_LINK_STATE_U2:
2458 case DWC3_LINK_STATE_U3:
2459 dwc3_suspend_gadget(dwc);
2460 break;
2461 case DWC3_LINK_STATE_RESUME:
2462 dwc3_resume_gadget(dwc);
2463 break;
2464 default:
2465 /* do nothing */
2466 break;
2467 }
2468
Felipe Balbi019ac832011-09-08 21:18:47 +03002469 dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
Felipe Balbi72246da2011-08-19 18:10:58 +03002470}
2471
Felipe Balbie1dadd32014-02-25 14:47:54 -06002472static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2473 unsigned int evtinfo)
2474{
2475 unsigned int is_ss = evtinfo & BIT(4);
2476
2477 /**
2478 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2479 * have a known issue which can cause USB CV TD.9.23 to fail
2480 * randomly.
2481 *
2482 * Because of this issue, core could generate bogus hibernation
2483 * events which SW needs to ignore.
2484 *
2485 * Refers to:
2486 *
2487 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2488 * Device Fallback from SuperSpeed
2489 */
2490 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2491 return;
2492
2493 /* enter hibernation here */
2494}
2495
Felipe Balbi72246da2011-08-19 18:10:58 +03002496static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2497 const struct dwc3_event_devt *event)
2498{
2499 switch (event->type) {
2500 case DWC3_DEVICE_EVENT_DISCONNECT:
2501 dwc3_gadget_disconnect_interrupt(dwc);
2502 break;
2503 case DWC3_DEVICE_EVENT_RESET:
2504 dwc3_gadget_reset_interrupt(dwc);
2505 break;
2506 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2507 dwc3_gadget_conndone_interrupt(dwc);
2508 break;
2509 case DWC3_DEVICE_EVENT_WAKEUP:
2510 dwc3_gadget_wakeup_interrupt(dwc);
2511 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002512 case DWC3_DEVICE_EVENT_HIBER_REQ:
2513 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2514 "unexpected hibernation event\n"))
2515 break;
2516
2517 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2518 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002519 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2520 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2521 break;
2522 case DWC3_DEVICE_EVENT_EOPF:
2523 dev_vdbg(dwc->dev, "End of Periodic Frame\n");
2524 break;
2525 case DWC3_DEVICE_EVENT_SOF:
2526 dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
2527 break;
2528 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2529 dev_vdbg(dwc->dev, "Erratic Error\n");
2530 break;
2531 case DWC3_DEVICE_EVENT_CMD_CMPL:
2532 dev_vdbg(dwc->dev, "Command Complete\n");
2533 break;
2534 case DWC3_DEVICE_EVENT_OVERFLOW:
2535 dev_vdbg(dwc->dev, "Overflow\n");
2536 break;
2537 default:
2538 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2539 }
2540}
2541
2542static void dwc3_process_event_entry(struct dwc3 *dwc,
2543 const union dwc3_event *event)
2544{
2545 /* Endpoint IRQ, handle it and return early */
2546 if (event->type.is_devspec == 0) {
2547 /* depevt */
2548 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2549 }
2550
2551 switch (event->type.type) {
2552 case DWC3_EVENT_TYPE_DEV:
2553 dwc3_gadget_interrupt(dwc, &event->devt);
2554 break;
2555 /* REVISIT what to do with Carkit and I2C events ? */
2556 default:
2557 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2558 }
2559}
2560
Felipe Balbif42f2442013-06-12 21:25:08 +03002561static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2562{
2563 struct dwc3_event_buffer *evt;
2564 irqreturn_t ret = IRQ_NONE;
2565 int left;
2566 u32 reg;
2567
2568 evt = dwc->ev_buffs[buf];
2569 left = evt->count;
2570
2571 if (!(evt->flags & DWC3_EVENT_PENDING))
2572 return IRQ_NONE;
2573
2574 while (left > 0) {
2575 union dwc3_event event;
2576
2577 event.raw = *(u32 *) (evt->buf + evt->lpos);
2578
2579 dwc3_process_event_entry(dwc, &event);
2580
2581 /*
2582 * FIXME we wrap around correctly to the next entry as
2583 * almost all entries are 4 bytes in size. There is one
2584 * entry which has 12 bytes which is a regular entry
2585 * followed by 8 bytes data. ATM I don't know how
2586 * things are organized if we get next to the a
2587 * boundary so I worry about that once we try to handle
2588 * that.
2589 */
2590 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2591 left -= 4;
2592
2593 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2594 }
2595
2596 evt->count = 0;
2597 evt->flags &= ~DWC3_EVENT_PENDING;
2598 ret = IRQ_HANDLED;
2599
2600 /* Unmask interrupt */
2601 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2602 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2603 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2604
2605 return ret;
2606}
2607
Felipe Balbib15a7622011-06-30 16:57:15 +03002608static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
2609{
2610 struct dwc3 *dwc = _dwc;
2611 unsigned long flags;
2612 irqreturn_t ret = IRQ_NONE;
2613 int i;
2614
2615 spin_lock_irqsave(&dwc->lock, flags);
2616
Felipe Balbif42f2442013-06-12 21:25:08 +03002617 for (i = 0; i < dwc->num_event_buffers; i++)
2618 ret |= dwc3_process_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002619
2620 spin_unlock_irqrestore(&dwc->lock, flags);
2621
2622 return ret;
2623}
2624
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002625static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
Felipe Balbi72246da2011-08-19 18:10:58 +03002626{
2627 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002628 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002629 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002630
Felipe Balbib15a7622011-06-30 16:57:15 +03002631 evt = dwc->ev_buffs[buf];
2632
Felipe Balbi72246da2011-08-19 18:10:58 +03002633 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2634 count &= DWC3_GEVNTCOUNT_MASK;
2635 if (!count)
2636 return IRQ_NONE;
2637
Felipe Balbib15a7622011-06-30 16:57:15 +03002638 evt->count = count;
2639 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002640
Felipe Balbie8adfc32013-06-12 21:11:14 +03002641 /* Mask interrupt */
2642 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2643 reg |= DWC3_GEVNTSIZ_INTMASK;
2644 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2645
Felipe Balbib15a7622011-06-30 16:57:15 +03002646 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002647}
2648
2649static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2650{
2651 struct dwc3 *dwc = _dwc;
2652 int i;
2653 irqreturn_t ret = IRQ_NONE;
2654
2655 spin_lock(&dwc->lock);
2656
Felipe Balbi9f622b22011-10-12 10:31:04 +03002657 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002658 irqreturn_t status;
2659
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002660 status = dwc3_check_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002661 if (status == IRQ_WAKE_THREAD)
Felipe Balbi72246da2011-08-19 18:10:58 +03002662 ret = status;
2663 }
2664
2665 spin_unlock(&dwc->lock);
2666
2667 return ret;
2668}
2669
2670/**
2671 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002672 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002673 *
2674 * Returns 0 on success otherwise negative errno.
2675 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002676int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002677{
Felipe Balbi72246da2011-08-19 18:10:58 +03002678 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002679
2680 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2681 &dwc->ctrl_req_addr, GFP_KERNEL);
2682 if (!dwc->ctrl_req) {
2683 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2684 ret = -ENOMEM;
2685 goto err0;
2686 }
2687
2688 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2689 &dwc->ep0_trb_addr, GFP_KERNEL);
2690 if (!dwc->ep0_trb) {
2691 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2692 ret = -ENOMEM;
2693 goto err1;
2694 }
2695
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002696 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002697 if (!dwc->setup_buf) {
2698 dev_err(dwc->dev, "failed to allocate setup buffer\n");
2699 ret = -ENOMEM;
2700 goto err2;
2701 }
2702
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002703 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002704 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2705 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002706 if (!dwc->ep0_bounce) {
2707 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2708 ret = -ENOMEM;
2709 goto err3;
2710 }
2711
Felipe Balbi72246da2011-08-19 18:10:58 +03002712 dwc->gadget.ops = &dwc3_gadget_ops;
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01002713 dwc->gadget.max_speed = USB_SPEED_SUPER;
Felipe Balbi72246da2011-08-19 18:10:58 +03002714 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002715 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002716 dwc->gadget.name = "dwc3-gadget";
2717
2718 /*
David Cohena4b9d942013-12-09 15:55:38 -08002719 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2720 * on ep out.
2721 */
2722 dwc->gadget.quirk_ep_out_aligned_size = true;
2723
2724 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002725 * REVISIT: Here we should clear all pending IRQs to be
2726 * sure we're starting from a well known location.
2727 */
2728
2729 ret = dwc3_gadget_init_endpoints(dwc);
2730 if (ret)
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002731 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002732
Felipe Balbi72246da2011-08-19 18:10:58 +03002733 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2734 if (ret) {
2735 dev_err(dwc->dev, "failed to register udc\n");
David Cohene1f80462013-09-11 17:42:47 -07002736 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002737 }
2738
2739 return 0;
2740
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002741err4:
David Cohene1f80462013-09-11 17:42:47 -07002742 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002743 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2744 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002745
Felipe Balbi72246da2011-08-19 18:10:58 +03002746err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002747 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002748
2749err2:
2750 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2751 dwc->ep0_trb, dwc->ep0_trb_addr);
2752
2753err1:
2754 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2755 dwc->ctrl_req, dwc->ctrl_req_addr);
2756
2757err0:
2758 return ret;
2759}
2760
Felipe Balbi7415f172012-04-30 14:56:33 +03002761/* -------------------------------------------------------------------------- */
2762
Felipe Balbi72246da2011-08-19 18:10:58 +03002763void dwc3_gadget_exit(struct dwc3 *dwc)
2764{
Felipe Balbi72246da2011-08-19 18:10:58 +03002765 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002766
Felipe Balbi72246da2011-08-19 18:10:58 +03002767 dwc3_gadget_free_endpoints(dwc);
2768
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002769 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2770 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002771
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002772 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002773
2774 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2775 dwc->ep0_trb, dwc->ep0_trb_addr);
2776
2777 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2778 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03002779}
Felipe Balbi7415f172012-04-30 14:56:33 +03002780
2781int dwc3_gadget_prepare(struct dwc3 *dwc)
2782{
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002783 if (dwc->pullups_connected) {
Felipe Balbi7415f172012-04-30 14:56:33 +03002784 dwc3_gadget_disable_irq(dwc);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002785 dwc3_gadget_run_stop(dwc, true, true);
2786 }
Felipe Balbi7415f172012-04-30 14:56:33 +03002787
2788 return 0;
2789}
2790
2791void dwc3_gadget_complete(struct dwc3 *dwc)
2792{
2793 if (dwc->pullups_connected) {
2794 dwc3_gadget_enable_irq(dwc);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002795 dwc3_gadget_run_stop(dwc, true, false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002796 }
2797}
2798
2799int dwc3_gadget_suspend(struct dwc3 *dwc)
2800{
2801 __dwc3_gadget_ep_disable(dwc->eps[0]);
2802 __dwc3_gadget_ep_disable(dwc->eps[1]);
2803
2804 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2805
2806 return 0;
2807}
2808
2809int dwc3_gadget_resume(struct dwc3 *dwc)
2810{
2811 struct dwc3_ep *dep;
2812 int ret;
2813
2814 /* Start with SuperSpeed Default */
2815 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2816
2817 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002818 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2819 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002820 if (ret)
2821 goto err0;
2822
2823 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002824 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2825 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002826 if (ret)
2827 goto err1;
2828
2829 /* begin to receive SETUP packets */
2830 dwc->ep0state = EP0_SETUP_PHASE;
2831 dwc3_ep0_out_start(dwc);
2832
2833 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2834
2835 return 0;
2836
2837err1:
2838 __dwc3_gadget_ep_disable(dwc->eps[0]);
2839
2840err0:
2841 return ret;
2842}