blob: d08eacd298c2f4b2436b9841203dd5c90f295697 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Access for i386 machines.
3 *
4 * (c) 1999 Martin Mares <mj@ucw.cz>
5 */
6
7#undef DEBUG
8
9#ifdef DEBUG
Joe Perchesc767a542012-05-21 19:50:07 -070010#define DBG(fmt, ...) printk(fmt, ##__VA_ARGS__)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#else
Joe Perchesc767a542012-05-21 19:50:07 -070012#define DBG(fmt, ...) \
13do { \
14 if (0) \
15 printk(fmt, ##__VA_ARGS__); \
16} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#endif
18
19#define PCI_PROBE_BIOS 0x0001
20#define PCI_PROBE_CONF1 0x0002
21#define PCI_PROBE_CONF2 0x0004
22#define PCI_PROBE_MMCONF 0x0008
Linus Torvalds79e453d2006-09-19 08:15:22 -070023#define PCI_PROBE_MASK 0x000f
Andi Kleen0637a702006-09-26 10:52:41 +020024#define PCI_PROBE_NOEARLY 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#define PCI_NO_CHECKS 0x0400
27#define PCI_USE_PIRQ_MASK 0x0800
28#define PCI_ASSIGN_ROMS 0x1000
29#define PCI_BIOS_IRQ_SCAN 0x2000
30#define PCI_ASSIGN_ALL_BUSSES 0x4000
Gary Hade036fff42007-10-03 15:56:14 -070031#define PCI_CAN_SKIP_ISA_ALIGN 0x8000
Linus Torvalds236e9462009-06-24 16:23:03 -070032#define PCI_USE__CRS 0x10000
Yinghai Lu5f0b2972008-04-14 16:08:25 -070033#define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
Robert Richter3a27dd12008-06-12 20:19:23 +020034#define PCI_HAS_IO_ECS 0x40000
Linus Torvaldsdc7c65d2008-07-16 17:25:46 -070035#define PCI_NOASSIGN_ROMS 0x80000
Bjorn Helgaas7bc5e3f2010-02-23 10:24:41 -070036#define PCI_ROOT_NO_CRS 0x100000
Mike Habeck7bd1c362010-05-12 11:14:32 -070037#define PCI_NOASSIGN_BARS 0x200000
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39extern unsigned int pci_probe;
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080040extern unsigned long pirq_table_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Matt Domsch6b4b78f2006-09-29 15:23:23 -050042enum pci_bf_sort_state {
43 pci_bf_sort_default,
44 pci_force_nobf,
45 pci_force_bf,
46 pci_dmi_bf,
47};
48
Linus Torvalds1da177e2005-04-16 15:20:36 -070049/* pci-i386.c */
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051void pcibios_resource_survey(void);
Alex Nixon44de3392010-03-18 14:28:12 -040052void pcibios_set_cache_line_size(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54/* pci-pc.c */
55
56extern int pcibios_last_bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -070057extern struct pci_ops pci_root_ops;
58
Aristeu Rozanski5707b242009-07-09 22:21:13 -030059void pcibios_scan_specific_bus(int busn);
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* pci-irq.c */
62
63struct irq_info {
64 u8 bus, devfn; /* Bus, device and function */
65 struct {
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053066 u8 link; /* IRQ line ID, chipset dependent,
67 0 = not routed */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 u16 bitmap; /* Available IRQs */
69 } __attribute__((packed)) irq[4];
70 u8 slot; /* Slot number, 0=onboard */
71 u8 rfu;
72} __attribute__((packed));
73
74struct irq_routing_table {
75 u32 signature; /* PIRQ_SIGNATURE should be here */
76 u16 version; /* PIRQ_VERSION */
77 u16 size; /* Table size in bytes */
78 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053079 u16 exclusive_irqs; /* IRQs devoted exclusively to
80 PCI usage */
81 u16 rtr_vendor, rtr_device; /* Vendor and device ID of
82 interrupt router */
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 u32 miniport_data; /* Crap */
84 u8 rfu[11];
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053085 u8 checksum; /* Modulo 256 checksum must give 0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 struct irq_info slots[0];
87} __attribute__((packed));
88
89extern unsigned int pcibios_irq_mask;
90
Thomas Gleixnerd19f61f2010-02-17 14:35:25 +000091extern raw_spinlock_t pci_config_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93extern int (*pcibios_enable_irq)(struct pci_dev *dev);
David Shaohua Li87bec662005-07-27 23:02:00 -040094extern void (*pcibios_disable_irq)(struct pci_dev *dev);
Andi Kleen928cf8c2005-12-12 22:17:10 -080095
Bjorn Helgaas6c777e82016-02-17 12:26:42 -060096extern bool mp_should_keep_irq(struct device *dev);
97
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050098struct pci_raw_ops {
99 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
100 int reg, int len, u32 *val);
101 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
102 int reg, int len, u32 val);
103};
104
Jan Beulich72da0b02011-09-15 08:58:51 +0100105extern const struct pci_raw_ops *raw_pci_ops;
106extern const struct pci_raw_ops *raw_pci_ext_ops;
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -0500107
Jiang Liuc0fa4072012-06-22 14:55:17 +0800108extern const struct pci_raw_ops pci_mmcfg;
Jan Beulich72da0b02011-09-15 08:58:51 +0100109extern const struct pci_raw_ops pci_direct_conf1;
H. Peter Anvin14d7ca52008-11-11 16:19:48 -0800110extern bool port_cf9_safe;
Andi Kleen928cf8c2005-12-12 22:17:10 -0800111
Robert Richter8dd779b2008-07-02 22:50:29 +0200112/* arch_initcall level */
Andi Kleen5e544d62006-09-26 10:52:40 +0200113extern int pci_direct_probe(void);
114extern void pci_direct_init(int type);
Andi Kleen92c05fc2006-03-23 14:35:12 -0800115extern void pci_pcbios_init(void);
Robert Richter8dd779b2008-07-02 22:50:29 +0200116extern void __init dmi_check_pciprobe(void);
117extern void __init dmi_check_skip_isa_align(void);
118
119/* some common used subsys_initcalls */
120extern int __init pci_acpi_init(void);
Thomas Gleixnerab3b3792009-08-29 17:47:33 +0200121extern void __init pcibios_irq_init(void);
Robert Richter8dd779b2008-07-02 22:50:29 +0200122extern int __init pcibios_init(void);
Thomas Gleixnerb72d0db2009-08-29 16:24:51 +0200123extern int pci_legacy_init(void);
Thomas Gleixner9325a282009-08-29 17:51:26 +0200124extern void pcibios_fixup_irqs(void);
Andi Kleen5e544d62006-09-26 10:52:40 +0200125
Olivier Galibertb7867392007-02-13 13:26:20 +0100126/* pci-mmconfig.c */
127
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -0700128/* "PCI MMCONFIG %04x [bus %02x-%02x]" */
129#define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
130
Bjorn Helgaasd215a9c2009-11-13 17:34:13 -0700131struct pci_mmcfg_region {
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700132 struct list_head list;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -0700133 struct resource res;
Bjorn Helgaasd215a9c2009-11-13 17:34:13 -0700134 u64 address;
Bjorn Helgaas3f0f5502009-11-13 17:34:39 -0700135 char __iomem *virt;
Bjorn Helgaasd7e6b662009-11-13 17:34:18 -0700136 u16 segment;
137 u8 start_bus;
138 u8 end_bus;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -0700139 char name[PCI_MMCFG_RESOURCE_NAME_LEN];
Bjorn Helgaasd215a9c2009-11-13 17:34:13 -0700140};
141
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100142extern int __init pci_mmcfg_arch_init(void);
Yinghai Lu0b64ad72008-02-15 01:28:41 -0800143extern void __init pci_mmcfg_arch_free(void);
Greg Kroah-Hartmana18e3692012-12-21 14:02:53 -0800144extern int pci_mmcfg_arch_map(struct pci_mmcfg_region *cfg);
Jiang Liu9cf01052012-06-22 14:55:13 +0800145extern void pci_mmcfg_arch_unmap(struct pci_mmcfg_region *cfg);
Greg Kroah-Hartmana18e3692012-12-21 14:02:53 -0800146extern int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end,
147 phys_addr_t addr);
Jiang Liu9c951112012-06-22 14:55:15 +0800148extern int pci_mmconfig_delete(u16 seg, u8 start, u8 end);
Bjorn Helgaasf6e1d8c2009-11-13 17:35:04 -0700149extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
dean gaudet3320ad92007-08-10 22:30:59 +0200150
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700151extern struct list_head pci_mmcfg_list;
Len Brownc4bf2f32009-06-11 23:53:55 -0400152
Bjorn Helgaasdf5eb1d2009-11-13 17:34:08 -0700153#define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20)
154
dean gaudet3320ad92007-08-10 22:30:59 +0200155/*
Tomasz Nowicki21461772015-05-26 20:49:15 +0800156 * On AMD Fam10h CPUs, all PCI MMIO configuration space accesses must use
157 * %eax. No other source or target registers may be used. The following
158 * mmio_config_* accessors enforce this. See "BIOS and Kernel Developer's
159 * Guide (BKDG) For AMD Family 10h Processors", rev. 3.48, sec 2.11.1,
160 * "MMIO Configuration Coding Requirements".
dean gaudet3320ad92007-08-10 22:30:59 +0200161 */
162static inline unsigned char mmio_config_readb(void __iomem *pos)
163{
164 u8 val;
165 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
166 return val;
167}
168
169static inline unsigned short mmio_config_readw(void __iomem *pos)
170{
171 u16 val;
172 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
173 return val;
174}
175
176static inline unsigned int mmio_config_readl(void __iomem *pos)
177{
178 u32 val;
179 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
180 return val;
181}
182
183static inline void mmio_config_writeb(void __iomem *pos, u8 val)
184{
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +0530185 asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
dean gaudet3320ad92007-08-10 22:30:59 +0200186}
187
188static inline void mmio_config_writew(void __iomem *pos, u16 val)
189{
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +0530190 asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
dean gaudet3320ad92007-08-10 22:30:59 +0200191}
192
193static inline void mmio_config_writel(void __iomem *pos, u32 val)
194{
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +0530195 asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");
dean gaudet3320ad92007-08-10 22:30:59 +0200196}
Thomas Gleixnerb72d0db2009-08-29 16:24:51 +0200197
198#ifdef CONFIG_PCI
199# ifdef CONFIG_ACPI
200# define x86_default_pci_init pci_acpi_init
201# else
202# define x86_default_pci_init pci_legacy_init
203# endif
Thomas Gleixnerab3b3792009-08-29 17:47:33 +0200204# define x86_default_pci_init_irq pcibios_irq_init
Thomas Gleixner9325a282009-08-29 17:51:26 +0200205# define x86_default_pci_fixup_irqs pcibios_fixup_irqs
Thomas Gleixnerb72d0db2009-08-29 16:24:51 +0200206#else
207# define x86_default_pci_init NULL
Thomas Gleixnerab3b3792009-08-29 17:47:33 +0200208# define x86_default_pci_init_irq NULL
Thomas Gleixner9325a282009-08-29 17:51:26 +0200209# define x86_default_pci_fixup_irqs NULL
Thomas Gleixnerb72d0db2009-08-29 16:24:51 +0200210#endif