blob: 1e6827c89429d4bd79b422745d23faf6d8407d9f [file] [log] [blame]
Tejun Heo1fd7a692007-01-03 17:32:45 +09001/*
2 * sata_inic162x.c - Driver for Initio 162x SATA controllers
3 *
4 * Copyright 2006 SUSE Linux Products GmbH
5 * Copyright 2006 Tejun Heo <teheo@novell.com>
6 *
7 * This file is released under GPL v2.
8 *
9 * This controller is eccentric and easily locks up if something isn't
10 * right. Documentation is available at initio's website but it only
11 * documents registers (not programming model).
12 *
Tejun Heo22bfc6d2008-04-30 16:35:17 +090013 * This driver has interesting history. The first version was written
14 * from the documentation and a 2.4 IDE driver posted on a Taiwan
15 * company, which didn't use any IDMA features and couldn't handle
16 * LBA48. The resulting driver couldn't handle LBA48 devices either
17 * making it pretty useless.
18 *
19 * After a while, initio picked the driver up, renamed it to
20 * sata_initio162x, updated it to use IDMA for ATA DMA commands and
21 * posted it on their website. It only used ATA_PROT_DMA for IDMA and
22 * attaching both devices and issuing IDMA and !IDMA commands
23 * simultaneously broke it due to PIRQ masking interaction but it did
24 * show how to use the IDMA (ADMA + some initio specific twists)
25 * engine.
26 *
27 * Then, I picked up their changes again and here's the usable driver
28 * which uses IDMA for everything. Everything works now including
29 * LBA48, CD/DVD burning, suspend/resume and hotplug. There are some
30 * issues tho. Result Tf is not resported properly, NCQ isn't
31 * supported yet and CD/DVD writing works with DMA assisted PIO
32 * protocol (which, for native SATA devices, shouldn't cause any
33 * noticeable difference).
34 *
35 * Anyways, so, here's finally a working driver for inic162x. Enjoy!
36 *
37 * initio: If you guys wanna improve the driver regarding result TF
38 * access and other stuff, please feel free to contact me. I'll be
39 * happy to assist.
Tejun Heo1fd7a692007-01-03 17:32:45 +090040 */
41
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/gfp.h>
Tejun Heo1fd7a692007-01-03 17:32:45 +090043#include <linux/kernel.h>
44#include <linux/module.h>
45#include <linux/pci.h>
46#include <scsi/scsi_host.h>
47#include <linux/libata.h>
48#include <linux/blkdev.h>
49#include <scsi/scsi_device.h>
50
51#define DRV_NAME "sata_inic162x"
Tejun Heo22bfc6d2008-04-30 16:35:17 +090052#define DRV_VERSION "0.4"
Tejun Heo1fd7a692007-01-03 17:32:45 +090053
54enum {
Tejun Heoba66b242008-04-30 16:35:16 +090055 MMIO_BAR_PCI = 5,
56 MMIO_BAR_CARDBUS = 1,
Tejun Heo1fd7a692007-01-03 17:32:45 +090057
58 NR_PORTS = 2,
59
Tejun Heo3ad400a2008-04-30 16:35:11 +090060 IDMA_CPB_TBL_SIZE = 4 * 32,
61
62 INIC_DMA_BOUNDARY = 0xffffff,
63
Tejun Heob0dd9b82008-04-30 16:35:09 +090064 HOST_ACTRL = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090065 HOST_CTL = 0x7c,
66 HOST_STAT = 0x7e,
67 HOST_IRQ_STAT = 0xbc,
68 HOST_IRQ_MASK = 0xbe,
69
70 PORT_SIZE = 0x40,
71
72 /* registers for ATA TF operation */
Tejun Heob0dd9b82008-04-30 16:35:09 +090073 PORT_TF_DATA = 0x00,
74 PORT_TF_FEATURE = 0x01,
75 PORT_TF_NSECT = 0x02,
76 PORT_TF_LBAL = 0x03,
77 PORT_TF_LBAM = 0x04,
78 PORT_TF_LBAH = 0x05,
79 PORT_TF_DEVICE = 0x06,
80 PORT_TF_COMMAND = 0x07,
81 PORT_TF_ALT_STAT = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090082 PORT_IRQ_STAT = 0x09,
83 PORT_IRQ_MASK = 0x0a,
84 PORT_PRD_CTL = 0x0b,
85 PORT_PRD_ADDR = 0x0c,
86 PORT_PRD_XFERLEN = 0x10,
Tejun Heob0dd9b82008-04-30 16:35:09 +090087 PORT_CPB_CPBLAR = 0x18,
88 PORT_CPB_PTQFIFO = 0x1c,
Tejun Heo1fd7a692007-01-03 17:32:45 +090089
90 /* IDMA register */
91 PORT_IDMA_CTL = 0x14,
Tejun Heob0dd9b82008-04-30 16:35:09 +090092 PORT_IDMA_STAT = 0x16,
93
94 PORT_RPQ_FIFO = 0x1e,
95 PORT_RPQ_CNT = 0x1f,
Tejun Heo1fd7a692007-01-03 17:32:45 +090096
97 PORT_SCR = 0x20,
98
99 /* HOST_CTL bits */
Bob Stewart99580662008-09-11 11:50:03 +0200100 HCTL_LEDEN = (1 << 3), /* enable LED operation */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900101 HCTL_IRQOFF = (1 << 8), /* global IRQ off */
Tejun Heob0dd9b82008-04-30 16:35:09 +0900102 HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */
103 HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/
104 HCTL_PWRDWN = (1 << 12), /* power down PHYs */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900105 HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */
106 HCTL_RPGSEL = (1 << 15), /* register page select */
107
108 HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
109 HCTL_RPGSEL,
110
111 /* HOST_IRQ_(STAT|MASK) bits */
112 HIRQ_PORT0 = (1 << 0),
113 HIRQ_PORT1 = (1 << 1),
114 HIRQ_SOFT = (1 << 14),
115 HIRQ_GLOBAL = (1 << 15), /* STAT only */
116
117 /* PORT_IRQ_(STAT|MASK) bits */
118 PIRQ_OFFLINE = (1 << 0), /* device unplugged */
119 PIRQ_ONLINE = (1 << 1), /* device plugged */
120 PIRQ_COMPLETE = (1 << 2), /* completion interrupt */
121 PIRQ_FATAL = (1 << 3), /* fatal error */
122 PIRQ_ATA = (1 << 4), /* ATA interrupt */
123 PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */
124 PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */
125
126 PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
Tejun Heof8b0685a2008-04-30 16:35:15 +0900127 PIRQ_MASK_DEFAULT = PIRQ_REPLY | PIRQ_ATA,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900128 PIRQ_MASK_FREEZE = 0xff,
129
130 /* PORT_PRD_CTL bits */
131 PRD_CTL_START = (1 << 0),
132 PRD_CTL_WR = (1 << 3),
133 PRD_CTL_DMAEN = (1 << 7), /* DMA enable */
134
135 /* PORT_IDMA_CTL bits */
136 IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */
137 IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */
138 IDMA_CTL_GO = (1 << 7), /* IDMA mode go */
139 IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */
Tejun Heob0dd9b82008-04-30 16:35:09 +0900140
141 /* PORT_IDMA_STAT bits */
142 IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */
143 IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */
144 IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */
145 IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */
146 IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */
147 IDMA_STAT_PSD = (1 << 6), /* ADMA pause */
148 IDMA_STAT_DONE = (1 << 7), /* ADMA done */
149
150 IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR,
151
152 /* CPB Control Flags*/
153 CPB_CTL_VALID = (1 << 0), /* CPB valid */
154 CPB_CTL_QUEUED = (1 << 1), /* queued command */
155 CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */
156 CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */
157 CPB_CTL_DEVDIR = (1 << 4), /* device direction control */
158
159 /* CPB Response Flags */
160 CPB_RESP_DONE = (1 << 0), /* ATA command complete */
161 CPB_RESP_REL = (1 << 1), /* ATA release */
162 CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */
163 CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */
164 CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */
165 CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */
166 CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */
167 CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */
168
169 /* PRD Control Flags */
170 PRD_DRAIN = (1 << 1), /* ignore data excess */
171 PRD_CDB = (1 << 2), /* atapi packet command pointer */
172 PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */
173 PRD_DMA = (1 << 4), /* data transfer method */
174 PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */
175 PRD_IOM = (1 << 6), /* io/memory transfer */
176 PRD_END = (1 << 7), /* APRD chain end */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900177};
178
Tejun Heo3ad400a2008-04-30 16:35:11 +0900179/* Comman Parameter Block */
180struct inic_cpb {
181 u8 resp_flags; /* Response Flags */
182 u8 error; /* ATA Error */
183 u8 status; /* ATA Status */
184 u8 ctl_flags; /* Control Flags */
185 __le32 len; /* Total Transfer Length */
186 __le32 prd; /* First PRD pointer */
187 u8 rsvd[4];
188 /* 16 bytes */
189 u8 feature; /* ATA Feature */
190 u8 hob_feature; /* ATA Ex. Feature */
191 u8 device; /* ATA Device/Head */
192 u8 mirctl; /* Mirror Control */
193 u8 nsect; /* ATA Sector Count */
194 u8 hob_nsect; /* ATA Ex. Sector Count */
195 u8 lbal; /* ATA Sector Number */
196 u8 hob_lbal; /* ATA Ex. Sector Number */
197 u8 lbam; /* ATA Cylinder Low */
198 u8 hob_lbam; /* ATA Ex. Cylinder Low */
199 u8 lbah; /* ATA Cylinder High */
200 u8 hob_lbah; /* ATA Ex. Cylinder High */
201 u8 command; /* ATA Command */
202 u8 ctl; /* ATA Control */
203 u8 slave_error; /* Slave ATA Error */
204 u8 slave_status; /* Slave ATA Status */
205 /* 32 bytes */
206} __packed;
207
208/* Physical Region Descriptor */
209struct inic_prd {
210 __le32 mad; /* Physical Memory Address */
211 __le16 len; /* Transfer Length */
212 u8 rsvd;
213 u8 flags; /* Control Flags */
214} __packed;
215
216struct inic_pkt {
217 struct inic_cpb cpb;
Tejun Heob3f677e2008-04-30 16:35:14 +0900218 struct inic_prd prd[LIBATA_MAX_PRD + 1]; /* + 1 for cdb */
219 u8 cdb[ATAPI_CDB_LEN];
Tejun Heo3ad400a2008-04-30 16:35:11 +0900220} __packed;
221
Tejun Heo1fd7a692007-01-03 17:32:45 +0900222struct inic_host_priv {
Tejun Heoba66b242008-04-30 16:35:16 +0900223 void __iomem *mmio_base;
Tejun Heo36f674d2008-04-30 16:35:08 +0900224 u16 cached_hctl;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900225};
226
227struct inic_port_priv {
Tejun Heo3ad400a2008-04-30 16:35:11 +0900228 struct inic_pkt *pkt;
229 dma_addr_t pkt_dma;
230 u32 *cpb_tbl;
231 dma_addr_t cpb_tbl_dma;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900232};
233
Tejun Heo1fd7a692007-01-03 17:32:45 +0900234static struct scsi_host_template inic_sht = {
Tejun Heoab5b0232008-04-30 16:35:12 +0900235 ATA_BASE_SHT(DRV_NAME),
236 .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900237 .dma_boundary = INIC_DMA_BOUNDARY,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900238};
239
240static const int scr_map[] = {
241 [SCR_STATUS] = 0,
242 [SCR_ERROR] = 1,
243 [SCR_CONTROL] = 2,
244};
245
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400246static void __iomem *inic_port_base(struct ata_port *ap)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900247{
Tejun Heoba66b242008-04-30 16:35:16 +0900248 struct inic_host_priv *hpriv = ap->host->private_data;
249
250 return hpriv->mmio_base + ap->port_no * PORT_SIZE;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900251}
252
Tejun Heo1fd7a692007-01-03 17:32:45 +0900253static void inic_reset_port(void __iomem *port_base)
254{
255 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900256
Tejun Heof8b0685a2008-04-30 16:35:15 +0900257 /* stop IDMA engine */
258 readw(idma_ctl); /* flush */
259 msleep(1);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900260
261 /* mask IRQ and assert reset */
Tejun Heof8b0685a2008-04-30 16:35:15 +0900262 writew(IDMA_CTL_RST_IDMA, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900263 readw(idma_ctl); /* flush */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900264 msleep(1);
265
266 /* release reset */
Tejun Heof8b0685a2008-04-30 16:35:15 +0900267 writew(0, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900268
269 /* clear irq */
270 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900271}
272
Tejun Heo82ef04f2008-07-31 17:02:40 +0900273static int inic_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900274{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900275 void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900276
277 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900278 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900279
Tejun Heoda3dbb12007-07-16 14:29:40 +0900280 *val = readl(scr_addr + scr_map[sc_reg] * 4);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900281
282 /* this controller has stuck DIAG.N, ignore it */
283 if (sc_reg == SCR_ERROR)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900284 *val &= ~SERR_PHYRDY_CHG;
285 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900286}
287
Tejun Heo82ef04f2008-07-31 17:02:40 +0900288static int inic_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900289{
Tejun Heo82ef04f2008-07-31 17:02:40 +0900290 void __iomem *scr_addr = inic_port_base(link->ap) + PORT_SCR;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900291
292 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900293 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900294
Tejun Heo1fd7a692007-01-03 17:32:45 +0900295 writel(val, scr_addr + scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900296 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900297}
298
Tejun Heo3ad400a2008-04-30 16:35:11 +0900299static void inic_stop_idma(struct ata_port *ap)
300{
301 void __iomem *port_base = inic_port_base(ap);
302
303 readb(port_base + PORT_RPQ_FIFO);
304 readb(port_base + PORT_RPQ_CNT);
305 writew(0, port_base + PORT_IDMA_CTL);
306}
307
308static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
309{
310 struct ata_eh_info *ehi = &ap->link.eh_info;
311 struct inic_port_priv *pp = ap->private_data;
312 struct inic_cpb *cpb = &pp->pkt->cpb;
313 bool freeze = false;
314
315 ata_ehi_clear_desc(ehi);
316 ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
317 irq_stat, idma_stat);
318
319 inic_stop_idma(ap);
320
321 if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
322 ata_ehi_push_desc(ehi, "hotplug");
323 ata_ehi_hotplugged(ehi);
324 freeze = true;
325 }
326
327 if (idma_stat & IDMA_STAT_PERR) {
328 ata_ehi_push_desc(ehi, "PCI error");
329 freeze = true;
330 }
331
332 if (idma_stat & IDMA_STAT_CPBERR) {
333 ata_ehi_push_desc(ehi, "CPB error");
334
335 if (cpb->resp_flags & CPB_RESP_IGNORED) {
336 __ata_ehi_push_desc(ehi, " ignored");
337 ehi->err_mask |= AC_ERR_INVALID;
338 freeze = true;
339 }
340
341 if (cpb->resp_flags & CPB_RESP_ATA_ERR)
342 ehi->err_mask |= AC_ERR_DEV;
343
344 if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
345 __ata_ehi_push_desc(ehi, " spurious-intr");
346 ehi->err_mask |= AC_ERR_HSM;
347 freeze = true;
348 }
349
350 if (cpb->resp_flags &
351 (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
352 __ata_ehi_push_desc(ehi, " data-over/underflow");
353 ehi->err_mask |= AC_ERR_HSM;
354 freeze = true;
355 }
356 }
357
358 if (freeze)
359 ata_port_freeze(ap);
360 else
361 ata_port_abort(ap);
362}
363
Tejun Heo1fd7a692007-01-03 17:32:45 +0900364static void inic_host_intr(struct ata_port *ap)
365{
366 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900367 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900368 u8 irq_stat;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900369 u16 idma_stat;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900370
Tejun Heo3ad400a2008-04-30 16:35:11 +0900371 /* read and clear IRQ status */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900372 irq_stat = readb(port_base + PORT_IRQ_STAT);
373 writeb(irq_stat, port_base + PORT_IRQ_STAT);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900374 idma_stat = readw(port_base + PORT_IDMA_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900375
Tejun Heo3ad400a2008-04-30 16:35:11 +0900376 if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
377 inic_host_err_intr(ap, irq_stat, idma_stat);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900378
Tejun Heof8b0685a2008-04-30 16:35:15 +0900379 if (unlikely(!qc))
Tejun Heo3ad400a2008-04-30 16:35:11 +0900380 goto spurious;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900381
Tejun Heob3f677e2008-04-30 16:35:14 +0900382 if (likely(idma_stat & IDMA_STAT_DONE)) {
383 inic_stop_idma(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900384
Tejun Heob3f677e2008-04-30 16:35:14 +0900385 /* Depending on circumstances, device error
386 * isn't reported by IDMA, check it explicitly.
387 */
388 if (unlikely(readb(port_base + PORT_TF_COMMAND) &
389 (ATA_DF | ATA_ERR)))
390 qc->err_mask |= AC_ERR_DEV;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900391
Tejun Heob3f677e2008-04-30 16:35:14 +0900392 ata_qc_complete(qc);
393 return;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900394 }
395
396 spurious:
Joe Perchesa9a79df2011-04-15 15:51:59 -0700397 ata_port_warn(ap, "unhandled interrupt: cmd=0x%x irq_stat=0x%x idma_stat=0x%x\n",
398 qc ? qc->tf.command : 0xff, irq_stat, idma_stat);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900399}
400
401static irqreturn_t inic_interrupt(int irq, void *dev_instance)
402{
403 struct ata_host *host = dev_instance;
Tejun Heoba66b242008-04-30 16:35:16 +0900404 struct inic_host_priv *hpriv = host->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900405 u16 host_irq_stat;
Joe Perches87c8b222009-06-28 09:26:17 -0700406 int i, handled = 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900407
Tejun Heoba66b242008-04-30 16:35:16 +0900408 host_irq_stat = readw(hpriv->mmio_base + HOST_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900409
410 if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
411 goto out;
412
413 spin_lock(&host->lock);
414
Tejun Heo3e4ec342010-05-10 21:41:30 +0200415 for (i = 0; i < NR_PORTS; i++)
416 if (host_irq_stat & (HIRQ_PORT0 << i)) {
417 inic_host_intr(host->ports[i]);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900418 handled++;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900419 }
Tejun Heo1fd7a692007-01-03 17:32:45 +0900420
421 spin_unlock(&host->lock);
422
423 out:
424 return IRQ_RETVAL(handled);
425}
426
Tejun Heob3f677e2008-04-30 16:35:14 +0900427static int inic_check_atapi_dma(struct ata_queued_cmd *qc)
428{
429 /* For some reason ATAPI_PROT_DMA doesn't work for some
430 * commands including writes and other misc ops. Use PIO
431 * protocol instead, which BTW is driven by the DMA engine
432 * anyway, so it shouldn't make much difference for native
433 * SATA devices.
434 */
435 if (atapi_cmd_type(qc->cdb[0]) == READ)
436 return 0;
437 return 1;
438}
439
Tejun Heo3ad400a2008-04-30 16:35:11 +0900440static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
441{
442 struct scatterlist *sg;
443 unsigned int si;
Tejun Heo049e8e02008-04-30 16:35:13 +0900444 u8 flags = 0;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900445
446 if (qc->tf.flags & ATA_TFLAG_WRITE)
447 flags |= PRD_WRITE;
448
Tejun Heo049e8e02008-04-30 16:35:13 +0900449 if (ata_is_dma(qc->tf.protocol))
450 flags |= PRD_DMA;
451
Tejun Heo3ad400a2008-04-30 16:35:11 +0900452 for_each_sg(qc->sg, sg, qc->n_elem, si) {
453 prd->mad = cpu_to_le32(sg_dma_address(sg));
454 prd->len = cpu_to_le16(sg_dma_len(sg));
455 prd->flags = flags;
456 prd++;
457 }
458
459 WARN_ON(!si);
460 prd[-1].flags |= PRD_END;
461}
462
463static void inic_qc_prep(struct ata_queued_cmd *qc)
464{
465 struct inic_port_priv *pp = qc->ap->private_data;
466 struct inic_pkt *pkt = pp->pkt;
467 struct inic_cpb *cpb = &pkt->cpb;
468 struct inic_prd *prd = pkt->prd;
Tejun Heo049e8e02008-04-30 16:35:13 +0900469 bool is_atapi = ata_is_atapi(qc->tf.protocol);
470 bool is_data = ata_is_data(qc->tf.protocol);
Tejun Heob3f677e2008-04-30 16:35:14 +0900471 unsigned int cdb_len = 0;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900472
473 VPRINTK("ENTER\n");
474
Tejun Heo049e8e02008-04-30 16:35:13 +0900475 if (is_atapi)
Tejun Heob3f677e2008-04-30 16:35:14 +0900476 cdb_len = qc->dev->cdb_len;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900477
478 /* prepare packet, based on initio driver */
479 memset(pkt, 0, sizeof(struct inic_pkt));
480
Tejun Heo049e8e02008-04-30 16:35:13 +0900481 cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
Tejun Heob3f677e2008-04-30 16:35:14 +0900482 if (is_atapi || is_data)
Tejun Heo049e8e02008-04-30 16:35:13 +0900483 cpb->ctl_flags |= CPB_CTL_DATA;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900484
Tejun Heob3f677e2008-04-30 16:35:14 +0900485 cpb->len = cpu_to_le32(qc->nbytes + cdb_len);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900486 cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
487
488 cpb->device = qc->tf.device;
489 cpb->feature = qc->tf.feature;
490 cpb->nsect = qc->tf.nsect;
491 cpb->lbal = qc->tf.lbal;
492 cpb->lbam = qc->tf.lbam;
493 cpb->lbah = qc->tf.lbah;
494
495 if (qc->tf.flags & ATA_TFLAG_LBA48) {
496 cpb->hob_feature = qc->tf.hob_feature;
497 cpb->hob_nsect = qc->tf.hob_nsect;
498 cpb->hob_lbal = qc->tf.hob_lbal;
499 cpb->hob_lbam = qc->tf.hob_lbam;
500 cpb->hob_lbah = qc->tf.hob_lbah;
501 }
502
503 cpb->command = qc->tf.command;
504 /* don't load ctl - dunno why. it's like that in the initio driver */
505
Tejun Heob3f677e2008-04-30 16:35:14 +0900506 /* setup PRD for CDB */
507 if (is_atapi) {
508 memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN);
509 prd->mad = cpu_to_le32(pp->pkt_dma +
510 offsetof(struct inic_pkt, cdb));
511 prd->len = cpu_to_le16(cdb_len);
512 prd->flags = PRD_CDB | PRD_WRITE;
513 if (!is_data)
514 prd->flags |= PRD_END;
515 prd++;
516 }
517
Tejun Heo3ad400a2008-04-30 16:35:11 +0900518 /* setup sg table */
Tejun Heo049e8e02008-04-30 16:35:13 +0900519 if (is_data)
520 inic_fill_sg(prd, qc);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900521
522 pp->cpb_tbl[0] = pp->pkt_dma;
523}
524
Tejun Heo1fd7a692007-01-03 17:32:45 +0900525static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
526{
527 struct ata_port *ap = qc->ap;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900528 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900529
Tejun Heob3f677e2008-04-30 16:35:14 +0900530 /* fire up the ADMA engine */
Bob Stewart99580662008-09-11 11:50:03 +0200531 writew(HCTL_FTHD0 | HCTL_LEDEN, port_base + HOST_CTL);
Tejun Heob3f677e2008-04-30 16:35:14 +0900532 writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
533 writeb(0, port_base + PORT_CPB_PTQFIFO);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900534
Tejun Heob3f677e2008-04-30 16:35:14 +0900535 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900536}
537
Tejun Heo364fac02008-05-01 23:55:58 +0900538static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
539{
540 void __iomem *port_base = inic_port_base(ap);
541
542 tf->feature = readb(port_base + PORT_TF_FEATURE);
543 tf->nsect = readb(port_base + PORT_TF_NSECT);
544 tf->lbal = readb(port_base + PORT_TF_LBAL);
545 tf->lbam = readb(port_base + PORT_TF_LBAM);
546 tf->lbah = readb(port_base + PORT_TF_LBAH);
547 tf->device = readb(port_base + PORT_TF_DEVICE);
548 tf->command = readb(port_base + PORT_TF_COMMAND);
549}
550
551static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
552{
553 struct ata_taskfile *rtf = &qc->result_tf;
554 struct ata_taskfile tf;
555
556 /* FIXME: Except for status and error, result TF access
557 * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
558 * None works regardless of which command interface is used.
559 * For now return true iff status indicates device error.
560 * This means that we're reporting bogus sector for RW
561 * failures. Eeekk....
562 */
563 inic_tf_read(qc->ap, &tf);
564
565 if (!(tf.command & ATA_ERR))
566 return false;
567
568 rtf->command = tf.command;
569 rtf->feature = tf.feature;
570 return true;
571}
572
Tejun Heo1fd7a692007-01-03 17:32:45 +0900573static void inic_freeze(struct ata_port *ap)
574{
575 void __iomem *port_base = inic_port_base(ap);
576
Tejun Heoab5b0232008-04-30 16:35:12 +0900577 writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900578 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900579}
580
581static void inic_thaw(struct ata_port *ap)
582{
583 void __iomem *port_base = inic_port_base(ap);
584
Tejun Heo1fd7a692007-01-03 17:32:45 +0900585 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heoab5b0232008-04-30 16:35:12 +0900586 writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900587}
588
Tejun Heo364fac02008-05-01 23:55:58 +0900589static int inic_check_ready(struct ata_link *link)
590{
591 void __iomem *port_base = inic_port_base(link->ap);
592
593 return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
594}
595
Tejun Heo1fd7a692007-01-03 17:32:45 +0900596/*
597 * SRST and SControl hardreset don't give valid signature on this
598 * controller. Only controller specific hardreset mechanism works.
599 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900600static int inic_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900601 unsigned long deadline)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900602{
Tejun Heocc0680a2007-08-06 18:36:23 +0900603 struct ata_port *ap = link->ap;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900604 void __iomem *port_base = inic_port_base(ap);
605 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
Tejun Heocc0680a2007-08-06 18:36:23 +0900606 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900607 int rc;
608
609 /* hammer it into sane state */
610 inic_reset_port(port_base);
611
Tejun Heof8b0685a2008-04-30 16:35:15 +0900612 writew(IDMA_CTL_RST_ATA, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900613 readw(idma_ctl); /* flush */
Tejun Heo97750ce2010-09-06 17:56:29 +0200614 ata_msleep(ap, 1);
Tejun Heof8b0685a2008-04-30 16:35:15 +0900615 writew(0, idma_ctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900616
Tejun Heocc0680a2007-08-06 18:36:23 +0900617 rc = sata_link_resume(link, timing, deadline);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900618 if (rc) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700619 ata_link_warn(link,
620 "failed to resume link after reset (errno=%d)\n",
621 rc);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900622 return rc;
623 }
624
Tejun Heo1fd7a692007-01-03 17:32:45 +0900625 *class = ATA_DEV_NONE;
Tejun Heocc0680a2007-08-06 18:36:23 +0900626 if (ata_link_online(link)) {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900627 struct ata_taskfile tf;
628
Tejun Heo705e76b2008-04-07 22:47:19 +0900629 /* wait for link to become ready */
Tejun Heo364fac02008-05-01 23:55:58 +0900630 rc = ata_wait_after_reset(link, deadline, inic_check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +0900631 /* link occupied, -ENODEV too is an error */
632 if (rc) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700633 ata_link_warn(link,
634 "device not ready after hardreset (errno=%d)\n",
635 rc);
Tejun Heod4b2bab2007-02-02 16:50:52 +0900636 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900637 }
638
Tejun Heo364fac02008-05-01 23:55:58 +0900639 inic_tf_read(ap, &tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900640 *class = ata_dev_classify(&tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900641 }
642
643 return 0;
644}
645
646static void inic_error_handler(struct ata_port *ap)
647{
648 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900649
Tejun Heo1fd7a692007-01-03 17:32:45 +0900650 inic_reset_port(port_base);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900651 ata_std_error_handler(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900652}
653
654static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
655{
656 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900657 if (qc->flags & ATA_QCFLAG_FAILED)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900658 inic_reset_port(inic_port_base(qc->ap));
659}
660
Tejun Heo1fd7a692007-01-03 17:32:45 +0900661static void init_port(struct ata_port *ap)
662{
663 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900664 struct inic_port_priv *pp = ap->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900665
Tejun Heo3ad400a2008-04-30 16:35:11 +0900666 /* clear packet and CPB table */
667 memset(pp->pkt, 0, sizeof(struct inic_pkt));
668 memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
669
Tejun Heo6bc0d392010-05-10 21:41:31 +0200670 /* setup CPB lookup table addresses */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900671 writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900672}
673
674static int inic_port_resume(struct ata_port *ap)
675{
676 init_port(ap);
677 return 0;
678}
679
680static int inic_port_start(struct ata_port *ap)
681{
Tejun Heo3ad400a2008-04-30 16:35:11 +0900682 struct device *dev = ap->host->dev;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900683 struct inic_port_priv *pp;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900684
685 /* alloc and initialize private data */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900686 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900687 if (!pp)
688 return -ENOMEM;
689 ap->private_data = pp;
690
Tejun Heo1fd7a692007-01-03 17:32:45 +0900691 /* Alloc resources */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900692 pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
693 &pp->pkt_dma, GFP_KERNEL);
694 if (!pp->pkt)
695 return -ENOMEM;
696
697 pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
698 &pp->cpb_tbl_dma, GFP_KERNEL);
699 if (!pp->cpb_tbl)
700 return -ENOMEM;
701
Tejun Heo1fd7a692007-01-03 17:32:45 +0900702 init_port(ap);
703
704 return 0;
705}
706
Tejun Heo1fd7a692007-01-03 17:32:45 +0900707static struct ata_port_operations inic_port_ops = {
Tejun Heof8b0685a2008-04-30 16:35:15 +0900708 .inherits = &sata_port_ops,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900709
Tejun Heob3f677e2008-04-30 16:35:14 +0900710 .check_atapi_dma = inic_check_atapi_dma,
Tejun Heo3ad400a2008-04-30 16:35:11 +0900711 .qc_prep = inic_qc_prep,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900712 .qc_issue = inic_qc_issue,
Tejun Heo364fac02008-05-01 23:55:58 +0900713 .qc_fill_rtf = inic_qc_fill_rtf,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900714
715 .freeze = inic_freeze,
716 .thaw = inic_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900717 .hardreset = inic_hardreset,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900718 .error_handler = inic_error_handler,
719 .post_internal_cmd = inic_post_internal_cmd,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900720
Tejun Heo029cfd62008-03-25 12:22:49 +0900721 .scr_read = inic_scr_read,
722 .scr_write = inic_scr_write,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900723
Tejun Heo029cfd62008-03-25 12:22:49 +0900724 .port_resume = inic_port_resume,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900725 .port_start = inic_port_start,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900726};
727
728static struct ata_port_info inic_port_info = {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900729 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100730 .pio_mask = ATA_PIO4,
731 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400732 .udma_mask = ATA_UDMA6,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900733 .port_ops = &inic_port_ops
734};
735
736static int init_controller(void __iomem *mmio_base, u16 hctl)
737{
738 int i;
739 u16 val;
740
741 hctl &= ~HCTL_KNOWN_BITS;
742
743 /* Soft reset whole controller. Spec says reset duration is 3
744 * PCI clocks, be generous and give it 10ms.
745 */
746 writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
747 readw(mmio_base + HOST_CTL); /* flush */
748
749 for (i = 0; i < 10; i++) {
750 msleep(1);
751 val = readw(mmio_base + HOST_CTL);
752 if (!(val & HCTL_SOFTRST))
753 break;
754 }
755
756 if (val & HCTL_SOFTRST)
757 return -EIO;
758
759 /* mask all interrupts and reset ports */
760 for (i = 0; i < NR_PORTS; i++) {
761 void __iomem *port_base = mmio_base + i * PORT_SIZE;
762
763 writeb(0xff, port_base + PORT_IRQ_MASK);
764 inic_reset_port(port_base);
765 }
766
767 /* port IRQ is masked now, unmask global IRQ */
768 writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
769 val = readw(mmio_base + HOST_IRQ_MASK);
770 val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
771 writew(val, mmio_base + HOST_IRQ_MASK);
772
773 return 0;
774}
775
Tejun Heo438ac6d2007-03-02 17:31:26 +0900776#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900777static int inic_pci_device_resume(struct pci_dev *pdev)
778{
779 struct ata_host *host = dev_get_drvdata(&pdev->dev);
780 struct inic_host_priv *hpriv = host->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900781 int rc;
782
Dmitriy Monakhov5aea4082007-03-06 02:37:54 -0800783 rc = ata_pci_device_do_resume(pdev);
784 if (rc)
785 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900786
787 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heoba66b242008-04-30 16:35:16 +0900788 rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900789 if (rc)
790 return rc;
791 }
792
793 ata_host_resume(host);
794
795 return 0;
796}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900797#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900798
799static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
800{
Tejun Heo4447d352007-04-17 23:44:08 +0900801 const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
802 struct ata_host *host;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900803 struct inic_host_priv *hpriv;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900804 void __iomem * const *iomap;
Tejun Heoba66b242008-04-30 16:35:16 +0900805 int mmio_bar;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900806 int i, rc;
807
Joe Perches06296a12011-04-15 15:52:00 -0700808 ata_print_version_once(&pdev->dev, DRV_VERSION);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900809
Tejun Heo4447d352007-04-17 23:44:08 +0900810 /* alloc host */
811 host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
812 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
813 if (!host || !hpriv)
814 return -ENOMEM;
815
816 host->private_data = hpriv;
817
Tejun Heoba66b242008-04-30 16:35:16 +0900818 /* Acquire resources and fill host. Note that PCI and cardbus
819 * use different BARs.
820 */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900821 rc = pcim_enable_device(pdev);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900822 if (rc)
823 return rc;
824
Tejun Heoba66b242008-04-30 16:35:16 +0900825 if (pci_resource_flags(pdev, MMIO_BAR_PCI) & IORESOURCE_MEM)
826 mmio_bar = MMIO_BAR_PCI;
827 else
828 mmio_bar = MMIO_BAR_CARDBUS;
829
830 rc = pcim_iomap_regions(pdev, 1 << mmio_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900831 if (rc)
832 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900833 host->iomap = iomap = pcim_iomap_table(pdev);
Tejun Heoba66b242008-04-30 16:35:16 +0900834 hpriv->mmio_base = iomap[mmio_bar];
835 hpriv->cached_hctl = readw(hpriv->mmio_base + HOST_CTL);
Tejun Heo4447d352007-04-17 23:44:08 +0900836
837 for (i = 0; i < NR_PORTS; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +0900838 struct ata_port *ap = host->ports[i];
Tejun Heocbcdd872007-08-18 13:14:55 +0900839
Tejun Heoba66b242008-04-30 16:35:16 +0900840 ata_port_pbar_desc(ap, mmio_bar, -1, "mmio");
841 ata_port_pbar_desc(ap, mmio_bar, i * PORT_SIZE, "port");
Tejun Heo4447d352007-04-17 23:44:08 +0900842 }
843
Tejun Heo1fd7a692007-01-03 17:32:45 +0900844 /* Set dma_mask. This devices doesn't support 64bit addressing. */
Yang Hongyang284901a2009-04-06 19:01:15 -0700845 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Tejun Heo1fd7a692007-01-03 17:32:45 +0900846 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700847 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900848 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900849 }
850
Yang Hongyang284901a2009-04-06 19:01:15 -0700851 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Tejun Heo1fd7a692007-01-03 17:32:45 +0900852 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700853 dev_err(&pdev->dev, "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900854 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900855 }
856
FUJITA Tomonorib7d86292008-02-04 22:28:05 -0800857 /*
858 * This controller is braindamaged. dma_boundary is 0xffff
859 * like others but it will lock up the whole machine HARD if
860 * 65536 byte PRD entry is fed. Reduce maximum segment size.
861 */
862 rc = pci_set_dma_max_seg_size(pdev, 65536 - 512);
863 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700864 dev_err(&pdev->dev, "failed to set the maximum segment size\n");
FUJITA Tomonorib7d86292008-02-04 22:28:05 -0800865 return rc;
866 }
867
Tejun Heoba66b242008-04-30 16:35:16 +0900868 rc = init_controller(hpriv->mmio_base, hpriv->cached_hctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900869 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700870 dev_err(&pdev->dev, "failed to initialize controller\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900871 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900872 }
873
874 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900875 return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
876 &inic_sht);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900877}
878
879static const struct pci_device_id inic_pci_tbl[] = {
880 { PCI_VDEVICE(INIT, 0x1622), },
881 { },
882};
883
884static struct pci_driver inic_pci_driver = {
885 .name = DRV_NAME,
886 .id_table = inic_pci_tbl,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900887#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900888 .suspend = ata_pci_device_suspend,
889 .resume = inic_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900890#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900891 .probe = inic_init_one,
892 .remove = ata_pci_remove_one,
893};
894
Axel Lin2fc75da2012-04-19 13:43:05 +0800895module_pci_driver(inic_pci_driver);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900896
897MODULE_AUTHOR("Tejun Heo");
898MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
899MODULE_LICENSE("GPL v2");
900MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
901MODULE_VERSION(DRV_VERSION);