blob: 736cca8a03d487652e2a1fd408478973a348f9fa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include "drmP.h"
30#include "drm.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080031#include "drm_crtc_helper.h"
Dave Airlie785b93e2009-08-28 15:46:53 +100032#include "drm_fb_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include "i915_drm.h"
35#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jordan Crousedcdb1672010-05-27 13:40:25 -060037#include <linux/pci.h>
Dave Airlie28d52042009-09-21 14:33:58 +100038#include <linux/vgaarb.h>
Zhenyu Wangc48044112009-12-17 14:48:43 +080039#include <linux/acpi.h>
40#include <linux/pnp.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100041#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
Jesse Barnesd1d6ca72010-07-08 09:22:46 -070044extern int intel_max_stolen; /* from AGP driver */
45
Keith Packard398c9cb2008-07-30 13:03:43 -070046/**
47 * Sets up the hardware status page for devices that need a physical address
48 * in the register.
49 */
Eric Anholt3043c602008-10-02 12:24:47 -070050static int i915_init_phys_hws(struct drm_device *dev)
Keith Packard398c9cb2008-07-30 13:03:43 -070051{
52 drm_i915_private_t *dev_priv = dev->dev_private;
53 /* Program Hardware Status Page */
54 dev_priv->status_page_dmah =
Zhenyu Wange6be8d92010-01-05 11:25:05 +080055 drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
Keith Packard398c9cb2008-07-30 13:03:43 -070056
57 if (!dev_priv->status_page_dmah) {
58 DRM_ERROR("Can not allocate hardware status page\n");
59 return -ENOMEM;
60 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +080061 dev_priv->render_ring.status_page.page_addr
62 = dev_priv->status_page_dmah->vaddr;
Keith Packard398c9cb2008-07-30 13:03:43 -070063 dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
64
Zou Nan hai8187a2b2010-05-21 09:08:55 +080065 memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
Keith Packard398c9cb2008-07-30 13:03:43 -070066
Zhenyu Wang9b974cc2010-01-05 11:25:06 +080067 if (IS_I965G(dev))
68 dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
69 0xf0;
70
Keith Packard398c9cb2008-07-30 13:03:43 -070071 I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
Zhao Yakui8a4c47f2009-07-20 13:48:04 +080072 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
Keith Packard398c9cb2008-07-30 13:03:43 -070073 return 0;
74}
75
76/**
77 * Frees the hardware status page, whether it's a physical address or a virtual
78 * address set up by the X Server.
79 */
Eric Anholt3043c602008-10-02 12:24:47 -070080static void i915_free_hws(struct drm_device *dev)
Keith Packard398c9cb2008-07-30 13:03:43 -070081{
82 drm_i915_private_t *dev_priv = dev->dev_private;
83 if (dev_priv->status_page_dmah) {
84 drm_pci_free(dev, dev_priv->status_page_dmah);
85 dev_priv->status_page_dmah = NULL;
86 }
87
Zou Nan hai852835f2010-05-21 09:08:56 +080088 if (dev_priv->render_ring.status_page.gfx_addr) {
89 dev_priv->render_ring.status_page.gfx_addr = 0;
Keith Packard398c9cb2008-07-30 13:03:43 -070090 drm_core_ioremapfree(&dev_priv->hws_map, dev);
91 }
92
93 /* Need to rewrite hardware status page */
94 I915_WRITE(HWS_PGA, 0x1ffff000);
95}
96
Dave Airlie84b1fd12007-07-11 15:53:27 +100097void i915_kernel_lost_context(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098{
99 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000100 struct drm_i915_master_private *master_priv;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800101 struct intel_ring_buffer *ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Jesse Barnes79e53942008-11-07 14:24:08 -0800103 /*
104 * We should never lose context on the ring with modesetting
105 * as we don't expose it to userspace
106 */
107 if (drm_core_check_feature(dev, DRIVER_MODESET))
108 return;
109
Jesse Barnes585fb112008-07-29 11:54:06 -0700110 ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
111 ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 ring->space = ring->head - (ring->tail + 8);
113 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800114 ring->space += ring->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
Dave Airlie7c1c2872008-11-28 14:22:24 +1000116 if (!dev->primary->master)
117 return;
118
119 master_priv = dev->primary->master->driver_priv;
120 if (ring->head == ring->tail && master_priv->sarea_priv)
121 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122}
123
Dave Airlie84b1fd12007-07-11 15:53:27 +1000124static int i915_dma_cleanup(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000126 drm_i915_private_t *dev_priv = dev->dev_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 /* Make sure interrupts are disabled here because the uninstall ioctl
128 * may not have been called from userspace and after dev_private
129 * is freed, it's too late.
130 */
Eric Anholted4cb412008-07-29 12:10:39 -0700131 if (dev->irq_enabled)
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000132 drm_irq_uninstall(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Dan Carpenteree0c6bf2010-06-23 13:19:55 +0200134 mutex_lock(&dev->struct_mutex);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800135 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800136 if (HAS_BSD(dev))
137 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Dan Carpenteree0c6bf2010-06-23 13:19:55 +0200138 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
Keith Packard398c9cb2008-07-30 13:03:43 -0700140 /* Clear the HWS virtual address at teardown */
141 if (I915_NEED_GFX_HWS(dev))
142 i915_free_hws(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
144 return 0;
145}
146
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000147static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000149 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000150 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Dave Airlie3a03ac12009-01-11 09:03:49 +1000152 master_priv->sarea = drm_getsarea(dev);
153 if (master_priv->sarea) {
154 master_priv->sarea_priv = (drm_i915_sarea_t *)
155 ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
156 } else {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800157 DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
Dave Airlie3a03ac12009-01-11 09:03:49 +1000158 }
159
Eric Anholt673a3942008-07-30 12:06:12 -0700160 if (init->ring_size != 0) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800161 if (dev_priv->render_ring.gem_object != NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -0700162 i915_dma_cleanup(dev);
163 DRM_ERROR("Client tried to initialize ringbuffer in "
164 "GEM mode\n");
165 return -EINVAL;
166 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800168 dev_priv->render_ring.size = init->ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Eric Anholtd3301d82010-05-21 13:55:54 -0700170 dev_priv->render_ring.map.offset = init->ring_start;
171 dev_priv->render_ring.map.size = init->ring_size;
172 dev_priv->render_ring.map.type = 0;
173 dev_priv->render_ring.map.flags = 0;
174 dev_priv->render_ring.map.mtrr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Eric Anholtd3301d82010-05-21 13:55:54 -0700176 drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700177
Eric Anholtd3301d82010-05-21 13:55:54 -0700178 if (dev_priv->render_ring.map.handle == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -0700179 i915_dma_cleanup(dev);
180 DRM_ERROR("can not ioremap virtual address for"
181 " ring buffer\n");
182 return -ENOMEM;
183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 }
185
Eric Anholtd3301d82010-05-21 13:55:54 -0700186 dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000188 dev_priv->cpp = init->cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 dev_priv->back_offset = init->back_offset;
190 dev_priv->front_offset = init->front_offset;
191 dev_priv->current_page = 0;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000192 if (master_priv->sarea_priv)
193 master_priv->sarea_priv->pf_current_page = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 /* Allow hardware batchbuffers unless told otherwise.
196 */
197 dev_priv->allow_batchbuffer = 1;
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 return 0;
200}
201
Dave Airlie84b1fd12007-07-11 15:53:27 +1000202static int i915_dma_resume(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800206 struct intel_ring_buffer *ring;
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800207 DRM_DEBUG_DRIVER("%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800209 ring = &dev_priv->render_ring;
210
211 if (ring->map.handle == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 DRM_ERROR("can not ioremap virtual address for"
213 " ring buffer\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000214 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 }
216
217 /* Program Hardware Status Page */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800218 if (!ring->status_page.page_addr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 DRM_ERROR("Can not find hardware status page\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000220 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 }
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800222 DRM_DEBUG_DRIVER("hw status page @ %p\n",
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800223 ring->status_page.page_addr);
224 if (ring->status_page.gfx_addr != 0)
225 ring->setup_status_page(dev, ring);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000226 else
Jesse Barnes585fb112008-07-29 11:54:06 -0700227 I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800228
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800229 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231 return 0;
232}
233
Eric Anholtc153f452007-09-03 12:06:45 +1000234static int i915_dma_init(struct drm_device *dev, void *data,
235 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
Eric Anholtc153f452007-09-03 12:06:45 +1000237 drm_i915_init_t *init = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 int retcode = 0;
239
Eric Anholtc153f452007-09-03 12:06:45 +1000240 switch (init->func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 case I915_INIT_DMA:
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000242 retcode = i915_initialize(dev, init);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 break;
244 case I915_CLEANUP_DMA:
245 retcode = i915_dma_cleanup(dev);
246 break;
247 case I915_RESUME_DMA:
Dave Airlie0d6aa602006-01-02 20:14:23 +1100248 retcode = i915_dma_resume(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 break;
250 default:
Eric Anholt20caafa2007-08-25 19:22:43 +1000251 retcode = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 break;
253 }
254
255 return retcode;
256}
257
258/* Implement basically the same security restrictions as hardware does
259 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
260 *
261 * Most of the calculations below involve calculating the size of a
262 * particular instruction. It's important to get the size right as
263 * that tells us where the next instruction to check is. Any illegal
264 * instruction detected will be given a size of zero, which is a
265 * signal to abort the rest of the buffer.
266 */
267static int do_validate_cmd(int cmd)
268{
269 switch (((cmd >> 29) & 0x7)) {
270 case 0x0:
271 switch ((cmd >> 23) & 0x3f) {
272 case 0x0:
273 return 1; /* MI_NOOP */
274 case 0x4:
275 return 1; /* MI_FLUSH */
276 default:
277 return 0; /* disallow everything else */
278 }
279 break;
280 case 0x1:
281 return 0; /* reserved */
282 case 0x2:
283 return (cmd & 0xff) + 2; /* 2d commands */
284 case 0x3:
285 if (((cmd >> 24) & 0x1f) <= 0x18)
286 return 1;
287
288 switch ((cmd >> 24) & 0x1f) {
289 case 0x1c:
290 return 1;
291 case 0x1d:
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000292 switch ((cmd >> 16) & 0xff) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 case 0x3:
294 return (cmd & 0x1f) + 2;
295 case 0x4:
296 return (cmd & 0xf) + 2;
297 default:
298 return (cmd & 0xffff) + 2;
299 }
300 case 0x1e:
301 if (cmd & (1 << 23))
302 return (cmd & 0xffff) + 1;
303 else
304 return 1;
305 case 0x1f:
306 if ((cmd & (1 << 23)) == 0) /* inline vertices */
307 return (cmd & 0x1ffff) + 2;
308 else if (cmd & (1 << 17)) /* indirect random */
309 if ((cmd & 0xffff) == 0)
310 return 0; /* unknown length, too hard */
311 else
312 return (((cmd & 0xffff) + 1) / 2) + 1;
313 else
314 return 2; /* indirect sequential */
315 default:
316 return 0;
317 }
318 default:
319 return 0;
320 }
321
322 return 0;
323}
324
325static int validate_cmd(int cmd)
326{
327 int ret = do_validate_cmd(cmd);
328
Dave Airliebc5f4522007-11-05 12:50:58 +1000329/* printk("validate_cmd( %x ): %d\n", cmd, ret); */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331 return ret;
332}
333
Eric Anholt201361a2009-03-11 12:30:04 -0700334static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
336 drm_i915_private_t *dev_priv = dev->dev_private;
337 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800339 if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
Eric Anholt20caafa2007-08-25 19:22:43 +1000340 return -EINVAL;
Dave Airliede227f52006-01-25 15:31:43 +1100341
Alan Hourihanec29b6692006-08-12 16:29:24 +1000342 BEGIN_LP_RING((dwords+1)&~1);
Dave Airliede227f52006-01-25 15:31:43 +1100343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 for (i = 0; i < dwords;) {
345 int cmd, sz;
346
Eric Anholt201361a2009-03-11 12:30:04 -0700347 cmd = buffer[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
Eric Anholt20caafa2007-08-25 19:22:43 +1000350 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 OUT_RING(cmd);
353
354 while (++i, --sz) {
Eric Anholt201361a2009-03-11 12:30:04 -0700355 OUT_RING(buffer[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 }
358
Dave Airliede227f52006-01-25 15:31:43 +1100359 if (dwords & 1)
360 OUT_RING(0);
361
362 ADVANCE_LP_RING();
363
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 return 0;
365}
366
Eric Anholt673a3942008-07-30 12:06:12 -0700367int
368i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700369 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700370 int i, int DR1, int DR4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371{
Eric Anholt201361a2009-03-11 12:30:04 -0700372 struct drm_clip_rect box = boxes[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
375 DRM_ERROR("Bad box %d,%d..%d,%d\n",
376 box.x1, box.y1, box.x2, box.y2);
Eric Anholt20caafa2007-08-25 19:22:43 +1000377 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 }
379
Alan Hourihanec29b6692006-08-12 16:29:24 +1000380 if (IS_I965G(dev)) {
381 BEGIN_LP_RING(4);
382 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
383 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
Andrew Morton78eca432006-08-16 09:15:51 +1000384 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
Alan Hourihanec29b6692006-08-12 16:29:24 +1000385 OUT_RING(DR4);
386 ADVANCE_LP_RING();
387 } else {
388 BEGIN_LP_RING(6);
389 OUT_RING(GFX_OP_DRAWRECT_INFO);
390 OUT_RING(DR1);
391 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
392 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
393 OUT_RING(DR4);
394 OUT_RING(0);
395 ADVANCE_LP_RING();
396 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398 return 0;
399}
400
Alan Hourihanec29b6692006-08-12 16:29:24 +1000401/* XXX: Emitting the counter should really be moved to part of the IRQ
402 * emit. For now, do it in both places:
403 */
404
Dave Airlie84b1fd12007-07-11 15:53:27 +1000405static void i915_emit_breadcrumb(struct drm_device *dev)
Dave Airliede227f52006-01-25 15:31:43 +1100406{
407 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000408 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Dave Airliede227f52006-01-25 15:31:43 +1100409
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400410 dev_priv->counter++;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000411 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400412 dev_priv->counter = 0;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000413 if (master_priv->sarea_priv)
414 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Dave Airliede227f52006-01-25 15:31:43 +1100415
416 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -0700417 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +1000418 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Dave Airliede227f52006-01-25 15:31:43 +1100419 OUT_RING(dev_priv->counter);
420 OUT_RING(0);
421 ADVANCE_LP_RING();
422}
423
Dave Airlie84b1fd12007-07-11 15:53:27 +1000424static int i915_dispatch_cmdbuffer(struct drm_device * dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700425 drm_i915_cmdbuffer_t *cmd,
426 struct drm_clip_rect *cliprects,
427 void *cmdbuf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428{
429 int nbox = cmd->num_cliprects;
430 int i = 0, count, ret;
431
432 if (cmd->sz & 0x3) {
433 DRM_ERROR("alignment");
Eric Anholt20caafa2007-08-25 19:22:43 +1000434 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 }
436
437 i915_kernel_lost_context(dev);
438
439 count = nbox ? nbox : 1;
440
441 for (i = 0; i < count; i++) {
442 if (i < nbox) {
Eric Anholt201361a2009-03-11 12:30:04 -0700443 ret = i915_emit_box(dev, cliprects, i,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 cmd->DR1, cmd->DR4);
445 if (ret)
446 return ret;
447 }
448
Eric Anholt201361a2009-03-11 12:30:04 -0700449 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 if (ret)
451 return ret;
452 }
453
Dave Airliede227f52006-01-25 15:31:43 +1100454 i915_emit_breadcrumb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 return 0;
456}
457
Dave Airlie84b1fd12007-07-11 15:53:27 +1000458static int i915_dispatch_batchbuffer(struct drm_device * dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700459 drm_i915_batchbuffer_t * batch,
460 struct drm_clip_rect *cliprects)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 int nbox = batch->num_cliprects;
463 int i = 0, count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
465 if ((batch->start | batch->used) & 0x7) {
466 DRM_ERROR("alignment");
Eric Anholt20caafa2007-08-25 19:22:43 +1000467 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 }
469
470 i915_kernel_lost_context(dev);
471
472 count = nbox ? nbox : 1;
473
474 for (i = 0; i < count; i++) {
475 if (i < nbox) {
Eric Anholt201361a2009-03-11 12:30:04 -0700476 int ret = i915_emit_box(dev, cliprects, i,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 batch->DR1, batch->DR4);
478 if (ret)
479 return ret;
480 }
481
Keith Packard0790d5e2008-07-30 12:28:47 -0700482 if (!IS_I830(dev) && !IS_845G(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 BEGIN_LP_RING(2);
Dave Airlie21f16282007-08-07 09:09:51 +1000484 if (IS_I965G(dev)) {
485 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
486 OUT_RING(batch->start);
487 } else {
488 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
489 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
490 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 ADVANCE_LP_RING();
492 } else {
493 BEGIN_LP_RING(4);
494 OUT_RING(MI_BATCH_BUFFER);
495 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
496 OUT_RING(batch->start + batch->used - 4);
497 OUT_RING(0);
498 ADVANCE_LP_RING();
499 }
500 }
501
Zou Nan hai1cafd342010-06-25 13:40:24 +0800502
503 if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
504 BEGIN_LP_RING(2);
505 OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
506 OUT_RING(MI_NOOP);
507 ADVANCE_LP_RING();
508 }
Dave Airliede227f52006-01-25 15:31:43 +1100509 i915_emit_breadcrumb(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
511 return 0;
512}
513
Dave Airlieaf6061a2008-05-07 12:15:39 +1000514static int i915_dispatch_flip(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515{
516 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000517 struct drm_i915_master_private *master_priv =
518 dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Dave Airlie7c1c2872008-11-28 14:22:24 +1000520 if (!master_priv->sarea_priv)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400521 return -EINVAL;
522
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800523 DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800524 __func__,
525 dev_priv->current_page,
526 master_priv->sarea_priv->pf_current_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Dave Airlieaf6061a2008-05-07 12:15:39 +1000528 i915_kernel_lost_context(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Dave Airlieaf6061a2008-05-07 12:15:39 +1000530 BEGIN_LP_RING(2);
Jesse Barnes585fb112008-07-29 11:54:06 -0700531 OUT_RING(MI_FLUSH | MI_READ_FLUSH);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000532 OUT_RING(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 ADVANCE_LP_RING();
534
Dave Airlieaf6061a2008-05-07 12:15:39 +1000535 BEGIN_LP_RING(6);
536 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
537 OUT_RING(0);
538 if (dev_priv->current_page == 0) {
539 OUT_RING(dev_priv->back_offset);
540 dev_priv->current_page = 1;
541 } else {
542 OUT_RING(dev_priv->front_offset);
543 dev_priv->current_page = 0;
544 }
545 OUT_RING(0);
546 ADVANCE_LP_RING();
Jesse Barnesac741ab2008-04-22 16:03:07 +1000547
Dave Airlieaf6061a2008-05-07 12:15:39 +1000548 BEGIN_LP_RING(2);
549 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
550 OUT_RING(0);
551 ADVANCE_LP_RING();
Jesse Barnesac741ab2008-04-22 16:03:07 +1000552
Dave Airlie7c1c2872008-11-28 14:22:24 +1000553 master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
Jesse Barnesac741ab2008-04-22 16:03:07 +1000554
Dave Airlieaf6061a2008-05-07 12:15:39 +1000555 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -0700556 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +1000557 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000558 OUT_RING(dev_priv->counter);
559 OUT_RING(0);
560 ADVANCE_LP_RING();
Jesse Barnesac741ab2008-04-22 16:03:07 +1000561
Dave Airlie7c1c2872008-11-28 14:22:24 +1000562 master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000563 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564}
565
Dave Airlie84b1fd12007-07-11 15:53:27 +1000566static int i915_quiescent(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567{
568 drm_i915_private_t *dev_priv = dev->dev_private;
569
570 i915_kernel_lost_context(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800571 return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
572 dev_priv->render_ring.size - 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573}
574
Eric Anholtc153f452007-09-03 12:06:45 +1000575static int i915_flush_ioctl(struct drm_device *dev, void *data,
576 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577{
Eric Anholt546b0972008-09-01 16:45:29 -0700578 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Eric Anholt546b0972008-09-01 16:45:29 -0700580 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
581
582 mutex_lock(&dev->struct_mutex);
583 ret = i915_quiescent(dev);
584 mutex_unlock(&dev->struct_mutex);
585
586 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587}
588
Eric Anholtc153f452007-09-03 12:06:45 +1000589static int i915_batchbuffer(struct drm_device *dev, void *data,
590 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000593 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
Dave Airlie7c1c2872008-11-28 14:22:24 +1000595 master_priv->sarea_priv;
Eric Anholtc153f452007-09-03 12:06:45 +1000596 drm_i915_batchbuffer_t *batch = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 int ret;
Eric Anholt201361a2009-03-11 12:30:04 -0700598 struct drm_clip_rect *cliprects = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
600 if (!dev_priv->allow_batchbuffer) {
601 DRM_ERROR("Batchbuffer ioctl disabled\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000602 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 }
604
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800605 DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800606 batch->start, batch->used, batch->num_cliprects);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Eric Anholt546b0972008-09-01 16:45:29 -0700608 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Eric Anholt201361a2009-03-11 12:30:04 -0700610 if (batch->num_cliprects < 0)
611 return -EINVAL;
612
613 if (batch->num_cliprects) {
Eric Anholt9a298b22009-03-24 12:23:04 -0700614 cliprects = kcalloc(batch->num_cliprects,
615 sizeof(struct drm_clip_rect),
616 GFP_KERNEL);
Eric Anholt201361a2009-03-11 12:30:04 -0700617 if (cliprects == NULL)
618 return -ENOMEM;
619
620 ret = copy_from_user(cliprects, batch->cliprects,
621 batch->num_cliprects *
622 sizeof(struct drm_clip_rect));
Dan Carpenter9927a402010-06-19 15:12:51 +0200623 if (ret != 0) {
624 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700625 goto fail_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200626 }
Eric Anholt201361a2009-03-11 12:30:04 -0700627 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628
Eric Anholt546b0972008-09-01 16:45:29 -0700629 mutex_lock(&dev->struct_mutex);
Eric Anholt201361a2009-03-11 12:30:04 -0700630 ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
Eric Anholt546b0972008-09-01 16:45:29 -0700631 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400633 if (sarea_priv)
Keith Packard0baf8232008-11-08 11:44:14 +1000634 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Eric Anholt201361a2009-03-11 12:30:04 -0700635
636fail_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700637 kfree(cliprects);
Eric Anholt201361a2009-03-11 12:30:04 -0700638
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 return ret;
640}
641
Eric Anholtc153f452007-09-03 12:06:45 +1000642static int i915_cmdbuffer(struct drm_device *dev, void *data,
643 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000646 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
Dave Airlie7c1c2872008-11-28 14:22:24 +1000648 master_priv->sarea_priv;
Eric Anholtc153f452007-09-03 12:06:45 +1000649 drm_i915_cmdbuffer_t *cmdbuf = data;
Eric Anholt201361a2009-03-11 12:30:04 -0700650 struct drm_clip_rect *cliprects = NULL;
651 void *batch_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 int ret;
653
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800654 DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800655 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Eric Anholt546b0972008-09-01 16:45:29 -0700657 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Eric Anholt201361a2009-03-11 12:30:04 -0700659 if (cmdbuf->num_cliprects < 0)
660 return -EINVAL;
661
Eric Anholt9a298b22009-03-24 12:23:04 -0700662 batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
Eric Anholt201361a2009-03-11 12:30:04 -0700663 if (batch_data == NULL)
664 return -ENOMEM;
665
666 ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
Dan Carpenter9927a402010-06-19 15:12:51 +0200667 if (ret != 0) {
668 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700669 goto fail_batch_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200670 }
Eric Anholt201361a2009-03-11 12:30:04 -0700671
672 if (cmdbuf->num_cliprects) {
Eric Anholt9a298b22009-03-24 12:23:04 -0700673 cliprects = kcalloc(cmdbuf->num_cliprects,
674 sizeof(struct drm_clip_rect), GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +0000675 if (cliprects == NULL) {
676 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -0700677 goto fail_batch_free;
Owain Ainswortha40e8d32010-02-09 14:25:55 +0000678 }
Eric Anholt201361a2009-03-11 12:30:04 -0700679
680 ret = copy_from_user(cliprects, cmdbuf->cliprects,
681 cmdbuf->num_cliprects *
682 sizeof(struct drm_clip_rect));
Dan Carpenter9927a402010-06-19 15:12:51 +0200683 if (ret != 0) {
684 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -0700685 goto fail_clip_free;
Dan Carpenter9927a402010-06-19 15:12:51 +0200686 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 }
688
Eric Anholt546b0972008-09-01 16:45:29 -0700689 mutex_lock(&dev->struct_mutex);
Eric Anholt201361a2009-03-11 12:30:04 -0700690 ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
Eric Anholt546b0972008-09-01 16:45:29 -0700691 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 if (ret) {
693 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
Chris Wright355d7f32009-04-17 01:18:55 +0000694 goto fail_clip_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 }
696
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400697 if (sarea_priv)
Keith Packard0baf8232008-11-08 11:44:14 +1000698 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Eric Anholt201361a2009-03-11 12:30:04 -0700699
Eric Anholt201361a2009-03-11 12:30:04 -0700700fail_clip_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700701 kfree(cliprects);
Chris Wright355d7f32009-04-17 01:18:55 +0000702fail_batch_free:
Eric Anholt9a298b22009-03-24 12:23:04 -0700703 kfree(batch_data);
Eric Anholt201361a2009-03-11 12:30:04 -0700704
705 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
Eric Anholtc153f452007-09-03 12:06:45 +1000708static int i915_flip_bufs(struct drm_device *dev, void *data,
709 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710{
Eric Anholt546b0972008-09-01 16:45:29 -0700711 int ret;
712
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800713 DRM_DEBUG_DRIVER("%s\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
Eric Anholt546b0972008-09-01 16:45:29 -0700715 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
Eric Anholt546b0972008-09-01 16:45:29 -0700717 mutex_lock(&dev->struct_mutex);
718 ret = i915_dispatch_flip(dev);
719 mutex_unlock(&dev->struct_mutex);
720
721 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722}
723
Eric Anholtc153f452007-09-03 12:06:45 +1000724static int i915_getparam(struct drm_device *dev, void *data,
725 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000728 drm_i915_getparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 int value;
730
731 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000732 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000733 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
735
Eric Anholtc153f452007-09-03 12:06:45 +1000736 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 case I915_PARAM_IRQ_ACTIVE:
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700738 value = dev->pdev->irq ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 break;
740 case I915_PARAM_ALLOW_BATCHBUFFER:
741 value = dev_priv->allow_batchbuffer ? 1 : 0;
742 break;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100743 case I915_PARAM_LAST_DISPATCH:
744 value = READ_BREADCRUMB(dev_priv);
745 break;
Kristian Høgsberged4c9c42008-08-20 11:08:52 -0400746 case I915_PARAM_CHIPSET_ID:
747 value = dev->pci_device;
748 break;
Eric Anholt673a3942008-07-30 12:06:12 -0700749 case I915_PARAM_HAS_GEM:
Dave Airlieac5c4e72008-12-19 15:38:34 +1000750 value = dev_priv->has_gem;
Eric Anholt673a3942008-07-30 12:06:12 -0700751 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800752 case I915_PARAM_NUM_FENCES_AVAIL:
753 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
754 break;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200755 case I915_PARAM_HAS_OVERLAY:
756 value = dev_priv->overlay ? 1 : 0;
757 break;
Jesse Barnese9560f72009-11-19 10:49:07 -0800758 case I915_PARAM_HAS_PAGEFLIPPING:
759 value = 1;
760 break;
Jesse Barnes76446ca2009-12-17 22:05:42 -0500761 case I915_PARAM_HAS_EXECBUF2:
762 /* depends on GEM */
763 value = dev_priv->has_gem;
764 break;
Zou Nan haie3a815f2010-05-31 13:58:47 +0800765 case I915_PARAM_HAS_BSD:
766 value = HAS_BSD(dev);
767 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800769 DRM_DEBUG_DRIVER("Unknown parameter %d\n",
Jesse Barnes76446ca2009-12-17 22:05:42 -0500770 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000771 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 }
773
Eric Anholtc153f452007-09-03 12:06:45 +1000774 if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 DRM_ERROR("DRM_COPY_TO_USER failed\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000776 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 }
778
779 return 0;
780}
781
Eric Anholtc153f452007-09-03 12:06:45 +1000782static int i915_setparam(struct drm_device *dev, void *data,
783 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000786 drm_i915_setparam_t *param = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
788 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000789 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000790 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 }
792
Eric Anholtc153f452007-09-03 12:06:45 +1000793 switch (param->param) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 break;
796 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
Eric Anholtc153f452007-09-03 12:06:45 +1000797 dev_priv->tex_lru_log_granularity = param->value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 break;
799 case I915_SETPARAM_ALLOW_BATCHBUFFER:
Eric Anholtc153f452007-09-03 12:06:45 +1000800 dev_priv->allow_batchbuffer = param->value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 break;
Jesse Barnes0f973f22009-01-26 17:10:45 -0800802 case I915_SETPARAM_NUM_USED_FENCES:
803 if (param->value > dev_priv->num_fence_regs ||
804 param->value < 0)
805 return -EINVAL;
806 /* Userspace can use first N regs */
807 dev_priv->fence_reg_start = param->value;
808 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 default:
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800810 DRM_DEBUG_DRIVER("unknown parameter %d\n",
yakui_zhaobe25ed92009-06-02 14:13:55 +0800811 param->param);
Eric Anholt20caafa2007-08-25 19:22:43 +1000812 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 }
814
815 return 0;
816}
817
Eric Anholtc153f452007-09-03 12:06:45 +1000818static int i915_set_status_page(struct drm_device *dev, void *data,
819 struct drm_file *file_priv)
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000820{
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000821 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000822 drm_i915_hws_addr_t *hws = data;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800823 struct intel_ring_buffer *ring = &dev_priv->render_ring;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000824
Zhenyu Wangb39d50e2008-02-19 20:59:09 +1000825 if (!I915_NEED_GFX_HWS(dev))
826 return -EINVAL;
827
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000828 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000829 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000830 return -EINVAL;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000831 }
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000832
Jesse Barnes79e53942008-11-07 14:24:08 -0800833 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
834 WARN(1, "tried to set status page when mode setting active\n");
835 return 0;
836 }
837
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800838 DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000839
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800840 ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
Eric Anholtc153f452007-09-03 12:06:45 +1000841
Eric Anholt8b409582007-11-22 16:40:37 +1000842 dev_priv->hws_map.offset = dev->agp->base + hws->addr;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000843 dev_priv->hws_map.size = 4*1024;
844 dev_priv->hws_map.type = 0;
845 dev_priv->hws_map.flags = 0;
846 dev_priv->hws_map.mtrr = 0;
847
Dave Airliedd0910b2009-02-25 14:49:21 +1000848 drm_core_ioremap_wc(&dev_priv->hws_map, dev);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000849 if (dev_priv->hws_map.handle == NULL) {
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000850 i915_dma_cleanup(dev);
Eric Anholte20f9c62010-05-26 14:51:06 -0700851 ring->status_page.gfx_addr = 0;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000852 DRM_ERROR("can not ioremap virtual address for"
853 " G33 hw status page\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000854 return -ENOMEM;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000855 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800856 ring->status_page.page_addr = dev_priv->hws_map.handle;
857 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
858 I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000859
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800860 DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
Eric Anholte20f9c62010-05-26 14:51:06 -0700861 ring->status_page.gfx_addr);
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800862 DRM_DEBUG_DRIVER("load hws at %p\n",
Eric Anholte20f9c62010-05-26 14:51:06 -0700863 ring->status_page.page_addr);
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000864 return 0;
865}
866
Dave Airlieec2a4c32009-08-04 11:43:41 +1000867static int i915_get_bridge_dev(struct drm_device *dev)
868{
869 struct drm_i915_private *dev_priv = dev->dev_private;
870
871 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
872 if (!dev_priv->bridge_dev) {
873 DRM_ERROR("bridge device not found\n");
874 return -1;
875 }
876 return 0;
877}
878
Zhenyu Wangc48044112009-12-17 14:48:43 +0800879#define MCHBAR_I915 0x44
880#define MCHBAR_I965 0x48
881#define MCHBAR_SIZE (4*4096)
882
883#define DEVEN_REG 0x54
884#define DEVEN_MCHBAR_EN (1 << 28)
885
886/* Allocate space for the MCH regs if needed, return nonzero on error */
887static int
888intel_alloc_mchbar_resource(struct drm_device *dev)
889{
890 drm_i915_private_t *dev_priv = dev->dev_private;
891 int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
892 u32 temp_lo, temp_hi = 0;
893 u64 mchbar_addr;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100894 int ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800895
896 if (IS_I965G(dev))
897 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
898 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
899 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
900
901 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
902#ifdef CONFIG_PNP
903 if (mchbar_addr &&
Chris Wilsona25c25c2010-08-20 14:36:45 +0100904 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
905 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800906#endif
907
908 /* Get some space for it */
Chris Wilsona25c25c2010-08-20 14:36:45 +0100909 dev_priv->mch_res.name = "i915 MCHBAR";
910 dev_priv->mch_res.flags = IORESOURCE_MEM;
911 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
912 &dev_priv->mch_res,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800913 MCHBAR_SIZE, MCHBAR_SIZE,
914 PCIBIOS_MIN_MEM,
Chris Wilsona25c25c2010-08-20 14:36:45 +0100915 0, pcibios_align_resource,
Zhenyu Wangc48044112009-12-17 14:48:43 +0800916 dev_priv->bridge_dev);
917 if (ret) {
918 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
919 dev_priv->mch_res.start = 0;
Chris Wilsona25c25c2010-08-20 14:36:45 +0100920 return ret;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800921 }
922
923 if (IS_I965G(dev))
924 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
925 upper_32_bits(dev_priv->mch_res.start));
926
927 pci_write_config_dword(dev_priv->bridge_dev, reg,
928 lower_32_bits(dev_priv->mch_res.start));
Chris Wilsona25c25c2010-08-20 14:36:45 +0100929 return 0;
Zhenyu Wangc48044112009-12-17 14:48:43 +0800930}
931
932/* Setup MCHBAR if possible, return true if we should disable it again */
933static void
934intel_setup_mchbar(struct drm_device *dev)
935{
936 drm_i915_private_t *dev_priv = dev->dev_private;
937 int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
938 u32 temp;
939 bool enabled;
940
941 dev_priv->mchbar_need_disable = false;
942
943 if (IS_I915G(dev) || IS_I915GM(dev)) {
944 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
945 enabled = !!(temp & DEVEN_MCHBAR_EN);
946 } else {
947 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
948 enabled = temp & 1;
949 }
950
951 /* If it's already enabled, don't have to do anything */
952 if (enabled)
953 return;
954
955 if (intel_alloc_mchbar_resource(dev))
956 return;
957
958 dev_priv->mchbar_need_disable = true;
959
960 /* Space is allocated or reserved, so enable it. */
961 if (IS_I915G(dev) || IS_I915GM(dev)) {
962 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
963 temp | DEVEN_MCHBAR_EN);
964 } else {
965 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
966 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
967 }
968}
969
970static void
971intel_teardown_mchbar(struct drm_device *dev)
972{
973 drm_i915_private_t *dev_priv = dev->dev_private;
974 int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
975 u32 temp;
976
977 if (dev_priv->mchbar_need_disable) {
978 if (IS_I915G(dev) || IS_I915GM(dev)) {
979 pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
980 temp &= ~DEVEN_MCHBAR_EN;
981 pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
982 } else {
983 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
984 temp &= ~1;
985 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
986 }
987 }
988
989 if (dev_priv->mch_res.start)
990 release_resource(&dev_priv->mch_res);
991}
992
Jesse Barnes79e53942008-11-07 14:24:08 -0800993/**
994 * i915_probe_agp - get AGP bootup configuration
995 * @pdev: PCI device
996 * @aperture_size: returns AGP aperture configured size
997 * @preallocated_size: returns size of BIOS preallocated AGP space
998 *
999 * Since Intel integrated graphics are UMA, the BIOS has to set aside
1000 * some RAM for the framebuffer at early boot. This code figures out
1001 * how much was set aside so we can use it for our own purposes.
1002 */
Eric Anholt2a34f5e62009-07-02 09:30:50 -07001003static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
Jesse Barnes80824002009-09-10 15:28:06 -07001004 uint32_t *preallocated_size,
1005 uint32_t *start)
Jesse Barnes79e53942008-11-07 14:24:08 -08001006{
Dave Airlieec2a4c32009-08-04 11:43:41 +10001007 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08001008 u16 tmp = 0;
1009 unsigned long overhead;
Eric Anholt241fa852009-01-02 18:05:51 -08001010 unsigned long stolen;
Jesse Barnes79e53942008-11-07 14:24:08 -08001011
Jesse Barnes79e53942008-11-07 14:24:08 -08001012 /* Get the fb aperture size and "stolen" memory amount. */
Dave Airlieec2a4c32009-08-04 11:43:41 +10001013 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
Jesse Barnes79e53942008-11-07 14:24:08 -08001014
1015 *aperture_size = 1024 * 1024;
1016 *preallocated_size = 1024 * 1024;
1017
Eric Anholt60fd99e2008-12-03 22:50:02 -08001018 switch (dev->pdev->device) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001019 case PCI_DEVICE_ID_INTEL_82830_CGC:
1020 case PCI_DEVICE_ID_INTEL_82845G_IG:
1021 case PCI_DEVICE_ID_INTEL_82855GM_IG:
1022 case PCI_DEVICE_ID_INTEL_82865_IG:
1023 if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
1024 *aperture_size *= 64;
1025 else
1026 *aperture_size *= 128;
1027 break;
1028 default:
1029 /* 9xx supports large sizes, just look at the length */
Eric Anholt60fd99e2008-12-03 22:50:02 -08001030 *aperture_size = pci_resource_len(dev->pdev, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001031 break;
1032 }
1033
1034 /*
1035 * Some of the preallocated space is taken by the GTT
1036 * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
1037 */
Eric Anholtbad720f2009-10-22 16:11:14 -07001038 if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
Eric Anholt60fd99e2008-12-03 22:50:02 -08001039 overhead = 4096;
1040 else
1041 overhead = (*aperture_size / 1024) + 4096;
1042
Zhenyu Wang14bc4902009-11-11 01:25:25 +08001043 if (IS_GEN6(dev)) {
1044 /* SNB has memory control reg at 0x50.w */
1045 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
1046
1047 switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
1048 case INTEL_855_GMCH_GMS_DISABLED:
Eric Anholtbad720f2009-10-22 16:11:14 -07001049 DRM_ERROR("video memory is disabled\n");
1050 return -1;
Zhenyu Wang14bc4902009-11-11 01:25:25 +08001051 case SNB_GMCH_GMS_STOLEN_32M:
1052 stolen = 32 * 1024 * 1024;
1053 break;
1054 case SNB_GMCH_GMS_STOLEN_64M:
1055 stolen = 64 * 1024 * 1024;
1056 break;
1057 case SNB_GMCH_GMS_STOLEN_96M:
1058 stolen = 96 * 1024 * 1024;
1059 break;
1060 case SNB_GMCH_GMS_STOLEN_128M:
1061 stolen = 128 * 1024 * 1024;
1062 break;
1063 case SNB_GMCH_GMS_STOLEN_160M:
1064 stolen = 160 * 1024 * 1024;
1065 break;
1066 case SNB_GMCH_GMS_STOLEN_192M:
1067 stolen = 192 * 1024 * 1024;
1068 break;
1069 case SNB_GMCH_GMS_STOLEN_224M:
1070 stolen = 224 * 1024 * 1024;
1071 break;
1072 case SNB_GMCH_GMS_STOLEN_256M:
1073 stolen = 256 * 1024 * 1024;
1074 break;
1075 case SNB_GMCH_GMS_STOLEN_288M:
1076 stolen = 288 * 1024 * 1024;
1077 break;
1078 case SNB_GMCH_GMS_STOLEN_320M:
1079 stolen = 320 * 1024 * 1024;
1080 break;
1081 case SNB_GMCH_GMS_STOLEN_352M:
1082 stolen = 352 * 1024 * 1024;
1083 break;
1084 case SNB_GMCH_GMS_STOLEN_384M:
1085 stolen = 384 * 1024 * 1024;
1086 break;
1087 case SNB_GMCH_GMS_STOLEN_416M:
1088 stolen = 416 * 1024 * 1024;
1089 break;
1090 case SNB_GMCH_GMS_STOLEN_448M:
1091 stolen = 448 * 1024 * 1024;
1092 break;
1093 case SNB_GMCH_GMS_STOLEN_480M:
1094 stolen = 480 * 1024 * 1024;
1095 break;
1096 case SNB_GMCH_GMS_STOLEN_512M:
1097 stolen = 512 * 1024 * 1024;
1098 break;
1099 default:
1100 DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
1101 tmp & SNB_GMCH_GMS_STOLEN_MASK);
1102 return -1;
Eric Anholtbad720f2009-10-22 16:11:14 -07001103 }
Zhenyu Wang14bc4902009-11-11 01:25:25 +08001104 } else {
1105 switch (tmp & INTEL_GMCH_GMS_MASK) {
1106 case INTEL_855_GMCH_GMS_DISABLED:
1107 DRM_ERROR("video memory is disabled\n");
1108 return -1;
1109 case INTEL_855_GMCH_GMS_STOLEN_1M:
1110 stolen = 1 * 1024 * 1024;
1111 break;
1112 case INTEL_855_GMCH_GMS_STOLEN_4M:
1113 stolen = 4 * 1024 * 1024;
1114 break;
1115 case INTEL_855_GMCH_GMS_STOLEN_8M:
1116 stolen = 8 * 1024 * 1024;
1117 break;
1118 case INTEL_855_GMCH_GMS_STOLEN_16M:
1119 stolen = 16 * 1024 * 1024;
1120 break;
1121 case INTEL_855_GMCH_GMS_STOLEN_32M:
1122 stolen = 32 * 1024 * 1024;
1123 break;
1124 case INTEL_915G_GMCH_GMS_STOLEN_48M:
1125 stolen = 48 * 1024 * 1024;
1126 break;
1127 case INTEL_915G_GMCH_GMS_STOLEN_64M:
1128 stolen = 64 * 1024 * 1024;
1129 break;
1130 case INTEL_GMCH_GMS_STOLEN_128M:
1131 stolen = 128 * 1024 * 1024;
1132 break;
1133 case INTEL_GMCH_GMS_STOLEN_256M:
1134 stolen = 256 * 1024 * 1024;
1135 break;
1136 case INTEL_GMCH_GMS_STOLEN_96M:
1137 stolen = 96 * 1024 * 1024;
1138 break;
1139 case INTEL_GMCH_GMS_STOLEN_160M:
1140 stolen = 160 * 1024 * 1024;
1141 break;
1142 case INTEL_GMCH_GMS_STOLEN_224M:
1143 stolen = 224 * 1024 * 1024;
1144 break;
1145 case INTEL_GMCH_GMS_STOLEN_352M:
1146 stolen = 352 * 1024 * 1024;
1147 break;
1148 default:
1149 DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
1150 tmp & INTEL_GMCH_GMS_MASK);
1151 return -1;
1152 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001153 }
Zhenyu Wang14bc4902009-11-11 01:25:25 +08001154
Eric Anholt241fa852009-01-02 18:05:51 -08001155 *preallocated_size = stolen - overhead;
Jesse Barnes80824002009-09-10 15:28:06 -07001156 *start = overhead;
Jesse Barnes79e53942008-11-07 14:24:08 -08001157
1158 return 0;
1159}
1160
Jesse Barnes80824002009-09-10 15:28:06 -07001161#define PTE_ADDRESS_MASK 0xfffff000
1162#define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
1163#define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
1164#define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
1165#define PTE_MAPPING_TYPE_CACHED (3 << 1)
1166#define PTE_MAPPING_TYPE_MASK (3 << 1)
1167#define PTE_VALID (1 << 0)
1168
1169/**
1170 * i915_gtt_to_phys - take a GTT address and turn it into a physical one
1171 * @dev: drm device
1172 * @gtt_addr: address to translate
1173 *
1174 * Some chip functions require allocations from stolen space but need the
1175 * physical address of the memory in question. We use this routine
1176 * to get a physical address suitable for register programming from a given
1177 * GTT address.
1178 */
1179static unsigned long i915_gtt_to_phys(struct drm_device *dev,
1180 unsigned long gtt_addr)
1181{
1182 unsigned long *gtt;
1183 unsigned long entry, phys;
1184 int gtt_bar = IS_I9XX(dev) ? 0 : 1;
1185 int gtt_offset, gtt_size;
1186
1187 if (IS_I965G(dev)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001188 if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
Jesse Barnes80824002009-09-10 15:28:06 -07001189 gtt_offset = 2*1024*1024;
1190 gtt_size = 2*1024*1024;
1191 } else {
1192 gtt_offset = 512*1024;
1193 gtt_size = 512*1024;
1194 }
1195 } else {
1196 gtt_bar = 3;
1197 gtt_offset = 0;
1198 gtt_size = pci_resource_len(dev->pdev, gtt_bar);
1199 }
1200
1201 gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
1202 gtt_size);
1203 if (!gtt) {
1204 DRM_ERROR("ioremap of GTT failed\n");
1205 return 0;
1206 }
1207
1208 entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
1209
Zhao Yakui44d98a62009-10-09 11:39:40 +08001210 DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
Jesse Barnes80824002009-09-10 15:28:06 -07001211
1212 /* Mask out these reserved bits on this hardware. */
1213 if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
1214 IS_I945G(dev) || IS_I945GM(dev)) {
1215 entry &= ~PTE_ADDRESS_MASK_HIGH;
1216 }
1217
1218 /* If it's not a mapping type we know, then bail. */
1219 if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
1220 (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
1221 iounmap(gtt);
1222 return 0;
1223 }
1224
1225 if (!(entry & PTE_VALID)) {
1226 DRM_ERROR("bad GTT entry in stolen space\n");
1227 iounmap(gtt);
1228 return 0;
1229 }
1230
1231 iounmap(gtt);
1232
1233 phys =(entry & PTE_ADDRESS_MASK) |
1234 ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
1235
Zhao Yakui44d98a62009-10-09 11:39:40 +08001236 DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
Jesse Barnes80824002009-09-10 15:28:06 -07001237
1238 return phys;
1239}
1240
1241static void i915_warn_stolen(struct drm_device *dev)
1242{
1243 DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
1244 DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
1245}
1246
1247static void i915_setup_compression(struct drm_device *dev, int size)
1248{
1249 struct drm_i915_private *dev_priv = dev->dev_private;
Prarit Bhargava132b6aa2010-05-27 13:37:56 -04001250 struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
Andrew Morton29bd0ae2009-11-17 14:08:52 -08001251 unsigned long cfb_base;
1252 unsigned long ll_base = 0;
Jesse Barnes80824002009-09-10 15:28:06 -07001253
1254 /* Leave 1M for line length buffer & misc. */
1255 compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
1256 if (!compressed_fb) {
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001257 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001258 i915_warn_stolen(dev);
1259 return;
1260 }
1261
1262 compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
1263 if (!compressed_fb) {
1264 i915_warn_stolen(dev);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001265 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001266 return;
1267 }
1268
Jesse Barnes74dff282009-09-14 15:39:40 -07001269 cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
1270 if (!cfb_base) {
1271 DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
1272 drm_mm_put_block(compressed_fb);
Jesse Barnes80824002009-09-10 15:28:06 -07001273 }
1274
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001275 if (!(IS_GM45(dev) || IS_IRONLAKE_M(dev))) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001276 compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
1277 4096, 0);
1278 if (!compressed_llb) {
1279 i915_warn_stolen(dev);
1280 return;
1281 }
1282
1283 compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
1284 if (!compressed_llb) {
1285 i915_warn_stolen(dev);
1286 return;
1287 }
1288
1289 ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
1290 if (!ll_base) {
1291 DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
1292 drm_mm_put_block(compressed_fb);
1293 drm_mm_put_block(compressed_llb);
1294 }
Jesse Barnes80824002009-09-10 15:28:06 -07001295 }
1296
1297 dev_priv->cfb_size = size;
1298
Adam Jacksonee5382a2010-04-23 11:17:39 -04001299 intel_disable_fbc(dev);
Jesse Barnes20bf3772010-04-21 11:39:22 -07001300 dev_priv->compressed_fb = compressed_fb;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001301 if (IS_IRONLAKE_M(dev))
1302 I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
1303 else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001304 I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
1305 } else {
Jesse Barnes74dff282009-09-14 15:39:40 -07001306 I915_WRITE(FBC_CFB_BASE, cfb_base);
1307 I915_WRITE(FBC_LL_BASE, ll_base);
Jesse Barnes20bf3772010-04-21 11:39:22 -07001308 dev_priv->compressed_llb = compressed_llb;
Jesse Barnes80824002009-09-10 15:28:06 -07001309 }
1310
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001311 DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
Jesse Barnes80824002009-09-10 15:28:06 -07001312 ll_base, size >> 20);
Jesse Barnes80824002009-09-10 15:28:06 -07001313}
1314
Jesse Barnes20bf3772010-04-21 11:39:22 -07001315static void i915_cleanup_compression(struct drm_device *dev)
1316{
1317 struct drm_i915_private *dev_priv = dev->dev_private;
1318
1319 drm_mm_put_block(dev_priv->compressed_fb);
Jesse Barnesaebf0da2010-07-22 08:12:20 -07001320 if (dev_priv->compressed_llb)
Jesse Barnes20bf3772010-04-21 11:39:22 -07001321 drm_mm_put_block(dev_priv->compressed_llb);
1322}
1323
Dave Airlie28d52042009-09-21 14:33:58 +10001324/* true = enable decode, false = disable decoder */
1325static unsigned int i915_vga_set_decode(void *cookie, bool state)
1326{
1327 struct drm_device *dev = cookie;
1328
1329 intel_modeset_vga_set_state(dev, state);
1330 if (state)
1331 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1332 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1333 else
1334 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1335}
1336
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001337static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1338{
1339 struct drm_device *dev = pci_get_drvdata(pdev);
1340 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
1341 if (state == VGA_SWITCHEROO_ON) {
Dave Airliefbf81762010-06-01 09:09:06 +10001342 printk(KERN_INFO "i915: switched on\n");
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001343 /* i915 resume handler doesn't set to D0 */
1344 pci_set_power_state(dev->pdev, PCI_D0);
1345 i915_resume(dev);
Dave Airliefbf81762010-06-01 09:09:06 +10001346 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001347 } else {
1348 printk(KERN_ERR "i915: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +10001349 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001350 i915_suspend(dev, pmm);
1351 }
1352}
1353
1354static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
1355{
1356 struct drm_device *dev = pci_get_drvdata(pdev);
1357 bool can_switch;
1358
1359 spin_lock(&dev->count_lock);
1360 can_switch = (dev->open_count == 0);
1361 spin_unlock(&dev->count_lock);
1362 return can_switch;
1363}
1364
Eric Anholt2a34f5e62009-07-02 09:30:50 -07001365static int i915_load_modeset_init(struct drm_device *dev,
Jesse Barnes80824002009-09-10 15:28:06 -07001366 unsigned long prealloc_start,
Eric Anholt2a34f5e62009-07-02 09:30:50 -07001367 unsigned long prealloc_size,
1368 unsigned long agp_size)
Jesse Barnes79e53942008-11-07 14:24:08 -08001369{
1370 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08001371 int fb_bar = IS_I9XX(dev) ? 2 : 0;
1372 int ret = 0;
1373
Jordan Crouse01d73a62010-05-27 13:40:24 -06001374 dev->mode_config.fb_base = pci_resource_start(dev->pdev, fb_bar) &
Jesse Barnes79e53942008-11-07 14:24:08 -08001375 0xff000000;
1376
Jesse Barnes79e53942008-11-07 14:24:08 -08001377 /* Basic memrange allocator for stolen space (aka vram) */
1378 drm_mm_init(&dev_priv->vram, 0, prealloc_size);
Jesse Barnes80824002009-09-10 15:28:06 -07001379 DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
Jesse Barnes79e53942008-11-07 14:24:08 -08001380
Ben Gamari11ed50e2009-09-14 17:48:45 -04001381 /* We're off and running w/KMS */
1382 dev_priv->mm.suspended = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001383
Eric Anholt13f4c432009-05-12 15:27:36 -07001384 /* Let GEM Manage from end of prealloc space to end of aperture.
1385 *
1386 * However, leave one page at the end still bound to the scratch page.
1387 * There are a number of places where the hardware apparently
1388 * prefetches past the end of the object, and we've seen multiple
1389 * hangs with the GPU head pointer stuck in a batchbuffer bound
1390 * at the last page of the aperture. One page should be enough to
1391 * keep any prefetching inside of the aperture.
1392 */
1393 i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
Jesse Barnes79e53942008-11-07 14:24:08 -08001394
Ben Gamari11ed50e2009-09-14 17:48:45 -04001395 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001396 ret = i915_gem_init_ringbuffer(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001397 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001398 if (ret)
Dave Airlieb8da7de2009-06-02 16:50:35 +10001399 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08001400
Jesse Barnes80824002009-09-10 15:28:06 -07001401 /* Try to set up FBC with a reasonable compressed buffer size */
Shaohua Li9216d442009-10-10 15:20:55 +08001402 if (I915_HAS_FBC(dev) && i915_powersave) {
Jesse Barnes80824002009-09-10 15:28:06 -07001403 int cfb_size;
1404
1405 /* Try to get an 8M buffer... */
1406 if (prealloc_size > (9*1024*1024))
1407 cfb_size = 8*1024*1024;
1408 else /* fall back to 7/8 of the stolen space */
1409 cfb_size = prealloc_size * 7 / 8;
1410 i915_setup_compression(dev, cfb_size);
1411 }
1412
Jesse Barnes79e53942008-11-07 14:24:08 -08001413 /* Allow hardware batchbuffers unless told otherwise.
1414 */
1415 dev_priv->allow_batchbuffer = 1;
1416
1417 ret = intel_init_bios(dev);
1418 if (ret)
1419 DRM_INFO("failed to find VBIOS tables\n");
1420
Dave Airlie28d52042009-09-21 14:33:58 +10001421 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
1422 ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
1423 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +01001424 goto cleanup_ringbuffer;
Dave Airlie28d52042009-09-21 14:33:58 +10001425
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001426 ret = vga_switcheroo_register_client(dev->pdev,
1427 i915_switcheroo_set_state,
1428 i915_switcheroo_can_switch);
1429 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +01001430 goto cleanup_vga_client;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001431
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001432 /* IIR "flip pending" bit means done if this bit is set */
1433 if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
1434 dev_priv->flip_pending_is_done = true;
1435
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001436 intel_modeset_init(dev);
1437
Jesse Barnes79e53942008-11-07 14:24:08 -08001438 ret = drm_irq_install(dev);
1439 if (ret)
Chris Wilson5a793952010-06-06 10:50:03 +01001440 goto cleanup_vga_switcheroo;
Jesse Barnes79e53942008-11-07 14:24:08 -08001441
Jesse Barnes79e53942008-11-07 14:24:08 -08001442 /* Always safe in the mode setting case. */
1443 /* FIXME: do pre/post-mode set stuff in core KMS code */
1444 dev->vblank_disable_allowed = 1;
1445
1446 /*
1447 * Initialize the hardware status page IRQ location.
1448 */
1449
1450 I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
1451
Chris Wilson5a793952010-06-06 10:50:03 +01001452 ret = intel_fbdev_init(dev);
1453 if (ret)
1454 goto cleanup_irq;
1455
Dave Airlieeb1f8e42010-05-07 06:42:51 +00001456 drm_kms_helper_poll_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001457 return 0;
1458
Chris Wilson5a793952010-06-06 10:50:03 +01001459cleanup_irq:
1460 drm_irq_uninstall(dev);
1461cleanup_vga_switcheroo:
1462 vga_switcheroo_unregister_client(dev->pdev);
1463cleanup_vga_client:
1464 vga_client_register(dev->pdev, NULL, NULL, NULL);
1465cleanup_ringbuffer:
Eric Anholt21099532009-11-09 14:57:34 -08001466 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001467 i915_gem_cleanup_ringbuffer(dev);
Eric Anholt21099532009-11-09 14:57:34 -08001468 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001469out:
1470 return ret;
1471}
1472
Dave Airlie7c1c2872008-11-28 14:22:24 +10001473int i915_master_create(struct drm_device *dev, struct drm_master *master)
1474{
1475 struct drm_i915_master_private *master_priv;
1476
Eric Anholt9a298b22009-03-24 12:23:04 -07001477 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001478 if (!master_priv)
1479 return -ENOMEM;
1480
1481 master->driver_priv = master_priv;
1482 return 0;
1483}
1484
1485void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1486{
1487 struct drm_i915_master_private *master_priv = master->driver_priv;
1488
1489 if (!master_priv)
1490 return;
1491
Eric Anholt9a298b22009-03-24 12:23:04 -07001492 kfree(master_priv);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001493
1494 master->driver_priv = NULL;
1495}
1496
Jesse Barnes7648fa92010-05-20 14:28:11 -07001497static void i915_pineview_get_mem_freq(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001498{
1499 drm_i915_private_t *dev_priv = dev->dev_private;
1500 u32 tmp;
1501
Shaohua Li7662c8b2009-06-26 11:23:55 +08001502 tmp = I915_READ(CLKCFG);
1503
1504 switch (tmp & CLKCFG_FSB_MASK) {
1505 case CLKCFG_FSB_533:
1506 dev_priv->fsb_freq = 533; /* 133*4 */
1507 break;
1508 case CLKCFG_FSB_800:
1509 dev_priv->fsb_freq = 800; /* 200*4 */
1510 break;
1511 case CLKCFG_FSB_667:
1512 dev_priv->fsb_freq = 667; /* 167*4 */
1513 break;
1514 case CLKCFG_FSB_400:
1515 dev_priv->fsb_freq = 400; /* 100*4 */
1516 break;
1517 }
1518
1519 switch (tmp & CLKCFG_MEM_MASK) {
1520 case CLKCFG_MEM_533:
1521 dev_priv->mem_freq = 533;
1522 break;
1523 case CLKCFG_MEM_667:
1524 dev_priv->mem_freq = 667;
1525 break;
1526 case CLKCFG_MEM_800:
1527 dev_priv->mem_freq = 800;
1528 break;
1529 }
Li Peng95534262010-05-18 18:58:44 +08001530
1531 /* detect pineview DDR3 setting */
1532 tmp = I915_READ(CSHRDDR3CTL);
1533 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001534}
1535
Jesse Barnes7648fa92010-05-20 14:28:11 -07001536static void i915_ironlake_get_mem_freq(struct drm_device *dev)
1537{
1538 drm_i915_private_t *dev_priv = dev->dev_private;
1539 u16 ddrpll, csipll;
1540
1541 ddrpll = I915_READ16(DDRMPLL1);
1542 csipll = I915_READ16(CSIPLL0);
1543
1544 switch (ddrpll & 0xff) {
1545 case 0xc:
1546 dev_priv->mem_freq = 800;
1547 break;
1548 case 0x10:
1549 dev_priv->mem_freq = 1066;
1550 break;
1551 case 0x14:
1552 dev_priv->mem_freq = 1333;
1553 break;
1554 case 0x18:
1555 dev_priv->mem_freq = 1600;
1556 break;
1557 default:
1558 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
1559 ddrpll & 0xff);
1560 dev_priv->mem_freq = 0;
1561 break;
1562 }
1563
1564 dev_priv->r_t = dev_priv->mem_freq;
1565
1566 switch (csipll & 0x3ff) {
1567 case 0x00c:
1568 dev_priv->fsb_freq = 3200;
1569 break;
1570 case 0x00e:
1571 dev_priv->fsb_freq = 3733;
1572 break;
1573 case 0x010:
1574 dev_priv->fsb_freq = 4266;
1575 break;
1576 case 0x012:
1577 dev_priv->fsb_freq = 4800;
1578 break;
1579 case 0x014:
1580 dev_priv->fsb_freq = 5333;
1581 break;
1582 case 0x016:
1583 dev_priv->fsb_freq = 5866;
1584 break;
1585 case 0x018:
1586 dev_priv->fsb_freq = 6400;
1587 break;
1588 default:
1589 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
1590 csipll & 0x3ff);
1591 dev_priv->fsb_freq = 0;
1592 break;
1593 }
1594
1595 if (dev_priv->fsb_freq == 3200) {
1596 dev_priv->c_m = 0;
1597 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
1598 dev_priv->c_m = 1;
1599 } else {
1600 dev_priv->c_m = 2;
1601 }
1602}
1603
1604struct v_table {
1605 u8 vid;
1606 unsigned long vd; /* in .1 mil */
1607 unsigned long vm; /* in .1 mil */
1608 u8 pvid;
1609};
1610
1611static struct v_table v_table[] = {
1612 { 0, 16125, 15000, 0x7f, },
1613 { 1, 16000, 14875, 0x7e, },
1614 { 2, 15875, 14750, 0x7d, },
1615 { 3, 15750, 14625, 0x7c, },
1616 { 4, 15625, 14500, 0x7b, },
1617 { 5, 15500, 14375, 0x7a, },
1618 { 6, 15375, 14250, 0x79, },
1619 { 7, 15250, 14125, 0x78, },
1620 { 8, 15125, 14000, 0x77, },
1621 { 9, 15000, 13875, 0x76, },
1622 { 10, 14875, 13750, 0x75, },
1623 { 11, 14750, 13625, 0x74, },
1624 { 12, 14625, 13500, 0x73, },
1625 { 13, 14500, 13375, 0x72, },
1626 { 14, 14375, 13250, 0x71, },
1627 { 15, 14250, 13125, 0x70, },
1628 { 16, 14125, 13000, 0x6f, },
1629 { 17, 14000, 12875, 0x6e, },
1630 { 18, 13875, 12750, 0x6d, },
1631 { 19, 13750, 12625, 0x6c, },
1632 { 20, 13625, 12500, 0x6b, },
1633 { 21, 13500, 12375, 0x6a, },
1634 { 22, 13375, 12250, 0x69, },
1635 { 23, 13250, 12125, 0x68, },
1636 { 24, 13125, 12000, 0x67, },
1637 { 25, 13000, 11875, 0x66, },
1638 { 26, 12875, 11750, 0x65, },
1639 { 27, 12750, 11625, 0x64, },
1640 { 28, 12625, 11500, 0x63, },
1641 { 29, 12500, 11375, 0x62, },
1642 { 30, 12375, 11250, 0x61, },
1643 { 31, 12250, 11125, 0x60, },
1644 { 32, 12125, 11000, 0x5f, },
1645 { 33, 12000, 10875, 0x5e, },
1646 { 34, 11875, 10750, 0x5d, },
1647 { 35, 11750, 10625, 0x5c, },
1648 { 36, 11625, 10500, 0x5b, },
1649 { 37, 11500, 10375, 0x5a, },
1650 { 38, 11375, 10250, 0x59, },
1651 { 39, 11250, 10125, 0x58, },
1652 { 40, 11125, 10000, 0x57, },
1653 { 41, 11000, 9875, 0x56, },
1654 { 42, 10875, 9750, 0x55, },
1655 { 43, 10750, 9625, 0x54, },
1656 { 44, 10625, 9500, 0x53, },
1657 { 45, 10500, 9375, 0x52, },
1658 { 46, 10375, 9250, 0x51, },
1659 { 47, 10250, 9125, 0x50, },
1660 { 48, 10125, 9000, 0x4f, },
1661 { 49, 10000, 8875, 0x4e, },
1662 { 50, 9875, 8750, 0x4d, },
1663 { 51, 9750, 8625, 0x4c, },
1664 { 52, 9625, 8500, 0x4b, },
1665 { 53, 9500, 8375, 0x4a, },
1666 { 54, 9375, 8250, 0x49, },
1667 { 55, 9250, 8125, 0x48, },
1668 { 56, 9125, 8000, 0x47, },
1669 { 57, 9000, 7875, 0x46, },
1670 { 58, 8875, 7750, 0x45, },
1671 { 59, 8750, 7625, 0x44, },
1672 { 60, 8625, 7500, 0x43, },
1673 { 61, 8500, 7375, 0x42, },
1674 { 62, 8375, 7250, 0x41, },
1675 { 63, 8250, 7125, 0x40, },
1676 { 64, 8125, 7000, 0x3f, },
1677 { 65, 8000, 6875, 0x3e, },
1678 { 66, 7875, 6750, 0x3d, },
1679 { 67, 7750, 6625, 0x3c, },
1680 { 68, 7625, 6500, 0x3b, },
1681 { 69, 7500, 6375, 0x3a, },
1682 { 70, 7375, 6250, 0x39, },
1683 { 71, 7250, 6125, 0x38, },
1684 { 72, 7125, 6000, 0x37, },
1685 { 73, 7000, 5875, 0x36, },
1686 { 74, 6875, 5750, 0x35, },
1687 { 75, 6750, 5625, 0x34, },
1688 { 76, 6625, 5500, 0x33, },
1689 { 77, 6500, 5375, 0x32, },
1690 { 78, 6375, 5250, 0x31, },
1691 { 79, 6250, 5125, 0x30, },
1692 { 80, 6125, 5000, 0x2f, },
1693 { 81, 6000, 4875, 0x2e, },
1694 { 82, 5875, 4750, 0x2d, },
1695 { 83, 5750, 4625, 0x2c, },
1696 { 84, 5625, 4500, 0x2b, },
1697 { 85, 5500, 4375, 0x2a, },
1698 { 86, 5375, 4250, 0x29, },
1699 { 87, 5250, 4125, 0x28, },
1700 { 88, 5125, 4000, 0x27, },
1701 { 89, 5000, 3875, 0x26, },
1702 { 90, 4875, 3750, 0x25, },
1703 { 91, 4750, 3625, 0x24, },
1704 { 92, 4625, 3500, 0x23, },
1705 { 93, 4500, 3375, 0x22, },
1706 { 94, 4375, 3250, 0x21, },
1707 { 95, 4250, 3125, 0x20, },
1708 { 96, 4125, 3000, 0x1f, },
1709 { 97, 4125, 3000, 0x1e, },
1710 { 98, 4125, 3000, 0x1d, },
1711 { 99, 4125, 3000, 0x1c, },
1712 { 100, 4125, 3000, 0x1b, },
1713 { 101, 4125, 3000, 0x1a, },
1714 { 102, 4125, 3000, 0x19, },
1715 { 103, 4125, 3000, 0x18, },
1716 { 104, 4125, 3000, 0x17, },
1717 { 105, 4125, 3000, 0x16, },
1718 { 106, 4125, 3000, 0x15, },
1719 { 107, 4125, 3000, 0x14, },
1720 { 108, 4125, 3000, 0x13, },
1721 { 109, 4125, 3000, 0x12, },
1722 { 110, 4125, 3000, 0x11, },
1723 { 111, 4125, 3000, 0x10, },
1724 { 112, 4125, 3000, 0x0f, },
1725 { 113, 4125, 3000, 0x0e, },
1726 { 114, 4125, 3000, 0x0d, },
1727 { 115, 4125, 3000, 0x0c, },
1728 { 116, 4125, 3000, 0x0b, },
1729 { 117, 4125, 3000, 0x0a, },
1730 { 118, 4125, 3000, 0x09, },
1731 { 119, 4125, 3000, 0x08, },
1732 { 120, 1125, 0, 0x07, },
1733 { 121, 1000, 0, 0x06, },
1734 { 122, 875, 0, 0x05, },
1735 { 123, 750, 0, 0x04, },
1736 { 124, 625, 0, 0x03, },
1737 { 125, 500, 0, 0x02, },
1738 { 126, 375, 0, 0x01, },
1739 { 127, 0, 0, 0x00, },
1740};
1741
1742struct cparams {
1743 int i;
1744 int t;
1745 int m;
1746 int c;
1747};
1748
1749static struct cparams cparams[] = {
1750 { 1, 1333, 301, 28664 },
1751 { 1, 1066, 294, 24460 },
1752 { 1, 800, 294, 25192 },
1753 { 0, 1333, 276, 27605 },
1754 { 0, 1066, 276, 27605 },
1755 { 0, 800, 231, 23784 },
1756};
1757
1758unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
1759{
1760 u64 total_count, diff, ret;
1761 u32 count1, count2, count3, m = 0, c = 0;
1762 unsigned long now = jiffies_to_msecs(jiffies), diff1;
1763 int i;
1764
1765 diff1 = now - dev_priv->last_time1;
1766
1767 count1 = I915_READ(DMIEC);
1768 count2 = I915_READ(DDREC);
1769 count3 = I915_READ(CSIEC);
1770
1771 total_count = count1 + count2 + count3;
1772
1773 /* FIXME: handle per-counter overflow */
1774 if (total_count < dev_priv->last_count1) {
1775 diff = ~0UL - dev_priv->last_count1;
1776 diff += total_count;
1777 } else {
1778 diff = total_count - dev_priv->last_count1;
1779 }
1780
1781 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
1782 if (cparams[i].i == dev_priv->c_m &&
1783 cparams[i].t == dev_priv->r_t) {
1784 m = cparams[i].m;
1785 c = cparams[i].c;
1786 break;
1787 }
1788 }
1789
1790 div_u64(diff, diff1);
1791 ret = ((m * diff) + c);
1792 div_u64(ret, 10);
1793
1794 dev_priv->last_count1 = total_count;
1795 dev_priv->last_time1 = now;
1796
1797 return ret;
1798}
1799
1800unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
1801{
1802 unsigned long m, x, b;
1803 u32 tsfs;
1804
1805 tsfs = I915_READ(TSFS);
1806
1807 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
1808 x = I915_READ8(TR1);
1809
1810 b = tsfs & TSFS_INTR_MASK;
1811
1812 return ((m * x) / 127) - b;
1813}
1814
1815static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
1816{
1817 unsigned long val = 0;
1818 int i;
1819
1820 for (i = 0; i < ARRAY_SIZE(v_table); i++) {
1821 if (v_table[i].pvid == pxvid) {
1822 if (IS_MOBILE(dev_priv->dev))
1823 val = v_table[i].vm;
1824 else
1825 val = v_table[i].vd;
1826 }
1827 }
1828
1829 return val;
1830}
1831
1832void i915_update_gfx_val(struct drm_i915_private *dev_priv)
1833{
1834 struct timespec now, diff1;
1835 u64 diff;
1836 unsigned long diffms;
1837 u32 count;
1838
1839 getrawmonotonic(&now);
1840 diff1 = timespec_sub(now, dev_priv->last_time2);
1841
1842 /* Don't divide by 0 */
1843 diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
1844 if (!diffms)
1845 return;
1846
1847 count = I915_READ(GFXEC);
1848
1849 if (count < dev_priv->last_count2) {
1850 diff = ~0UL - dev_priv->last_count2;
1851 diff += count;
1852 } else {
1853 diff = count - dev_priv->last_count2;
1854 }
1855
1856 dev_priv->last_count2 = count;
1857 dev_priv->last_time2 = now;
1858
1859 /* More magic constants... */
1860 diff = diff * 1181;
1861 div_u64(diff, diffms * 10);
1862 dev_priv->gfx_power = diff;
1863}
1864
1865unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
1866{
1867 unsigned long t, corr, state1, corr2, state2;
1868 u32 pxvid, ext_v;
1869
1870 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
1871 pxvid = (pxvid >> 24) & 0x7f;
1872 ext_v = pvid_to_extvid(dev_priv, pxvid);
1873
1874 state1 = ext_v;
1875
1876 t = i915_mch_val(dev_priv);
1877
1878 /* Revel in the empirically derived constants */
1879
1880 /* Correction factor in 1/100000 units */
1881 if (t > 80)
1882 corr = ((t * 2349) + 135940);
1883 else if (t >= 50)
1884 corr = ((t * 964) + 29317);
1885 else /* < 50 */
1886 corr = ((t * 301) + 1004);
1887
1888 corr = corr * ((150142 * state1) / 10000 - 78642);
1889 corr /= 100000;
1890 corr2 = (corr * dev_priv->corr);
1891
1892 state2 = (corr2 * state1) / 10000;
1893 state2 /= 100; /* convert to mW */
1894
1895 i915_update_gfx_val(dev_priv);
1896
1897 return dev_priv->gfx_power + state2;
1898}
1899
1900/* Global for IPS driver to get at the current i915 device */
1901static struct drm_i915_private *i915_mch_dev;
1902/*
1903 * Lock protecting IPS related data structures
1904 * - i915_mch_dev
1905 * - dev_priv->max_delay
1906 * - dev_priv->min_delay
1907 * - dev_priv->fmax
1908 * - dev_priv->gpu_busy
1909 */
1910DEFINE_SPINLOCK(mchdev_lock);
1911
1912/**
1913 * i915_read_mch_val - return value for IPS use
1914 *
1915 * Calculate and return a value for the IPS driver to use when deciding whether
1916 * we have thermal and power headroom to increase CPU or GPU power budget.
1917 */
1918unsigned long i915_read_mch_val(void)
1919{
1920 struct drm_i915_private *dev_priv;
1921 unsigned long chipset_val, graphics_val, ret = 0;
1922
1923 spin_lock(&mchdev_lock);
1924 if (!i915_mch_dev)
1925 goto out_unlock;
1926 dev_priv = i915_mch_dev;
1927
1928 chipset_val = i915_chipset_val(dev_priv);
1929 graphics_val = i915_gfx_val(dev_priv);
1930
1931 ret = chipset_val + graphics_val;
1932
1933out_unlock:
1934 spin_unlock(&mchdev_lock);
1935
1936 return ret;
1937}
1938EXPORT_SYMBOL_GPL(i915_read_mch_val);
1939
1940/**
1941 * i915_gpu_raise - raise GPU frequency limit
1942 *
1943 * Raise the limit; IPS indicates we have thermal headroom.
1944 */
1945bool i915_gpu_raise(void)
1946{
1947 struct drm_i915_private *dev_priv;
1948 bool ret = true;
1949
1950 spin_lock(&mchdev_lock);
1951 if (!i915_mch_dev) {
1952 ret = false;
1953 goto out_unlock;
1954 }
1955 dev_priv = i915_mch_dev;
1956
1957 if (dev_priv->max_delay > dev_priv->fmax)
1958 dev_priv->max_delay--;
1959
1960out_unlock:
1961 spin_unlock(&mchdev_lock);
1962
1963 return ret;
1964}
1965EXPORT_SYMBOL_GPL(i915_gpu_raise);
1966
1967/**
1968 * i915_gpu_lower - lower GPU frequency limit
1969 *
1970 * IPS indicates we're close to a thermal limit, so throttle back the GPU
1971 * frequency maximum.
1972 */
1973bool i915_gpu_lower(void)
1974{
1975 struct drm_i915_private *dev_priv;
1976 bool ret = true;
1977
1978 spin_lock(&mchdev_lock);
1979 if (!i915_mch_dev) {
1980 ret = false;
1981 goto out_unlock;
1982 }
1983 dev_priv = i915_mch_dev;
1984
1985 if (dev_priv->max_delay < dev_priv->min_delay)
1986 dev_priv->max_delay++;
1987
1988out_unlock:
1989 spin_unlock(&mchdev_lock);
1990
1991 return ret;
1992}
1993EXPORT_SYMBOL_GPL(i915_gpu_lower);
1994
1995/**
1996 * i915_gpu_busy - indicate GPU business to IPS
1997 *
1998 * Tell the IPS driver whether or not the GPU is busy.
1999 */
2000bool i915_gpu_busy(void)
2001{
2002 struct drm_i915_private *dev_priv;
2003 bool ret = false;
2004
2005 spin_lock(&mchdev_lock);
2006 if (!i915_mch_dev)
2007 goto out_unlock;
2008 dev_priv = i915_mch_dev;
2009
2010 ret = dev_priv->busy;
2011
2012out_unlock:
2013 spin_unlock(&mchdev_lock);
2014
2015 return ret;
2016}
2017EXPORT_SYMBOL_GPL(i915_gpu_busy);
2018
2019/**
2020 * i915_gpu_turbo_disable - disable graphics turbo
2021 *
2022 * Disable graphics turbo by resetting the max frequency and setting the
2023 * current frequency to the default.
2024 */
2025bool i915_gpu_turbo_disable(void)
2026{
2027 struct drm_i915_private *dev_priv;
2028 bool ret = true;
2029
2030 spin_lock(&mchdev_lock);
2031 if (!i915_mch_dev) {
2032 ret = false;
2033 goto out_unlock;
2034 }
2035 dev_priv = i915_mch_dev;
2036
2037 dev_priv->max_delay = dev_priv->fstart;
2038
2039 if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
2040 ret = false;
2041
2042out_unlock:
2043 spin_unlock(&mchdev_lock);
2044
2045 return ret;
2046}
2047EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
2048
Jesse Barnes79e53942008-11-07 14:24:08 -08002049/**
2050 * i915_driver_load - setup chip and create an initial config
2051 * @dev: DRM device
2052 * @flags: startup flags
2053 *
2054 * The driver load routine has to do several things:
2055 * - drive output discovery via intel_modeset_init()
2056 * - initialize the memory manager
2057 * - allocate initial config memory
2058 * - setup the DRM framebuffer with the allocated memory
2059 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10002060int i915_driver_load(struct drm_device *dev, unsigned long flags)
Dave Airlie22eae942005-11-10 22:16:34 +11002061{
Luca Tettamantiea059a12010-04-08 21:41:59 +02002062 struct drm_i915_private *dev_priv;
Benjamin Herrenschmidtd883f7f2009-02-02 16:55:45 +11002063 resource_size_t base, size;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05002064 int ret = 0, mmio_bar;
Jesse Barnes80824002009-09-10 15:28:06 -07002065 uint32_t agp_size, prealloc_size, prealloc_start;
Dave Airlie22eae942005-11-10 22:16:34 +11002066 /* i915 has 4 more counters */
2067 dev->counters += 4;
2068 dev->types[6] = _DRM_STAT_IRQ;
2069 dev->types[7] = _DRM_STAT_PRIMARY;
2070 dev->types[8] = _DRM_STAT_SECONDARY;
2071 dev->types[9] = _DRM_STAT_DMA;
2072
Eric Anholt9a298b22009-03-24 12:23:04 -07002073 dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002074 if (dev_priv == NULL)
2075 return -ENOMEM;
2076
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002077 dev->dev_private = (void *)dev_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002078 dev_priv->dev = dev;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05002079 dev_priv->info = (struct intel_device_info *) flags;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002080
2081 /* Add register map (needed for suspend/resume) */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -05002082 mmio_bar = IS_I9XX(dev) ? 0 : 1;
Jordan Crouse01d73a62010-05-27 13:40:24 -06002083 base = pci_resource_start(dev->pdev, mmio_bar);
2084 size = pci_resource_len(dev->pdev, mmio_bar);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002085
Dave Airlieec2a4c32009-08-04 11:43:41 +10002086 if (i915_get_bridge_dev(dev)) {
2087 ret = -EIO;
2088 goto free_priv;
2089 }
2090
Daniel Vetter9f82d232010-08-30 21:25:23 +02002091 /* overlay on gen2 is broken and can't address above 1G */
2092 if (IS_GEN2(dev))
2093 dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
2094
Eric Anholt3043c602008-10-02 12:24:47 -07002095 dev_priv->regs = ioremap(base, size);
Jesse Barnes79e53942008-11-07 14:24:08 -08002096 if (!dev_priv->regs) {
2097 DRM_ERROR("failed to map registers\n");
2098 ret = -EIO;
Dave Airlieec2a4c32009-08-04 11:43:41 +10002099 goto put_bridge;
Jesse Barnes79e53942008-11-07 14:24:08 -08002100 }
Eric Anholted4cb412008-07-29 12:10:39 -07002101
Eric Anholtab657db12009-01-23 12:57:47 -08002102 dev_priv->mm.gtt_mapping =
2103 io_mapping_create_wc(dev->agp->base,
2104 dev->agp->agp_info.aper_size * 1024*1024);
Venkatesh Pallipadi66441072009-02-24 17:35:11 -08002105 if (dev_priv->mm.gtt_mapping == NULL) {
2106 ret = -EIO;
2107 goto out_rmmap;
2108 }
2109
Eric Anholtab657db12009-01-23 12:57:47 -08002110 /* Set up a WC MTRR for non-PAT systems. This is more common than
2111 * one would think, because the kernel disables PAT on first
2112 * generation Core chips because WC PAT gets overridden by a UC
2113 * MTRR if present. Even if a UC MTRR isn't present.
2114 */
2115 dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
2116 dev->agp->agp_info.aper_size *
2117 1024 * 1024,
2118 MTRR_TYPE_WRCOMB, 1);
2119 if (dev_priv->mm.gtt_mtrr < 0) {
Eric Anholt040aefa2009-03-10 12:31:12 -07002120 DRM_INFO("MTRR allocation failed. Graphics "
Eric Anholtab657db12009-01-23 12:57:47 -08002121 "performance may suffer.\n");
2122 }
2123
Jesse Barnes80824002009-09-10 15:28:06 -07002124 ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
Eric Anholt2a34f5e62009-07-02 09:30:50 -07002125 if (ret)
2126 goto out_iomapfree;
2127
Jesse Barnesd1d6ca72010-07-08 09:22:46 -07002128 if (prealloc_size > intel_max_stolen) {
2129 DRM_INFO("detected %dM stolen memory, trimming to %dM\n",
2130 prealloc_size >> 20, intel_max_stolen >> 20);
2131 prealloc_size = intel_max_stolen;
2132 }
2133
Chris Wilsonaed5f1d2009-10-14 13:40:04 +01002134 dev_priv->wq = create_singlethread_workqueue("i915");
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002135 if (dev_priv->wq == NULL) {
2136 DRM_ERROR("Failed to create our workqueue.\n");
2137 ret = -ENOMEM;
2138 goto out_iomapfree;
2139 }
2140
Dave Airlieac5c4e72008-12-19 15:38:34 +10002141 /* enable GEM by default */
2142 dev_priv->has_gem = 1;
Dave Airlieac5c4e72008-12-19 15:38:34 +10002143
Eric Anholt2a34f5e62009-07-02 09:30:50 -07002144 if (prealloc_size > agp_size * 3 / 4) {
2145 DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
2146 "memory stolen.\n",
2147 prealloc_size / 1024, agp_size / 1024);
2148 DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
2149 "updating the BIOS to fix).\n");
2150 dev_priv->has_gem = 0;
2151 }
2152
Chris Wilson79a78dd2010-05-17 09:23:54 +01002153 if (dev_priv->has_gem == 0 &&
2154 drm_core_check_feature(dev, DRIVER_MODESET)) {
2155 DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
2156 ret = -ENODEV;
2157 goto out_iomapfree;
2158 }
2159
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002160 dev->driver->get_vblank_counter = i915_get_vblank_counter;
Jesse Barnes42c27982009-05-05 13:13:16 -07002161 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eric Anholtbad720f2009-10-22 16:11:14 -07002162 if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
Jesse Barnes42c27982009-05-05 13:13:16 -07002163 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002164 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Jesse Barnes42c27982009-05-05 13:13:16 -07002165 }
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002166
Zhenyu Wangc48044112009-12-17 14:48:43 +08002167 /* Try to make sure MCHBAR is enabled before poking at it */
2168 intel_setup_mchbar(dev);
2169
Eric Anholt673a3942008-07-30 12:06:12 -07002170 i915_gem_load(dev);
2171
Keith Packard398c9cb2008-07-30 13:03:43 -07002172 /* Init HWS */
2173 if (!I915_NEED_GFX_HWS(dev)) {
2174 ret = i915_init_phys_hws(dev);
2175 if (ret != 0)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002176 goto out_workqueue_free;
Keith Packard398c9cb2008-07-30 13:03:43 -07002177 }
Eric Anholted4cb412008-07-29 12:10:39 -07002178
Jesse Barnes7648fa92010-05-20 14:28:11 -07002179 if (IS_PINEVIEW(dev))
2180 i915_pineview_get_mem_freq(dev);
2181 else if (IS_IRONLAKE(dev))
2182 i915_ironlake_get_mem_freq(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002183
Eric Anholted4cb412008-07-29 12:10:39 -07002184 /* On the 945G/GM, the chipset reports the MSI capability on the
2185 * integrated graphics even though the support isn't actually there
2186 * according to the published specs. It doesn't appear to function
2187 * correctly in testing on 945G.
2188 * This may be a side effect of MSI having been made available for PEG
2189 * and the registers being closely associated.
Keith Packardd1ed6292008-10-17 00:44:42 -07002190 *
2191 * According to chipset errata, on the 965GM, MSI interrupts may
Keith Packardb60678a2008-12-08 11:12:28 -08002192 * be lost or delayed, but we use them anyways to avoid
2193 * stuck interrupts on some machines.
Eric Anholted4cb412008-07-29 12:10:39 -07002194 */
Keith Packardb60678a2008-12-08 11:12:28 -08002195 if (!IS_I945G(dev) && !IS_I945GM(dev))
Eric Anholtd3e74d02008-11-03 14:46:17 -08002196 pci_enable_msi(dev->pdev);
Eric Anholted4cb412008-07-29 12:10:39 -07002197
2198 spin_lock_init(&dev_priv->user_irq_lock);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002199 spin_lock_init(&dev_priv->error_lock);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002200 dev_priv->trace_irq_seqno = 0;
Eric Anholted4cb412008-07-29 12:10:39 -07002201
Keith Packard52440212008-11-18 09:30:25 -08002202 ret = drm_vblank_init(dev, I915_NUM_PIPE);
2203
2204 if (ret) {
2205 (void) i915_driver_unload(dev);
2206 return ret;
2207 }
2208
Ben Gamari11ed50e2009-09-14 17:48:45 -04002209 /* Start out suspended */
2210 dev_priv->mm.suspended = 1;
2211
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002212 intel_detect_pch(dev);
2213
Jesse Barnes79e53942008-11-07 14:24:08 -08002214 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Jesse Barnes80824002009-09-10 15:28:06 -07002215 ret = i915_load_modeset_init(dev, prealloc_start,
2216 prealloc_size, agp_size);
Jesse Barnes79e53942008-11-07 14:24:08 -08002217 if (ret < 0) {
2218 DRM_ERROR("failed to init modeset\n");
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002219 goto out_workqueue_free;
Jesse Barnes79e53942008-11-07 14:24:08 -08002220 }
2221 }
2222
Matthew Garrett74a365b2009-03-19 21:35:39 +00002223 /* Must be done after probing outputs */
Zhao Yakui01c66882009-10-28 05:10:00 +00002224 intel_opregion_init(dev, 0);
Matthew Garrett74a365b2009-03-19 21:35:39 +00002225
Ben Gamarif65d9422009-09-14 17:48:44 -04002226 setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
2227 (unsigned long) dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002228
2229 spin_lock(&mchdev_lock);
2230 i915_mch_dev = dev_priv;
2231 dev_priv->mchdev_lock = &mchdev_lock;
2232 spin_unlock(&mchdev_lock);
2233
Jesse Barnes79e53942008-11-07 14:24:08 -08002234 return 0;
2235
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002236out_workqueue_free:
2237 destroy_workqueue(dev_priv->wq);
Venkatesh Pallipadi66441072009-02-24 17:35:11 -08002238out_iomapfree:
2239 io_mapping_free(dev_priv->mm.gtt_mapping);
Jesse Barnes79e53942008-11-07 14:24:08 -08002240out_rmmap:
2241 iounmap(dev_priv->regs);
Dave Airlieec2a4c32009-08-04 11:43:41 +10002242put_bridge:
2243 pci_dev_put(dev_priv->bridge_dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002244free_priv:
Eric Anholt9a298b22009-03-24 12:23:04 -07002245 kfree(dev_priv);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002246 return ret;
2247}
2248
2249int i915_driver_unload(struct drm_device *dev)
2250{
2251 struct drm_i915_private *dev_priv = dev->dev_private;
2252
Chris Wilson9df30792010-02-18 10:24:56 +00002253 i915_destroy_error_state(dev);
2254
Jesse Barnes7648fa92010-05-20 14:28:11 -07002255 spin_lock(&mchdev_lock);
2256 i915_mch_dev = NULL;
2257 spin_unlock(&mchdev_lock);
2258
Eric Anholtab657db12009-01-23 12:57:47 -08002259 io_mapping_free(dev_priv->mm.gtt_mapping);
2260 if (dev_priv->mm.gtt_mtrr >= 0) {
2261 mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
2262 dev->agp->agp_info.aper_size * 1024 * 1024);
2263 dev_priv->mm.gtt_mtrr = -1;
2264 }
2265
Jesse Barnes79e53942008-11-07 14:24:08 -08002266 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Jesse Barnes3d8620c2010-03-26 11:07:21 -07002267 intel_modeset_cleanup(dev);
2268
Zhao Yakui6363ee62009-11-24 09:48:44 +08002269 /*
2270 * free the memory space allocated for the child device
2271 * config parsed from VBT
2272 */
2273 if (dev_priv->child_dev && dev_priv->child_dev_num) {
2274 kfree(dev_priv->child_dev);
2275 dev_priv->child_dev = NULL;
2276 dev_priv->child_dev_num = 0;
2277 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002278 drm_irq_uninstall(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002279 vga_switcheroo_unregister_client(dev->pdev);
Dave Airlie28d52042009-09-21 14:33:58 +10002280 vga_client_register(dev->pdev, NULL, NULL, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08002281 }
2282
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02002283 del_timer_sync(&dev_priv->hangcheck_timer);
2284 cancel_work_sync(&dev_priv->error_work);
2285
Eric Anholted4cb412008-07-29 12:10:39 -07002286 if (dev->pdev->msi_enabled)
2287 pci_disable_msi(dev->pdev);
2288
Eric Anholt3043c602008-10-02 12:24:47 -07002289 if (dev_priv->regs != NULL)
2290 iounmap(dev_priv->regs);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002291
Zhao Yakui01c66882009-10-28 05:10:00 +00002292 intel_opregion_free(dev, 0);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002293
Jesse Barnes79e53942008-11-07 14:24:08 -08002294 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10002295 i915_gem_free_all_phys_object(dev);
2296
Jesse Barnes79e53942008-11-07 14:24:08 -08002297 mutex_lock(&dev->struct_mutex);
2298 i915_gem_cleanup_ringbuffer(dev);
2299 mutex_unlock(&dev->struct_mutex);
Jesse Barnes20bf3772010-04-21 11:39:22 -07002300 if (I915_HAS_FBC(dev) && i915_powersave)
2301 i915_cleanup_compression(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002302 drm_mm_takedown(&dev_priv->vram);
2303 i915_gem_lastclose(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002304
2305 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002306 }
2307
Zhenyu Wangc48044112009-12-17 14:48:43 +08002308 intel_teardown_mchbar(dev);
2309
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02002310 destroy_workqueue(dev_priv->wq);
2311
Dave Airlieec2a4c32009-08-04 11:43:41 +10002312 pci_dev_put(dev_priv->bridge_dev);
Eric Anholt9a298b22009-03-24 12:23:04 -07002313 kfree(dev->dev_private);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002314
Dave Airlie22eae942005-11-10 22:16:34 +11002315 return 0;
2316}
2317
Eric Anholt673a3942008-07-30 12:06:12 -07002318int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
2319{
2320 struct drm_i915_file_private *i915_file_priv;
2321
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002322 DRM_DEBUG_DRIVER("\n");
Eric Anholt673a3942008-07-30 12:06:12 -07002323 i915_file_priv = (struct drm_i915_file_private *)
Eric Anholt9a298b22009-03-24 12:23:04 -07002324 kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
Eric Anholt673a3942008-07-30 12:06:12 -07002325
2326 if (!i915_file_priv)
2327 return -ENOMEM;
2328
2329 file_priv->driver_priv = i915_file_priv;
2330
Eric Anholtb9624422009-06-03 07:27:35 +00002331 INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002332
2333 return 0;
2334}
2335
Jesse Barnes79e53942008-11-07 14:24:08 -08002336/**
2337 * i915_driver_lastclose - clean up after all DRM clients have exited
2338 * @dev: DRM device
2339 *
2340 * Take care of cleaning up after all DRM clients have exited. In the
2341 * mode setting case, we want to restore the kernel's initial mode (just
2342 * in case the last client left us in a bad state).
2343 *
2344 * Additionally, in the non-mode setting case, we'll tear down the AGP
2345 * and DMA structures, since the kernel won't be using them, and clea
2346 * up any GEM state.
2347 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10002348void i915_driver_lastclose(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002350 drm_i915_private_t *dev_priv = dev->dev_private;
2351
Jesse Barnes79e53942008-11-07 14:24:08 -08002352 if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
Dave Airlie785b93e2009-08-28 15:46:53 +10002353 drm_fb_helper_restore();
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002354 vga_switcheroo_process_delayed_switch();
Dave Airlie144a75f2008-03-30 07:53:58 +10002355 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08002356 }
Dave Airlie144a75f2008-03-30 07:53:58 +10002357
Eric Anholt673a3942008-07-30 12:06:12 -07002358 i915_gem_lastclose(dev);
2359
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002360 if (dev_priv->agp_heap)
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002361 i915_mem_takedown(&(dev_priv->agp_heap));
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002362
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002363 i915_dma_cleanup(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002364}
2365
Eric Anholt6c340ea2007-08-25 20:23:09 +10002366void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367{
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002368 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00002369 i915_gem_release(dev, file_priv);
Jesse Barnes79e53942008-11-07 14:24:08 -08002370 if (!drm_core_check_feature(dev, DRIVER_MODESET))
2371 i915_mem_release(dev, file_priv, dev_priv->agp_heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372}
2373
Eric Anholt673a3942008-07-30 12:06:12 -07002374void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
2375{
2376 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
2377
Eric Anholt9a298b22009-03-24 12:23:04 -07002378 kfree(i915_file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002379}
2380
Eric Anholtc153f452007-09-03 12:06:45 +10002381struct drm_ioctl_desc i915_ioctls[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +10002382 DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2383 DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
2384 DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
2385 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
2386 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
2387 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
2388 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
2389 DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2390 DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
2391 DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
2392 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2393 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
2394 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2395 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2396 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
2397 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
2398 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2399 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2400 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
2401 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
2402 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
2403 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
2404 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
2405 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
2406 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2407 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
2408 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
2409 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
2410 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
2411 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
2412 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
2413 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
2414 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
2415 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
2416 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
2417 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
2418 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
2419 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
2420 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
2421 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
Dave Airliec94f7022005-07-07 21:03:38 +10002422};
2423
2424int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
Dave Airliecda17382005-07-10 17:31:26 +10002425
2426/**
2427 * Determine if the device really is AGP or not.
2428 *
2429 * All Intel graphics chipsets are treated as AGP, even if they are really
2430 * PCI-e.
2431 *
2432 * \param dev The device to be tested.
2433 *
2434 * \returns
2435 * A value of 1 is always retured to indictate every i9x5 is AGP.
2436 */
Dave Airlie84b1fd12007-07-11 15:53:27 +10002437int i915_driver_device_is_agp(struct drm_device * dev)
Dave Airliecda17382005-07-10 17:31:26 +10002438{
2439 return 1;
2440}