blob: 00d1e34cb2a694ed44cd97ce9c7d41a9fd5e97fa [file] [log] [blame]
Ben Skeggsebb945a2012-07-20 08:17:34 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs370c00f2012-08-14 14:11:49 +100025#include <core/object.h>
Ben Skeggsbf0eb892014-08-10 04:10:26 +100026#include <core/client.h>
Ben Skeggs370c00f2012-08-14 14:11:49 +100027#include <core/parent.h>
28#include <core/handle.h>
Ben Skeggs117e16332014-02-21 11:06:40 +100029#include <core/enum.h>
Ben Skeggsbf0eb892014-08-10 04:10:26 +100030#include <core/class.h>
31#include <nvif/unpack.h>
32#include <nvif/class.h>
Ben Skeggs370c00f2012-08-14 14:11:49 +100033
Ben Skeggs186ecad2012-11-09 12:09:48 +100034#include <subdev/bios.h>
35#include <subdev/bios/dcb.h>
36#include <subdev/bios/disp.h>
37#include <subdev/bios/init.h>
38#include <subdev/bios/pll.h>
Ben Skeggs88524bc2013-03-05 10:53:54 +100039#include <subdev/devinit.h>
Ben Skeggs446b05a2012-08-14 12:50:14 +100040#include <subdev/timer.h>
Ben Skeggs370c00f2012-08-14 14:11:49 +100041#include <subdev/fb.h>
Ben Skeggs446b05a2012-08-14 12:50:14 +100042
Ben Skeggs70cabe42012-08-14 10:04:04 +100043#include "nv50.h"
44
45/*******************************************************************************
Ben Skeggs370c00f2012-08-14 14:11:49 +100046 * EVO channel base class
Ben Skeggs70cabe42012-08-14 10:04:04 +100047 ******************************************************************************/
48
Ben Skeggs2c04ae02014-08-10 04:10:25 +100049static int
Ben Skeggs370c00f2012-08-14 14:11:49 +100050nv50_disp_chan_create_(struct nouveau_object *parent,
51 struct nouveau_object *engine,
Ben Skeggs2c04ae02014-08-10 04:10:25 +100052 struct nouveau_oclass *oclass, int head,
Ben Skeggs370c00f2012-08-14 14:11:49 +100053 int length, void **pobject)
54{
Ben Skeggs2c04ae02014-08-10 04:10:25 +100055 const struct nv50_disp_chan_impl *impl = (void *)oclass->ofuncs;
Ben Skeggs370c00f2012-08-14 14:11:49 +100056 struct nv50_disp_base *base = (void *)parent;
57 struct nv50_disp_chan *chan;
Ben Skeggs2c04ae02014-08-10 04:10:25 +100058 int chid = impl->chid + head;
Ben Skeggs370c00f2012-08-14 14:11:49 +100059 int ret;
60
61 if (base->chan & (1 << chid))
62 return -EBUSY;
63 base->chan |= (1 << chid);
64
65 ret = nouveau_namedb_create_(parent, engine, oclass, 0, NULL,
66 (1ULL << NVDEV_ENGINE_DMAOBJ),
67 length, pobject);
68 chan = *pobject;
69 if (ret)
70 return ret;
Ben Skeggs370c00f2012-08-14 14:11:49 +100071 chan->chid = chid;
Ben Skeggs2c04ae02014-08-10 04:10:25 +100072
73 nv_parent(chan)->object_attach = impl->attach;
74 nv_parent(chan)->object_detach = impl->detach;
Ben Skeggs370c00f2012-08-14 14:11:49 +100075 return 0;
76}
77
Ben Skeggs2c04ae02014-08-10 04:10:25 +100078static void
Ben Skeggs370c00f2012-08-14 14:11:49 +100079nv50_disp_chan_destroy(struct nv50_disp_chan *chan)
80{
81 struct nv50_disp_base *base = (void *)nv_object(chan)->parent;
82 base->chan &= ~(1 << chan->chid);
83 nouveau_namedb_destroy(&chan->base);
84}
85
86u32
Ben Skeggs70cabe42012-08-14 10:04:04 +100087nv50_disp_chan_rd32(struct nouveau_object *object, u64 addr)
88{
Ben Skeggs370c00f2012-08-14 14:11:49 +100089 struct nv50_disp_priv *priv = (void *)object->engine;
90 struct nv50_disp_chan *chan = (void *)object;
91 return nv_rd32(priv, 0x640000 + (chan->chid * 0x1000) + addr);
92}
93
94void
95nv50_disp_chan_wr32(struct nouveau_object *object, u64 addr, u32 data)
96{
97 struct nv50_disp_priv *priv = (void *)object->engine;
98 struct nv50_disp_chan *chan = (void *)object;
99 nv_wr32(priv, 0x640000 + (chan->chid * 0x1000) + addr, data);
100}
101
102/*******************************************************************************
103 * EVO DMA channel base class
104 ******************************************************************************/
105
106static int
107nv50_disp_dmac_object_attach(struct nouveau_object *parent,
108 struct nouveau_object *object, u32 name)
109{
110 struct nv50_disp_base *base = (void *)parent->parent;
111 struct nv50_disp_chan *chan = (void *)parent;
112 u32 addr = nv_gpuobj(object)->node->offset;
113 u32 chid = chan->chid;
114 u32 data = (chid << 28) | (addr << 10) | chid;
115 return nouveau_ramht_insert(base->ramht, chid, name, data);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000116}
117
118static void
Ben Skeggs370c00f2012-08-14 14:11:49 +1000119nv50_disp_dmac_object_detach(struct nouveau_object *parent, int cookie)
Ben Skeggs70cabe42012-08-14 10:04:04 +1000120{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000121 struct nv50_disp_base *base = (void *)parent->parent;
122 nouveau_ramht_remove(base->ramht, cookie);
123}
124
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000125static int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000126nv50_disp_dmac_create_(struct nouveau_object *parent,
127 struct nouveau_object *engine,
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000128 struct nouveau_oclass *oclass, u32 pushbuf, int head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000129 int length, void **pobject)
130{
131 struct nv50_disp_dmac *dmac;
132 int ret;
133
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000134 ret = nv50_disp_chan_create_(parent, engine, oclass, head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000135 length, pobject);
136 dmac = *pobject;
137 if (ret)
138 return ret;
139
140 dmac->pushdma = (void *)nouveau_handle_ref(parent, pushbuf);
141 if (!dmac->pushdma)
142 return -ENOENT;
143
144 switch (nv_mclass(dmac->pushdma)) {
145 case 0x0002:
146 case 0x003d:
147 if (dmac->pushdma->limit - dmac->pushdma->start != 0xfff)
148 return -EINVAL;
149
150 switch (dmac->pushdma->target) {
151 case NV_MEM_TARGET_VRAM:
152 dmac->push = 0x00000000 | dmac->pushdma->start >> 8;
153 break;
Ben Skeggs944234d2012-10-30 10:03:38 +1000154 case NV_MEM_TARGET_PCI_NOSNOOP:
155 dmac->push = 0x00000003 | dmac->pushdma->start >> 8;
156 break;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000157 default:
158 return -EINVAL;
159 }
160 break;
161 default:
162 return -EINVAL;
163 }
164
165 return 0;
166}
167
168void
169nv50_disp_dmac_dtor(struct nouveau_object *object)
170{
171 struct nv50_disp_dmac *dmac = (void *)object;
172 nouveau_object_ref(NULL, (struct nouveau_object **)&dmac->pushdma);
173 nv50_disp_chan_destroy(&dmac->base);
174}
175
176static int
177nv50_disp_dmac_init(struct nouveau_object *object)
178{
179 struct nv50_disp_priv *priv = (void *)object->engine;
180 struct nv50_disp_dmac *dmac = (void *)object;
181 int chid = dmac->base.chid;
182 int ret;
183
184 ret = nv50_disp_chan_init(&dmac->base);
185 if (ret)
186 return ret;
187
188 /* enable error reporting */
189 nv_mask(priv, 0x610028, 0x00010001 << chid, 0x00010001 << chid);
190
191 /* initialise channel for dma command submission */
192 nv_wr32(priv, 0x610204 + (chid * 0x0010), dmac->push);
193 nv_wr32(priv, 0x610208 + (chid * 0x0010), 0x00010000);
194 nv_wr32(priv, 0x61020c + (chid * 0x0010), chid);
195 nv_mask(priv, 0x610200 + (chid * 0x0010), 0x00000010, 0x00000010);
196 nv_wr32(priv, 0x640000 + (chid * 0x1000), 0x00000000);
197 nv_wr32(priv, 0x610200 + (chid * 0x0010), 0x00000013);
198
199 /* wait for it to go inactive */
200 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x80000000, 0x00000000)) {
201 nv_error(dmac, "init timeout, 0x%08x\n",
202 nv_rd32(priv, 0x610200 + (chid * 0x10)));
203 return -EBUSY;
204 }
205
206 return 0;
207}
208
209static int
210nv50_disp_dmac_fini(struct nouveau_object *object, bool suspend)
211{
212 struct nv50_disp_priv *priv = (void *)object->engine;
213 struct nv50_disp_dmac *dmac = (void *)object;
214 int chid = dmac->base.chid;
215
216 /* deactivate channel */
217 nv_mask(priv, 0x610200 + (chid * 0x0010), 0x00001010, 0x00001000);
218 nv_mask(priv, 0x610200 + (chid * 0x0010), 0x00000003, 0x00000000);
219 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x001e0000, 0x00000000)) {
220 nv_error(dmac, "fini timeout, 0x%08x\n",
221 nv_rd32(priv, 0x610200 + (chid * 0x10)));
222 if (suspend)
223 return -EBUSY;
224 }
225
226 /* disable error reporting */
227 nv_mask(priv, 0x610028, 0x00010001 << chid, 0x00000000 << chid);
228
229 return nv50_disp_chan_fini(&dmac->base, suspend);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000230}
231
232/*******************************************************************************
233 * EVO master channel object
234 ******************************************************************************/
235
Ben Skeggsd67d92c2014-02-20 15:14:10 +1000236static void
237nv50_disp_mthd_list(struct nv50_disp_priv *priv, int debug, u32 base, int c,
238 const struct nv50_disp_mthd_list *list, int inst)
239{
240 struct nouveau_object *disp = nv_object(priv);
241 int i;
242
243 for (i = 0; list->data[i].mthd; i++) {
244 if (list->data[i].addr) {
245 u32 next = nv_rd32(priv, list->data[i].addr + base + 0);
246 u32 prev = nv_rd32(priv, list->data[i].addr + base + c);
247 u32 mthd = list->data[i].mthd + (list->mthd * inst);
248 const char *name = list->data[i].name;
249 char mods[16];
250
251 if (prev != next)
252 snprintf(mods, sizeof(mods), "-> 0x%08x", next);
253 else
254 snprintf(mods, sizeof(mods), "%13c", ' ');
255
256 nv_printk_(disp, debug, "\t0x%04x: 0x%08x %s%s%s\n",
257 mthd, prev, mods, name ? " // " : "",
258 name ? name : "");
259 }
260 }
261}
262
263void
264nv50_disp_mthd_chan(struct nv50_disp_priv *priv, int debug, int head,
265 const struct nv50_disp_mthd_chan *chan)
266{
267 struct nouveau_object *disp = nv_object(priv);
268 const struct nv50_disp_impl *impl = (void *)disp->oclass;
269 const struct nv50_disp_mthd_list *list;
270 int i, j;
271
272 if (debug > nv_subdev(priv)->debug)
273 return;
274
275 for (i = 0; (list = chan->data[i].mthd) != NULL; i++) {
276 u32 base = head * chan->addr;
277 for (j = 0; j < chan->data[i].nr; j++, base += list->addr) {
278 const char *cname = chan->name;
279 const char *sname = "";
280 char cname_[16], sname_[16];
281
282 if (chan->addr) {
283 snprintf(cname_, sizeof(cname_), "%s %d",
284 chan->name, head);
285 cname = cname_;
286 }
287
288 if (chan->data[i].nr > 1) {
289 snprintf(sname_, sizeof(sname_), " - %s %d",
290 chan->data[i].name, j);
291 sname = sname_;
292 }
293
294 nv_printk_(disp, debug, "%s%s:\n", cname, sname);
295 nv50_disp_mthd_list(priv, debug, base, impl->mthd.prev,
296 list, j);
297 }
298 }
299}
300
301const struct nv50_disp_mthd_list
302nv50_disp_mast_mthd_base = {
303 .mthd = 0x0000,
304 .addr = 0x000000,
305 .data = {
306 { 0x0080, 0x000000 },
307 { 0x0084, 0x610bb8 },
308 { 0x0088, 0x610b9c },
309 { 0x008c, 0x000000 },
310 {}
311 }
312};
313
314static const struct nv50_disp_mthd_list
315nv50_disp_mast_mthd_dac = {
316 .mthd = 0x0080,
317 .addr = 0x000008,
318 .data = {
319 { 0x0400, 0x610b58 },
320 { 0x0404, 0x610bdc },
321 { 0x0420, 0x610828 },
322 {}
323 }
324};
325
326const struct nv50_disp_mthd_list
327nv50_disp_mast_mthd_sor = {
328 .mthd = 0x0040,
329 .addr = 0x000008,
330 .data = {
331 { 0x0600, 0x610b70 },
332 {}
333 }
334};
335
336const struct nv50_disp_mthd_list
337nv50_disp_mast_mthd_pior = {
338 .mthd = 0x0040,
339 .addr = 0x000008,
340 .data = {
341 { 0x0700, 0x610b80 },
342 {}
343 }
344};
345
346static const struct nv50_disp_mthd_list
347nv50_disp_mast_mthd_head = {
348 .mthd = 0x0400,
349 .addr = 0x000540,
350 .data = {
351 { 0x0800, 0x610ad8 },
352 { 0x0804, 0x610ad0 },
353 { 0x0808, 0x610a48 },
354 { 0x080c, 0x610a78 },
355 { 0x0810, 0x610ac0 },
356 { 0x0814, 0x610af8 },
357 { 0x0818, 0x610b00 },
358 { 0x081c, 0x610ae8 },
359 { 0x0820, 0x610af0 },
360 { 0x0824, 0x610b08 },
361 { 0x0828, 0x610b10 },
362 { 0x082c, 0x610a68 },
363 { 0x0830, 0x610a60 },
364 { 0x0834, 0x000000 },
365 { 0x0838, 0x610a40 },
366 { 0x0840, 0x610a24 },
367 { 0x0844, 0x610a2c },
368 { 0x0848, 0x610aa8 },
369 { 0x084c, 0x610ab0 },
370 { 0x0860, 0x610a84 },
371 { 0x0864, 0x610a90 },
372 { 0x0868, 0x610b18 },
373 { 0x086c, 0x610b20 },
374 { 0x0870, 0x610ac8 },
375 { 0x0874, 0x610a38 },
376 { 0x0880, 0x610a58 },
377 { 0x0884, 0x610a9c },
378 { 0x08a0, 0x610a70 },
379 { 0x08a4, 0x610a50 },
380 { 0x08a8, 0x610ae0 },
381 { 0x08c0, 0x610b28 },
382 { 0x08c4, 0x610b30 },
383 { 0x08c8, 0x610b40 },
384 { 0x08d4, 0x610b38 },
385 { 0x08d8, 0x610b48 },
386 { 0x08dc, 0x610b50 },
387 { 0x0900, 0x610a18 },
388 { 0x0904, 0x610ab8 },
389 {}
390 }
391};
392
393static const struct nv50_disp_mthd_chan
394nv50_disp_mast_mthd_chan = {
395 .name = "Core",
396 .addr = 0x000000,
397 .data = {
398 { "Global", 1, &nv50_disp_mast_mthd_base },
399 { "DAC", 3, &nv50_disp_mast_mthd_dac },
400 { "SOR", 2, &nv50_disp_mast_mthd_sor },
401 { "PIOR", 3, &nv50_disp_mast_mthd_pior },
402 { "HEAD", 2, &nv50_disp_mast_mthd_head },
403 {}
404 }
405};
406
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000407int
Ben Skeggs70cabe42012-08-14 10:04:04 +1000408nv50_disp_mast_ctor(struct nouveau_object *parent,
409 struct nouveau_object *engine,
410 struct nouveau_oclass *oclass, void *data, u32 size,
411 struct nouveau_object **pobject)
412{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000413 struct nv50_display_mast_class *args = data;
414 struct nv50_disp_dmac *mast;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000415 int ret;
416
Ben Skeggs370c00f2012-08-14 14:11:49 +1000417 if (size < sizeof(*args))
418 return -EINVAL;
419
420 ret = nv50_disp_dmac_create_(parent, engine, oclass, args->pushbuf,
421 0, sizeof(*mast), (void **)&mast);
422 *pobject = nv_object(mast);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000423 if (ret)
424 return ret;
425
426 return 0;
427}
428
Ben Skeggs70cabe42012-08-14 10:04:04 +1000429static int
430nv50_disp_mast_init(struct nouveau_object *object)
431{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000432 struct nv50_disp_priv *priv = (void *)object->engine;
433 struct nv50_disp_dmac *mast = (void *)object;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000434 int ret;
435
Ben Skeggs370c00f2012-08-14 14:11:49 +1000436 ret = nv50_disp_chan_init(&mast->base);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000437 if (ret)
438 return ret;
439
Ben Skeggs370c00f2012-08-14 14:11:49 +1000440 /* enable error reporting */
441 nv_mask(priv, 0x610028, 0x00010001, 0x00010001);
442
443 /* attempt to unstick channel from some unknown state */
444 if ((nv_rd32(priv, 0x610200) & 0x009f0000) == 0x00020000)
445 nv_mask(priv, 0x610200, 0x00800000, 0x00800000);
446 if ((nv_rd32(priv, 0x610200) & 0x003f0000) == 0x00030000)
447 nv_mask(priv, 0x610200, 0x00600000, 0x00600000);
448
449 /* initialise channel for dma command submission */
450 nv_wr32(priv, 0x610204, mast->push);
451 nv_wr32(priv, 0x610208, 0x00010000);
452 nv_wr32(priv, 0x61020c, 0x00000000);
453 nv_mask(priv, 0x610200, 0x00000010, 0x00000010);
454 nv_wr32(priv, 0x640000, 0x00000000);
455 nv_wr32(priv, 0x610200, 0x01000013);
456
457 /* wait for it to go inactive */
458 if (!nv_wait(priv, 0x610200, 0x80000000, 0x00000000)) {
459 nv_error(mast, "init: 0x%08x\n", nv_rd32(priv, 0x610200));
460 return -EBUSY;
461 }
462
Ben Skeggs70cabe42012-08-14 10:04:04 +1000463 return 0;
464}
465
466static int
467nv50_disp_mast_fini(struct nouveau_object *object, bool suspend)
468{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000469 struct nv50_disp_priv *priv = (void *)object->engine;
470 struct nv50_disp_dmac *mast = (void *)object;
471
472 /* deactivate channel */
473 nv_mask(priv, 0x610200, 0x00000010, 0x00000000);
474 nv_mask(priv, 0x610200, 0x00000003, 0x00000000);
475 if (!nv_wait(priv, 0x610200, 0x001e0000, 0x00000000)) {
476 nv_error(mast, "fini: 0x%08x\n", nv_rd32(priv, 0x610200));
477 if (suspend)
478 return -EBUSY;
479 }
480
481 /* disable error reporting */
482 nv_mask(priv, 0x610028, 0x00010001, 0x00000000);
483
484 return nv50_disp_chan_fini(&mast->base, suspend);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000485}
486
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000487struct nv50_disp_chan_impl
Ben Skeggs70cabe42012-08-14 10:04:04 +1000488nv50_disp_mast_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000489 .base.ctor = nv50_disp_mast_ctor,
490 .base.dtor = nv50_disp_dmac_dtor,
491 .base.init = nv50_disp_mast_init,
492 .base.fini = nv50_disp_mast_fini,
493 .base.rd32 = nv50_disp_chan_rd32,
494 .base.wr32 = nv50_disp_chan_wr32,
495 .chid = 0,
496 .attach = nv50_disp_dmac_object_attach,
497 .detach = nv50_disp_dmac_object_detach,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000498};
499
500/*******************************************************************************
Ben Skeggs370c00f2012-08-14 14:11:49 +1000501 * EVO sync channel objects
Ben Skeggs70cabe42012-08-14 10:04:04 +1000502 ******************************************************************************/
503
Ben Skeggsd67d92c2014-02-20 15:14:10 +1000504static const struct nv50_disp_mthd_list
505nv50_disp_sync_mthd_base = {
506 .mthd = 0x0000,
507 .addr = 0x000000,
508 .data = {
509 { 0x0080, 0x000000 },
510 { 0x0084, 0x0008c4 },
511 { 0x0088, 0x0008d0 },
512 { 0x008c, 0x0008dc },
513 { 0x0090, 0x0008e4 },
514 { 0x0094, 0x610884 },
515 { 0x00a0, 0x6108a0 },
516 { 0x00a4, 0x610878 },
517 { 0x00c0, 0x61086c },
518 { 0x00e0, 0x610858 },
519 { 0x00e4, 0x610860 },
520 { 0x00e8, 0x6108ac },
521 { 0x00ec, 0x6108b4 },
522 { 0x0100, 0x610894 },
523 { 0x0110, 0x6108bc },
524 { 0x0114, 0x61088c },
525 {}
526 }
527};
528
529const struct nv50_disp_mthd_list
530nv50_disp_sync_mthd_image = {
531 .mthd = 0x0400,
532 .addr = 0x000000,
533 .data = {
534 { 0x0800, 0x6108f0 },
535 { 0x0804, 0x6108fc },
536 { 0x0808, 0x61090c },
537 { 0x080c, 0x610914 },
538 { 0x0810, 0x610904 },
539 {}
540 }
541};
542
543static const struct nv50_disp_mthd_chan
544nv50_disp_sync_mthd_chan = {
545 .name = "Base",
546 .addr = 0x000540,
547 .data = {
548 { "Global", 1, &nv50_disp_sync_mthd_base },
549 { "Image", 2, &nv50_disp_sync_mthd_image },
550 {}
551 }
552};
553
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000554int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000555nv50_disp_sync_ctor(struct nouveau_object *parent,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000556 struct nouveau_object *engine,
557 struct nouveau_oclass *oclass, void *data, u32 size,
558 struct nouveau_object **pobject)
559{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000560 struct nv50_display_sync_class *args = data;
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000561 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000562 struct nv50_disp_dmac *dmac;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000563 int ret;
564
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000565 if (size < sizeof(*args) || args->head >= priv->head.nr)
Ben Skeggs370c00f2012-08-14 14:11:49 +1000566 return -EINVAL;
567
568 ret = nv50_disp_dmac_create_(parent, engine, oclass, args->pushbuf,
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000569 args->head, sizeof(*dmac), (void **)&dmac);
Ben Skeggs370c00f2012-08-14 14:11:49 +1000570 *pobject = nv_object(dmac);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000571 if (ret)
572 return ret;
573
574 return 0;
575}
576
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000577struct nv50_disp_chan_impl
Ben Skeggs370c00f2012-08-14 14:11:49 +1000578nv50_disp_sync_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000579 .base.ctor = nv50_disp_sync_ctor,
580 .base.dtor = nv50_disp_dmac_dtor,
581 .base.init = nv50_disp_dmac_init,
582 .base.fini = nv50_disp_dmac_fini,
583 .base.rd32 = nv50_disp_chan_rd32,
584 .base.wr32 = nv50_disp_chan_wr32,
585 .chid = 1,
586 .attach = nv50_disp_dmac_object_attach,
587 .detach = nv50_disp_dmac_object_detach,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000588};
589
590/*******************************************************************************
Ben Skeggs370c00f2012-08-14 14:11:49 +1000591 * EVO overlay channel objects
Ben Skeggs70cabe42012-08-14 10:04:04 +1000592 ******************************************************************************/
593
Ben Skeggsd67d92c2014-02-20 15:14:10 +1000594const struct nv50_disp_mthd_list
595nv50_disp_ovly_mthd_base = {
596 .mthd = 0x0000,
597 .addr = 0x000000,
598 .data = {
599 { 0x0080, 0x000000 },
600 { 0x0084, 0x0009a0 },
601 { 0x0088, 0x0009c0 },
602 { 0x008c, 0x0009c8 },
603 { 0x0090, 0x6109b4 },
604 { 0x0094, 0x610970 },
605 { 0x00a0, 0x610998 },
606 { 0x00a4, 0x610964 },
607 { 0x00c0, 0x610958 },
608 { 0x00e0, 0x6109a8 },
609 { 0x00e4, 0x6109d0 },
610 { 0x00e8, 0x6109d8 },
611 { 0x0100, 0x61094c },
612 { 0x0104, 0x610984 },
613 { 0x0108, 0x61098c },
614 { 0x0800, 0x6109f8 },
615 { 0x0808, 0x610a08 },
616 { 0x080c, 0x610a10 },
617 { 0x0810, 0x610a00 },
618 {}
619 }
620};
621
622static const struct nv50_disp_mthd_chan
623nv50_disp_ovly_mthd_chan = {
624 .name = "Overlay",
625 .addr = 0x000540,
626 .data = {
627 { "Global", 1, &nv50_disp_ovly_mthd_base },
628 {}
629 }
630};
631
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000632int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000633nv50_disp_ovly_ctor(struct nouveau_object *parent,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000634 struct nouveau_object *engine,
635 struct nouveau_oclass *oclass, void *data, u32 size,
636 struct nouveau_object **pobject)
637{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000638 struct nv50_display_ovly_class *args = data;
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000639 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000640 struct nv50_disp_dmac *dmac;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000641 int ret;
642
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000643 if (size < sizeof(*args) || args->head >= priv->head.nr)
Ben Skeggs370c00f2012-08-14 14:11:49 +1000644 return -EINVAL;
645
646 ret = nv50_disp_dmac_create_(parent, engine, oclass, args->pushbuf,
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000647 args->head, sizeof(*dmac), (void **)&dmac);
Ben Skeggs370c00f2012-08-14 14:11:49 +1000648 *pobject = nv_object(dmac);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000649 if (ret)
650 return ret;
651
652 return 0;
653}
654
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000655struct nv50_disp_chan_impl
Ben Skeggs370c00f2012-08-14 14:11:49 +1000656nv50_disp_ovly_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000657 .base.ctor = nv50_disp_ovly_ctor,
658 .base.dtor = nv50_disp_dmac_dtor,
659 .base.init = nv50_disp_dmac_init,
660 .base.fini = nv50_disp_dmac_fini,
661 .base.rd32 = nv50_disp_chan_rd32,
662 .base.wr32 = nv50_disp_chan_wr32,
663 .chid = 3,
664 .attach = nv50_disp_dmac_object_attach,
665 .detach = nv50_disp_dmac_object_detach,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000666};
667
668/*******************************************************************************
669 * EVO PIO channel base class
670 ******************************************************************************/
671
672static int
673nv50_disp_pioc_create_(struct nouveau_object *parent,
674 struct nouveau_object *engine,
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000675 struct nouveau_oclass *oclass, int head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000676 int length, void **pobject)
677{
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000678 return nv50_disp_chan_create_(parent, engine, oclass, head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000679 length, pobject);
680}
681
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000682void
Ben Skeggs70cabe42012-08-14 10:04:04 +1000683nv50_disp_pioc_dtor(struct nouveau_object *object)
684{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000685 struct nv50_disp_pioc *pioc = (void *)object;
686 nv50_disp_chan_destroy(&pioc->base);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000687}
688
689static int
690nv50_disp_pioc_init(struct nouveau_object *object)
691{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000692 struct nv50_disp_priv *priv = (void *)object->engine;
693 struct nv50_disp_pioc *pioc = (void *)object;
694 int chid = pioc->base.chid;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000695 int ret;
696
Ben Skeggs370c00f2012-08-14 14:11:49 +1000697 ret = nv50_disp_chan_init(&pioc->base);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000698 if (ret)
699 return ret;
700
Ben Skeggs370c00f2012-08-14 14:11:49 +1000701 nv_wr32(priv, 0x610200 + (chid * 0x10), 0x00002000);
702 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x00000000, 0x00000000)) {
703 nv_error(pioc, "timeout0: 0x%08x\n",
704 nv_rd32(priv, 0x610200 + (chid * 0x10)));
705 return -EBUSY;
706 }
707
708 nv_wr32(priv, 0x610200 + (chid * 0x10), 0x00000001);
709 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x00030000, 0x00010000)) {
710 nv_error(pioc, "timeout1: 0x%08x\n",
711 nv_rd32(priv, 0x610200 + (chid * 0x10)));
712 return -EBUSY;
713 }
714
Ben Skeggs70cabe42012-08-14 10:04:04 +1000715 return 0;
716}
717
718static int
719nv50_disp_pioc_fini(struct nouveau_object *object, bool suspend)
720{
Ben Skeggs370c00f2012-08-14 14:11:49 +1000721 struct nv50_disp_priv *priv = (void *)object->engine;
722 struct nv50_disp_pioc *pioc = (void *)object;
723 int chid = pioc->base.chid;
724
725 nv_mask(priv, 0x610200 + (chid * 0x10), 0x00000001, 0x00000000);
726 if (!nv_wait(priv, 0x610200 + (chid * 0x10), 0x00030000, 0x00000000)) {
727 nv_error(pioc, "timeout: 0x%08x\n",
728 nv_rd32(priv, 0x610200 + (chid * 0x10)));
729 if (suspend)
730 return -EBUSY;
731 }
732
733 return nv50_disp_chan_fini(&pioc->base, suspend);
734}
735
736/*******************************************************************************
737 * EVO immediate overlay channel objects
738 ******************************************************************************/
739
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000740int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000741nv50_disp_oimm_ctor(struct nouveau_object *parent,
742 struct nouveau_object *engine,
743 struct nouveau_oclass *oclass, void *data, u32 size,
744 struct nouveau_object **pobject)
745{
746 struct nv50_display_oimm_class *args = data;
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000747 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000748 struct nv50_disp_pioc *pioc;
749 int ret;
750
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000751 if (size < sizeof(*args) || args->head >= priv->head.nr)
Ben Skeggs370c00f2012-08-14 14:11:49 +1000752 return -EINVAL;
753
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000754 ret = nv50_disp_pioc_create_(parent, engine, oclass, args->head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000755 sizeof(*pioc), (void **)&pioc);
756 *pobject = nv_object(pioc);
757 if (ret)
758 return ret;
759
760 return 0;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000761}
762
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000763struct nv50_disp_chan_impl
Ben Skeggs370c00f2012-08-14 14:11:49 +1000764nv50_disp_oimm_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000765 .base.ctor = nv50_disp_oimm_ctor,
766 .base.dtor = nv50_disp_pioc_dtor,
767 .base.init = nv50_disp_pioc_init,
768 .base.fini = nv50_disp_pioc_fini,
769 .base.rd32 = nv50_disp_chan_rd32,
770 .base.wr32 = nv50_disp_chan_wr32,
771 .chid = 5,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000772};
773
774/*******************************************************************************
775 * EVO cursor channel objects
776 ******************************************************************************/
777
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000778int
Ben Skeggs370c00f2012-08-14 14:11:49 +1000779nv50_disp_curs_ctor(struct nouveau_object *parent,
780 struct nouveau_object *engine,
781 struct nouveau_oclass *oclass, void *data, u32 size,
782 struct nouveau_object **pobject)
783{
784 struct nv50_display_curs_class *args = data;
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000785 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000786 struct nv50_disp_pioc *pioc;
787 int ret;
788
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000789 if (size < sizeof(*args) || args->head >= priv->head.nr)
Ben Skeggs370c00f2012-08-14 14:11:49 +1000790 return -EINVAL;
791
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000792 ret = nv50_disp_pioc_create_(parent, engine, oclass, args->head,
Ben Skeggs370c00f2012-08-14 14:11:49 +1000793 sizeof(*pioc), (void **)&pioc);
794 *pobject = nv_object(pioc);
795 if (ret)
796 return ret;
797
798 return 0;
799}
800
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000801struct nv50_disp_chan_impl
Ben Skeggs370c00f2012-08-14 14:11:49 +1000802nv50_disp_curs_ofuncs = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +1000803 .base.ctor = nv50_disp_curs_ctor,
804 .base.dtor = nv50_disp_pioc_dtor,
805 .base.init = nv50_disp_pioc_init,
806 .base.fini = nv50_disp_pioc_fini,
807 .base.rd32 = nv50_disp_chan_rd32,
808 .base.wr32 = nv50_disp_chan_wr32,
809 .chid = 7,
Ben Skeggs70cabe42012-08-14 10:04:04 +1000810};
811
812/*******************************************************************************
813 * Base display object
814 ******************************************************************************/
815
Ben Skeggsd2fa7d32013-11-14 13:37:48 +1000816int
817nv50_disp_base_scanoutpos(struct nouveau_object *object, u32 mthd,
818 void *data, u32 size)
819{
820 struct nv50_disp_priv *priv = (void *)object->engine;
821 struct nv04_display_scanoutpos *args = data;
822 const int head = (mthd & NV50_DISP_MTHD_HEAD);
823 u32 blanke, blanks, total;
824
825 if (size < sizeof(*args) || head >= priv->head.nr)
826 return -EINVAL;
827 blanke = nv_rd32(priv, 0x610aec + (head * 0x540));
828 blanks = nv_rd32(priv, 0x610af4 + (head * 0x540));
829 total = nv_rd32(priv, 0x610afc + (head * 0x540));
830
831 args->vblanke = (blanke & 0xffff0000) >> 16;
832 args->hblanke = (blanke & 0x0000ffff);
833 args->vblanks = (blanks & 0xffff0000) >> 16;
834 args->hblanks = (blanks & 0x0000ffff);
835 args->vtotal = ( total & 0xffff0000) >> 16;
836 args->htotal = ( total & 0x0000ffff);
837
838 args->time[0] = ktime_to_ns(ktime_get());
839 args->vline = nv_rd32(priv, 0x616340 + (head * 0x800)) & 0xffff;
840 args->time[1] = ktime_to_ns(ktime_get()); /* vline read locks hline */
841 args->hline = nv_rd32(priv, 0x616344 + (head * 0x800)) & 0xffff;
842 return 0;
843}
844
Ben Skeggs79ca2772014-08-10 04:10:20 +1000845int
Ben Skeggsbf0eb892014-08-10 04:10:26 +1000846nv50_disp_base_mthd(struct nouveau_object *object, u32 mthd,
847 void *data, u32 size)
848{
849 union {
850 struct nv50_disp_mthd_v0 v0;
851 struct nv50_disp_mthd_v1 v1;
852 } *args = data;
853 struct nv50_disp_priv *priv = (void *)object->engine;
854 struct nvkm_output *outp = NULL;
855 struct nvkm_output *temp;
856 u16 type, mask = 0;
857 int head, ret;
858
859 if (mthd != NV50_DISP_MTHD)
860 return -EINVAL;
861
862 nv_ioctl(object, "disp mthd size %d\n", size);
863 if (nvif_unpack(args->v0, 0, 0, true)) {
864 nv_ioctl(object, "disp mthd vers %d mthd %02x head %d\n",
865 args->v0.version, args->v0.method, args->v0.head);
866 mthd = args->v0.method;
867 head = args->v0.head;
868 } else
869 if (nvif_unpack(args->v1, 1, 1, true)) {
870 nv_ioctl(object, "disp mthd vers %d mthd %02x "
871 "type %04x mask %04x\n",
872 args->v1.version, args->v1.method,
873 args->v1.hasht, args->v1.hashm);
874 mthd = args->v1.method;
875 type = args->v1.hasht;
876 mask = args->v1.hashm;
877 head = ffs((mask >> 8) & 0x0f) - 1;
878 } else
879 return ret;
880
881 if (head < 0 || head >= priv->head.nr)
882 return -ENXIO;
883
884 if (mask) {
885 list_for_each_entry(temp, &priv->base.outp, head) {
886 if ((temp->info.hasht == type) &&
887 (temp->info.hashm & mask) == mask) {
888 outp = temp;
889 break;
890 }
891 }
892 if (outp == NULL)
893 return -ENXIO;
894 }
895
896 switch (mthd) {
897 default:
898 break;
899 }
900
901 switch (mthd * !!outp) {
902 case NV50_DISP_MTHD_V1_DAC_PWR:
903 return priv->dac.power(object, priv, data, size, head, outp);
904 default:
905 break;
906 }
907
908 return -EINVAL;
909}
910
911int
Ben Skeggs70cabe42012-08-14 10:04:04 +1000912nv50_disp_base_ctor(struct nouveau_object *parent,
913 struct nouveau_object *engine,
914 struct nouveau_oclass *oclass, void *data, u32 size,
915 struct nouveau_object **pobject)
916{
917 struct nv50_disp_priv *priv = (void *)engine;
918 struct nv50_disp_base *base;
919 int ret;
920
921 ret = nouveau_parent_create(parent, engine, oclass, 0,
922 priv->sclass, 0, &base);
923 *pobject = nv_object(base);
924 if (ret)
925 return ret;
926
Ben Skeggs2ecda482013-04-24 18:04:22 +1000927 return nouveau_ramht_new(nv_object(base), nv_object(base), 0x1000, 0,
928 &base->ramht);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000929}
930
Ben Skeggs79ca2772014-08-10 04:10:20 +1000931void
Ben Skeggs70cabe42012-08-14 10:04:04 +1000932nv50_disp_base_dtor(struct nouveau_object *object)
933{
934 struct nv50_disp_base *base = (void *)object;
Ben Skeggs370c00f2012-08-14 14:11:49 +1000935 nouveau_ramht_ref(NULL, &base->ramht);
Ben Skeggs70cabe42012-08-14 10:04:04 +1000936 nouveau_parent_destroy(&base->base);
937}
938
939static int
940nv50_disp_base_init(struct nouveau_object *object)
941{
Ben Skeggsab772142012-08-14 11:29:57 +1000942 struct nv50_disp_priv *priv = (void *)object->engine;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000943 struct nv50_disp_base *base = (void *)object;
Ben Skeggsab772142012-08-14 11:29:57 +1000944 int ret, i;
945 u32 tmp;
Ben Skeggs70cabe42012-08-14 10:04:04 +1000946
947 ret = nouveau_parent_init(&base->base);
948 if (ret)
949 return ret;
950
Ben Skeggsab772142012-08-14 11:29:57 +1000951 /* The below segments of code copying values from one register to
952 * another appear to inform EVO of the display capabilities or
953 * something similar. NFI what the 0x614004 caps are for..
954 */
955 tmp = nv_rd32(priv, 0x614004);
956 nv_wr32(priv, 0x610184, tmp);
957
958 /* ... CRTC caps */
959 for (i = 0; i < priv->head.nr; i++) {
960 tmp = nv_rd32(priv, 0x616100 + (i * 0x800));
961 nv_wr32(priv, 0x610190 + (i * 0x10), tmp);
962 tmp = nv_rd32(priv, 0x616104 + (i * 0x800));
963 nv_wr32(priv, 0x610194 + (i * 0x10), tmp);
964 tmp = nv_rd32(priv, 0x616108 + (i * 0x800));
965 nv_wr32(priv, 0x610198 + (i * 0x10), tmp);
966 tmp = nv_rd32(priv, 0x61610c + (i * 0x800));
967 nv_wr32(priv, 0x61019c + (i * 0x10), tmp);
968 }
969
970 /* ... DAC caps */
971 for (i = 0; i < priv->dac.nr; i++) {
972 tmp = nv_rd32(priv, 0x61a000 + (i * 0x800));
973 nv_wr32(priv, 0x6101d0 + (i * 0x04), tmp);
974 }
975
976 /* ... SOR caps */
977 for (i = 0; i < priv->sor.nr; i++) {
978 tmp = nv_rd32(priv, 0x61c000 + (i * 0x800));
979 nv_wr32(priv, 0x6101e0 + (i * 0x04), tmp);
980 }
981
Ben Skeggs476e84e2013-02-11 09:24:23 +1000982 /* ... PIOR caps */
Emil Velikovb969fa52013-07-30 01:01:10 +0100983 for (i = 0; i < priv->pior.nr; i++) {
Ben Skeggsab772142012-08-14 11:29:57 +1000984 tmp = nv_rd32(priv, 0x61e000 + (i * 0x800));
985 nv_wr32(priv, 0x6101f0 + (i * 0x04), tmp);
986 }
987
Ben Skeggs446b05a2012-08-14 12:50:14 +1000988 /* steal display away from vbios, or something like that */
989 if (nv_rd32(priv, 0x610024) & 0x00000100) {
990 nv_wr32(priv, 0x610024, 0x00000100);
991 nv_mask(priv, 0x6194e8, 0x00000001, 0x00000000);
992 if (!nv_wait(priv, 0x6194e8, 0x00000002, 0x00000000)) {
993 nv_error(priv, "timeout acquiring display\n");
994 return -EBUSY;
995 }
996 }
997
998 /* point at display engine memory area (hash table, objects) */
Ben Skeggs370c00f2012-08-14 14:11:49 +1000999 nv_wr32(priv, 0x610010, (nv_gpuobj(base->ramht)->addr >> 8) | 9);
Ben Skeggs446b05a2012-08-14 12:50:14 +10001000
1001 /* enable supervisor interrupts, disable everything else */
Ben Skeggs370c00f2012-08-14 14:11:49 +10001002 nv_wr32(priv, 0x61002c, 0x00000370);
1003 nv_wr32(priv, 0x610028, 0x00000000);
Ben Skeggs70cabe42012-08-14 10:04:04 +10001004 return 0;
1005}
1006
1007static int
1008nv50_disp_base_fini(struct nouveau_object *object, bool suspend)
1009{
Ben Skeggs446b05a2012-08-14 12:50:14 +10001010 struct nv50_disp_priv *priv = (void *)object->engine;
Ben Skeggs70cabe42012-08-14 10:04:04 +10001011 struct nv50_disp_base *base = (void *)object;
Ben Skeggs446b05a2012-08-14 12:50:14 +10001012
1013 /* disable all interrupts */
1014 nv_wr32(priv, 0x610024, 0x00000000);
1015 nv_wr32(priv, 0x610020, 0x00000000);
1016
Ben Skeggs70cabe42012-08-14 10:04:04 +10001017 return nouveau_parent_fini(&base->base, suspend);
1018}
1019
1020struct nouveau_ofuncs
1021nv50_disp_base_ofuncs = {
1022 .ctor = nv50_disp_base_ctor,
1023 .dtor = nv50_disp_base_dtor,
1024 .init = nv50_disp_base_init,
1025 .fini = nv50_disp_base_fini,
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001026 .mthd = nv50_disp_base_mthd,
Ben Skeggs70cabe42012-08-14 10:04:04 +10001027};
1028
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001029static struct nouveau_omthds
1030nv50_disp_base_omthds[] = {
Ben Skeggsd2fa7d32013-11-14 13:37:48 +10001031 { HEAD_MTHD(NV50_DISP_SCANOUTPOS) , nv50_disp_base_scanoutpos },
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001032 { SOR_MTHD(NV50_DISP_SOR_PWR) , nv50_sor_mthd },
Ben Skeggs4a230fa2012-11-09 11:25:37 +10001033 { SOR_MTHD(NV50_DISP_SOR_LVDS_SCRIPT) , nv50_sor_mthd },
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001034 { DAC_MTHD(NV50_DISP_DAC_LOAD) , nv50_dac_mthd },
Ben Skeggsa2bc2832013-02-11 09:11:08 +10001035 { PIOR_MTHD(NV50_DISP_PIOR_PWR) , nv50_pior_mthd },
1036 { PIOR_MTHD(NV50_DISP_PIOR_TMDS_PWR) , nv50_pior_mthd },
1037 { PIOR_MTHD(NV50_DISP_PIOR_DP_PWR) , nv50_pior_mthd },
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001038 {},
1039};
1040
Ben Skeggs70cabe42012-08-14 10:04:04 +10001041static struct nouveau_oclass
1042nv50_disp_base_oclass[] = {
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001043 { NV50_DISP_CLASS, &nv50_disp_base_ofuncs, nv50_disp_base_omthds },
Ben Skeggs370c00f2012-08-14 14:11:49 +10001044 {}
Ben Skeggsebb945a2012-07-20 08:17:34 +10001045};
1046
1047static struct nouveau_oclass
1048nv50_disp_sclass[] = {
Ben Skeggs2c04ae02014-08-10 04:10:25 +10001049 { NV50_DISP_MAST_CLASS, &nv50_disp_mast_ofuncs.base },
1050 { NV50_DISP_SYNC_CLASS, &nv50_disp_sync_ofuncs.base },
1051 { NV50_DISP_OVLY_CLASS, &nv50_disp_ovly_ofuncs.base },
1052 { NV50_DISP_OIMM_CLASS, &nv50_disp_oimm_ofuncs.base },
1053 { NV50_DISP_CURS_CLASS, &nv50_disp_curs_ofuncs.base },
Ben Skeggs70cabe42012-08-14 10:04:04 +10001054 {}
Ben Skeggsebb945a2012-07-20 08:17:34 +10001055};
1056
Ben Skeggs70cabe42012-08-14 10:04:04 +10001057/*******************************************************************************
1058 * Display context, tracks instmem allocation and prevents more than one
1059 * client using the display hardware at any time.
1060 ******************************************************************************/
1061
1062static int
1063nv50_disp_data_ctor(struct nouveau_object *parent,
1064 struct nouveau_object *engine,
1065 struct nouveau_oclass *oclass, void *data, u32 size,
1066 struct nouveau_object **pobject)
1067{
Ben Skeggs370c00f2012-08-14 14:11:49 +10001068 struct nv50_disp_priv *priv = (void *)engine;
Ben Skeggs70cabe42012-08-14 10:04:04 +10001069 struct nouveau_engctx *ectx;
Ben Skeggs370c00f2012-08-14 14:11:49 +10001070 int ret = -EBUSY;
Ben Skeggs70cabe42012-08-14 10:04:04 +10001071
Ben Skeggs370c00f2012-08-14 14:11:49 +10001072 /* no context needed for channel objects... */
Ben Skeggs586491e2014-08-10 04:10:24 +10001073 if (nv_mclass(parent) != NV_DEVICE) {
Ben Skeggs370c00f2012-08-14 14:11:49 +10001074 atomic_inc(&parent->refcount);
1075 *pobject = parent;
Ben Skeggs43e6e512013-04-26 00:12:59 +10001076 return 1;
Ben Skeggs370c00f2012-08-14 14:11:49 +10001077 }
Ben Skeggs70cabe42012-08-14 10:04:04 +10001078
Ben Skeggs370c00f2012-08-14 14:11:49 +10001079 /* allocate display hardware to client */
1080 mutex_lock(&nv_subdev(priv)->mutex);
1081 if (list_empty(&nv_engine(priv)->contexts)) {
1082 ret = nouveau_engctx_create(parent, engine, oclass, NULL,
1083 0x10000, 0x10000,
1084 NVOBJ_FLAG_HEAP, &ectx);
1085 *pobject = nv_object(ectx);
1086 }
1087 mutex_unlock(&nv_subdev(priv)->mutex);
1088 return ret;
Ben Skeggs70cabe42012-08-14 10:04:04 +10001089}
1090
1091struct nouveau_oclass
1092nv50_disp_cclass = {
1093 .handle = NV_ENGCTX(DISP, 0x50),
1094 .ofuncs = &(struct nouveau_ofuncs) {
1095 .ctor = nv50_disp_data_ctor,
1096 .dtor = _nouveau_engctx_dtor,
1097 .init = _nouveau_engctx_init,
1098 .fini = _nouveau_engctx_fini,
1099 .rd32 = _nouveau_engctx_rd32,
1100 .wr32 = _nouveau_engctx_wr32,
1101 },
1102};
1103
1104/*******************************************************************************
1105 * Display engine implementation
1106 ******************************************************************************/
1107
Ben Skeggs79ca2772014-08-10 04:10:20 +10001108static void
1109nv50_disp_vblank_fini(struct nvkm_event *event, int type, int head)
1110{
1111 struct nouveau_disp *disp = container_of(event, typeof(*disp), vblank);
1112 nv_mask(disp, 0x61002c, (4 << head), 0);
1113}
1114
1115static void
1116nv50_disp_vblank_init(struct nvkm_event *event, int type, int head)
1117{
1118 struct nouveau_disp *disp = container_of(event, typeof(*disp), vblank);
1119 nv_mask(disp, 0x61002c, (4 << head), (4 << head));
1120}
1121
1122const struct nvkm_event_func
1123nv50_disp_vblank_func = {
1124 .ctor = nouveau_disp_vblank_ctor,
1125 .init = nv50_disp_vblank_init,
1126 .fini = nv50_disp_vblank_fini,
1127};
1128
Ben Skeggs117e16332014-02-21 11:06:40 +10001129static const struct nouveau_enum
1130nv50_disp_intr_error_type[] = {
1131 { 3, "ILLEGAL_MTHD" },
1132 { 4, "INVALID_VALUE" },
1133 { 5, "INVALID_STATE" },
1134 { 7, "INVALID_HANDLE" },
1135 {}
1136};
1137
1138static const struct nouveau_enum
1139nv50_disp_intr_error_code[] = {
1140 { 0x00, "" },
1141 {}
1142};
1143
Ben Skeggsebb945a2012-07-20 08:17:34 +10001144static void
Ben Skeggs117e16332014-02-21 11:06:40 +10001145nv50_disp_intr_error(struct nv50_disp_priv *priv, int chid)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001146{
Ben Skeggs9cf6ba22014-02-20 23:26:18 +10001147 struct nv50_disp_impl *impl = (void *)nv_object(priv)->oclass;
Ben Skeggs117e16332014-02-21 11:06:40 +10001148 u32 data = nv_rd32(priv, 0x610084 + (chid * 0x08));
1149 u32 addr = nv_rd32(priv, 0x610080 + (chid * 0x08));
1150 u32 code = (addr & 0x00ff0000) >> 16;
1151 u32 type = (addr & 0x00007000) >> 12;
1152 u32 mthd = (addr & 0x00000ffc);
1153 const struct nouveau_enum *ec, *et;
1154 char ecunk[6], etunk[6];
Ben Skeggs186ecad2012-11-09 12:09:48 +10001155
Ben Skeggs117e16332014-02-21 11:06:40 +10001156 et = nouveau_enum_find(nv50_disp_intr_error_type, type);
1157 if (!et)
1158 snprintf(etunk, sizeof(etunk), "UNK%02X", type);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001159
Ben Skeggs117e16332014-02-21 11:06:40 +10001160 ec = nouveau_enum_find(nv50_disp_intr_error_code, code);
1161 if (!ec)
1162 snprintf(ecunk, sizeof(ecunk), "UNK%02X", code);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001163
Ben Skeggs117e16332014-02-21 11:06:40 +10001164 nv_error(priv, "%s [%s] chid %d mthd 0x%04x data 0x%08x\n",
1165 et ? et->name : etunk, ec ? ec->name : ecunk,
1166 chid, mthd, data);
1167
Ben Skeggs9cf6ba22014-02-20 23:26:18 +10001168 if (chid == 0) {
1169 switch (mthd) {
1170 case 0x0080:
1171 nv50_disp_mthd_chan(priv, NV_DBG_ERROR, chid - 0,
1172 impl->mthd.core);
1173 break;
1174 default:
1175 break;
1176 }
1177 } else
1178 if (chid <= 2) {
1179 switch (mthd) {
1180 case 0x0080:
1181 nv50_disp_mthd_chan(priv, NV_DBG_ERROR, chid - 1,
1182 impl->mthd.base);
1183 break;
1184 default:
1185 break;
1186 }
1187 } else
1188 if (chid <= 4) {
1189 switch (mthd) {
1190 case 0x0080:
1191 nv50_disp_mthd_chan(priv, NV_DBG_ERROR, chid - 3,
1192 impl->mthd.ovly);
1193 break;
1194 default:
1195 break;
1196 }
1197 }
1198
Ben Skeggs117e16332014-02-21 11:06:40 +10001199 nv_wr32(priv, 0x610020, 0x00010000 << chid);
1200 nv_wr32(priv, 0x610080 + (chid * 0x08), 0x90000000);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001201}
1202
Ben Skeggs415f12e2014-05-21 11:24:43 +10001203static struct nvkm_output *
1204exec_lookup(struct nv50_disp_priv *priv, int head, int or, u32 ctrl,
1205 u32 *data, u8 *ver, u8 *hdr, u8 *cnt, u8 *len,
Ben Skeggs186ecad2012-11-09 12:09:48 +10001206 struct nvbios_outp *info)
1207{
1208 struct nouveau_bios *bios = nouveau_bios(priv);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001209 struct nvkm_output *outp;
1210 u16 mask, type;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001211
Ben Skeggs415f12e2014-05-21 11:24:43 +10001212 if (or < 4) {
Ben Skeggs186ecad2012-11-09 12:09:48 +10001213 type = DCB_OUTPUT_ANALOG;
1214 mask = 0;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001215 } else
Ben Skeggs415f12e2014-05-21 11:24:43 +10001216 if (or < 8) {
Ben Skeggs186ecad2012-11-09 12:09:48 +10001217 switch (ctrl & 0x00000f00) {
1218 case 0x00000000: type = DCB_OUTPUT_LVDS; mask = 1; break;
1219 case 0x00000100: type = DCB_OUTPUT_TMDS; mask = 1; break;
1220 case 0x00000200: type = DCB_OUTPUT_TMDS; mask = 2; break;
1221 case 0x00000500: type = DCB_OUTPUT_TMDS; mask = 3; break;
1222 case 0x00000800: type = DCB_OUTPUT_DP; mask = 1; break;
1223 case 0x00000900: type = DCB_OUTPUT_DP; mask = 2; break;
1224 default:
1225 nv_error(priv, "unknown SOR mc 0x%08x\n", ctrl);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001226 return NULL;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001227 }
Ben Skeggs415f12e2014-05-21 11:24:43 +10001228 or -= 4;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001229 } else {
Ben Skeggs415f12e2014-05-21 11:24:43 +10001230 or = or - 8;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001231 type = 0x0010;
1232 mask = 0;
1233 switch (ctrl & 0x00000f00) {
Ben Skeggs415f12e2014-05-21 11:24:43 +10001234 case 0x00000000: type |= priv->pior.type[or]; break;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001235 default:
1236 nv_error(priv, "unknown PIOR mc 0x%08x\n", ctrl);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001237 return NULL;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001238 }
Ben Skeggs186ecad2012-11-09 12:09:48 +10001239 }
1240
1241 mask = 0x00c0 & (mask << 6);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001242 mask |= 0x0001 << or;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001243 mask |= 0x0100 << head;
1244
Ben Skeggs415f12e2014-05-21 11:24:43 +10001245 list_for_each_entry(outp, &priv->base.outp, head) {
1246 if ((outp->info.hasht & 0xff) == type &&
1247 (outp->info.hashm & mask) == mask) {
1248 *data = nvbios_outp_match(bios, outp->info.hasht,
1249 outp->info.hashm,
1250 ver, hdr, cnt, len, info);
1251 if (!*data)
1252 return NULL;
1253 return outp;
1254 }
1255 }
Ben Skeggs186ecad2012-11-09 12:09:48 +10001256
Ben Skeggs415f12e2014-05-21 11:24:43 +10001257 return NULL;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001258}
1259
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001260static struct nvkm_output *
Ben Skeggs186ecad2012-11-09 12:09:48 +10001261exec_script(struct nv50_disp_priv *priv, int head, int id)
1262{
1263 struct nouveau_bios *bios = nouveau_bios(priv);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001264 struct nvkm_output *outp;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001265 struct nvbios_outp info;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001266 u8 ver, hdr, cnt, len;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001267 u32 data, ctrl = 0;
Emil Velikovb969fa52013-07-30 01:01:10 +01001268 u32 reg;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001269 int i;
1270
Ben Skeggs476e84e2013-02-11 09:24:23 +10001271 /* DAC */
Emil Velikovb969fa52013-07-30 01:01:10 +01001272 for (i = 0; !(ctrl & (1 << head)) && i < priv->dac.nr; i++)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001273 ctrl = nv_rd32(priv, 0x610b5c + (i * 8));
1274
Ben Skeggs476e84e2013-02-11 09:24:23 +10001275 /* SOR */
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001276 if (!(ctrl & (1 << head))) {
1277 if (nv_device(priv)->chipset < 0x90 ||
1278 nv_device(priv)->chipset == 0x92 ||
1279 nv_device(priv)->chipset == 0xa0) {
Emil Velikovb969fa52013-07-30 01:01:10 +01001280 reg = 0x610b74;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001281 } else {
Emil Velikovb969fa52013-07-30 01:01:10 +01001282 reg = 0x610798;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001283 }
Emil Velikovb969fa52013-07-30 01:01:10 +01001284 for (i = 0; !(ctrl & (1 << head)) && i < priv->sor.nr; i++)
1285 ctrl = nv_rd32(priv, reg + (i * 8));
1286 i += 4;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001287 }
1288
Ben Skeggs476e84e2013-02-11 09:24:23 +10001289 /* PIOR */
1290 if (!(ctrl & (1 << head))) {
Emil Velikovb969fa52013-07-30 01:01:10 +01001291 for (i = 0; !(ctrl & (1 << head)) && i < priv->pior.nr; i++)
Ben Skeggs476e84e2013-02-11 09:24:23 +10001292 ctrl = nv_rd32(priv, 0x610b84 + (i * 8));
1293 i += 8;
1294 }
1295
Ben Skeggs186ecad2012-11-09 12:09:48 +10001296 if (!(ctrl & (1 << head)))
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001297 return NULL;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001298 i--;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001299
Ben Skeggs415f12e2014-05-21 11:24:43 +10001300 outp = exec_lookup(priv, head, i, ctrl, &data, &ver, &hdr, &cnt, &len, &info);
1301 if (outp) {
Ben Skeggs186ecad2012-11-09 12:09:48 +10001302 struct nvbios_init init = {
1303 .subdev = nv_subdev(priv),
1304 .bios = bios,
1305 .offset = info.script[id],
Ben Skeggs415f12e2014-05-21 11:24:43 +10001306 .outp = &outp->info,
Ben Skeggs186ecad2012-11-09 12:09:48 +10001307 .crtc = head,
1308 .execute = 1,
1309 };
1310
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001311 nvbios_exec(&init);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001312 }
1313
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001314 return outp;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001315}
1316
Ben Skeggs415f12e2014-05-21 11:24:43 +10001317static struct nvkm_output *
1318exec_clkcmp(struct nv50_disp_priv *priv, int head, int id, u32 pclk, u32 *conf)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001319{
1320 struct nouveau_bios *bios = nouveau_bios(priv);
Ben Skeggs415f12e2014-05-21 11:24:43 +10001321 struct nvkm_output *outp;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001322 struct nvbios_outp info1;
1323 struct nvbios_ocfg info2;
1324 u8 ver, hdr, cnt, len;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001325 u32 data, ctrl = 0;
Emil Velikovb969fa52013-07-30 01:01:10 +01001326 u32 reg;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001327 int i;
1328
Ben Skeggs476e84e2013-02-11 09:24:23 +10001329 /* DAC */
Emil Velikovb969fa52013-07-30 01:01:10 +01001330 for (i = 0; !(ctrl & (1 << head)) && i < priv->dac.nr; i++)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001331 ctrl = nv_rd32(priv, 0x610b58 + (i * 8));
1332
Ben Skeggs476e84e2013-02-11 09:24:23 +10001333 /* SOR */
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001334 if (!(ctrl & (1 << head))) {
1335 if (nv_device(priv)->chipset < 0x90 ||
1336 nv_device(priv)->chipset == 0x92 ||
1337 nv_device(priv)->chipset == 0xa0) {
Emil Velikovb969fa52013-07-30 01:01:10 +01001338 reg = 0x610b70;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001339 } else {
Emil Velikovb969fa52013-07-30 01:01:10 +01001340 reg = 0x610794;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001341 }
Emil Velikovb969fa52013-07-30 01:01:10 +01001342 for (i = 0; !(ctrl & (1 << head)) && i < priv->sor.nr; i++)
1343 ctrl = nv_rd32(priv, reg + (i * 8));
1344 i += 4;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001345 }
1346
Ben Skeggs476e84e2013-02-11 09:24:23 +10001347 /* PIOR */
1348 if (!(ctrl & (1 << head))) {
Emil Velikovb969fa52013-07-30 01:01:10 +01001349 for (i = 0; !(ctrl & (1 << head)) && i < priv->pior.nr; i++)
Ben Skeggs476e84e2013-02-11 09:24:23 +10001350 ctrl = nv_rd32(priv, 0x610b80 + (i * 8));
1351 i += 8;
1352 }
1353
Ben Skeggs186ecad2012-11-09 12:09:48 +10001354 if (!(ctrl & (1 << head)))
Ben Skeggs415f12e2014-05-21 11:24:43 +10001355 return NULL;
Marcin Slusarzc684cef2013-01-03 19:38:45 +01001356 i--;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001357
Ben Skeggs415f12e2014-05-21 11:24:43 +10001358 outp = exec_lookup(priv, head, i, ctrl, &data, &ver, &hdr, &cnt, &len, &info1);
Ben Skeggsba5e01b2014-06-17 09:39:18 +10001359 if (!outp)
Ben Skeggs415f12e2014-05-21 11:24:43 +10001360 return NULL;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001361
Ben Skeggs415f12e2014-05-21 11:24:43 +10001362 if (outp->info.location == 0) {
1363 switch (outp->info.type) {
Ben Skeggs476e84e2013-02-11 09:24:23 +10001364 case DCB_OUTPUT_TMDS:
Ben Skeggs415f12e2014-05-21 11:24:43 +10001365 *conf = (ctrl & 0x00000f00) >> 8;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001366 if (pclk >= 165000)
Ben Skeggs415f12e2014-05-21 11:24:43 +10001367 *conf |= 0x0100;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001368 break;
1369 case DCB_OUTPUT_LVDS:
Ben Skeggs415f12e2014-05-21 11:24:43 +10001370 *conf = priv->sor.lvdsconf;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001371 break;
1372 case DCB_OUTPUT_DP:
Ben Skeggs415f12e2014-05-21 11:24:43 +10001373 *conf = (ctrl & 0x00000f00) >> 8;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001374 break;
1375 case DCB_OUTPUT_ANALOG:
1376 default:
Ben Skeggs415f12e2014-05-21 11:24:43 +10001377 *conf = 0x00ff;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001378 break;
1379 }
1380 } else {
Ben Skeggs415f12e2014-05-21 11:24:43 +10001381 *conf = (ctrl & 0x00000f00) >> 8;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001382 pclk = pclk / 2;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001383 }
1384
Ben Skeggs415f12e2014-05-21 11:24:43 +10001385 data = nvbios_ocfg_match(bios, data, *conf, &ver, &hdr, &cnt, &len, &info2);
Ben Skeggs0a0afd22013-02-18 23:17:53 -05001386 if (data && id < 0xff) {
Ben Skeggs186ecad2012-11-09 12:09:48 +10001387 data = nvbios_oclk_match(bios, info2.clkcmp[id], pclk);
1388 if (data) {
1389 struct nvbios_init init = {
1390 .subdev = nv_subdev(priv),
1391 .bios = bios,
1392 .offset = data,
Ben Skeggs415f12e2014-05-21 11:24:43 +10001393 .outp = &outp->info,
Ben Skeggs186ecad2012-11-09 12:09:48 +10001394 .crtc = head,
1395 .execute = 1,
1396 };
1397
Ben Skeggs46c13c12013-02-16 13:49:21 +10001398 nvbios_exec(&init);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001399 }
1400 }
1401
Ben Skeggs415f12e2014-05-21 11:24:43 +10001402 return outp;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001403}
1404
1405static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001406nv50_disp_intr_unk10_0(struct nv50_disp_priv *priv, int head)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001407{
Ben Skeggs16d4c032013-02-20 18:56:33 +10001408 exec_script(priv, head, 1);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001409}
1410
1411static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001412nv50_disp_intr_unk20_0(struct nv50_disp_priv *priv, int head)
1413{
Ben Skeggs1ae5a622014-06-11 13:06:48 +10001414 struct nvkm_output *outp = exec_script(priv, head, 2);
1415
1416 /* the binary driver does this outside of the supervisor handling
1417 * (after the third supervisor from a detach). we (currently?)
1418 * allow both detach/attach to happen in the same set of
1419 * supervisor interrupts, so it would make sense to execute this
1420 * (full power down?) script after all the detach phases of the
1421 * supervisor handling. like with training if needed from the
1422 * second supervisor, nvidia doesn't do this, so who knows if it's
1423 * entirely safe, but it does appear to work..
1424 *
1425 * without this script being run, on some configurations i've
1426 * seen, switching from DP to TMDS on a DP connector may result
1427 * in a blank screen (SOR_PWR off/on can restore it)
1428 */
1429 if (outp && outp->info.type == DCB_OUTPUT_DP) {
1430 struct nvkm_output_dp *outpdp = (void *)outp;
1431 struct nvbios_init init = {
1432 .subdev = nv_subdev(priv),
1433 .bios = nouveau_bios(priv),
1434 .outp = &outp->info,
1435 .crtc = head,
1436 .offset = outpdp->info.script[4],
1437 .execute = 1,
1438 };
1439
1440 nvbios_exec(&init);
1441 atomic_set(&outpdp->lt.done, 0);
1442 }
Ben Skeggs16d4c032013-02-20 18:56:33 +10001443}
1444
1445static void
1446nv50_disp_intr_unk20_1(struct nv50_disp_priv *priv, int head)
1447{
Ben Skeggs88524bc2013-03-05 10:53:54 +10001448 struct nouveau_devinit *devinit = nouveau_devinit(priv);
Ben Skeggs16d4c032013-02-20 18:56:33 +10001449 u32 pclk = nv_rd32(priv, 0x610ad0 + (head * 0x540)) & 0x3fffff;
1450 if (pclk)
Ben Skeggs88524bc2013-03-05 10:53:54 +10001451 devinit->pll_set(devinit, PLL_VPLL0 + head, pclk);
Ben Skeggs16d4c032013-02-20 18:56:33 +10001452}
1453
1454static void
1455nv50_disp_intr_unk20_2_dp(struct nv50_disp_priv *priv,
1456 struct dcb_output *outp, u32 pclk)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001457{
1458 const int link = !(outp->sorconf.link & 1);
1459 const int or = ffs(outp->or) - 1;
1460 const u32 soff = ( or * 0x800);
1461 const u32 loff = (link * 0x080) + soff;
1462 const u32 ctrl = nv_rd32(priv, 0x610794 + (or * 8));
Ben Skeggs186ecad2012-11-09 12:09:48 +10001463 const u32 symbol = 100000;
1464 u32 dpctrl = nv_rd32(priv, 0x61c10c + loff) & 0x0000f0000;
1465 u32 clksor = nv_rd32(priv, 0x614300 + soff);
1466 int bestTU = 0, bestVTUi = 0, bestVTUf = 0, bestVTUa = 0;
1467 int TU, VTUi, VTUf, VTUa;
1468 u64 link_data_rate, link_ratio, unk;
1469 u32 best_diff = 64 * symbol;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001470 u32 link_nr, link_bw, bits, r;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001471
1472 /* calculate packed data rate for each lane */
1473 if (dpctrl > 0x00030000) link_nr = 4;
1474 else if (dpctrl > 0x00010000) link_nr = 2;
1475 else link_nr = 1;
1476
1477 if (clksor & 0x000c0000)
1478 link_bw = 270000;
1479 else
1480 link_bw = 162000;
1481
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001482 if ((ctrl & 0xf0000) == 0x60000) bits = 30;
1483 else if ((ctrl & 0xf0000) == 0x50000) bits = 24;
1484 else bits = 18;
1485
Ben Skeggs186ecad2012-11-09 12:09:48 +10001486 link_data_rate = (pclk * bits / 8) / link_nr;
1487
1488 /* calculate ratio of packed data rate to link symbol rate */
1489 link_ratio = link_data_rate * symbol;
1490 r = do_div(link_ratio, link_bw);
1491
1492 for (TU = 64; TU >= 32; TU--) {
1493 /* calculate average number of valid symbols in each TU */
1494 u32 tu_valid = link_ratio * TU;
1495 u32 calc, diff;
1496
1497 /* find a hw representation for the fraction.. */
1498 VTUi = tu_valid / symbol;
1499 calc = VTUi * symbol;
1500 diff = tu_valid - calc;
1501 if (diff) {
1502 if (diff >= (symbol / 2)) {
1503 VTUf = symbol / (symbol - diff);
1504 if (symbol - (VTUf * diff))
1505 VTUf++;
1506
1507 if (VTUf <= 15) {
1508 VTUa = 1;
1509 calc += symbol - (symbol / VTUf);
1510 } else {
1511 VTUa = 0;
1512 VTUf = 1;
1513 calc += symbol;
1514 }
1515 } else {
1516 VTUa = 0;
1517 VTUf = min((int)(symbol / diff), 15);
1518 calc += symbol / VTUf;
1519 }
1520
1521 diff = calc - tu_valid;
1522 } else {
1523 /* no remainder, but the hw doesn't like the fractional
1524 * part to be zero. decrement the integer part and
1525 * have the fraction add a whole symbol back
1526 */
1527 VTUa = 0;
1528 VTUf = 1;
1529 VTUi--;
1530 }
1531
1532 if (diff < best_diff) {
1533 best_diff = diff;
1534 bestTU = TU;
1535 bestVTUa = VTUa;
1536 bestVTUf = VTUf;
1537 bestVTUi = VTUi;
1538 if (diff == 0)
1539 break;
1540 }
1541 }
1542
1543 if (!bestTU) {
1544 nv_error(priv, "unable to find suitable dp config\n");
1545 return;
1546 }
1547
1548 /* XXX close to vbios numbers, but not right */
1549 unk = (symbol - link_ratio) * bestTU;
1550 unk *= link_ratio;
1551 r = do_div(unk, symbol);
1552 r = do_div(unk, symbol);
1553 unk += 6;
1554
1555 nv_mask(priv, 0x61c10c + loff, 0x000001fc, bestTU << 2);
1556 nv_mask(priv, 0x61c128 + loff, 0x010f7f3f, bestVTUa << 24 |
1557 bestVTUf << 16 |
1558 bestVTUi << 8 | unk);
1559}
1560
1561static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001562nv50_disp_intr_unk20_2(struct nv50_disp_priv *priv, int head)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001563{
Ben Skeggs415f12e2014-05-21 11:24:43 +10001564 struct nvkm_output *outp;
Ben Skeggs16d4c032013-02-20 18:56:33 +10001565 u32 pclk = nv_rd32(priv, 0x610ad0 + (head * 0x540)) & 0x3fffff;
1566 u32 hval, hreg = 0x614200 + (head * 0x800);
1567 u32 oval, oreg;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001568 u32 mask, conf;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001569
Ben Skeggs415f12e2014-05-21 11:24:43 +10001570 outp = exec_clkcmp(priv, head, 0xff, pclk, &conf);
1571 if (!outp)
1572 return;
Ben Skeggs0a0afd22013-02-18 23:17:53 -05001573
Ben Skeggs55f083c2014-05-20 10:18:03 +10001574 /* we allow both encoder attach and detach operations to occur
1575 * within a single supervisor (ie. modeset) sequence. the
1576 * encoder detach scripts quite often switch off power to the
1577 * lanes, which requires the link to be re-trained.
1578 *
1579 * this is not generally an issue as the sink "must" (heh)
1580 * signal an irq when it's lost sync so the driver can
1581 * re-train.
1582 *
1583 * however, on some boards, if one does not configure at least
1584 * the gpu side of the link *before* attaching, then various
1585 * things can go horribly wrong (PDISP disappearing from mmio,
1586 * third supervisor never happens, etc).
1587 *
1588 * the solution is simply to retrain here, if necessary. last
1589 * i checked, the binary driver userspace does not appear to
1590 * trigger this situation (it forces an UPDATE between steps).
1591 */
Ben Skeggsb17932c2014-05-27 15:00:36 +10001592 if (outp->info.type == DCB_OUTPUT_DP) {
Ben Skeggs415f12e2014-05-21 11:24:43 +10001593 u32 soff = (ffs(outp->info.or) - 1) * 0x08;
Ben Skeggsb17932c2014-05-27 15:00:36 +10001594 u32 ctrl, datarate;
1595
1596 if (outp->info.location == 0) {
1597 ctrl = nv_rd32(priv, 0x610794 + soff);
1598 soff = 1;
1599 } else {
1600 ctrl = nv_rd32(priv, 0x610b80 + soff);
1601 soff = 2;
1602 }
Ben Skeggs415f12e2014-05-21 11:24:43 +10001603
1604 switch ((ctrl & 0x000f0000) >> 16) {
Ben Skeggs0713b452014-07-01 10:54:52 +10001605 case 6: datarate = pclk * 30; break;
1606 case 5: datarate = pclk * 24; break;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001607 case 2:
1608 default:
Ben Skeggs0713b452014-07-01 10:54:52 +10001609 datarate = pclk * 18;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001610 break;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001611 }
Ben Skeggs186ecad2012-11-09 12:09:48 +10001612
Ben Skeggs55f083c2014-05-20 10:18:03 +10001613 if (nvkm_output_dp_train(outp, datarate / soff, true))
1614 ERR("link not trained before attach\n");
Ben Skeggs16d4c032013-02-20 18:56:33 +10001615 }
Ben Skeggs415f12e2014-05-21 11:24:43 +10001616
1617 exec_clkcmp(priv, head, 0, pclk, &conf);
1618
1619 if (!outp->info.location && outp->info.type == DCB_OUTPUT_ANALOG) {
1620 oreg = 0x614280 + (ffs(outp->info.or) - 1) * 0x800;
1621 oval = 0x00000000;
1622 hval = 0x00000000;
1623 mask = 0xffffffff;
1624 } else
1625 if (!outp->info.location) {
1626 if (outp->info.type == DCB_OUTPUT_DP)
1627 nv50_disp_intr_unk20_2_dp(priv, &outp->info, pclk);
1628 oreg = 0x614300 + (ffs(outp->info.or) - 1) * 0x800;
1629 oval = (conf & 0x0100) ? 0x00000101 : 0x00000000;
1630 hval = 0x00000000;
1631 mask = 0x00000707;
1632 } else {
1633 oreg = 0x614380 + (ffs(outp->info.or) - 1) * 0x800;
1634 oval = 0x00000001;
1635 hval = 0x00000001;
1636 mask = 0x00000707;
1637 }
1638
1639 nv_mask(priv, hreg, 0x0000000f, hval);
1640 nv_mask(priv, oreg, mask, oval);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001641}
1642
1643/* If programming a TMDS output on a SOR that can also be configured for
1644 * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off.
1645 *
1646 * It looks like the VBIOS TMDS scripts make an attempt at this, however,
1647 * the VBIOS scripts on at least one board I have only switch it off on
1648 * link 0, causing a blank display if the output has previously been
1649 * programmed for DisplayPort.
1650 */
1651static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001652nv50_disp_intr_unk40_0_tmds(struct nv50_disp_priv *priv, struct dcb_output *outp)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001653{
1654 struct nouveau_bios *bios = nouveau_bios(priv);
1655 const int link = !(outp->sorconf.link & 1);
1656 const int or = ffs(outp->or) - 1;
1657 const u32 loff = (or * 0x800) + (link * 0x80);
1658 const u16 mask = (outp->sorconf.link << 6) | outp->or;
1659 u8 ver, hdr;
1660
1661 if (dcb_outp_match(bios, DCB_OUTPUT_DP, mask, &ver, &hdr, outp))
1662 nv_mask(priv, 0x61c10c + loff, 0x00000001, 0x00000000);
1663}
1664
1665static void
Ben Skeggs16d4c032013-02-20 18:56:33 +10001666nv50_disp_intr_unk40_0(struct nv50_disp_priv *priv, int head)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001667{
Ben Skeggs415f12e2014-05-21 11:24:43 +10001668 struct nvkm_output *outp;
Ben Skeggs16d4c032013-02-20 18:56:33 +10001669 u32 pclk = nv_rd32(priv, 0x610ad0 + (head * 0x540)) & 0x3fffff;
Ben Skeggs415f12e2014-05-21 11:24:43 +10001670 u32 conf;
Ben Skeggs476e84e2013-02-11 09:24:23 +10001671
Ben Skeggs415f12e2014-05-21 11:24:43 +10001672 outp = exec_clkcmp(priv, head, 1, pclk, &conf);
1673 if (!outp)
1674 return;
Ben Skeggs16d4c032013-02-20 18:56:33 +10001675
Ben Skeggs415f12e2014-05-21 11:24:43 +10001676 if (outp->info.location == 0 && outp->info.type == DCB_OUTPUT_TMDS)
1677 nv50_disp_intr_unk40_0_tmds(priv, &outp->info);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001678}
1679
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001680void
1681nv50_disp_intr_supervisor(struct work_struct *work)
Ben Skeggs186ecad2012-11-09 12:09:48 +10001682{
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001683 struct nv50_disp_priv *priv =
1684 container_of(work, struct nv50_disp_priv, supervisor);
Ben Skeggsb62b9ec2014-02-20 23:19:58 +10001685 struct nv50_disp_impl *impl = (void *)nv_object(priv)->oclass;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001686 u32 super = nv_rd32(priv, 0x610030);
Ben Skeggs16d4c032013-02-20 18:56:33 +10001687 int head;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001688
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001689 nv_debug(priv, "supervisor 0x%08x 0x%08x\n", priv->super, super);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001690
Ben Skeggs16d4c032013-02-20 18:56:33 +10001691 if (priv->super & 0x00000010) {
Ben Skeggsb62b9ec2014-02-20 23:19:58 +10001692 nv50_disp_mthd_chan(priv, NV_DBG_DEBUG, 0, impl->mthd.core);
Ben Skeggs16d4c032013-02-20 18:56:33 +10001693 for (head = 0; head < priv->head.nr; head++) {
1694 if (!(super & (0x00000020 << head)))
1695 continue;
1696 if (!(super & (0x00000080 << head)))
1697 continue;
1698 nv50_disp_intr_unk10_0(priv, head);
1699 }
1700 } else
1701 if (priv->super & 0x00000020) {
1702 for (head = 0; head < priv->head.nr; head++) {
1703 if (!(super & (0x00000080 << head)))
1704 continue;
1705 nv50_disp_intr_unk20_0(priv, head);
1706 }
1707 for (head = 0; head < priv->head.nr; head++) {
1708 if (!(super & (0x00000200 << head)))
1709 continue;
1710 nv50_disp_intr_unk20_1(priv, head);
1711 }
1712 for (head = 0; head < priv->head.nr; head++) {
1713 if (!(super & (0x00000080 << head)))
1714 continue;
1715 nv50_disp_intr_unk20_2(priv, head);
1716 }
1717 } else
1718 if (priv->super & 0x00000040) {
1719 for (head = 0; head < priv->head.nr; head++) {
1720 if (!(super & (0x00000080 << head)))
1721 continue;
1722 nv50_disp_intr_unk40_0(priv, head);
1723 }
1724 }
1725
1726 nv_wr32(priv, 0x610030, 0x80000000);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001727}
1728
Ben Skeggs70cabe42012-08-14 10:04:04 +10001729void
Ben Skeggsebb945a2012-07-20 08:17:34 +10001730nv50_disp_intr(struct nouveau_subdev *subdev)
1731{
1732 struct nv50_disp_priv *priv = (void *)subdev;
Ben Skeggs186ecad2012-11-09 12:09:48 +10001733 u32 intr0 = nv_rd32(priv, 0x610020);
1734 u32 intr1 = nv_rd32(priv, 0x610024);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001735
Ben Skeggs117e16332014-02-21 11:06:40 +10001736 while (intr0 & 0x001f0000) {
1737 u32 chid = __ffs(intr0 & 0x001f0000) - 16;
1738 nv50_disp_intr_error(priv, chid);
1739 intr0 &= ~(0x00010000 << chid);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001740 }
1741
1742 if (intr1 & 0x00000004) {
Ben Skeggs79ca2772014-08-10 04:10:20 +10001743 nouveau_disp_vblank(&priv->base, 0);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001744 nv_wr32(priv, 0x610024, 0x00000004);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001745 intr1 &= ~0x00000004;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001746 }
1747
Ben Skeggs186ecad2012-11-09 12:09:48 +10001748 if (intr1 & 0x00000008) {
Ben Skeggs79ca2772014-08-10 04:10:20 +10001749 nouveau_disp_vblank(&priv->base, 1);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001750 nv_wr32(priv, 0x610024, 0x00000008);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001751 intr1 &= ~0x00000008;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001752 }
1753
Ben Skeggs186ecad2012-11-09 12:09:48 +10001754 if (intr1 & 0x00000070) {
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001755 priv->super = (intr1 & 0x00000070);
1756 schedule_work(&priv->supervisor);
1757 nv_wr32(priv, 0x610024, priv->super);
Ben Skeggs186ecad2012-11-09 12:09:48 +10001758 intr1 &= ~0x00000070;
1759 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001760}
1761
1762static int
1763nv50_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
Ben Skeggs370c00f2012-08-14 14:11:49 +10001764 struct nouveau_oclass *oclass, void *data, u32 size,
1765 struct nouveau_object **pobject)
Ben Skeggsebb945a2012-07-20 08:17:34 +10001766{
1767 struct nv50_disp_priv *priv;
1768 int ret;
1769
Ben Skeggs1d7c71a2013-01-31 09:23:34 +10001770 ret = nouveau_disp_create(parent, engine, oclass, 2, "PDISP",
Ben Skeggsebb945a2012-07-20 08:17:34 +10001771 "display", &priv);
1772 *pobject = nv_object(priv);
1773 if (ret)
1774 return ret;
1775
Ben Skeggs70cabe42012-08-14 10:04:04 +10001776 nv_engine(priv)->sclass = nv50_disp_base_oclass;
1777 nv_engine(priv)->cclass = &nv50_disp_cclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001778 nv_subdev(priv)->intr = nv50_disp_intr;
Ben Skeggs5cc027f2013-02-18 17:50:51 -05001779 INIT_WORK(&priv->supervisor, nv50_disp_intr_supervisor);
Ben Skeggs70cabe42012-08-14 10:04:04 +10001780 priv->sclass = nv50_disp_sclass;
1781 priv->head.nr = 2;
1782 priv->dac.nr = 3;
1783 priv->sor.nr = 2;
Ben Skeggsa2bc2832013-02-11 09:11:08 +10001784 priv->pior.nr = 3;
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001785 priv->dac.power = nv50_dac_power;
Ben Skeggs7ebb38b2012-11-09 09:38:06 +10001786 priv->dac.sense = nv50_dac_sense;
Ben Skeggsef22c8b2012-11-09 09:32:56 +10001787 priv->sor.power = nv50_sor_power;
Ben Skeggsa2bc2832013-02-11 09:11:08 +10001788 priv->pior.power = nv50_pior_power;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001789 return 0;
1790}
1791
Ben Skeggsa8f8b482014-02-20 21:33:34 +10001792struct nouveau_oclass *
Ben Skeggsb8407c92014-05-17 11:19:54 +10001793nv50_disp_outp_sclass[] = {
1794 &nv50_pior_dp_impl.base.base,
1795 NULL
1796};
1797
1798struct nouveau_oclass *
Ben Skeggsa8f8b482014-02-20 21:33:34 +10001799nv50_disp_oclass = &(struct nv50_disp_impl) {
1800 .base.base.handle = NV_ENGINE(DISP, 0x50),
1801 .base.base.ofuncs = &(struct nouveau_ofuncs) {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001802 .ctor = nv50_disp_ctor,
1803 .dtor = _nouveau_disp_dtor,
1804 .init = _nouveau_disp_init,
1805 .fini = _nouveau_disp_fini,
1806 },
Ben Skeggs79ca2772014-08-10 04:10:20 +10001807 .base.vblank = &nv50_disp_vblank_func,
Ben Skeggsb8407c92014-05-17 11:19:54 +10001808 .base.outp = nv50_disp_outp_sclass,
Ben Skeggsd67d92c2014-02-20 15:14:10 +10001809 .mthd.core = &nv50_disp_mast_mthd_chan,
1810 .mthd.base = &nv50_disp_sync_mthd_chan,
1811 .mthd.ovly = &nv50_disp_ovly_mthd_chan,
1812 .mthd.prev = 0x000004,
Ben Skeggsa8f8b482014-02-20 21:33:34 +10001813}.base.base;