blob: 451f01e145c2310b80aa92ba7b1676fcb7ecb54f [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
25
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
28/* Synopsis specific PCIE configuration registers */
29#define PCIE_PORT_LINK_CONTROL 0x710
30#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090031#define PORT_LINK_MODE_1_LANES (0x1 << 16)
32#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090033#define PORT_LINK_MODE_4_LANES (0x7 << 16)
Zhou Wang5b0f0732015-05-13 14:44:34 +080034#define PORT_LINK_MODE_8_LANES (0xf << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090035
36#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
37#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
Zhou Wanged8b4722015-08-26 11:17:34 +080038#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090039#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
40#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
41#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Zhou Wang5b0f0732015-05-13 14:44:34 +080042#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090043
44#define PCIE_MSI_ADDR_LO 0x820
45#define PCIE_MSI_ADDR_HI 0x824
46#define PCIE_MSI_INTR0_ENABLE 0x828
47#define PCIE_MSI_INTR0_MASK 0x82C
48#define PCIE_MSI_INTR0_STATUS 0x830
49
50#define PCIE_ATU_VIEWPORT 0x900
51#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
52#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
53#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
54#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
55#define PCIE_ATU_CR1 0x904
56#define PCIE_ATU_TYPE_MEM (0x0 << 0)
57#define PCIE_ATU_TYPE_IO (0x2 << 0)
58#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
59#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
60#define PCIE_ATU_CR2 0x908
61#define PCIE_ATU_ENABLE (0x1 << 31)
62#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
63#define PCIE_ATU_LOWER_BASE 0x90C
64#define PCIE_ATU_UPPER_BASE 0x910
65#define PCIE_ATU_LIMIT 0x914
66#define PCIE_ATU_LOWER_TARGET 0x918
67#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
68#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
69#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
70#define PCIE_ATU_UPPER_TARGET 0x91C
71
Jingoo Han4b1ced82013-07-31 17:14:10 +090072static struct hw_pci dw_pci;
Jingoo Han340cba62013-06-21 16:24:54 +090073
Bjorn Helgaas73e40852013-10-09 09:12:37 -060074static unsigned long global_io_offset;
Jingoo Han340cba62013-06-21 16:24:54 +090075
76static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
77{
Lucas Stach84a263f2014-09-05 09:37:55 -060078 BUG_ON(!sys->private_data);
79
Jingoo Han340cba62013-06-21 16:24:54 +090080 return sys->private_data;
81}
82
Pratyush Ananda01ef592013-12-11 15:08:32 +053083int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090084{
Gabriele Paolonic003ca92015-10-08 14:27:43 -050085 if (size == 4)
86 *val = readl(addr);
Jingoo Han340cba62013-06-21 16:24:54 +090087 else if (size == 2)
Gabriele Paolonic003ca92015-10-08 14:27:43 -050088 *val = readw(addr + (where & 2));
89 else if (size == 1)
90 *val = readb(addr + (where & 1));
91 else {
92 *val = 0;
Jingoo Han340cba62013-06-21 16:24:54 +090093 return PCIBIOS_BAD_REGISTER_NUMBER;
Gabriele Paolonic003ca92015-10-08 14:27:43 -050094 }
Jingoo Han340cba62013-06-21 16:24:54 +090095
96 return PCIBIOS_SUCCESSFUL;
97}
98
Pratyush Ananda01ef592013-12-11 15:08:32 +053099int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900100{
101 if (size == 4)
102 writel(val, addr);
103 else if (size == 2)
104 writew(val, addr + (where & 2));
105 else if (size == 1)
106 writeb(val, addr + (where & 3));
107 else
108 return PCIBIOS_BAD_REGISTER_NUMBER;
109
110 return PCIBIOS_SUCCESSFUL;
111}
112
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900113static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900114{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900115 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900116 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900117 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900118 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900119}
120
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900121static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900122{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900123 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900124 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900125 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900126 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900127}
128
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600129static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
130 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900131{
132 int ret;
133
Jingoo Han4b1ced82013-07-31 17:14:10 +0900134 if (pp->ops->rd_own_conf)
135 ret = pp->ops->rd_own_conf(pp, where, size, val);
136 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530137 ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
138 size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900139
Jingoo Han340cba62013-06-21 16:24:54 +0900140 return ret;
141}
142
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600143static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
144 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900145{
146 int ret;
147
Jingoo Han4b1ced82013-07-31 17:14:10 +0900148 if (pp->ops->wr_own_conf)
149 ret = pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900150 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530151 ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
152 size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900153
154 return ret;
155}
156
Jisheng Zhang63503c82015-04-30 16:22:28 +0800157static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
158 int type, u64 cpu_addr, u64 pci_addr, u32 size)
159{
160 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
161 PCIE_ATU_VIEWPORT);
162 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
163 dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
164 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
165 PCIE_ATU_LIMIT);
166 dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
167 dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
168 dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
169 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
170}
171
Jingoo Hanf342d942013-09-06 15:54:59 +0900172static struct irq_chip dw_msi_irq_chip = {
173 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100174 .irq_enable = pci_msi_unmask_irq,
175 .irq_disable = pci_msi_mask_irq,
176 .irq_mask = pci_msi_mask_irq,
177 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900178};
179
180/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100181irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900182{
183 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900184 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100185 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900186
187 for (i = 0; i < MAX_MSI_CTRLS; i++) {
188 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
189 (u32 *)&val);
190 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100191 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900192 pos = 0;
193 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900194 irq = irq_find_mapping(pp->irq_domain,
195 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100196 dw_pcie_wr_own_conf(pp,
197 PCIE_MSI_INTR0_STATUS + i * 12,
198 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900199 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900200 pos++;
201 }
202 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900203 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100204
205 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900206}
207
208void dw_pcie_msi_init(struct pcie_port *pp)
209{
Lucas Stachc8947fb2015-09-18 13:58:35 -0500210 u64 msi_target;
211
Jingoo Hanf342d942013-09-06 15:54:59 +0900212 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
Lucas Stachc8947fb2015-09-18 13:58:35 -0500213 msi_target = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900214
215 /* program the msi_data */
216 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
Lucas Stachc8947fb2015-09-18 13:58:35 -0500217 (u32)(msi_target & 0xffffffff));
218 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
219 (u32)(msi_target >> 32 & 0xffffffff));
Jingoo Hanf342d942013-09-06 15:54:59 +0900220}
221
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400222static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
223{
224 unsigned int res, bit, val;
225
226 res = (irq / 32) * 12;
227 bit = irq % 32;
228 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
229 val &= ~(1 << bit);
230 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
231}
232
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100233static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900234 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100235{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400236 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100237
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700238 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100239 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900240 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400241 if (pp->ops->msi_clear_irq)
242 pp->ops->msi_clear_irq(pp, pos + i);
243 else
244 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100245 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200246
247 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100248}
249
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400250static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
251{
252 unsigned int res, bit, val;
253
254 res = (irq / 32) * 12;
255 bit = irq % 32;
256 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
257 val |= 1 << bit;
258 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
259}
260
Jingoo Hanf342d942013-09-06 15:54:59 +0900261static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
262{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200263 int irq, pos0, i;
Jiang Liue39758e2015-07-09 16:00:43 +0800264 struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(desc));
Jingoo Hanf342d942013-09-06 15:54:59 +0900265
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200266 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
267 order_base_2(no_irqs));
268 if (pos0 < 0)
269 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900270
Pratyush Anand904d0e72013-10-09 21:32:12 +0900271 irq = irq_find_mapping(pp->irq_domain, pos0);
272 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900273 goto no_valid_irq;
274
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100275 /*
276 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
277 * descs so there is no need to allocate descs here. We can therefore
278 * assume that if irq_find_mapping above returns non-zero, then the
279 * descs are also successfully allocated.
280 */
281
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700282 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100283 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
284 clear_irq_range(pp, irq, i, pos0);
285 goto no_valid_irq;
286 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900287 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400288 if (pp->ops->msi_set_irq)
289 pp->ops->msi_set_irq(pp, pos0 + i);
290 else
291 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900292 }
293
294 *pos = pos0;
Lucas Stach79707372015-09-18 13:58:35 -0500295 desc->nvec_used = no_irqs;
296 desc->msi_attrib.multiple = order_base_2(no_irqs);
297
Jingoo Hanf342d942013-09-06 15:54:59 +0900298 return irq;
299
300no_valid_irq:
301 *pos = pos0;
302 return -ENOSPC;
303}
304
Lucas Stachea643e12015-09-18 13:58:35 -0500305static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
Jingoo Hanf342d942013-09-06 15:54:59 +0900306{
Jingoo Hanf342d942013-09-06 15:54:59 +0900307 struct msi_msg msg;
Lucas Stachc8947fb2015-09-18 13:58:35 -0500308 u64 msi_target;
Jingoo Hanf342d942013-09-06 15:54:59 +0900309
Minghuan Lian450e3442014-09-23 22:28:58 +0800310 if (pp->ops->get_msi_addr)
Lucas Stachc8947fb2015-09-18 13:58:35 -0500311 msi_target = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400312 else
Lucas Stachc8947fb2015-09-18 13:58:35 -0500313 msi_target = virt_to_phys((void *)pp->msi_data);
314
315 msg.address_lo = (u32)(msi_target & 0xffffffff);
316 msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
Minghuan Lian24832b42014-09-23 22:28:59 +0800317
318 if (pp->ops->get_msi_data)
319 msg.data = pp->ops->get_msi_data(pp, pos);
320 else
321 msg.data = pos;
322
Jiang Liu83a18912014-11-09 23:10:34 +0800323 pci_write_msi_msg(irq, &msg);
Lucas Stachea643e12015-09-18 13:58:35 -0500324}
325
326static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
327 struct msi_desc *desc)
328{
329 int irq, pos;
330 struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);
331
332 if (desc->msi_attrib.is_msix)
333 return -EINVAL;
334
335 irq = assign_irq(1, desc, &pos);
336 if (irq < 0)
337 return irq;
338
339 dw_msi_setup_msg(pp, irq, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900340
341 return 0;
342}
343
Lucas Stach79707372015-09-18 13:58:35 -0500344static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
345 int nvec, int type)
346{
347#ifdef CONFIG_PCI_MSI
348 int irq, pos;
349 struct msi_desc *desc;
350 struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);
351
352 /* MSI-X interrupts are not supported */
353 if (type == PCI_CAP_ID_MSIX)
354 return -EINVAL;
355
356 WARN_ON(!list_is_singular(&pdev->dev.msi_list));
357 desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
358
359 irq = assign_irq(nvec, desc, &pos);
360 if (irq < 0)
361 return irq;
362
363 dw_msi_setup_msg(pp, irq, pos);
364
365 return 0;
366#else
367 return -EINVAL;
368#endif
369}
370
Yijing Wangc2791b82014-11-11 17:45:45 -0700371static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900372{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200373 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800374 struct msi_desc *msi = irq_data_get_msi_desc(data);
Jiang Liue39758e2015-07-09 16:00:43 +0800375 struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(msi));
Lucas Stach91f8ae82014-09-30 18:36:26 +0200376
377 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900378}
379
Yijing Wangc2791b82014-11-11 17:45:45 -0700380static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900381 .setup_irq = dw_msi_setup_irq,
Lucas Stach79707372015-09-18 13:58:35 -0500382 .setup_irqs = dw_msi_setup_irqs,
Jingoo Hanf342d942013-09-06 15:54:59 +0900383 .teardown_irq = dw_msi_teardown_irq,
384};
385
Jingoo Han4b1ced82013-07-31 17:14:10 +0900386int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900387{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900388 if (pp->ops->link_up)
389 return pp->ops->link_up(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900390 else
Jingoo Han340cba62013-06-21 16:24:54 +0900391 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900392}
393
Jingoo Hanf342d942013-09-06 15:54:59 +0900394static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
395 irq_hw_number_t hwirq)
396{
397 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
398 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900399
400 return 0;
401}
402
403static const struct irq_domain_ops msi_domain_ops = {
404 .map = dw_pcie_msi_map,
405};
406
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300407int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900408{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900409 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530410 struct platform_device *pdev = to_platform_device(pp->dev);
Jingoo Han340cba62013-06-21 16:24:54 +0900411 struct of_pci_range range;
412 struct of_pci_range_parser parser;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530413 struct resource *cfg_res;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530414 u32 val, na, ns;
415 const __be32 *addrp;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400416 int i, index, ret;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530417
418 /* Find the address cell size and the number of cells in order to get
419 * the untranslated address.
420 */
421 of_property_read_u32(np, "#address-cells", &na);
422 ns = of_n_size_cells(np);
Jingoo Hanf342d942013-09-06 15:54:59 +0900423
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530424 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
425 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600426 pp->cfg0_size = resource_size(cfg_res)/2;
427 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530428 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600429 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530430
431 /* Find the untranslated configuration space address */
432 index = of_property_match_string(np, "reg-names", "config");
Fabio Estevam9f0dbe02014-09-22 14:52:07 -0600433 addrp = of_get_address(np, index, NULL, NULL);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530434 pp->cfg0_mod_base = of_read_number(addrp, ns);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600435 pp->cfg1_mod_base = pp->cfg0_mod_base + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400436 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530437 dev_err(pp->dev, "missing *config* reg space\n");
438 }
439
Jingoo Han340cba62013-06-21 16:24:54 +0900440 if (of_pci_range_parser_init(&parser, np)) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900441 dev_err(pp->dev, "missing ranges property\n");
Jingoo Han340cba62013-06-21 16:24:54 +0900442 return -EINVAL;
443 }
444
445 /* Get the I/O and memory ranges from DT */
446 for_each_of_pci_range(&parser, &range) {
447 unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
Jingoo Han2c992f32014-11-12 12:27:04 +0900448
Jingoo Han340cba62013-06-21 16:24:54 +0900449 if (restype == IORESOURCE_IO) {
450 of_pci_range_to_resource(&range, np, &pp->io);
451 pp->io.name = "I/O";
452 pp->io.start = max_t(resource_size_t,
453 PCIBIOS_MIN_IO,
454 range.pci_addr + global_io_offset);
455 pp->io.end = min_t(resource_size_t,
456 IO_SPACE_LIMIT,
457 range.pci_addr + range.size
Minghuan Lian0c61ea72014-09-23 22:28:57 +0800458 + global_io_offset - 1);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600459 pp->io_size = resource_size(&pp->io);
460 pp->io_bus_addr = range.pci_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530461 pp->io_base = range.cpu_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530462
463 /* Find the untranslated IO space address */
464 pp->io_mod_base = of_read_number(parser.range -
465 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900466 }
467 if (restype == IORESOURCE_MEM) {
468 of_pci_range_to_resource(&range, np, &pp->mem);
469 pp->mem.name = "MEM";
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600470 pp->mem_size = resource_size(&pp->mem);
471 pp->mem_bus_addr = range.pci_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530472
473 /* Find the untranslated MEM space address */
474 pp->mem_mod_base = of_read_number(parser.range -
475 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900476 }
477 if (restype == 0) {
478 of_pci_range_to_resource(&range, np, &pp->cfg);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600479 pp->cfg0_size = resource_size(&pp->cfg)/2;
480 pp->cfg1_size = resource_size(&pp->cfg)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530481 pp->cfg0_base = pp->cfg.start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600482 pp->cfg1_base = pp->cfg.start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530483
484 /* Find the untranslated configuration space address */
485 pp->cfg0_mod_base = of_read_number(parser.range -
486 parser.np + na, ns);
487 pp->cfg1_mod_base = pp->cfg0_mod_base +
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600488 pp->cfg0_size;
Jingoo Han340cba62013-06-21 16:24:54 +0900489 }
490 }
491
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200492 ret = of_pci_parse_bus_range(np, &pp->busn);
493 if (ret < 0) {
494 pp->busn.name = np->name;
495 pp->busn.start = 0;
496 pp->busn.end = 0xff;
497 pp->busn.flags = IORESOURCE_BUS;
498 dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n",
499 ret, &pp->busn);
500 }
501
Jingoo Han4b1ced82013-07-31 17:14:10 +0900502 if (!pp->dbi_base) {
503 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
504 resource_size(&pp->cfg));
505 if (!pp->dbi_base) {
506 dev_err(pp->dev, "error with ioremap\n");
507 return -ENOMEM;
508 }
Jingoo Han340cba62013-06-21 16:24:54 +0900509 }
Jingoo Han340cba62013-06-21 16:24:54 +0900510
Jingoo Han4b1ced82013-07-31 17:14:10 +0900511 pp->mem_base = pp->mem.start;
512
Jingoo Han4b1ced82013-07-31 17:14:10 +0900513 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400514 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600515 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400516 if (!pp->va_cfg0_base) {
517 dev_err(pp->dev, "error with ioremap in function\n");
518 return -ENOMEM;
519 }
Jingoo Han340cba62013-06-21 16:24:54 +0900520 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400521
Jingoo Han4b1ced82013-07-31 17:14:10 +0900522 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400523 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600524 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400525 if (!pp->va_cfg1_base) {
526 dev_err(pp->dev, "error with ioremap\n");
527 return -ENOMEM;
528 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900529 }
Jingoo Han340cba62013-06-21 16:24:54 +0900530
Jingoo Han4b1ced82013-07-31 17:14:10 +0900531 if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
532 dev_err(pp->dev, "Failed to parse the number of lanes\n");
533 return -EINVAL;
534 }
Jingoo Han340cba62013-06-21 16:24:54 +0900535
Jingoo Hanf342d942013-09-06 15:54:59 +0900536 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400537 if (!pp->ops->msi_host_init) {
538 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
539 MAX_MSI_IRQS, &msi_domain_ops,
540 &dw_pcie_msi_chip);
541 if (!pp->irq_domain) {
542 dev_err(pp->dev, "irq domain init failed\n");
543 return -ENXIO;
544 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900545
Murali Karicherib14a3d12014-07-23 14:54:51 -0400546 for (i = 0; i < MAX_MSI_IRQS; i++)
547 irq_create_mapping(pp->irq_domain, i);
548 } else {
549 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
550 if (ret < 0)
551 return ret;
552 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900553 }
554
Jingoo Han4b1ced82013-07-31 17:14:10 +0900555 if (pp->ops->host_init)
556 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900557
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800558 if (!pp->ops->rd_other_conf)
559 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
560 PCIE_ATU_TYPE_MEM, pp->mem_mod_base,
561 pp->mem_bus_addr, pp->mem_size);
562
Jingoo Han4b1ced82013-07-31 17:14:10 +0900563 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
564
565 /* program correct class for RC */
566 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
567
568 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
569 val |= PORT_LOGIC_SPEED_CHANGE;
570 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
571
Yijing Wang0815f952014-11-11 15:38:07 -0700572#ifdef CONFIG_PCI_MSI
573 dw_pcie_msi_chip.dev = pp->dev;
Yijing Wang0815f952014-11-11 15:38:07 -0700574#endif
575
Jingoo Han4b1ced82013-07-31 17:14:10 +0900576 dw_pci.nr_controllers = 1;
577 dw_pci.private_data = (void **)&pp;
578
Lucas Stach804f57b2014-03-05 14:25:51 +0100579 pci_common_init_dev(pp->dev, &dw_pci);
Jingoo Han340cba62013-06-21 16:24:54 +0900580
Jingoo Han340cba62013-06-21 16:24:54 +0900581 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900582}
Jingoo Han340cba62013-06-21 16:24:54 +0900583
Jingoo Han4b1ced82013-07-31 17:14:10 +0900584static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
585 u32 devfn, int where, int size, u32 *val)
586{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800587 int ret, type;
588 u32 address, busdev, cfg_size;
589 u64 cpu_addr;
590 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900591
592 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
593 PCIE_ATU_FUNC(PCI_FUNC(devfn));
594 address = where & ~0x3;
595
596 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800597 type = PCIE_ATU_TYPE_CFG0;
598 cpu_addr = pp->cfg0_mod_base;
599 cfg_size = pp->cfg0_size;
600 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900601 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800602 type = PCIE_ATU_TYPE_CFG1;
603 cpu_addr = pp->cfg1_mod_base;
604 cfg_size = pp->cfg1_size;
605 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900606 }
607
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800608 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
609 type, cpu_addr,
610 busdev, cfg_size);
611 ret = dw_pcie_cfg_read(va_cfg_base + address, where, size, val);
612 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
613 PCIE_ATU_TYPE_IO, pp->io_mod_base,
614 pp->io_bus_addr, pp->io_size);
615
Jingoo Han340cba62013-06-21 16:24:54 +0900616 return ret;
617}
618
Jingoo Han4b1ced82013-07-31 17:14:10 +0900619static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
620 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900621{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800622 int ret, type;
623 u32 address, busdev, cfg_size;
624 u64 cpu_addr;
625 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900626
Jingoo Han4b1ced82013-07-31 17:14:10 +0900627 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
628 PCIE_ATU_FUNC(PCI_FUNC(devfn));
629 address = where & ~0x3;
Jingoo Han340cba62013-06-21 16:24:54 +0900630
Jingoo Han4b1ced82013-07-31 17:14:10 +0900631 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800632 type = PCIE_ATU_TYPE_CFG0;
633 cpu_addr = pp->cfg0_mod_base;
634 cfg_size = pp->cfg0_size;
635 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900636 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800637 type = PCIE_ATU_TYPE_CFG1;
638 cpu_addr = pp->cfg1_mod_base;
639 cfg_size = pp->cfg1_size;
640 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900641 }
642
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800643 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
644 type, cpu_addr,
645 busdev, cfg_size);
646 ret = dw_pcie_cfg_write(va_cfg_base + address, where, size, val);
647 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
648 PCIE_ATU_TYPE_IO, pp->io_mod_base,
649 pp->io_bus_addr, pp->io_size);
650
Jingoo Han4b1ced82013-07-31 17:14:10 +0900651 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900652}
653
Jingoo Han4b1ced82013-07-31 17:14:10 +0900654static int dw_pcie_valid_config(struct pcie_port *pp,
655 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900656{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900657 /* If there is no link, then there is no device */
658 if (bus->number != pp->root_bus_nr) {
659 if (!dw_pcie_link_up(pp))
660 return 0;
661 }
Jingoo Han340cba62013-06-21 16:24:54 +0900662
Jingoo Han4b1ced82013-07-31 17:14:10 +0900663 /* access only one slot on each root port */
664 if (bus->number == pp->root_bus_nr && dev > 0)
665 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900666
667 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900668 * do not read more than one device on the bus directly attached
669 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900670 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900671 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900672 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900673
674 return 1;
675}
676
Jingoo Han4b1ced82013-07-31 17:14:10 +0900677static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
678 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900679{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900680 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900681 int ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900682
Jingoo Han4b1ced82013-07-31 17:14:10 +0900683 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
684 *val = 0xffffffff;
685 return PCIBIOS_DEVICE_NOT_FOUND;
686 }
687
Jingoo Han4b1ced82013-07-31 17:14:10 +0900688 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400689 if (pp->ops->rd_other_conf)
690 ret = pp->ops->rd_other_conf(pp, bus, devfn,
691 where, size, val);
692 else
693 ret = dw_pcie_rd_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900694 where, size, val);
695 else
696 ret = dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900697
698 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900699}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900700
701static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
702 int where, int size, u32 val)
703{
704 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900705 int ret;
706
Jingoo Han4b1ced82013-07-31 17:14:10 +0900707 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
708 return PCIBIOS_DEVICE_NOT_FOUND;
709
Jingoo Han4b1ced82013-07-31 17:14:10 +0900710 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400711 if (pp->ops->wr_other_conf)
712 ret = pp->ops->wr_other_conf(pp, bus, devfn,
713 where, size, val);
714 else
715 ret = dw_pcie_wr_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900716 where, size, val);
717 else
718 ret = dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900719
720 return ret;
721}
722
723static struct pci_ops dw_pcie_ops = {
724 .read = dw_pcie_rd_conf,
725 .write = dw_pcie_wr_conf,
726};
727
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600728static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900729{
730 struct pcie_port *pp;
731
732 pp = sys_to_pcie(sys);
733
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600734 if (global_io_offset < SZ_1M && pp->io_size > 0) {
735 sys->io_offset = global_io_offset - pp->io_bus_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530736 pci_ioremap_io(global_io_offset, pp->io_base);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900737 global_io_offset += SZ_64K;
738 pci_add_resource_offset(&sys->resources, &pp->io,
739 sys->io_offset);
740 }
741
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600742 sys->mem_offset = pp->mem.start - pp->mem_bus_addr;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900743 pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200744 pci_add_resource(&sys->resources, &pp->busn);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900745
746 return 1;
747}
748
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600749static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900750{
751 struct pci_bus *bus;
752 struct pcie_port *pp = sys_to_pcie(sys);
753
Lucas Stach92483df2014-07-23 19:52:39 +0200754 pp->root_bus_nr = sys->busnr;
Lorenzo Pieralisi8953aab2015-07-29 12:33:18 +0100755
756 if (IS_ENABLED(CONFIG_PCI_MSI))
757 bus = pci_scan_root_bus_msi(pp->dev, sys->busnr, &dw_pcie_ops,
758 sys, &sys->resources,
759 &dw_pcie_msi_chip);
760 else
761 bus = pci_scan_root_bus(pp->dev, sys->busnr, &dw_pcie_ops,
762 sys, &sys->resources);
763
Lucas Stach92483df2014-07-23 19:52:39 +0200764 if (!bus)
765 return NULL;
766
Murali Karicherib14a3d12014-07-23 14:54:51 -0400767 if (bus && pp->ops->scan_bus)
768 pp->ops->scan_bus(pp);
769
Jingoo Han4b1ced82013-07-31 17:14:10 +0900770 return bus;
771}
772
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600773static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900774{
775 struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
Lucas Stach804f57b2014-03-05 14:25:51 +0100776 int irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900777
Lucas Stach804f57b2014-03-05 14:25:51 +0100778 irq = of_irq_parse_and_map_pci(dev, slot, pin);
779 if (!irq)
780 irq = pp->irq;
781
782 return irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900783}
784
785static struct hw_pci dw_pci = {
786 .setup = dw_pcie_setup,
787 .scan = dw_pcie_scan_bus,
788 .map_irq = dw_pcie_map_irq,
789};
790
791void dw_pcie_setup_rc(struct pcie_port *pp)
792{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900793 u32 val;
794 u32 membase;
795 u32 memlimit;
796
Mohit Kumar66c5c342014-04-14 14:22:54 -0600797 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900798 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900799 val &= ~PORT_LINK_MODE_MASK;
800 switch (pp->lanes) {
801 case 1:
802 val |= PORT_LINK_MODE_1_LANES;
803 break;
804 case 2:
805 val |= PORT_LINK_MODE_2_LANES;
806 break;
807 case 4:
808 val |= PORT_LINK_MODE_4_LANES;
809 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800810 case 8:
811 val |= PORT_LINK_MODE_8_LANES;
812 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900813 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900814 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900815
816 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900817 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900818 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
819 switch (pp->lanes) {
820 case 1:
821 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
822 break;
823 case 2:
824 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
825 break;
826 case 4:
827 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
828 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800829 case 8:
830 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
831 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900832 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900833 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900834
835 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900836 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530837 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900838
839 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900840 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900841 val &= 0xffff00ff;
842 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900843 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900844
845 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900846 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900847 val &= 0xff000000;
848 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900849 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900850
851 /* setup memory base, memory limit */
852 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600853 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900854 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900855 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900856
857 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900858 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900859 val &= 0xffff0000;
860 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
861 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900862 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900863}
Jingoo Han340cba62013-06-21 16:24:54 +0900864
865MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900866MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900867MODULE_LICENSE("GPL v2");