blob: 0aa38c23e064af1ee52f1cb30f08e77bb17bfec7 [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +080024#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070026#include <linux/err.h>
27#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080038#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070044
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
Robin Gongf62cacc2014-09-11 09:18:44 +080057/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070059struct spi_imx_config {
60 unsigned int speed_hz;
61 unsigned int bpw;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070062};
63
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020064enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080065 IMX1_CSPI,
66 IMX21_CSPI,
67 IMX27_CSPI,
68 IMX31_CSPI,
69 IMX35_CSPI, /* CSPI on all i.mx except above */
70 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020071};
72
73struct spi_imx_data;
74
75struct spi_imx_devtype_data {
76 void (*intctrl)(struct spi_imx_data *, int);
Alexander Shiyanb36581d2016-06-08 20:02:06 +030077 int (*config)(struct spi_device *, struct spi_imx_config *);
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020078 void (*trigger)(struct spi_imx_data *);
79 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020080 void (*reset)(struct spi_imx_data *);
Shawn Guo04ee5852011-07-10 01:16:39 +080081 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020082};
83
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070084struct spi_imx_data {
85 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010086 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070087
88 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020089 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010090 unsigned long base_phys;
91
Sascha Haueraa29d842012-03-07 09:30:22 +010092 struct clk *clk_per;
93 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070094 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010095 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070096
Anton Bondarenkof12ae172016-02-24 09:20:29 +010097 unsigned int bytes_per_word;
98
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070099 unsigned int count;
100 void (*tx)(struct spi_imx_data *);
101 void (*rx)(struct spi_imx_data *);
102 void *rx_buf;
103 const void *tx_buf;
104 unsigned int txfifo; /* number of words pushed in tx FIFO */
105
Robin Gongf62cacc2014-09-11 09:18:44 +0800106 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800107 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100108 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800109 struct completion dma_rx_completion;
110 struct completion dma_tx_completion;
111
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200112 const struct spi_imx_devtype_data *devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700113};
114
Shawn Guo04ee5852011-07-10 01:16:39 +0800115static inline int is_imx27_cspi(struct spi_imx_data *d)
116{
117 return d->devtype_data->devtype == IMX27_CSPI;
118}
119
120static inline int is_imx35_cspi(struct spi_imx_data *d)
121{
122 return d->devtype_data->devtype == IMX35_CSPI;
123}
124
Anton Bondarenkof8a87612015-12-05 17:57:02 +0100125static inline int is_imx51_ecspi(struct spi_imx_data *d)
126{
127 return d->devtype_data->devtype == IMX51_ECSPI;
128}
129
Shawn Guo04ee5852011-07-10 01:16:39 +0800130static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
131{
Anton Bondarenkof8a87612015-12-05 17:57:02 +0100132 return is_imx51_ecspi(d) ? 64 : 8;
Shawn Guo04ee5852011-07-10 01:16:39 +0800133}
134
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700135#define MXC_SPI_BUF_RX(type) \
136static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
137{ \
138 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
139 \
140 if (spi_imx->rx_buf) { \
141 *(type *)spi_imx->rx_buf = val; \
142 spi_imx->rx_buf += sizeof(type); \
143 } \
144}
145
146#define MXC_SPI_BUF_TX(type) \
147static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
148{ \
149 type val = 0; \
150 \
151 if (spi_imx->tx_buf) { \
152 val = *(type *)spi_imx->tx_buf; \
153 spi_imx->tx_buf += sizeof(type); \
154 } \
155 \
156 spi_imx->count -= sizeof(type); \
157 \
158 writel(val, spi_imx->base + MXC_CSPITXDATA); \
159}
160
161MXC_SPI_BUF_RX(u8)
162MXC_SPI_BUF_TX(u8)
163MXC_SPI_BUF_RX(u16)
164MXC_SPI_BUF_TX(u16)
165MXC_SPI_BUF_RX(u32)
166MXC_SPI_BUF_TX(u32)
167
168/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
169 * (which is currently not the case in this driver)
170 */
171static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
172 256, 384, 512, 768, 1024};
173
174/* MX21, MX27 */
175static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Shawn Guo04ee5852011-07-10 01:16:39 +0800176 unsigned int fspi, unsigned int max)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700177{
Shawn Guo04ee5852011-07-10 01:16:39 +0800178 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700179
180 for (i = 2; i < max; i++)
181 if (fspi * mxc_clkdivs[i] >= fin)
182 return i;
183
184 return max;
185}
186
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200187/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700188static unsigned int spi_imx_clkdiv_2(unsigned int fin,
189 unsigned int fspi)
190{
191 int i, div = 4;
192
193 for (i = 0; i < 7; i++) {
194 if (fspi * div >= fin)
195 return i;
196 div <<= 1;
197 }
198
199 return 7;
200}
201
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100202static int spi_imx_bytes_per_word(const int bpw)
203{
204 return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
205}
206
Robin Gongf62cacc2014-09-11 09:18:44 +0800207static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
208 struct spi_transfer *transfer)
209{
210 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Sascha Hauercd8dd412016-03-17 09:21:50 +0100211 unsigned int bpw;
Robin Gongf62cacc2014-09-11 09:18:44 +0800212
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100213 if (!master->dma_rx)
214 return false;
215
Sascha Hauercd8dd412016-03-17 09:21:50 +0100216 if (!transfer)
217 return false;
218
219 bpw = transfer->bits_per_word;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100220 if (!bpw)
221 bpw = spi->bits_per_word;
222
223 bpw = spi_imx_bytes_per_word(bpw);
224
225 if (bpw != 1 && bpw != 2 && bpw != 4)
226 return false;
227
228 if (transfer->len < spi_imx->wml * bpw)
229 return false;
230
231 if (transfer->len % (spi_imx->wml * bpw))
232 return false;
233
234 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800235}
236
Shawn Guo66de7572011-07-10 01:16:37 +0800237#define MX51_ECSPI_CTRL 0x08
238#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
239#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800240#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800241#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
242#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
243#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
244#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
245#define MX51_ECSPI_CTRL_BL_OFFSET 20
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200246
Shawn Guo66de7572011-07-10 01:16:37 +0800247#define MX51_ECSPI_CONFIG 0x0c
248#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
249#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
250#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
251#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200252#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200253
Shawn Guo66de7572011-07-10 01:16:37 +0800254#define MX51_ECSPI_INT 0x10
255#define MX51_ECSPI_INT_TEEN (1 << 0)
256#define MX51_ECSPI_INT_RREN (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200257
Robin Gongf62cacc2014-09-11 09:18:44 +0800258#define MX51_ECSPI_DMA 0x14
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100259#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
260#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
261#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
Robin Gongf62cacc2014-09-11 09:18:44 +0800262
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100263#define MX51_ECSPI_DMA_TEDEN (1 << 7)
264#define MX51_ECSPI_DMA_RXDEN (1 << 23)
265#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800266
Shawn Guo66de7572011-07-10 01:16:37 +0800267#define MX51_ECSPI_STAT 0x18
268#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200269
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200270#define MX51_ECSPI_TESTREG 0x20
271#define MX51_ECSPI_TESTREG_LBC BIT(31)
272
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200273/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100274static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
275 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200276{
277 /*
278 * there are two 4-bit dividers, the pre-divider divides by
279 * $pre, the post-divider by 2^$post
280 */
281 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100282 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200283
284 if (unlikely(fspi > fin))
285 return 0;
286
287 post = fls(fin) - fls(fspi);
288 if (fin > fspi << post)
289 post++;
290
291 /* now we have: (fin <= fspi << post) with post being minimal */
292
293 post = max(4U, post) - 4;
294 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100295 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
296 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200297 return 0xff;
298 }
299
300 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
301
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100302 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200303 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100304
305 /* Resulting frequency for the SCLK line. */
306 *fres = (fin / (pre + 1)) >> post;
307
Shawn Guo66de7572011-07-10 01:16:37 +0800308 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
309 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200310}
311
Shawn Guo66de7572011-07-10 01:16:37 +0800312static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200313{
314 unsigned val = 0;
315
316 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800317 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200318
319 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800320 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200321
Shawn Guo66de7572011-07-10 01:16:37 +0800322 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200323}
324
Shawn Guo66de7572011-07-10 01:16:37 +0800325static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200326{
Sascha Hauerb03c3882016-02-24 09:20:32 +0100327 u32 reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200328
Sascha Hauerb03c3882016-02-24 09:20:32 +0100329 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
330 reg |= MX51_ECSPI_CTRL_XCH;
Shawn Guo66de7572011-07-10 01:16:37 +0800331 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200332}
333
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300334static int __maybe_unused mx51_ecspi_config(struct spi_device *spi,
335 struct spi_imx_config *config)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200336{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300337 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100338 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200339 u32 clk = config->speed_hz, delay, reg;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100340 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200341
Sascha Hauerf020c392011-02-08 21:08:59 +0100342 /*
343 * The hardware seems to have a race condition when changing modes. The
344 * current assumption is that the selection of the channel arrives
345 * earlier in the hardware than the mode bits when they are written at
346 * the same time.
347 * So set master mode for all channels as we do not support slave mode.
348 */
Shawn Guo66de7572011-07-10 01:16:37 +0800349 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200350
351 /* set clock speed */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100352 ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100353 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200354
355 /* set chip select to use */
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300356 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200357
Shawn Guo66de7572011-07-10 01:16:37 +0800358 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200359
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300360 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200361
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300362 if (spi->mode & SPI_CPHA)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300363 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100364 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300365 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200366
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300367 if (spi->mode & SPI_CPOL) {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300368 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
369 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100370 } else {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300371 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
372 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200373 }
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300374 if (spi->mode & SPI_CS_HIGH)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300375 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100376 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300377 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200378
Sascha Hauerb03c3882016-02-24 09:20:32 +0100379 if (spi_imx->usedma)
380 ctrl |= MX51_ECSPI_CTRL_SMC;
381
Anton Bondarenkof677f172015-12-08 07:43:43 +0100382 /* CTRL register always go first to bring out controller from reset */
383 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
384
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200385 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300386 if (spi->mode & SPI_LOOP)
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200387 reg |= MX51_ECSPI_TESTREG_LBC;
388 else
389 reg &= ~MX51_ECSPI_TESTREG_LBC;
390 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
391
Shawn Guo66de7572011-07-10 01:16:37 +0800392 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200393
Marek Vasut6fd8b852013-12-18 18:31:47 +0100394 /*
395 * Wait until the changes in the configuration register CONFIGREG
396 * propagate into the hardware. It takes exactly one tick of the
397 * SCLK clock, but we will wait two SCLK clock just to be sure. The
398 * effect of the delay it takes for the hardware to apply changes
399 * is noticable if the SCLK clock run very slow. In such a case, if
400 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
401 * be asserted before the SCLK polarity changes, which would disrupt
402 * the SPI communication as the device on the other end would consider
403 * the change of SCLK polarity as a clock tick already.
404 */
405 delay = (2 * 1000000) / clk;
406 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
407 udelay(delay);
408 else /* SCLK is _very_ slow */
409 usleep_range(delay, delay + 10);
410
Robin Gongf62cacc2014-09-11 09:18:44 +0800411 /*
412 * Configure the DMA register: setup the watermark
413 * and enable DMA request.
414 */
Robin Gongf62cacc2014-09-11 09:18:44 +0800415
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100416 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
417 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
418 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100419 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
420 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Robin Gongf62cacc2014-09-11 09:18:44 +0800421
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200422 return 0;
423}
424
Shawn Guo66de7572011-07-10 01:16:37 +0800425static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200426{
Shawn Guo66de7572011-07-10 01:16:37 +0800427 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200428}
429
Shawn Guo66de7572011-07-10 01:16:37 +0800430static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200431{
432 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800433 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200434 readl(spi_imx->base + MXC_CSPIRXDATA);
435}
436
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700437#define MX31_INTREG_TEEN (1 << 0)
438#define MX31_INTREG_RREN (1 << 3)
439
440#define MX31_CSPICTRL_ENABLE (1 << 0)
441#define MX31_CSPICTRL_MASTER (1 << 1)
442#define MX31_CSPICTRL_XCH (1 << 2)
443#define MX31_CSPICTRL_POL (1 << 4)
444#define MX31_CSPICTRL_PHA (1 << 5)
445#define MX31_CSPICTRL_SSCTL (1 << 6)
446#define MX31_CSPICTRL_SSPOL (1 << 7)
447#define MX31_CSPICTRL_BC_SHIFT 8
448#define MX35_CSPICTRL_BL_SHIFT 20
449#define MX31_CSPICTRL_CS_SHIFT 24
450#define MX35_CSPICTRL_CS_SHIFT 12
451#define MX31_CSPICTRL_DR_SHIFT 16
452
453#define MX31_CSPISTATUS 0x14
454#define MX31_STATUS_RR (1 << 3)
455
456/* These functions also work for the i.MX35, but be aware that
457 * the i.MX35 has a slightly different register layout for bits
458 * we do not use here.
459 */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200460static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700461{
462 unsigned int val = 0;
463
464 if (enable & MXC_INT_TE)
465 val |= MX31_INTREG_TEEN;
466 if (enable & MXC_INT_RR)
467 val |= MX31_INTREG_RREN;
468
469 writel(val, spi_imx->base + MXC_CSPIINT);
470}
471
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200472static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700473{
474 unsigned int reg;
475
476 reg = readl(spi_imx->base + MXC_CSPICTRL);
477 reg |= MX31_CSPICTRL_XCH;
478 writel(reg, spi_imx->base + MXC_CSPICTRL);
479}
480
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300481static int __maybe_unused mx31_config(struct spi_device *spi,
482 struct spi_imx_config *config)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700483{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300484 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700485 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
486
487 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
488 MX31_CSPICTRL_DR_SHIFT;
489
Shawn Guo04ee5852011-07-10 01:16:39 +0800490 if (is_imx35_cspi(spi_imx)) {
Shawn Guo2a64a902011-07-10 01:16:38 +0800491 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
492 reg |= MX31_CSPICTRL_SSCTL;
493 } else {
494 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
495 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700496
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300497 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700498 reg |= MX31_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300499 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700500 reg |= MX31_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300501 if (spi->mode & SPI_CS_HIGH)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700502 reg |= MX31_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300503 if (spi->cs_gpio < 0)
504 reg |= (spi->cs_gpio + 32) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800505 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
506 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200507
508 writel(reg, spi_imx->base + MXC_CSPICTRL);
509
510 return 0;
511}
512
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200513static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700514{
515 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
516}
517
Shawn Guo2a64a902011-07-10 01:16:38 +0800518static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200519{
520 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800521 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200522 readl(spi_imx->base + MXC_CSPIRXDATA);
523}
524
Shawn Guo3451fb12011-07-10 01:16:36 +0800525#define MX21_INTREG_RR (1 << 4)
526#define MX21_INTREG_TEEN (1 << 9)
527#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700528
Shawn Guo3451fb12011-07-10 01:16:36 +0800529#define MX21_CSPICTRL_POL (1 << 5)
530#define MX21_CSPICTRL_PHA (1 << 6)
531#define MX21_CSPICTRL_SSPOL (1 << 8)
532#define MX21_CSPICTRL_XCH (1 << 9)
533#define MX21_CSPICTRL_ENABLE (1 << 10)
534#define MX21_CSPICTRL_MASTER (1 << 11)
535#define MX21_CSPICTRL_DR_SHIFT 14
536#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700537
Shawn Guo3451fb12011-07-10 01:16:36 +0800538static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700539{
540 unsigned int val = 0;
541
542 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800543 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700544 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800545 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700546
547 writel(val, spi_imx->base + MXC_CSPIINT);
548}
549
Shawn Guo3451fb12011-07-10 01:16:36 +0800550static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700551{
552 unsigned int reg;
553
554 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800555 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700556 writel(reg, spi_imx->base + MXC_CSPICTRL);
557}
558
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300559static int __maybe_unused mx21_config(struct spi_device *spi,
560 struct spi_imx_config *config)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700561{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300562 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Shawn Guo3451fb12011-07-10 01:16:36 +0800563 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Shawn Guo04ee5852011-07-10 01:16:39 +0800564 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700565
Shawn Guo04ee5852011-07-10 01:16:39 +0800566 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
Shawn Guo3451fb12011-07-10 01:16:36 +0800567 MX21_CSPICTRL_DR_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700568 reg |= config->bpw - 1;
569
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300570 if (spi->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800571 reg |= MX21_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300572 if (spi->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800573 reg |= MX21_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300574 if (spi->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800575 reg |= MX21_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300576 if (spi->cs_gpio < 0)
577 reg |= (spi->cs_gpio + 32) << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700578
579 writel(reg, spi_imx->base + MXC_CSPICTRL);
580
581 return 0;
582}
583
Shawn Guo3451fb12011-07-10 01:16:36 +0800584static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700585{
Shawn Guo3451fb12011-07-10 01:16:36 +0800586 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700587}
588
Shawn Guo3451fb12011-07-10 01:16:36 +0800589static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200590{
591 writel(1, spi_imx->base + MXC_RESET);
592}
593
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700594#define MX1_INTREG_RR (1 << 3)
595#define MX1_INTREG_TEEN (1 << 8)
596#define MX1_INTREG_RREN (1 << 11)
597
598#define MX1_CSPICTRL_POL (1 << 4)
599#define MX1_CSPICTRL_PHA (1 << 5)
600#define MX1_CSPICTRL_XCH (1 << 8)
601#define MX1_CSPICTRL_ENABLE (1 << 9)
602#define MX1_CSPICTRL_MASTER (1 << 10)
603#define MX1_CSPICTRL_DR_SHIFT 13
604
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200605static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700606{
607 unsigned int val = 0;
608
609 if (enable & MXC_INT_TE)
610 val |= MX1_INTREG_TEEN;
611 if (enable & MXC_INT_RR)
612 val |= MX1_INTREG_RREN;
613
614 writel(val, spi_imx->base + MXC_CSPIINT);
615}
616
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200617static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700618{
619 unsigned int reg;
620
621 reg = readl(spi_imx->base + MXC_CSPICTRL);
622 reg |= MX1_CSPICTRL_XCH;
623 writel(reg, spi_imx->base + MXC_CSPICTRL);
624}
625
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300626static int __maybe_unused mx1_config(struct spi_device *spi,
627 struct spi_imx_config *config)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700628{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300629 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700630 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
631
632 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
633 MX1_CSPICTRL_DR_SHIFT;
634 reg |= config->bpw - 1;
635
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300636 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700637 reg |= MX1_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300638 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700639 reg |= MX1_CSPICTRL_POL;
640
641 writel(reg, spi_imx->base + MXC_CSPICTRL);
642
643 return 0;
644}
645
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200646static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700647{
648 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
649}
650
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200651static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
652{
653 writel(1, spi_imx->base + MXC_RESET);
654}
655
Shawn Guo04ee5852011-07-10 01:16:39 +0800656static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
657 .intctrl = mx1_intctrl,
658 .config = mx1_config,
659 .trigger = mx1_trigger,
660 .rx_available = mx1_rx_available,
661 .reset = mx1_reset,
662 .devtype = IMX1_CSPI,
663};
664
665static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
666 .intctrl = mx21_intctrl,
667 .config = mx21_config,
668 .trigger = mx21_trigger,
669 .rx_available = mx21_rx_available,
670 .reset = mx21_reset,
671 .devtype = IMX21_CSPI,
672};
673
674static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
675 /* i.mx27 cspi shares the functions with i.mx21 one */
676 .intctrl = mx21_intctrl,
677 .config = mx21_config,
678 .trigger = mx21_trigger,
679 .rx_available = mx21_rx_available,
680 .reset = mx21_reset,
681 .devtype = IMX27_CSPI,
682};
683
684static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
685 .intctrl = mx31_intctrl,
686 .config = mx31_config,
687 .trigger = mx31_trigger,
688 .rx_available = mx31_rx_available,
689 .reset = mx31_reset,
690 .devtype = IMX31_CSPI,
691};
692
693static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
694 /* i.mx35 and later cspi shares the functions with i.mx31 one */
695 .intctrl = mx31_intctrl,
696 .config = mx31_config,
697 .trigger = mx31_trigger,
698 .rx_available = mx31_rx_available,
699 .reset = mx31_reset,
700 .devtype = IMX35_CSPI,
701};
702
703static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
704 .intctrl = mx51_ecspi_intctrl,
705 .config = mx51_ecspi_config,
706 .trigger = mx51_ecspi_trigger,
707 .rx_available = mx51_ecspi_rx_available,
708 .reset = mx51_ecspi_reset,
709 .devtype = IMX51_ECSPI,
710};
711
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900712static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800713 {
714 .name = "imx1-cspi",
715 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
716 }, {
717 .name = "imx21-cspi",
718 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
719 }, {
720 .name = "imx27-cspi",
721 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
722 }, {
723 .name = "imx31-cspi",
724 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
725 }, {
726 .name = "imx35-cspi",
727 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
728 }, {
729 .name = "imx51-ecspi",
730 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
731 }, {
732 /* sentinel */
733 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200734};
735
Shawn Guo22a85e42011-07-10 01:16:41 +0800736static const struct of_device_id spi_imx_dt_ids[] = {
737 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
738 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
739 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
740 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
741 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
742 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
743 { /* sentinel */ }
744};
Niels de Vos27743e02013-07-29 09:38:05 +0200745MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800746
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700747static void spi_imx_chipselect(struct spi_device *spi, int is_active)
748{
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700749 int active = is_active != BITBANG_CS_INACTIVE;
750 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700751
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300752 if (!gpio_is_valid(spi->cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700753 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700754
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300755 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700756}
757
758static void spi_imx_push(struct spi_imx_data *spi_imx)
759{
Shawn Guo04ee5852011-07-10 01:16:39 +0800760 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700761 if (!spi_imx->count)
762 break;
763 spi_imx->tx(spi_imx);
764 spi_imx->txfifo++;
765 }
766
Shawn Guoedd501bb2011-07-10 01:16:35 +0800767 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700768}
769
770static irqreturn_t spi_imx_isr(int irq, void *dev_id)
771{
772 struct spi_imx_data *spi_imx = dev_id;
773
Shawn Guoedd501bb2011-07-10 01:16:35 +0800774 while (spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700775 spi_imx->rx(spi_imx);
776 spi_imx->txfifo--;
777 }
778
779 if (spi_imx->count) {
780 spi_imx_push(spi_imx);
781 return IRQ_HANDLED;
782 }
783
784 if (spi_imx->txfifo) {
785 /* No data left to push, but still waiting for rx data,
786 * enable receive data available interrupt.
787 */
Shawn Guoedd501bb2011-07-10 01:16:35 +0800788 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200789 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700790 return IRQ_HANDLED;
791 }
792
Shawn Guoedd501bb2011-07-10 01:16:35 +0800793 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700794 complete(&spi_imx->xfer_done);
795
796 return IRQ_HANDLED;
797}
798
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100799static int spi_imx_dma_configure(struct spi_master *master,
800 int bytes_per_word)
801{
802 int ret;
803 enum dma_slave_buswidth buswidth;
804 struct dma_slave_config rx = {}, tx = {};
805 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
806
807 if (bytes_per_word == spi_imx->bytes_per_word)
808 /* Same as last time */
809 return 0;
810
811 switch (bytes_per_word) {
812 case 4:
813 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
814 break;
815 case 2:
816 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
817 break;
818 case 1:
819 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
820 break;
821 default:
822 return -EINVAL;
823 }
824
825 tx.direction = DMA_MEM_TO_DEV;
826 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
827 tx.dst_addr_width = buswidth;
828 tx.dst_maxburst = spi_imx->wml;
829 ret = dmaengine_slave_config(master->dma_tx, &tx);
830 if (ret) {
831 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
832 return ret;
833 }
834
835 rx.direction = DMA_DEV_TO_MEM;
836 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
837 rx.src_addr_width = buswidth;
838 rx.src_maxburst = spi_imx->wml;
839 ret = dmaengine_slave_config(master->dma_rx, &rx);
840 if (ret) {
841 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
842 return ret;
843 }
844
845 spi_imx->bytes_per_word = bytes_per_word;
846
847 return 0;
848}
849
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700850static int spi_imx_setupxfer(struct spi_device *spi,
851 struct spi_transfer *t)
852{
853 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
854 struct spi_imx_config config;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100855 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700856
857 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
858 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700859
Sascha Hauer462d26b2009-10-01 15:44:29 -0700860 if (!config.speed_hz)
861 config.speed_hz = spi->max_speed_hz;
862 if (!config.bpw)
863 config.bpw = spi->bits_per_word;
Sascha Hauer462d26b2009-10-01 15:44:29 -0700864
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700865 /* Initialize the functions for transfer */
866 if (config.bpw <= 8) {
867 spi_imx->rx = spi_imx_buf_rx_u8;
868 spi_imx->tx = spi_imx_buf_tx_u8;
869 } else if (config.bpw <= 16) {
870 spi_imx->rx = spi_imx_buf_rx_u16;
871 spi_imx->tx = spi_imx_buf_tx_u16;
Sachin Kamat60514262013-05-30 13:38:09 +0530872 } else {
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700873 spi_imx->rx = spi_imx_buf_rx_u32;
874 spi_imx->tx = spi_imx_buf_tx_u32;
Stephen Warren24778be2013-05-21 20:36:35 -0600875 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700876
Sascha Hauerc008a802016-02-24 09:20:26 +0100877 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
878 spi_imx->usedma = 1;
879 else
880 spi_imx->usedma = 0;
881
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100882 if (spi_imx->usedma) {
883 ret = spi_imx_dma_configure(spi->master,
884 spi_imx_bytes_per_word(config.bpw));
885 if (ret)
886 return ret;
887 }
888
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300889 spi_imx->devtype_data->config(spi, &config);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700890
891 return 0;
892}
893
Robin Gongf62cacc2014-09-11 09:18:44 +0800894static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
895{
896 struct spi_master *master = spi_imx->bitbang.master;
897
898 if (master->dma_rx) {
899 dma_release_channel(master->dma_rx);
900 master->dma_rx = NULL;
901 }
902
903 if (master->dma_tx) {
904 dma_release_channel(master->dma_tx);
905 master->dma_tx = NULL;
906 }
Robin Gongf62cacc2014-09-11 09:18:44 +0800907}
908
909static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100910 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +0800911{
Robin Gongf62cacc2014-09-11 09:18:44 +0800912 int ret;
913
Robin Gonga02bb402015-02-03 10:25:53 +0800914 /* use pio mode for i.mx6dl chip TKT238285 */
915 if (of_machine_is_compatible("fsl,imx6dl"))
916 return 0;
917
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100918 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
919
Robin Gongf62cacc2014-09-11 09:18:44 +0800920 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +0100921 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
922 if (IS_ERR(master->dma_tx)) {
923 ret = PTR_ERR(master->dma_tx);
924 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
925 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800926 goto err;
927 }
928
Robin Gongf62cacc2014-09-11 09:18:44 +0800929 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +0100930 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
931 if (IS_ERR(master->dma_rx)) {
932 ret = PTR_ERR(master->dma_rx);
933 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
934 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800935 goto err;
936 }
937
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100938 spi_imx_dma_configure(master, 1);
Robin Gongf62cacc2014-09-11 09:18:44 +0800939
940 init_completion(&spi_imx->dma_rx_completion);
941 init_completion(&spi_imx->dma_tx_completion);
942 master->can_dma = spi_imx_can_dma;
943 master->max_dma_len = MAX_SDMA_BD_BYTES;
944 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
945 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +0800946
947 return 0;
948err:
949 spi_imx_sdma_exit(spi_imx);
950 return ret;
951}
952
953static void spi_imx_dma_rx_callback(void *cookie)
954{
955 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
956
957 complete(&spi_imx->dma_rx_completion);
958}
959
960static void spi_imx_dma_tx_callback(void *cookie)
961{
962 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
963
964 complete(&spi_imx->dma_tx_completion);
965}
966
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100967static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
968{
969 unsigned long timeout = 0;
970
971 /* Time with actual data transfer and CS change delay related to HW */
972 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
973
974 /* Add extra second for scheduler related activities */
975 timeout += 1;
976
977 /* Double calculated timeout */
978 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
979}
980
Robin Gongf62cacc2014-09-11 09:18:44 +0800981static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
982 struct spi_transfer *transfer)
983{
Sascha Hauer6b6192c2016-02-24 09:20:33 +0100984 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100985 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500986 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +0800987 struct spi_master *master = spi_imx->bitbang.master;
988 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
989
Anton Bondarenkofab44ef2015-12-05 17:57:00 +0100990 /*
Sascha Hauer6b6192c2016-02-24 09:20:33 +0100991 * The TX DMA setup starts the transfer, so make sure RX is configured
992 * before TX.
Anton Bondarenkofab44ef2015-12-05 17:57:00 +0100993 */
Sascha Hauer6b6192c2016-02-24 09:20:33 +0100994 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
995 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
996 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
997 if (!desc_rx)
998 return -EINVAL;
999
1000 desc_rx->callback = spi_imx_dma_rx_callback;
1001 desc_rx->callback_param = (void *)spi_imx;
1002 dmaengine_submit(desc_rx);
1003 reinit_completion(&spi_imx->dma_rx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001004 dma_async_issue_pending(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001005
1006 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1007 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1008 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1009 if (!desc_tx) {
1010 dmaengine_terminate_all(master->dma_tx);
1011 return -EINVAL;
1012 }
1013
1014 desc_tx->callback = spi_imx_dma_tx_callback;
1015 desc_tx->callback_param = (void *)spi_imx;
1016 dmaengine_submit(desc_tx);
1017 reinit_completion(&spi_imx->dma_tx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001018 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001019
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001020 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1021
Robin Gongf62cacc2014-09-11 09:18:44 +08001022 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001023 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001024 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001025 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001026 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001027 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001028 dmaengine_terminate_all(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001029 return -ETIMEDOUT;
Robin Gongf62cacc2014-09-11 09:18:44 +08001030 }
1031
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001032 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1033 transfer_timeout);
1034 if (!timeout) {
1035 dev_err(&master->dev, "I/O Error in DMA RX\n");
1036 spi_imx->devtype_data->reset(spi_imx);
1037 dmaengine_terminate_all(master->dma_rx);
1038 return -ETIMEDOUT;
1039 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001040
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001041 return transfer->len;
Robin Gongf62cacc2014-09-11 09:18:44 +08001042}
1043
1044static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001045 struct spi_transfer *transfer)
1046{
1047 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1048
1049 spi_imx->tx_buf = transfer->tx_buf;
1050 spi_imx->rx_buf = transfer->rx_buf;
1051 spi_imx->count = transfer->len;
1052 spi_imx->txfifo = 0;
1053
Axel Linaa0fe822014-02-09 11:06:04 +08001054 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001055
1056 spi_imx_push(spi_imx);
1057
Shawn Guoedd501bb2011-07-10 01:16:35 +08001058 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001059
1060 wait_for_completion(&spi_imx->xfer_done);
1061
1062 return transfer->len;
1063}
1064
Robin Gongf62cacc2014-09-11 09:18:44 +08001065static int spi_imx_transfer(struct spi_device *spi,
1066 struct spi_transfer *transfer)
1067{
Robin Gongf62cacc2014-09-11 09:18:44 +08001068 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1069
Sascha Hauerc008a802016-02-24 09:20:26 +01001070 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001071 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001072 else
1073 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001074}
1075
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001076static int spi_imx_setup(struct spi_device *spi)
1077{
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001078 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001079 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1080
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001081 if (gpio_is_valid(spi->cs_gpio))
1082 gpio_direction_output(spi->cs_gpio,
1083 spi->mode & SPI_CS_HIGH ? 0 : 1);
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001084
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001085 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1086
1087 return 0;
1088}
1089
1090static void spi_imx_cleanup(struct spi_device *spi)
1091{
1092}
1093
Huang Shijie9e556dc2013-10-23 16:31:50 +08001094static int
1095spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1096{
1097 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1098 int ret;
1099
1100 ret = clk_enable(spi_imx->clk_per);
1101 if (ret)
1102 return ret;
1103
1104 ret = clk_enable(spi_imx->clk_ipg);
1105 if (ret) {
1106 clk_disable(spi_imx->clk_per);
1107 return ret;
1108 }
1109
1110 return 0;
1111}
1112
1113static int
1114spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1115{
1116 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1117
1118 clk_disable(spi_imx->clk_ipg);
1119 clk_disable(spi_imx->clk_per);
1120 return 0;
1121}
1122
Grant Likelyfd4a3192012-12-07 16:57:14 +00001123static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001124{
Shawn Guo22a85e42011-07-10 01:16:41 +08001125 struct device_node *np = pdev->dev.of_node;
1126 const struct of_device_id *of_id =
1127 of_match_device(spi_imx_dt_ids, &pdev->dev);
1128 struct spi_imx_master *mxc_platform_info =
1129 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001130 struct spi_master *master;
1131 struct spi_imx_data *spi_imx;
1132 struct resource *res;
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001133 int i, ret, irq;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001134
Shawn Guo22a85e42011-07-10 01:16:41 +08001135 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001136 dev_err(&pdev->dev, "can't get the platform data\n");
1137 return -EINVAL;
1138 }
1139
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001140 master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001141 if (!master)
1142 return -ENOMEM;
1143
1144 platform_set_drvdata(pdev, master);
1145
Stephen Warren24778be2013-05-21 20:36:35 -06001146 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001147 master->bus_num = np ? -1 : pdev->id;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001148
1149 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001150 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001151 spi_imx->dev = &pdev->dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001152
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001153 spi_imx->devtype_data = of_id ? of_id->data :
1154 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1155
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001156 if (mxc_platform_info) {
1157 master->num_chipselect = mxc_platform_info->num_chipselect;
1158 master->cs_gpios = devm_kzalloc(&master->dev,
1159 sizeof(int) * master->num_chipselect, GFP_KERNEL);
1160 if (!master->cs_gpios)
1161 return -ENOMEM;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001162
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001163 for (i = 0; i < master->num_chipselect; i++)
1164 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1165 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001166
1167 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1168 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1169 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1170 spi_imx->bitbang.master->setup = spi_imx_setup;
1171 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001172 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1173 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001174 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1175 if (is_imx51_ecspi(spi_imx))
1176 spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001177
1178 init_completion(&spi_imx->xfer_done);
1179
1180 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001181 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1182 if (IS_ERR(spi_imx->base)) {
1183 ret = PTR_ERR(spi_imx->base);
1184 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001185 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001186 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001187
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001188 irq = platform_get_irq(pdev, 0);
1189 if (irq < 0) {
1190 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001191 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001192 }
1193
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001194 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001195 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001196 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001197 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001198 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001199 }
1200
Sascha Haueraa29d842012-03-07 09:30:22 +01001201 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1202 if (IS_ERR(spi_imx->clk_ipg)) {
1203 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001204 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001205 }
1206
Sascha Haueraa29d842012-03-07 09:30:22 +01001207 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1208 if (IS_ERR(spi_imx->clk_per)) {
1209 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001210 goto out_master_put;
Sascha Haueraa29d842012-03-07 09:30:22 +01001211 }
1212
Fabio Estevam83174622013-07-11 01:26:49 -03001213 ret = clk_prepare_enable(spi_imx->clk_per);
1214 if (ret)
1215 goto out_master_put;
1216
1217 ret = clk_prepare_enable(spi_imx->clk_ipg);
1218 if (ret)
1219 goto out_put_per;
Sascha Haueraa29d842012-03-07 09:30:22 +01001220
1221 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001222 /*
1223 * Only validated on i.mx6 now, can remove the constrain if validated on
1224 * other chips.
1225 */
Anton Bondarenko37600472015-12-08 07:43:45 +01001226 if (is_imx51_ecspi(spi_imx)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001227 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001228 if (ret == -EPROBE_DEFER)
1229 goto out_clk_put;
1230
Anton Bondarenko37600472015-12-08 07:43:45 +01001231 if (ret < 0)
1232 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1233 ret);
1234 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001235
Shawn Guoedd501bb2011-07-10 01:16:35 +08001236 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001237
Shawn Guoedd501bb2011-07-10 01:16:35 +08001238 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001239
Shawn Guo22a85e42011-07-10 01:16:41 +08001240 master->dev.of_node = pdev->dev.of_node;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001241 ret = spi_bitbang_start(&spi_imx->bitbang);
1242 if (ret) {
1243 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1244 goto out_clk_put;
1245 }
1246
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001247 for (i = 0; i < master->num_chipselect; i++) {
1248 if (!gpio_is_valid(master->cs_gpios[i]))
1249 continue;
1250
1251 ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i],
1252 DRIVER_NAME);
1253 if (ret) {
1254 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1255 master->cs_gpios[i]);
1256 goto out_clk_put;
1257 }
1258 }
1259
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001260 dev_info(&pdev->dev, "probed\n");
1261
Huang Shijie9e556dc2013-10-23 16:31:50 +08001262 clk_disable(spi_imx->clk_ipg);
1263 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001264 return ret;
1265
1266out_clk_put:
Sascha Haueraa29d842012-03-07 09:30:22 +01001267 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001268out_put_per:
1269 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001270out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001271 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001272
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001273 return ret;
1274}
1275
Grant Likelyfd4a3192012-12-07 16:57:14 +00001276static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001277{
1278 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001279 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001280
1281 spi_bitbang_stop(&spi_imx->bitbang);
1282
1283 writel(0, spi_imx->base + MXC_CSPICTRL);
Philippe De Muyterfd40dcc2014-02-27 10:16:15 +01001284 clk_unprepare(spi_imx->clk_ipg);
1285 clk_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001286 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001287 spi_master_put(master);
1288
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001289 return 0;
1290}
1291
1292static struct platform_driver spi_imx_driver = {
1293 .driver = {
1294 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001295 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001296 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001297 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001298 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001299 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001300};
Grant Likely940ab882011-10-05 11:29:49 -06001301module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001302
1303MODULE_DESCRIPTION("SPI Master Controller driver");
1304MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1305MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001306MODULE_ALIAS("platform:" DRIVER_NAME);