blob: 0949aa609164edc4b01610aabeafbdca064449c9 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/********* Mailbox door bell *************/
19/* Used for driver communication with the FW.
20 * The software must write this register twice to post any command. First,
21 * it writes the register with hi=1 and the upper bits of the physical address
22 * for the MAILBOX structure. Software must poll the ready bit until this
23 * is acknowledged. Then, sotware writes the register with hi=0 with the lower
24 * bits in the address. It must poll the ready bit until the command is
25 * complete. Upon completion, the MAILBOX will contain a valid completion
26 * queue entry.
27 */
28#define MPU_MAILBOX_DB_OFFSET 0x160
29#define MPU_MAILBOX_DB_RDY_MASK 0x1 /* bit 0 */
30#define MPU_MAILBOX_DB_HI_MASK 0x2 /* bit 1 */
31
32#define MPU_EP_CONTROL 0
33
34/********** MPU semphore ******************/
Sathya Perlafe6d2a32010-11-21 23:25:50 +000035#define MPU_EP_SEMAPHORE_OFFSET 0xac
36#define MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET 0x400
37#define EP_SEMAPHORE_POST_STAGE_MASK 0x0000FFFF
38#define EP_SEMAPHORE_POST_ERR_MASK 0x1
39#define EP_SEMAPHORE_POST_ERR_SHIFT 31
40
Sathya Perla6b7c5b92009-03-11 23:32:03 -070041/* MPU semphore POST stage values */
42#define POST_STAGE_AWAITING_HOST_RDY 0x1 /* FW awaiting goahead from host */
43#define POST_STAGE_HOST_RDY 0x2 /* Host has given go-ahed to FW */
44#define POST_STAGE_BE_RESET 0x3 /* Host wants to reset chip */
45#define POST_STAGE_ARMFW_RDY 0xc000 /* FW is done with POST */
46
Padmanabh Ratnakar37eed1c2011-03-07 03:08:36 +000047
48/* Lancer SLIPORT_CONTROL SLIPORT_STATUS registers */
49#define SLIPORT_STATUS_OFFSET 0x404
50#define SLIPORT_CONTROL_OFFSET 0x408
Padmanabh Ratnakare1cfb672011-11-03 01:50:08 +000051#define SLIPORT_ERROR1_OFFSET 0x40C
52#define SLIPORT_ERROR2_OFFSET 0x410
Padmanabh Ratnakar37eed1c2011-03-07 03:08:36 +000053
54#define SLIPORT_STATUS_ERR_MASK 0x80000000
55#define SLIPORT_STATUS_RN_MASK 0x01000000
56#define SLIPORT_STATUS_RDY_MASK 0x00800000
57
58
59#define SLI_PORT_CONTROL_IP_MASK 0x08000000
60
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061/********* Memory BAR register ************/
62#define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
63/* Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
64 * Disable" may still globally block interrupts in addition to individual
65 * interrupt masks; a mechanism for the device driver to block all interrupts
66 * atomically without having to arbitrate for the PCI Interrupt Disable bit
67 * with the OS.
68 */
69#define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070070
Uwe Kleine-König65155b32010-06-11 12:17:01 +020071/********* Power management (WOL) **********/
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +000072#define PCICFG_PM_CONTROL_OFFSET 0x44
73#define PCICFG_PM_CONTROL_MASK 0x108 /* bits 3 & 8 */
74
Ajit Khaparde7c185272010-07-29 06:16:33 +000075/********* Online Control Registers *******/
76#define PCICFG_ONLINE0 0xB0
77#define PCICFG_ONLINE1 0xB4
78
79/********* UE Status and Mask Registers ***/
80#define PCICFG_UE_STATUS_LOW 0xA0
81#define PCICFG_UE_STATUS_HIGH 0xA4
82#define PCICFG_UE_STATUS_LOW_MASK 0xA8
83#define PCICFG_UE_STATUS_HI_MASK 0xAC
84
Sathya Perlafe6d2a32010-11-21 23:25:50 +000085/******** SLI_INTF ***********************/
86#define SLI_INTF_REG_OFFSET 0x58
87#define SLI_INTF_VALID_MASK 0xE0000000
88#define SLI_INTF_VALID 0xC0000000
89#define SLI_INTF_HINT2_MASK 0x1F000000
90#define SLI_INTF_HINT2_SHIFT 24
91#define SLI_INTF_HINT1_MASK 0x00FF0000
92#define SLI_INTF_HINT1_SHIFT 16
93#define SLI_INTF_FAMILY_MASK 0x00000F00
94#define SLI_INTF_FAMILY_SHIFT 8
95#define SLI_INTF_IF_TYPE_MASK 0x0000F000
96#define SLI_INTF_IF_TYPE_SHIFT 12
97#define SLI_INTF_REV_MASK 0x000000F0
98#define SLI_INTF_REV_SHIFT 4
99#define SLI_INTF_FT_MASK 0x00000001
100
101
102/* SLI family */
103#define BE_SLI_FAMILY 0x0
104#define LANCER_A0_SLI_FAMILY 0xA
105
106
Sathya Perlac001c212009-07-01 01:06:07 +0000107/********* ISR0 Register offset **********/
108#define CEV_ISR0_OFFSET 0xC18
109#define CEV_ISR_SIZE 4
110
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700111/********* Event Q door bell *************/
112#define DB_EQ_OFFSET DB_CQ_OFFSET
113#define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000114#define DB_EQ_RING_ID_EXT_MASK 0x3e00 /* bits 9-13 */
115#define DB_EQ_RING_ID_EXT_MASK_SHIFT (2) /* qid bits 9-13 placing at 11-15 */
116
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700117/* Clear the interrupt for this eq */
118#define DB_EQ_CLR_SHIFT (9) /* bit 9 */
119/* Must be 1 */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000120#define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700121/* Number of event entries processed */
122#define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
123/* Rearm bit */
124#define DB_EQ_REARM_SHIFT (29) /* bit 29 */
125
126/********* Compl Q door bell *************/
127#define DB_CQ_OFFSET 0x120
128#define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000129#define DB_CQ_RING_ID_EXT_MASK 0x7C00 /* bits 10-14 */
130#define DB_CQ_RING_ID_EXT_MASK_SHIFT (1) /* qid bits 10-14
131 placing at 11-15 */
132
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700133/* Number of event entries processed */
134#define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
135/* Rearm bit */
136#define DB_CQ_REARM_SHIFT (29) /* bit 29 */
137
138/********** TX ULP door bell *************/
139#define DB_TXULP1_OFFSET 0x60
140#define DB_TXULP_RING_ID_MASK 0x7FF /* bits 0 - 10 */
141/* Number of tx entries posted */
142#define DB_TXULP_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
143#define DB_TXULP_NUM_POSTED_MASK 0x3FFF /* bits 16 - 29 */
144
145/********** RQ(erx) door bell ************/
146#define DB_RQ_OFFSET 0x100
147#define DB_RQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
148/* Number of rx frags posted */
149#define DB_RQ_NUM_POSTED_SHIFT (24) /* bits 24 - 31 */
150
Sathya Perla5fb379e2009-06-18 00:02:59 +0000151/********** MCC door bell ************/
152#define DB_MCCQ_OFFSET 0x140
153#define DB_MCCQ_RING_ID_MASK 0x7FF /* bits 0 - 10 */
154/* Number of entries posted */
155#define DB_MCCQ_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
156
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000157/********** SRIOV VF PCICFG OFFSET ********/
158#define SRIOV_VF_PCICFG_OFFSET (4096)
159
Somnath Kotur311fddc2011-03-16 21:22:43 +0000160/********** FAT TABLE ********/
161#define RETRIEVE_FAT 0
162#define QUERY_FAT 1
163
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000164/* Flashrom related descriptors */
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +0000165#define MAX_FLASH_COMP 32
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000166#define IMAGE_TYPE_FIRMWARE 160
167#define IMAGE_TYPE_BOOTCODE 224
168#define IMAGE_TYPE_OPTIONROM 32
169
170#define NUM_FLASHDIR_ENTRIES 32
171
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +0000172#define OPTYPE_ISCSI_ACTIVE 0
173#define OPTYPE_REDBOOT 1
174#define OPTYPE_BIOS 2
175#define OPTYPE_PXE_BIOS 3
176#define OPTYPE_FCOE_BIOS 8
177#define OPTYPE_ISCSI_BACKUP 9
178#define OPTYPE_FCOE_FW_ACTIVE 10
179#define OPTYPE_FCOE_FW_BACKUP 11
180#define OPTYPE_NCSI_FW 13
181#define OPTYPE_PHY_FW 99
Sathya Perla306f1342011-08-02 19:57:45 +0000182#define TN_8022 13
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000183
Sathya Perla306f1342011-08-02 19:57:45 +0000184#define ILLEGAL_IOCTL_REQ 2
185#define FLASHROM_OPER_PHY_FLASH 9
186#define FLASHROM_OPER_PHY_SAVE 10
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000187#define FLASHROM_OPER_FLASH 1
188#define FLASHROM_OPER_SAVE 2
189#define FLASHROM_OPER_REPORT 4
190
Sathya Perla306f1342011-08-02 19:57:45 +0000191#define FLASH_IMAGE_MAX_SIZE_g2 (1310720) /* Max firmware image size */
192#define FLASH_BIOS_IMAGE_MAX_SIZE_g2 (262144) /* Max OPTION ROM image sz */
193#define FLASH_REDBOOT_IMAGE_MAX_SIZE_g2 (262144) /* Max Redboot image sz */
194#define FLASH_IMAGE_MAX_SIZE_g3 (2097152) /* Max firmware image size */
195#define FLASH_BIOS_IMAGE_MAX_SIZE_g3 (524288) /* Max OPTION ROM image sz */
196#define FLASH_REDBOOT_IMAGE_MAX_SIZE_g3 (1048576) /* Max Redboot image sz */
197#define FLASH_NCSI_IMAGE_MAX_SIZE_g3 (262144)
198#define FLASH_PHY_FW_IMAGE_MAX_SIZE_g3 262144
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000199
200#define FLASH_NCSI_MAGIC (0x16032009)
201#define FLASH_NCSI_DISABLED (0)
202#define FLASH_NCSI_ENABLED (1)
203
204#define FLASH_NCSI_BITFILE_HDR_OFFSET (0x600000)
205
206/* Offsets for components on Flash. */
207#define FLASH_iSCSI_PRIMARY_IMAGE_START_g2 (1048576)
208#define FLASH_iSCSI_BACKUP_IMAGE_START_g2 (2359296)
209#define FLASH_FCoE_PRIMARY_IMAGE_START_g2 (3670016)
210#define FLASH_FCoE_BACKUP_IMAGE_START_g2 (4980736)
211#define FLASH_iSCSI_BIOS_START_g2 (7340032)
212#define FLASH_PXE_BIOS_START_g2 (7864320)
213#define FLASH_FCoE_BIOS_START_g2 (524288)
214#define FLASH_REDBOOT_START_g2 (0)
215
Sarveshwar Bandi9fe96932010-03-02 22:37:28 +0000216#define FLASH_NCSI_START_g3 (15990784)
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000217#define FLASH_iSCSI_PRIMARY_IMAGE_START_g3 (2097152)
218#define FLASH_iSCSI_BACKUP_IMAGE_START_g3 (4194304)
219#define FLASH_FCoE_PRIMARY_IMAGE_START_g3 (6291456)
220#define FLASH_FCoE_BACKUP_IMAGE_START_g3 (8388608)
221#define FLASH_iSCSI_BIOS_START_g3 (12582912)
222#define FLASH_PXE_BIOS_START_g3 (13107200)
223#define FLASH_FCoE_BIOS_START_g3 (13631488)
224#define FLASH_REDBOOT_START_g3 (262144)
Sathya Perla306f1342011-08-02 19:57:45 +0000225#define FLASH_PHY_FW_START_g3 1310720
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000226
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +0000227#define IMAGE_NCSI 16
228#define IMAGE_OPTION_ROM_PXE 32
229#define IMAGE_OPTION_ROM_FCoE 33
230#define IMAGE_OPTION_ROM_ISCSI 34
231#define IMAGE_FLASHISM_JUMPVECTOR 48
232#define IMAGE_FLASH_ISM 49
233#define IMAGE_JUMP_VECTOR 50
234#define IMAGE_FIRMWARE_iSCSI 160
235#define IMAGE_FIRMWARE_COMP_iSCSI 161
236#define IMAGE_FIRMWARE_FCoE 162
237#define IMAGE_FIRMWARE_COMP_FCoE 163
238#define IMAGE_FIRMWARE_BACKUP_iSCSI 176
239#define IMAGE_FIRMWARE_BACKUP_COMP_iSCSI 177
240#define IMAGE_FIRMWARE_BACKUP_FCoE 178
241#define IMAGE_FIRMWARE_BACKUP_COMP_FCoE 179
242#define IMAGE_FIRMWARE_PHY 192
243#define IMAGE_BOOT_CODE 224
244
Ajit Khaparde1ef78ab2010-09-03 06:17:10 +0000245/************* Rx Packet Type Encoding **************/
246#define BE_UNICAST_PACKET 0
247#define BE_MULTICAST_PACKET 1
248#define BE_BROADCAST_PACKET 2
249#define BE_RSVD_PACKET 3
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000250
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700251/*
252 * BE descriptors: host memory data structures whose formats
253 * are hardwired in BE silicon.
254 */
255/* Event Queue Descriptor */
256#define EQ_ENTRY_VALID_MASK 0x1 /* bit 0 */
257#define EQ_ENTRY_RES_ID_MASK 0xFFFF /* bits 16 - 31 */
258#define EQ_ENTRY_RES_ID_SHIFT 16
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000259
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700260struct be_eq_entry {
261 u32 evt;
262};
263
264/* TX Queue Descriptor */
265#define ETH_WRB_FRAG_LEN_MASK 0xFFFF
266struct be_eth_wrb {
267 u32 frag_pa_hi; /* dword 0 */
268 u32 frag_pa_lo; /* dword 1 */
269 u32 rsvd0; /* dword 2 */
270 u32 frag_len; /* dword 3: bits 0 - 15 */
271} __packed;
272
273/* Pseudo amap definition for eth_hdr_wrb in which each bit of the
274 * actual structure is defined as a byte : used to calculate
275 * offset/shift/mask of each field */
276struct amap_eth_hdr_wrb {
277 u8 rsvd0[32]; /* dword 0 */
278 u8 rsvd1[32]; /* dword 1 */
279 u8 complete; /* dword 2 */
280 u8 event;
281 u8 crc;
282 u8 forward;
Ajit Khaparde49e4b8472010-06-14 04:56:07 +0000283 u8 lso6;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700284 u8 mgmt;
285 u8 ipcs;
286 u8 udpcs;
287 u8 tcpcs;
288 u8 lso;
289 u8 vlan;
290 u8 gso[2];
291 u8 num_wrb[5];
292 u8 lso_mss[14];
293 u8 len[16]; /* dword 3 */
294 u8 vlan_tag[16];
295} __packed;
296
297struct be_eth_hdr_wrb {
298 u32 dw[4];
299};
300
301/* TX Compl Queue Descriptor */
302
303/* Pseudo amap definition for eth_tx_compl in which each bit of the
304 * actual structure is defined as a byte: used to calculate
305 * offset/shift/mask of each field */
306struct amap_eth_tx_compl {
307 u8 wrb_index[16]; /* dword 0 */
308 u8 ct[2]; /* dword 0 */
309 u8 port[2]; /* dword 0 */
310 u8 rsvd0[8]; /* dword 0 */
311 u8 status[4]; /* dword 0 */
312 u8 user_bytes[16]; /* dword 1 */
313 u8 nwh_bytes[8]; /* dword 1 */
314 u8 lso; /* dword 1 */
315 u8 cast_enc[2]; /* dword 1 */
316 u8 rsvd1[5]; /* dword 1 */
317 u8 rsvd2[32]; /* dword 2 */
318 u8 pkts[16]; /* dword 3 */
319 u8 ringid[11]; /* dword 3 */
320 u8 hash_val[4]; /* dword 3 */
321 u8 valid; /* dword 3 */
322} __packed;
323
324struct be_eth_tx_compl {
325 u32 dw[4];
326};
327
328/* RX Queue Descriptor */
329struct be_eth_rx_d {
330 u32 fragpa_hi;
331 u32 fragpa_lo;
332};
333
334/* RX Compl Queue Descriptor */
335
Sathya Perla2e588f82011-03-11 02:49:26 +0000336/* Pseudo amap definition for BE2 and BE3 legacy mode eth_rx_compl in which
337 * each bit of the actual structure is defined as a byte: used to calculate
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700338 * offset/shift/mask of each field */
Sathya Perla2e588f82011-03-11 02:49:26 +0000339struct amap_eth_rx_compl_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700340 u8 vlan_tag[16]; /* dword 0 */
341 u8 pktsize[14]; /* dword 0 */
342 u8 port; /* dword 0 */
343 u8 ip_opt; /* dword 0 */
344 u8 err; /* dword 1 */
345 u8 rsshp; /* dword 1 */
346 u8 ipf; /* dword 1 */
347 u8 tcpf; /* dword 1 */
348 u8 udpf; /* dword 1 */
349 u8 ipcksm; /* dword 1 */
350 u8 l4_cksm; /* dword 1 */
351 u8 ip_version; /* dword 1 */
352 u8 macdst[6]; /* dword 1 */
353 u8 vtp; /* dword 1 */
354 u8 rsvd0; /* dword 1 */
355 u8 fragndx[10]; /* dword 1 */
356 u8 ct[2]; /* dword 1 */
357 u8 sw; /* dword 1 */
358 u8 numfrags[3]; /* dword 1 */
359 u8 rss_flush; /* dword 2 */
360 u8 cast_enc[2]; /* dword 2 */
Ajit Khaparde84517482009-09-04 03:12:16 +0000361 u8 vtm; /* dword 2 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700362 u8 rss_bank; /* dword 2 */
363 u8 rsvd1[23]; /* dword 2 */
364 u8 lro_pkt; /* dword 2 */
365 u8 rsvd2[2]; /* dword 2 */
366 u8 valid; /* dword 2 */
367 u8 rsshash[32]; /* dword 3 */
368} __packed;
369
Sathya Perla2e588f82011-03-11 02:49:26 +0000370/* Pseudo amap definition for BE3 native mode eth_rx_compl in which
371 * each bit of the actual structure is defined as a byte: used to calculate
372 * offset/shift/mask of each field */
373struct amap_eth_rx_compl_v1 {
374 u8 vlan_tag[16]; /* dword 0 */
375 u8 pktsize[14]; /* dword 0 */
376 u8 vtp; /* dword 0 */
377 u8 ip_opt; /* dword 0 */
378 u8 err; /* dword 1 */
379 u8 rsshp; /* dword 1 */
380 u8 ipf; /* dword 1 */
381 u8 tcpf; /* dword 1 */
382 u8 udpf; /* dword 1 */
383 u8 ipcksm; /* dword 1 */
384 u8 l4_cksm; /* dword 1 */
385 u8 ip_version; /* dword 1 */
386 u8 macdst[7]; /* dword 1 */
387 u8 rsvd0; /* dword 1 */
388 u8 fragndx[10]; /* dword 1 */
389 u8 ct[2]; /* dword 1 */
390 u8 sw; /* dword 1 */
391 u8 numfrags[3]; /* dword 1 */
392 u8 rss_flush; /* dword 2 */
393 u8 cast_enc[2]; /* dword 2 */
394 u8 vtm; /* dword 2 */
395 u8 rss_bank; /* dword 2 */
396 u8 port[2]; /* dword 2 */
397 u8 vntagp; /* dword 2 */
398 u8 header_len[8]; /* dword 2 */
399 u8 header_split[2]; /* dword 2 */
400 u8 rsvd1[13]; /* dword 2 */
401 u8 valid; /* dword 2 */
402 u8 rsshash[32]; /* dword 3 */
403} __packed;
404
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700405struct be_eth_rx_compl {
406 u32 dw[4];
407};
Ajit Khaparde84517482009-09-04 03:12:16 +0000408
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000409struct mgmt_hba_attribs {
410 u8 flashrom_version_string[32];
411 u8 manufacturer_name[32];
412 u32 supported_modes;
413 u32 rsvd0[3];
414 u8 ncsi_ver_string[12];
415 u32 default_extended_timeout;
416 u8 controller_model_number[32];
417 u8 controller_description[64];
418 u8 controller_serial_number[32];
419 u8 ip_version_string[32];
420 u8 firmware_version_string[32];
421 u8 bios_version_string[32];
422 u8 redboot_version_string[32];
423 u8 driver_version_string[32];
424 u8 fw_on_flash_version_string[32];
425 u32 functionalities_supported;
426 u16 max_cdblength;
427 u8 asic_revision;
428 u8 generational_guid[16];
429 u8 hba_port_count;
430 u16 default_link_down_timeout;
431 u8 iscsi_ver_min_max;
432 u8 multifunction_device;
433 u8 cache_valid;
434 u8 hba_status;
435 u8 max_domains_supported;
436 u8 phy_port;
437 u32 firmware_post_status;
438 u32 hba_mtu[8];
439 u32 rsvd1[4];
440};
441
442struct mgmt_controller_attrib {
443 struct mgmt_hba_attribs hba_attribs;
444 u16 pci_vendor_id;
445 u16 pci_device_id;
446 u16 pci_sub_vendor_id;
447 u16 pci_sub_system_id;
448 u8 pci_bus_number;
449 u8 pci_device_number;
450 u8 pci_function_number;
451 u8 interface_type;
452 u64 unique_identifier;
453 u32 rsvd0[5];
454};
455
Ajit Khaparde84517482009-09-04 03:12:16 +0000456struct controller_id {
457 u32 vendor;
458 u32 device;
459 u32 subvendor;
460 u32 subdevice;
461};
462
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000463struct flash_comp {
464 unsigned long offset;
465 int optype;
466 int size;
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +0000467 int img_type;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000468};
469
470struct image_hdr {
471 u32 imageid;
472 u32 imageoffset;
473 u32 imagelength;
474 u32 image_checksum;
475 u8 image_version[32];
476};
477struct flash_file_hdr_g2 {
Ajit Khaparde84517482009-09-04 03:12:16 +0000478 u8 sign[32];
479 u32 cksum;
480 u32 antidote;
481 struct controller_id cont_id;
482 u32 file_len;
483 u32 chunk_num;
484 u32 total_chunks;
485 u32 num_imgs;
486 u8 build[24];
487};
488
Ajit Khaparde3f0d4562010-02-09 01:30:35 +0000489struct flash_file_hdr_g3 {
490 u8 sign[52];
491 u8 ufi_version[4];
492 u32 file_len;
493 u32 cksum;
494 u32 antidote;
495 u32 num_imgs;
496 u8 build[24];
497 u8 rsvd[32];
498};
499
Ajit Khaparde84517482009-09-04 03:12:16 +0000500struct flash_section_hdr {
501 u32 format_rev;
502 u32 cksum;
503 u32 antidote;
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +0000504 u32 num_images;
505 u8 id_string[128];
506 u32 rsvd[4];
507} __packed;
508
509struct flash_section_hdr_g2 {
510 u32 format_rev;
511 u32 cksum;
512 u32 antidote;
513 u32 build_num;
514 u8 id_string[128];
515 u32 rsvd[8];
516} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +0000517
518struct flash_section_entry {
519 u32 type;
520 u32 offset;
521 u32 pad_size;
522 u32 image_size;
523 u32 cksum;
524 u32 entry_point;
525 u32 rsvd0;
526 u32 rsvd1;
527 u8 ver_data[32];
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +0000528} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +0000529
530struct flash_section_info {
531 u8 cookie[32];
532 struct flash_section_hdr fsec_hdr;
533 struct flash_section_entry fsec_entry[32];
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +0000534} __packed;
535
536struct flash_section_info_g2 {
537 u8 cookie[32];
538 struct flash_section_hdr_g2 fsec_hdr;
539 struct flash_section_entry fsec_entry[32];
540} __packed;