blob: ff48066d4c4f93c656b5472288691b3ff2ed0793 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
42#include <linux/sched.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020043#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050044#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
48#include <asm/io.h>
49
50#define DRV_NAME "ahci"
Jeff Garzikaf643712006-04-02 20:41:36 -040051#define DRV_VERSION "1.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53
54enum {
55 AHCI_PCI_BAR = 5,
56 AHCI_MAX_SG = 168, /* hardware max is 64K */
57 AHCI_DMA_BOUNDARY = 0xffffffff,
58 AHCI_USE_CLUSTERING = 0,
59 AHCI_CMD_SLOT_SZ = 32 * 32,
60 AHCI_RX_FIS_SZ = 256,
61 AHCI_CMD_TBL_HDR = 0x80,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
64 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
65 AHCI_RX_FIS_SZ,
66 AHCI_IRQ_ON_SG = (1 << 31),
67 AHCI_CMD_ATAPI = (1 << 5),
68 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090069 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090070 AHCI_CMD_RESET = (1 << 8),
71 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
74
75 board_ahci = 0,
76
77 /* global controller registers */
78 HOST_CAP = 0x00, /* host capabilities */
79 HOST_CTL = 0x04, /* global host control */
80 HOST_IRQ_STAT = 0x08, /* interrupt status */
81 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
82 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
83
84 /* HOST_CTL bits */
85 HOST_RESET = (1 << 0), /* reset controller; self-clear */
86 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
87 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
88
89 /* HOST_CAP bits */
90 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Tejun Heo22b49982006-01-23 21:38:44 +090091 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93 /* registers for each SATA port */
94 PORT_LST_ADDR = 0x00, /* command list DMA addr */
95 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
96 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
97 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
98 PORT_IRQ_STAT = 0x10, /* interrupt status */
99 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
100 PORT_CMD = 0x18, /* port command */
101 PORT_TFDATA = 0x20, /* taskfile data */
102 PORT_SIG = 0x24, /* device TF signature */
103 PORT_CMD_ISSUE = 0x38, /* command issue */
104 PORT_SCR = 0x28, /* SATA phy register block */
105 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
106 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
107 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
108 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
109
110 /* PORT_IRQ_{STAT,MASK} bits */
111 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
112 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
113 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
114 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
115 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
116 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
117 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
118 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
119
120 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
121 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
122 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
123 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
124 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
125 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
126 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
127 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
128 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
129
130 PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
131 PORT_IRQ_HBUS_ERR |
132 PORT_IRQ_HBUS_DATA_ERR |
133 PORT_IRQ_IF_ERR,
134 DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
135 PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
136 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
137 PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
138 PORT_IRQ_D2H_REG_FIS,
139
140 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500141 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
143 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
144 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900145 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
147 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
148 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
149
150 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
151 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
152 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400153
154 /* hpriv->flags bits */
155 AHCI_FLAG_MSI = (1 << 0),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156};
157
158struct ahci_cmd_hdr {
159 u32 opts;
160 u32 status;
161 u32 tbl_addr;
162 u32 tbl_addr_hi;
163 u32 reserved[4];
164};
165
166struct ahci_sg {
167 u32 addr;
168 u32 addr_hi;
169 u32 reserved;
170 u32 flags_size;
171};
172
173struct ahci_host_priv {
174 unsigned long flags;
175 u32 cap; /* cache of HOST_CAP register */
176 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
177};
178
179struct ahci_port_priv {
180 struct ahci_cmd_hdr *cmd_slot;
181 dma_addr_t cmd_slot_dma;
182 void *cmd_tbl;
183 dma_addr_t cmd_tbl_dma;
184 struct ahci_sg *cmd_tbl_sg;
185 void *rx_fis;
186 dma_addr_t rx_fis_dma;
187};
188
189static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
190static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
191static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900192static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900194static int ahci_probe_reset(struct ata_port *ap, unsigned int *classes);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195static void ahci_irq_clear(struct ata_port *ap);
196static void ahci_eng_timeout(struct ata_port *ap);
197static int ahci_port_start(struct ata_port *ap);
198static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
200static void ahci_qc_prep(struct ata_queued_cmd *qc);
201static u8 ahci_check_status(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
Jeff Garzik907f4672005-05-12 15:03:42 -0400203static void ahci_remove_one (struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Jeff Garzik193515d2005-11-07 00:59:37 -0500205static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 .module = THIS_MODULE,
207 .name = DRV_NAME,
208 .ioctl = ata_scsi_ioctl,
209 .queuecommand = ata_scsi_queuecmd,
210 .eh_strategy_handler = ata_scsi_error,
211 .can_queue = ATA_DEF_QUEUE,
212 .this_id = ATA_SHT_THIS_ID,
213 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
215 .emulated = ATA_SHT_EMULATED,
216 .use_clustering = AHCI_USE_CLUSTERING,
217 .proc_name = DRV_NAME,
218 .dma_boundary = AHCI_DMA_BOUNDARY,
219 .slave_configure = ata_scsi_slave_config,
220 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221};
222
Jeff Garzik057ace52005-10-22 14:27:05 -0400223static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 .port_disable = ata_port_disable,
225
226 .check_status = ahci_check_status,
227 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 .dev_select = ata_noop_dev_select,
229
230 .tf_read = ahci_tf_read,
231
Tejun Heo4bd00f62006-02-11 16:26:02 +0900232 .probe_reset = ahci_probe_reset,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 .qc_prep = ahci_qc_prep,
235 .qc_issue = ahci_qc_issue,
236
237 .eng_timeout = ahci_eng_timeout,
238
239 .irq_handler = ahci_interrupt,
240 .irq_clear = ahci_irq_clear,
241
242 .scr_read = ahci_scr_read,
243 .scr_write = ahci_scr_write,
244
245 .port_start = ahci_port_start,
246 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247};
248
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100249static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 /* board_ahci */
251 {
252 .sht = &ahci_sht,
253 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo4bd00f62006-02-11 16:26:02 +0900254 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Brett Russ7da79312005-09-01 21:53:34 -0400255 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
257 .port_ops = &ahci_ops,
258 },
259};
260
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500261static const struct pci_device_id ahci_pci_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
263 board_ahci }, /* ICH6 */
264 { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
265 board_ahci }, /* ICH6M */
266 { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
267 board_ahci }, /* ICH7 */
268 { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
269 board_ahci }, /* ICH7M */
270 { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
271 board_ahci }, /* ICH7R */
272 { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
273 board_ahci }, /* ULi M5288 */
Jason Gaston680d3232005-04-16 15:24:45 -0700274 { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
275 board_ahci }, /* ESB2 */
276 { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
277 board_ahci }, /* ESB2 */
278 { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
279 board_ahci }, /* ESB2 */
Jason Gaston3db368f2005-08-10 06:18:43 -0700280 { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
281 board_ahci }, /* ICH7-M DH */
Jason Gastonf2857572006-01-09 11:09:13 -0800282 { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
283 board_ahci }, /* ICH8 */
284 { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
285 board_ahci }, /* ICH8 */
286 { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
287 board_ahci }, /* ICH8 */
288 { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
289 board_ahci }, /* ICH8M */
290 { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
291 board_ahci }, /* ICH8M */
Jeff Garzikbd120972006-01-29 02:47:03 -0500292 { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
293 board_ahci }, /* JMicron JMB360 */
Jeff Garzik9220a2d2006-01-29 12:40:57 -0500294 { 0x197b, 0x2363, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
295 board_ahci }, /* JMicron JMB363 */
Jeff Garzik8b316a32006-03-30 17:07:32 -0500296 { PCI_VENDOR_ID_ATI, 0x4380, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
297 board_ahci }, /* ATI SB600 non-raid */
298 { PCI_VENDOR_ID_ATI, 0x4381, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
299 board_ahci }, /* ATI SB600 raid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 { } /* terminate list */
301};
302
303
304static struct pci_driver ahci_pci_driver = {
305 .name = DRV_NAME,
306 .id_table = ahci_pci_tbl,
307 .probe = ahci_init_one,
Jeff Garzik907f4672005-05-12 15:03:42 -0400308 .remove = ahci_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309};
310
311
312static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
313{
314 return base + 0x100 + (port * 0x80);
315}
316
Jeff Garzikea6ba102005-08-30 05:18:18 -0400317static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400319 return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320}
321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322static int ahci_port_start(struct ata_port *ap)
323{
324 struct device *dev = ap->host_set->dev;
325 struct ahci_host_priv *hpriv = ap->host_set->private_data;
326 struct ahci_port_priv *pp;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400327 void __iomem *mmio = ap->host_set->mmio_base;
328 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
329 void *mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 dma_addr_t mem_dma;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500331 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
Tejun Heo0a139e72005-06-26 23:52:50 +0900334 if (!pp)
335 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 memset(pp, 0, sizeof(*pp));
337
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500338 rc = ata_pad_alloc(ap, dev);
339 if (rc) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400340 kfree(pp);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500341 return rc;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400342 }
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
345 if (!mem) {
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500346 ata_pad_free(ap, dev);
Tejun Heo0a139e72005-06-26 23:52:50 +0900347 kfree(pp);
348 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 }
350 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
351
352 /*
353 * First item in chunk of DMA memory: 32-slot command table,
354 * 32 bytes each in size
355 */
356 pp->cmd_slot = mem;
357 pp->cmd_slot_dma = mem_dma;
358
359 mem += AHCI_CMD_SLOT_SZ;
360 mem_dma += AHCI_CMD_SLOT_SZ;
361
362 /*
363 * Second item: Received-FIS area
364 */
365 pp->rx_fis = mem;
366 pp->rx_fis_dma = mem_dma;
367
368 mem += AHCI_RX_FIS_SZ;
369 mem_dma += AHCI_RX_FIS_SZ;
370
371 /*
372 * Third item: data area for storing a single command
373 * and its scatter-gather table
374 */
375 pp->cmd_tbl = mem;
376 pp->cmd_tbl_dma = mem_dma;
377
378 pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
379
380 ap->private_data = pp;
381
382 if (hpriv->cap & HOST_CAP_64)
383 writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
384 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
385 readl(port_mmio + PORT_LST_ADDR); /* flush */
386
387 if (hpriv->cap & HOST_CAP_64)
388 writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
389 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
390 readl(port_mmio + PORT_FIS_ADDR); /* flush */
391
392 writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
393 PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
394 PORT_CMD_START, port_mmio + PORT_CMD);
395 readl(port_mmio + PORT_CMD); /* flush */
396
397 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398}
399
400
401static void ahci_port_stop(struct ata_port *ap)
402{
403 struct device *dev = ap->host_set->dev;
404 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400405 void __iomem *mmio = ap->host_set->mmio_base;
406 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 u32 tmp;
408
409 tmp = readl(port_mmio + PORT_CMD);
410 tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
411 writel(tmp, port_mmio + PORT_CMD);
412 readl(port_mmio + PORT_CMD); /* flush */
413
414 /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
415 * this is slightly incorrect.
416 */
417 msleep(500);
418
419 ap->private_data = NULL;
420 dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
421 pp->cmd_slot, pp->cmd_slot_dma);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500422 ata_pad_free(ap, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 kfree(pp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424}
425
426static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
427{
428 unsigned int sc_reg;
429
430 switch (sc_reg_in) {
431 case SCR_STATUS: sc_reg = 0; break;
432 case SCR_CONTROL: sc_reg = 1; break;
433 case SCR_ERROR: sc_reg = 2; break;
434 case SCR_ACTIVE: sc_reg = 3; break;
435 default:
436 return 0xffffffffU;
437 }
438
Al Viro1e4f2a92005-10-21 06:46:02 +0100439 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440}
441
442
443static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
444 u32 val)
445{
446 unsigned int sc_reg;
447
448 switch (sc_reg_in) {
449 case SCR_STATUS: sc_reg = 0; break;
450 case SCR_CONTROL: sc_reg = 1; break;
451 case SCR_ERROR: sc_reg = 2; break;
452 case SCR_ACTIVE: sc_reg = 3; break;
453 default:
454 return;
455 }
456
Al Viro1e4f2a92005-10-21 06:46:02 +0100457 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458}
459
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900460static int ahci_stop_engine(struct ata_port *ap)
461{
462 void __iomem *mmio = ap->host_set->mmio_base;
463 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
464 int work;
465 u32 tmp;
466
467 tmp = readl(port_mmio + PORT_CMD);
468 tmp &= ~PORT_CMD_START;
469 writel(tmp, port_mmio + PORT_CMD);
470
471 /* wait for engine to stop. TODO: this could be
472 * as long as 500 msec
473 */
474 work = 1000;
475 while (work-- > 0) {
476 tmp = readl(port_mmio + PORT_CMD);
477 if ((tmp & PORT_CMD_LIST_ON) == 0)
478 return 0;
479 udelay(10);
480 }
481
482 return -EIO;
483}
484
485static void ahci_start_engine(struct ata_port *ap)
486{
487 void __iomem *mmio = ap->host_set->mmio_base;
488 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
489 u32 tmp;
490
491 tmp = readl(port_mmio + PORT_CMD);
492 tmp |= PORT_CMD_START;
493 writel(tmp, port_mmio + PORT_CMD);
494 readl(port_mmio + PORT_CMD); /* flush */
495}
496
Tejun Heo422b7592005-12-19 22:37:17 +0900497static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498{
499 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
500 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900501 u32 tmp;
502
503 tmp = readl(port_mmio + PORT_SIG);
504 tf.lbah = (tmp >> 24) & 0xff;
505 tf.lbam = (tmp >> 16) & 0xff;
506 tf.lbal = (tmp >> 8) & 0xff;
507 tf.nsect = (tmp) & 0xff;
508
509 return ata_dev_classify(&tf);
510}
511
Tejun Heoa42fc652006-02-11 16:26:02 +0900512static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900513{
Tejun Heocc9278e2006-02-10 17:25:47 +0900514 pp->cmd_slot[0].opts = cpu_to_le32(opts);
515 pp->cmd_slot[0].status = 0;
516 pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
517 pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
518}
519
Tejun Heo4658f792006-03-22 21:07:03 +0900520static int ahci_poll_register(void __iomem *reg, u32 mask, u32 val,
521 unsigned long interval_msec,
522 unsigned long timeout_msec)
523{
524 unsigned long timeout;
525 u32 tmp;
526
527 timeout = jiffies + (timeout_msec * HZ) / 1000;
528 do {
529 tmp = readl(reg);
530 if ((tmp & mask) == val)
531 return 0;
532 msleep(interval_msec);
533 } while (time_before(jiffies, timeout));
534
535 return -1;
536}
537
538static int ahci_softreset(struct ata_port *ap, int verbose, unsigned int *class)
539{
540 struct ahci_host_priv *hpriv = ap->host_set->private_data;
541 struct ahci_port_priv *pp = ap->private_data;
542 void __iomem *mmio = ap->host_set->mmio_base;
543 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
544 const u32 cmd_fis_len = 5; /* five dwords */
545 const char *reason = NULL;
546 struct ata_taskfile tf;
547 u8 *fis;
548 int rc;
549
550 DPRINTK("ENTER\n");
551
Tejun Heoc2a65852006-04-03 01:58:06 +0900552 if (!sata_dev_present(ap)) {
553 DPRINTK("PHY reports no device\n");
554 *class = ATA_DEV_NONE;
555 return 0;
556 }
557
Tejun Heo4658f792006-03-22 21:07:03 +0900558 /* prepare for SRST (AHCI-1.1 10.4.1) */
559 rc = ahci_stop_engine(ap);
560 if (rc) {
561 reason = "failed to stop engine";
562 goto fail_restart;
563 }
564
565 /* check BUSY/DRQ, perform Command List Override if necessary */
566 ahci_tf_read(ap, &tf);
567 if (tf.command & (ATA_BUSY | ATA_DRQ)) {
568 u32 tmp;
569
570 if (!(hpriv->cap & HOST_CAP_CLO)) {
571 rc = -EIO;
572 reason = "port busy but no CLO";
573 goto fail_restart;
574 }
575
576 tmp = readl(port_mmio + PORT_CMD);
577 tmp |= PORT_CMD_CLO;
578 writel(tmp, port_mmio + PORT_CMD);
579 readl(port_mmio + PORT_CMD); /* flush */
580
581 if (ahci_poll_register(port_mmio + PORT_CMD, PORT_CMD_CLO, 0x0,
582 1, 500)) {
583 rc = -EIO;
584 reason = "CLO failed";
585 goto fail_restart;
586 }
587 }
588
589 /* restart engine */
590 ahci_start_engine(ap);
591
592 ata_tf_init(ap, &tf, 0);
593 fis = pp->cmd_tbl;
594
595 /* issue the first D2H Register FIS */
596 ahci_fill_cmd_slot(pp, cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
597
598 tf.ctl |= ATA_SRST;
599 ata_tf_to_fis(&tf, fis, 0);
600 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
601
602 writel(1, port_mmio + PORT_CMD_ISSUE);
603 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
604
605 if (ahci_poll_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x0, 1, 500)) {
606 rc = -EIO;
607 reason = "1st FIS failed";
608 goto fail;
609 }
610
611 /* spec says at least 5us, but be generous and sleep for 1ms */
612 msleep(1);
613
614 /* issue the second D2H Register FIS */
615 ahci_fill_cmd_slot(pp, cmd_fis_len);
616
617 tf.ctl &= ~ATA_SRST;
618 ata_tf_to_fis(&tf, fis, 0);
619 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
620
621 writel(1, port_mmio + PORT_CMD_ISSUE);
622 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
623
624 /* spec mandates ">= 2ms" before checking status.
625 * We wait 150ms, because that was the magic delay used for
626 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
627 * between when the ATA command register is written, and then
628 * status is checked. Because waiting for "a while" before
629 * checking status is fine, post SRST, we perform this magic
630 * delay here as well.
631 */
632 msleep(150);
633
634 *class = ATA_DEV_NONE;
635 if (sata_dev_present(ap)) {
636 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
637 rc = -EIO;
638 reason = "device not ready";
639 goto fail;
640 }
641 *class = ahci_dev_classify(ap);
642 }
643
644 DPRINTK("EXIT, class=%u\n", *class);
645 return 0;
646
647 fail_restart:
648 ahci_start_engine(ap);
649 fail:
650 if (verbose)
651 printk(KERN_ERR "ata%u: softreset failed (%s)\n",
652 ap->id, reason);
653 else
654 DPRINTK("EXIT, rc=%d reason=\"%s\"\n", rc, reason);
655 return rc;
656}
657
Tejun Heo4bd00f62006-02-11 16:26:02 +0900658static int ahci_hardreset(struct ata_port *ap, int verbose, unsigned int *class)
Tejun Heo422b7592005-12-19 22:37:17 +0900659{
Tejun Heo4bd00f62006-02-11 16:26:02 +0900660 int rc;
661
662 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
Tejun Heoe0bfd142006-01-23 16:31:53 +0900664 ahci_stop_engine(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900665 rc = sata_std_hardreset(ap, verbose, class);
Tejun Heoe0bfd142006-01-23 16:31:53 +0900666 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Tejun Heo4bd00f62006-02-11 16:26:02 +0900668 if (rc == 0)
669 *class = ahci_dev_classify(ap);
670 if (*class == ATA_DEV_UNKNOWN)
671 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Tejun Heo4bd00f62006-02-11 16:26:02 +0900673 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
674 return rc;
675}
676
677static void ahci_postreset(struct ata_port *ap, unsigned int *class)
678{
679 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
680 u32 new_tmp, tmp;
681
682 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -0500683
684 /* Make sure port's ATAPI bit is set appropriately */
685 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900686 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -0500687 new_tmp |= PORT_CMD_ATAPI;
688 else
689 new_tmp &= ~PORT_CMD_ATAPI;
690 if (new_tmp != tmp) {
691 writel(new_tmp, port_mmio + PORT_CMD);
692 readl(port_mmio + PORT_CMD); /* flush */
693 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694}
695
Tejun Heo4bd00f62006-02-11 16:26:02 +0900696static int ahci_probe_reset(struct ata_port *ap, unsigned int *classes)
697{
Tejun Heo4658f792006-03-22 21:07:03 +0900698 return ata_drive_probe_reset(ap, ata_std_probeinit,
699 ahci_softreset, ahci_hardreset,
Tejun Heo4bd00f62006-02-11 16:26:02 +0900700 ahci_postreset, classes);
701}
702
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703static u8 ahci_check_status(struct ata_port *ap)
704{
Al Viro1e4f2a92005-10-21 06:46:02 +0100705 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
707 return readl(mmio + PORT_TFDATA) & 0xFF;
708}
709
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
711{
712 struct ahci_port_priv *pp = ap->private_data;
713 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
714
715 ata_tf_from_fis(d2h_fis, tf);
716}
717
Jeff Garzik828d09d2005-11-12 01:27:07 -0500718static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
720 struct ahci_port_priv *pp = qc->ap->private_data;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400721 struct scatterlist *sg;
722 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500723 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
725 VPRINTK("ENTER\n");
726
727 /*
728 * Next, the S/G list.
729 */
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400730 ahci_sg = pp->cmd_tbl_sg;
731 ata_for_each_sg(sg, qc) {
732 dma_addr_t addr = sg_dma_address(sg);
733 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400735 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
736 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
737 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -0500738
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400739 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500740 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 }
Jeff Garzik828d09d2005-11-12 01:27:07 -0500742
743 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744}
745
746static void ahci_qc_prep(struct ata_queued_cmd *qc)
747{
Jeff Garzika0ea7322005-06-04 01:13:15 -0400748 struct ata_port *ap = qc->ap;
749 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +0900750 int is_atapi = is_atapi_taskfile(&qc->tf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 u32 opts;
752 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -0500753 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
755 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 * Fill in command table information. First, the header,
757 * a SATA Register - Host to Device command FIS.
758 */
759 ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +0900760 if (is_atapi) {
Jeff Garzika0ea7322005-06-04 01:13:15 -0400761 memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900762 memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb,
763 qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -0400764 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
Tejun Heocc9278e2006-02-10 17:25:47 +0900766 n_elem = 0;
767 if (qc->flags & ATA_QCFLAG_DMAMAP)
768 n_elem = ahci_fill_sg(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
Tejun Heocc9278e2006-02-10 17:25:47 +0900770 /*
771 * Fill in command slot information.
772 */
773 opts = cmd_fis_len | n_elem << 16;
774 if (qc->tf.flags & ATA_TFLAG_WRITE)
775 opts |= AHCI_CMD_WRITE;
776 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +0900777 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500778
Tejun Heoa42fc652006-02-11 16:26:02 +0900779 ahci_fill_cmd_slot(pp, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780}
781
Jeff Garzikc2cd76f2005-11-16 09:23:30 -0500782static void ahci_restart_port(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400784 void __iomem *mmio = ap->host_set->mmio_base;
785 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Jeff Garzikc2cd76f2005-11-16 09:23:30 -0500788 if ((ap->device[0].class != ATA_DEV_ATAPI) ||
789 ((irq_stat & PORT_IRQ_TF_ERR) == 0))
790 printk(KERN_WARNING "ata%u: port reset, "
791 "p_is %x is %x pis %x cmd %x tf %x ss %x se %x\n",
792 ap->id,
793 irq_stat,
794 readl(mmio + HOST_IRQ_STAT),
795 readl(port_mmio + PORT_IRQ_STAT),
796 readl(port_mmio + PORT_CMD),
797 readl(port_mmio + PORT_TFDATA),
798 readl(port_mmio + PORT_SCR_STAT),
799 readl(port_mmio + PORT_SCR_ERR));
Jeff Garzik9f68a242005-11-15 14:03:47 -0500800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 /* stop DMA */
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900802 ahci_stop_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803
804 /* clear SATA phy error, if any */
805 tmp = readl(port_mmio + PORT_SCR_ERR);
806 writel(tmp, port_mmio + PORT_SCR_ERR);
807
808 /* if DRQ/BSY is set, device needs to be reset.
809 * if so, issue COMRESET
810 */
811 tmp = readl(port_mmio + PORT_TFDATA);
812 if (tmp & (ATA_BUSY | ATA_DRQ)) {
813 writel(0x301, port_mmio + PORT_SCR_CTL);
814 readl(port_mmio + PORT_SCR_CTL); /* flush */
815 udelay(10);
816 writel(0x300, port_mmio + PORT_SCR_CTL);
817 readl(port_mmio + PORT_SCR_CTL); /* flush */
818 }
819
820 /* re-start DMA */
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900821 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822}
823
824static void ahci_eng_timeout(struct ata_port *ap)
825{
Jeff Garzikb8f61532005-08-25 22:01:20 -0400826 struct ata_host_set *host_set = ap->host_set;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400827 void __iomem *mmio = host_set->mmio_base;
828 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 struct ata_queued_cmd *qc;
Jeff Garzikb8f61532005-08-25 22:01:20 -0400830 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
Jeff Garzik9f68a242005-11-15 14:03:47 -0500832 printk(KERN_WARNING "ata%u: handling error/timeout\n", ap->id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Jeff Garzikb8f61532005-08-25 22:01:20 -0400834 spin_lock_irqsave(&host_set->lock, flags);
835
Tejun Heof6379022006-02-10 15:10:48 +0900836 ahci_restart_port(ap, readl(port_mmio + PORT_IRQ_STAT));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heof6379022006-02-10 15:10:48 +0900838 qc->err_mask |= AC_ERR_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
Jeff Garzikb8f61532005-08-25 22:01:20 -0400840 spin_unlock_irqrestore(&host_set->lock, flags);
Tejun Heoa72ec4c2006-01-23 13:09:37 +0900841
Tejun Heof6379022006-02-10 15:10:48 +0900842 ata_eh_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843}
844
845static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
846{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400847 void __iomem *mmio = ap->host_set->mmio_base;
848 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 u32 status, serr, ci;
850
851 serr = readl(port_mmio + PORT_SCR_ERR);
852 writel(serr, port_mmio + PORT_SCR_ERR);
853
854 status = readl(port_mmio + PORT_IRQ_STAT);
855 writel(status, port_mmio + PORT_IRQ_STAT);
856
857 ci = readl(port_mmio + PORT_CMD_ISSUE);
858 if (likely((ci & 0x1) == 0)) {
859 if (qc) {
Tejun Heobeec7db2006-02-11 19:11:13 +0900860 WARN_ON(qc->err_mask);
Albert Leea22e2eb2005-12-05 15:38:02 +0800861 ata_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 qc = NULL;
863 }
864 }
865
866 if (status & PORT_IRQ_FATAL) {
Jeff Garzikad36d1a2005-11-14 13:56:37 -0500867 unsigned int err_mask;
868 if (status & PORT_IRQ_TF_ERR)
869 err_mask = AC_ERR_DEV;
870 else if (status & PORT_IRQ_IF_ERR)
871 err_mask = AC_ERR_ATA_BUS;
872 else
873 err_mask = AC_ERR_HOST_BUS;
874
Jeff Garzik9f68a242005-11-15 14:03:47 -0500875 /* command processing has stopped due to error; restart */
Jeff Garzikc2cd76f2005-11-16 09:23:30 -0500876 ahci_restart_port(ap, status);
Jeff Garzik9f68a242005-11-15 14:03:47 -0500877
Albert Leea22e2eb2005-12-05 15:38:02 +0800878 if (qc) {
Tejun Heo284b6482006-01-23 13:09:36 +0900879 qc->err_mask |= err_mask;
Albert Leea22e2eb2005-12-05 15:38:02 +0800880 ata_qc_complete(qc);
881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 }
883
884 return 1;
885}
886
887static void ahci_irq_clear(struct ata_port *ap)
888{
889 /* TODO */
890}
891
892static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
893{
894 struct ata_host_set *host_set = dev_instance;
895 struct ahci_host_priv *hpriv;
896 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400897 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 u32 irq_stat, irq_ack = 0;
899
900 VPRINTK("ENTER\n");
901
902 hpriv = host_set->private_data;
903 mmio = host_set->mmio_base;
904
905 /* sigh. 0xffffffff is a valid return from h/w */
906 irq_stat = readl(mmio + HOST_IRQ_STAT);
907 irq_stat &= hpriv->port_map;
908 if (!irq_stat)
909 return IRQ_NONE;
910
911 spin_lock(&host_set->lock);
912
913 for (i = 0; i < host_set->n_ports; i++) {
914 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915
Jeff Garzik67846b32005-10-05 02:58:32 -0400916 if (!(irq_stat & (1 << i)))
917 continue;
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 ap = host_set->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -0400920 if (ap) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 struct ata_queued_cmd *qc;
922 qc = ata_qc_from_tag(ap, ap->active_tag);
Jeff Garzik67846b32005-10-05 02:58:32 -0400923 if (!ahci_host_intr(ap, qc))
Tejun Heo6971ed12006-03-11 12:47:54 +0900924 if (ata_ratelimit())
925 dev_printk(KERN_WARNING, host_set->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -0500926 "unhandled interrupt on port %u\n",
927 i);
Jeff Garzik67846b32005-10-05 02:58:32 -0400928
929 VPRINTK("port %u\n", i);
930 } else {
931 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +0900932 if (ata_ratelimit())
933 dev_printk(KERN_WARNING, host_set->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -0500934 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 }
Jeff Garzik67846b32005-10-05 02:58:32 -0400936
937 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 }
939
940 if (irq_ack) {
941 writel(irq_ack, mmio + HOST_IRQ_STAT);
942 handled = 1;
943 }
944
945 spin_unlock(&host_set->lock);
946
947 VPRINTK("EXIT\n");
948
949 return IRQ_RETVAL(handled);
950}
951
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900952static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
954 struct ata_port *ap = qc->ap;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400955 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 writel(1, port_mmio + PORT_CMD_ISSUE);
958 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
959
960 return 0;
961}
962
963static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
964 unsigned int port_idx)
965{
966 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
967 base = ahci_port_base_ul(base, port_idx);
968 VPRINTK("base now==0x%lx\n", base);
969
970 port->cmd_addr = base;
971 port->scr_addr = base + PORT_SCR;
972
973 VPRINTK("EXIT\n");
974}
975
976static int ahci_host_init(struct ata_probe_ent *probe_ent)
977{
978 struct ahci_host_priv *hpriv = probe_ent->private_data;
979 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
980 void __iomem *mmio = probe_ent->mmio_base;
981 u32 tmp, cap_save;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 unsigned int i, j, using_dac;
983 int rc;
984 void __iomem *port_mmio;
985
986 cap_save = readl(mmio + HOST_CAP);
987 cap_save &= ( (1<<28) | (1<<17) );
988 cap_save |= (1 << 27);
989
990 /* global controller reset */
991 tmp = readl(mmio + HOST_CTL);
992 if ((tmp & HOST_RESET) == 0) {
993 writel(tmp | HOST_RESET, mmio + HOST_CTL);
994 readl(mmio + HOST_CTL); /* flush */
995 }
996
997 /* reset must complete within 1 second, or
998 * the hardware should be considered fried.
999 */
1000 ssleep(1);
1001
1002 tmp = readl(mmio + HOST_CTL);
1003 if (tmp & HOST_RESET) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001004 dev_printk(KERN_ERR, &pdev->dev,
1005 "controller reset failed (0x%x)\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 return -EIO;
1007 }
1008
1009 writel(HOST_AHCI_EN, mmio + HOST_CTL);
1010 (void) readl(mmio + HOST_CTL); /* flush */
1011 writel(cap_save, mmio + HOST_CAP);
1012 writel(0xf, mmio + HOST_PORTS_IMPL);
1013 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
1014
Jeff Garzikbd120972006-01-29 02:47:03 -05001015 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1016 u16 tmp16;
1017
1018 pci_read_config_word(pdev, 0x92, &tmp16);
1019 tmp16 |= 0xf;
1020 pci_write_config_word(pdev, 0x92, tmp16);
1021 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
1023 hpriv->cap = readl(mmio + HOST_CAP);
1024 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
1025 probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
1026
1027 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
1028 hpriv->cap, hpriv->port_map, probe_ent->n_ports);
1029
1030 using_dac = hpriv->cap & HOST_CAP_64;
1031 if (using_dac &&
1032 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1033 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1034 if (rc) {
1035 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1036 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001037 dev_printk(KERN_ERR, &pdev->dev,
1038 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 return rc;
1040 }
1041 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 } else {
1043 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1044 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001045 dev_printk(KERN_ERR, &pdev->dev,
1046 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 return rc;
1048 }
1049 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1050 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001051 dev_printk(KERN_ERR, &pdev->dev,
1052 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 return rc;
1054 }
1055 }
1056
1057 for (i = 0; i < probe_ent->n_ports; i++) {
1058#if 0 /* BIOSen initialize this incorrectly */
1059 if (!(hpriv->port_map & (1 << i)))
1060 continue;
1061#endif
1062
1063 port_mmio = ahci_port_base(mmio, i);
1064 VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
1065
1066 ahci_setup_port(&probe_ent->port[i],
1067 (unsigned long) mmio, i);
1068
1069 /* make sure port is not active */
1070 tmp = readl(port_mmio + PORT_CMD);
1071 VPRINTK("PORT_CMD 0x%x\n", tmp);
1072 if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
1073 PORT_CMD_FIS_RX | PORT_CMD_START)) {
1074 tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
1075 PORT_CMD_FIS_RX | PORT_CMD_START);
1076 writel(tmp, port_mmio + PORT_CMD);
1077 readl(port_mmio + PORT_CMD); /* flush */
1078
1079 /* spec says 500 msecs for each bit, so
1080 * this is slightly incorrect.
1081 */
1082 msleep(500);
1083 }
1084
1085 writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
1086
1087 j = 0;
1088 while (j < 100) {
1089 msleep(10);
1090 tmp = readl(port_mmio + PORT_SCR_STAT);
1091 if ((tmp & 0xf) == 0x3)
1092 break;
1093 j++;
1094 }
1095
1096 tmp = readl(port_mmio + PORT_SCR_ERR);
1097 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1098 writel(tmp, port_mmio + PORT_SCR_ERR);
1099
1100 /* ack any pending irq events for this port */
1101 tmp = readl(port_mmio + PORT_IRQ_STAT);
1102 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1103 if (tmp)
1104 writel(tmp, port_mmio + PORT_IRQ_STAT);
1105
1106 writel(1 << i, mmio + HOST_IRQ_STAT);
1107
1108 /* set irq mask (enables interrupts) */
1109 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1110 }
1111
1112 tmp = readl(mmio + HOST_CTL);
1113 VPRINTK("HOST_CTL 0x%x\n", tmp);
1114 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1115 tmp = readl(mmio + HOST_CTL);
1116 VPRINTK("HOST_CTL 0x%x\n", tmp);
1117
1118 pci_set_master(pdev);
1119
1120 return 0;
1121}
1122
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123static void ahci_print_info(struct ata_probe_ent *probe_ent)
1124{
1125 struct ahci_host_priv *hpriv = probe_ent->private_data;
1126 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Jeff Garzikea6ba102005-08-30 05:18:18 -04001127 void __iomem *mmio = probe_ent->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 u32 vers, cap, impl, speed;
1129 const char *speed_s;
1130 u16 cc;
1131 const char *scc_s;
1132
1133 vers = readl(mmio + HOST_VERSION);
1134 cap = hpriv->cap;
1135 impl = hpriv->port_map;
1136
1137 speed = (cap >> 20) & 0xf;
1138 if (speed == 1)
1139 speed_s = "1.5";
1140 else if (speed == 2)
1141 speed_s = "3";
1142 else
1143 speed_s = "?";
1144
1145 pci_read_config_word(pdev, 0x0a, &cc);
1146 if (cc == 0x0101)
1147 scc_s = "IDE";
1148 else if (cc == 0x0106)
1149 scc_s = "SATA";
1150 else if (cc == 0x0104)
1151 scc_s = "RAID";
1152 else
1153 scc_s = "unknown";
1154
Jeff Garzika9524a72005-10-30 14:39:11 -05001155 dev_printk(KERN_INFO, &pdev->dev,
1156 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1158 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
1160 (vers >> 24) & 0xff,
1161 (vers >> 16) & 0xff,
1162 (vers >> 8) & 0xff,
1163 vers & 0xff,
1164
1165 ((cap >> 8) & 0x1f) + 1,
1166 (cap & 0x1f) + 1,
1167 speed_s,
1168 impl,
1169 scc_s);
1170
Jeff Garzika9524a72005-10-30 14:39:11 -05001171 dev_printk(KERN_INFO, &pdev->dev,
1172 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 "%s%s%s%s%s%s"
1174 "%s%s%s%s%s%s%s\n"
1175 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
1177 cap & (1 << 31) ? "64bit " : "",
1178 cap & (1 << 30) ? "ncq " : "",
1179 cap & (1 << 28) ? "ilck " : "",
1180 cap & (1 << 27) ? "stag " : "",
1181 cap & (1 << 26) ? "pm " : "",
1182 cap & (1 << 25) ? "led " : "",
1183
1184 cap & (1 << 24) ? "clo " : "",
1185 cap & (1 << 19) ? "nz " : "",
1186 cap & (1 << 18) ? "only " : "",
1187 cap & (1 << 17) ? "pmp " : "",
1188 cap & (1 << 15) ? "pio " : "",
1189 cap & (1 << 14) ? "slum " : "",
1190 cap & (1 << 13) ? "part " : ""
1191 );
1192}
1193
1194static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1195{
1196 static int printed_version;
1197 struct ata_probe_ent *probe_ent = NULL;
1198 struct ahci_host_priv *hpriv;
1199 unsigned long base;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001200 void __iomem *mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 unsigned int board_idx = (unsigned int) ent->driver_data;
Jeff Garzik907f4672005-05-12 15:03:42 -04001202 int have_msi, pci_dev_busy = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 int rc;
1204
1205 VPRINTK("ENTER\n");
1206
1207 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001208 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
1210 rc = pci_enable_device(pdev);
1211 if (rc)
1212 return rc;
1213
1214 rc = pci_request_regions(pdev, DRV_NAME);
1215 if (rc) {
1216 pci_dev_busy = 1;
1217 goto err_out;
1218 }
1219
Jeff Garzik907f4672005-05-12 15:03:42 -04001220 if (pci_enable_msi(pdev) == 0)
1221 have_msi = 1;
1222 else {
1223 pci_intx(pdev, 1);
1224 have_msi = 0;
1225 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226
1227 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
1228 if (probe_ent == NULL) {
1229 rc = -ENOMEM;
Jeff Garzik907f4672005-05-12 15:03:42 -04001230 goto err_out_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 }
1232
1233 memset(probe_ent, 0, sizeof(*probe_ent));
1234 probe_ent->dev = pci_dev_to_dev(pdev);
1235 INIT_LIST_HEAD(&probe_ent->node);
1236
Jeff Garzik374b1872005-08-30 05:42:52 -04001237 mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 if (mmio_base == NULL) {
1239 rc = -ENOMEM;
1240 goto err_out_free_ent;
1241 }
1242 base = (unsigned long) mmio_base;
1243
1244 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
1245 if (!hpriv) {
1246 rc = -ENOMEM;
1247 goto err_out_iounmap;
1248 }
1249 memset(hpriv, 0, sizeof(*hpriv));
1250
1251 probe_ent->sht = ahci_port_info[board_idx].sht;
1252 probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
1253 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1254 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1255 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1256
1257 probe_ent->irq = pdev->irq;
1258 probe_ent->irq_flags = SA_SHIRQ;
1259 probe_ent->mmio_base = mmio_base;
1260 probe_ent->private_data = hpriv;
1261
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001262 if (have_msi)
1263 hpriv->flags |= AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001264
Jeff Garzikbd120972006-01-29 02:47:03 -05001265 /* JMicron-specific fixup: make sure we're in AHCI mode */
1266 if (pdev->vendor == 0x197b)
1267 pci_write_config_byte(pdev, 0x41, 0xa1);
1268
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 /* initialize adapter */
1270 rc = ahci_host_init(probe_ent);
1271 if (rc)
1272 goto err_out_hpriv;
1273
1274 ahci_print_info(probe_ent);
1275
1276 /* FIXME: check ata_device_add return value */
1277 ata_device_add(probe_ent);
1278 kfree(probe_ent);
1279
1280 return 0;
1281
1282err_out_hpriv:
1283 kfree(hpriv);
1284err_out_iounmap:
Jeff Garzik374b1872005-08-30 05:42:52 -04001285 pci_iounmap(pdev, mmio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286err_out_free_ent:
1287 kfree(probe_ent);
Jeff Garzik907f4672005-05-12 15:03:42 -04001288err_out_msi:
1289 if (have_msi)
1290 pci_disable_msi(pdev);
1291 else
1292 pci_intx(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 pci_release_regions(pdev);
1294err_out:
1295 if (!pci_dev_busy)
1296 pci_disable_device(pdev);
1297 return rc;
1298}
1299
Jeff Garzik907f4672005-05-12 15:03:42 -04001300static void ahci_remove_one (struct pci_dev *pdev)
1301{
1302 struct device *dev = pci_dev_to_dev(pdev);
1303 struct ata_host_set *host_set = dev_get_drvdata(dev);
1304 struct ahci_host_priv *hpriv = host_set->private_data;
1305 struct ata_port *ap;
1306 unsigned int i;
1307 int have_msi;
1308
1309 for (i = 0; i < host_set->n_ports; i++) {
1310 ap = host_set->ports[i];
1311
1312 scsi_remove_host(ap->host);
1313 }
1314
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001315 have_msi = hpriv->flags & AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001316 free_irq(host_set->irq, host_set);
Jeff Garzik907f4672005-05-12 15:03:42 -04001317
1318 for (i = 0; i < host_set->n_ports; i++) {
1319 ap = host_set->ports[i];
1320
1321 ata_scsi_release(ap->host);
1322 scsi_host_put(ap->host);
1323 }
1324
Jeff Garzike005f012005-08-30 04:18:28 -04001325 kfree(hpriv);
Jeff Garzik374b1872005-08-30 05:42:52 -04001326 pci_iounmap(pdev, host_set->mmio_base);
Jeff Garzikead5de92005-05-31 11:53:57 -04001327 kfree(host_set);
1328
Jeff Garzik907f4672005-05-12 15:03:42 -04001329 if (have_msi)
1330 pci_disable_msi(pdev);
1331 else
1332 pci_intx(pdev, 0);
1333 pci_release_regions(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001334 pci_disable_device(pdev);
1335 dev_set_drvdata(dev, NULL);
1336}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337
1338static int __init ahci_init(void)
1339{
1340 return pci_module_init(&ahci_pci_driver);
1341}
1342
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343static void __exit ahci_exit(void)
1344{
1345 pci_unregister_driver(&ahci_pci_driver);
1346}
1347
1348
1349MODULE_AUTHOR("Jeff Garzik");
1350MODULE_DESCRIPTION("AHCI SATA low-level driver");
1351MODULE_LICENSE("GPL");
1352MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001353MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
1355module_init(ahci_init);
1356module_exit(ahci_exit);