blob: 60cf8226de8bc0a06a4b0ec7b01da1724cdb6a1a [file] [log] [blame]
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001/* linux/arch/arm/mach-s5pv210/clock.c
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
5 *
6 * S5PV210 - Clock support
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/init.h>
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
19#include <linux/clk.h>
20#include <linux/sysdev.h>
21#include <linux/io.h>
22
23#include <mach/map.h>
24
25#include <plat/cpu-freq.h>
26#include <mach/regs-clock.h>
27#include <plat/clock.h>
28#include <plat/cpu.h>
29#include <plat/pll.h>
30#include <plat/s5p-clock.h>
31#include <plat/clock-clksrc.h>
32#include <plat/s5pv210.h>
33
Jaecheol Lee88695842010-10-12 09:19:26 +090034static unsigned long xtal;
35
Thomas Abraham59cda522010-05-17 09:38:01 +090036static struct clksrc_clk clk_mout_apll = {
37 .clk = {
38 .name = "mout_apll",
Thomas Abraham59cda522010-05-17 09:38:01 +090039 },
40 .sources = &clk_src_apll,
41 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
42};
43
44static struct clksrc_clk clk_mout_epll = {
45 .clk = {
46 .name = "mout_epll",
Thomas Abraham59cda522010-05-17 09:38:01 +090047 },
48 .sources = &clk_src_epll,
49 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
50};
51
52static struct clksrc_clk clk_mout_mpll = {
53 .clk = {
54 .name = "mout_mpll",
Thomas Abraham59cda522010-05-17 09:38:01 +090055 },
56 .sources = &clk_src_mpll,
57 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
58};
59
Thomas Abraham374e0bf2010-05-17 09:38:31 +090060static struct clk *clkset_armclk_list[] = {
61 [0] = &clk_mout_apll.clk,
62 [1] = &clk_mout_mpll.clk,
63};
64
65static struct clksrc_sources clkset_armclk = {
66 .sources = clkset_armclk_list,
67 .nr_sources = ARRAY_SIZE(clkset_armclk_list),
68};
69
70static struct clksrc_clk clk_armclk = {
71 .clk = {
72 .name = "armclk",
Thomas Abraham374e0bf2010-05-17 09:38:31 +090073 },
74 .sources = &clkset_armclk,
75 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
76 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
77};
78
Thomas Abrahamaf76a202010-05-17 09:38:34 +090079static struct clksrc_clk clk_hclk_msys = {
80 .clk = {
81 .name = "hclk_msys",
Thomas Abrahamaf76a202010-05-17 09:38:34 +090082 .parent = &clk_armclk.clk,
83 },
84 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
85};
86
Thomas Abraham6ed91a22010-05-17 09:38:42 +090087static struct clksrc_clk clk_pclk_msys = {
88 .clk = {
89 .name = "pclk_msys",
Thomas Abraham6ed91a22010-05-17 09:38:42 +090090 .parent = &clk_hclk_msys.clk,
91 },
92 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
93};
94
Thomas Abraham0fe967a2010-05-17 09:38:37 +090095static struct clksrc_clk clk_sclk_a2m = {
96 .clk = {
97 .name = "sclk_a2m",
Thomas Abraham0fe967a2010-05-17 09:38:37 +090098 .parent = &clk_mout_apll.clk,
99 },
100 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
101};
102
103static struct clk *clkset_hclk_sys_list[] = {
104 [0] = &clk_mout_mpll.clk,
105 [1] = &clk_sclk_a2m.clk,
106};
107
108static struct clksrc_sources clkset_hclk_sys = {
109 .sources = clkset_hclk_sys_list,
110 .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
111};
112
113static struct clksrc_clk clk_hclk_dsys = {
114 .clk = {
115 .name = "hclk_dsys",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900116 },
117 .sources = &clkset_hclk_sys,
118 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
119 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
120};
121
Thomas Abraham58772cd2010-05-17 09:38:48 +0900122static struct clksrc_clk clk_pclk_dsys = {
123 .clk = {
124 .name = "pclk_dsys",
Thomas Abraham58772cd2010-05-17 09:38:48 +0900125 .parent = &clk_hclk_dsys.clk,
126 },
127 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
128};
129
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900130static struct clksrc_clk clk_hclk_psys = {
131 .clk = {
132 .name = "hclk_psys",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900133 },
134 .sources = &clkset_hclk_sys,
135 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
136 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
137};
138
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900139static struct clksrc_clk clk_pclk_psys = {
140 .clk = {
141 .name = "pclk_psys",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900142 .parent = &clk_hclk_psys.clk,
143 },
144 .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
145};
146
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900147static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
148{
149 return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
150}
151
152static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
153{
154 return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
155}
156
157static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
158{
159 return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
160}
161
162static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
163{
164 return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
165}
166
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900167static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
168{
169 return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
170}
171
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900172static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
173{
174 return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
175}
176
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900177static struct clk clk_sclk_hdmi27m = {
178 .name = "sclk_hdmi27m",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900179 .rate = 27000000,
180};
181
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900182static struct clk clk_sclk_hdmiphy = {
183 .name = "sclk_hdmiphy",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900184};
185
186static struct clk clk_sclk_usbphy0 = {
187 .name = "sclk_usbphy0",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900188};
189
190static struct clk clk_sclk_usbphy1 = {
191 .name = "sclk_usbphy1",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900192};
193
Thomas Abraham45834872010-05-17 09:39:00 +0900194static struct clk clk_pcmcdclk0 = {
195 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900196};
197
198static struct clk clk_pcmcdclk1 = {
199 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900200};
201
202static struct clk clk_pcmcdclk2 = {
203 .name = "pcmcdclk",
Thomas Abraham45834872010-05-17 09:39:00 +0900204};
205
Boojin Kimdafc9542011-09-02 09:44:37 +0900206static struct clk dummy_apb_pclk = {
207 .name = "apb_pclk",
208 .id = -1,
209};
210
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900211static struct clk *clkset_vpllsrc_list[] = {
212 [0] = &clk_fin_vpll,
213 [1] = &clk_sclk_hdmi27m,
214};
215
216static struct clksrc_sources clkset_vpllsrc = {
217 .sources = clkset_vpllsrc_list,
218 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
219};
220
221static struct clksrc_clk clk_vpllsrc = {
222 .clk = {
223 .name = "vpll_src",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900224 .enable = s5pv210_clk_mask0_ctrl,
225 .ctrlbit = (1 << 7),
226 },
227 .sources = &clkset_vpllsrc,
228 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
229};
230
231static struct clk *clkset_sclk_vpll_list[] = {
232 [0] = &clk_vpllsrc.clk,
233 [1] = &clk_fout_vpll,
234};
235
236static struct clksrc_sources clkset_sclk_vpll = {
237 .sources = clkset_sclk_vpll_list,
238 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
239};
240
241static struct clksrc_clk clk_sclk_vpll = {
242 .clk = {
243 .name = "sclk_vpll",
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900244 },
245 .sources = &clkset_sclk_vpll,
246 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
247};
248
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900249static struct clk *clkset_moutdmc0src_list[] = {
250 [0] = &clk_sclk_a2m.clk,
251 [1] = &clk_mout_mpll.clk,
252 [2] = NULL,
253 [3] = NULL,
254};
255
256static struct clksrc_sources clkset_moutdmc0src = {
257 .sources = clkset_moutdmc0src_list,
258 .nr_sources = ARRAY_SIZE(clkset_moutdmc0src_list),
259};
260
261static struct clksrc_clk clk_mout_dmc0 = {
262 .clk = {
263 .name = "mout_dmc0",
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900264 },
265 .sources = &clkset_moutdmc0src,
266 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
267};
268
269static struct clksrc_clk clk_sclk_dmc0 = {
270 .clk = {
271 .name = "sclk_dmc0",
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900272 .parent = &clk_mout_dmc0.clk,
273 },
274 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
275};
276
Thomas Abraham664f5b22010-05-17 09:38:44 +0900277static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
278{
279 return clk_get_rate(clk->parent) / 2;
280}
281
282static struct clk_ops clk_hclk_imem_ops = {
283 .get_rate = s5pv210_clk_imem_get_rate,
284};
285
Jaecheol Lee88695842010-10-12 09:19:26 +0900286static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk *clk)
287{
288 return s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
289}
290
291static struct clk_ops clk_fout_apll_ops = {
292 .get_rate = s5pv210_clk_fout_apll_get_rate,
293};
294
Kukjin Kim3c0fa642011-01-04 17:51:30 +0900295static struct clk init_clocks_off[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900296 {
Boojin Kimdafc9542011-09-02 09:44:37 +0900297 .name = "dma",
Vladimir Zapolskiy1ce3ea62011-08-18 19:24:55 +0900298 .devname = "dma-pl330.0",
Seungwhan Youn313068f2010-10-19 18:10:53 +0900299 .parent = &clk_hclk_psys.clk,
300 .enable = s5pv210_clk_ip0_ctrl,
301 .ctrlbit = (1 << 3),
302 }, {
Boojin Kimdafc9542011-09-02 09:44:37 +0900303 .name = "dma",
Vladimir Zapolskiy1ce3ea62011-08-18 19:24:55 +0900304 .devname = "dma-pl330.1",
Seungwhan Youn313068f2010-10-19 18:10:53 +0900305 .parent = &clk_hclk_psys.clk,
306 .enable = s5pv210_clk_ip0_ctrl,
307 .ctrlbit = (1 << 4),
308 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900309 .name = "rot",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900310 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900311 .enable = s5pv210_clk_ip0_ctrl,
312 .ctrlbit = (1<<29),
313 }, {
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900314 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900315 .devname = "s5pv210-fimc.0",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900316 .parent = &clk_hclk_dsys.clk,
317 .enable = s5pv210_clk_ip0_ctrl,
318 .ctrlbit = (1 << 24),
319 }, {
320 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900321 .devname = "s5pv210-fimc.1",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900322 .parent = &clk_hclk_dsys.clk,
323 .enable = s5pv210_clk_ip0_ctrl,
324 .ctrlbit = (1 << 25),
325 }, {
326 .name = "fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900327 .devname = "s5pv210-fimc.2",
Marek Szyprowskida01c2f2010-09-10 19:43:12 +0900328 .parent = &clk_hclk_dsys.clk,
329 .enable = s5pv210_clk_ip0_ctrl,
330 .ctrlbit = (1 << 26),
331 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900332 .name = "mfc",
333 .devname = "s5p-mfc",
334 .parent = &clk_pclk_psys.clk,
335 .enable = s5pv210_clk_ip0_ctrl,
336 .ctrlbit = (1 << 16),
337 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900338 .name = "otg",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900339 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900340 .enable = s5pv210_clk_ip1_ctrl,
341 .ctrlbit = (1<<16),
342 }, {
343 .name = "usb-host",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900344 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900345 .enable = s5pv210_clk_ip1_ctrl,
346 .ctrlbit = (1<<17),
347 }, {
348 .name = "lcd",
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900349 .parent = &clk_hclk_dsys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900350 .enable = s5pv210_clk_ip1_ctrl,
351 .ctrlbit = (1<<0),
352 }, {
353 .name = "cfcon",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900354 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900355 .enable = s5pv210_clk_ip1_ctrl,
356 .ctrlbit = (1<<25),
357 }, {
358 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900359 .devname = "s3c-sdhci.0",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900360 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900361 .enable = s5pv210_clk_ip2_ctrl,
362 .ctrlbit = (1<<16),
363 }, {
364 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900365 .devname = "s3c-sdhci.1",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900366 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900367 .enable = s5pv210_clk_ip2_ctrl,
368 .ctrlbit = (1<<17),
369 }, {
370 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900371 .devname = "s3c-sdhci.2",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900372 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900373 .enable = s5pv210_clk_ip2_ctrl,
374 .ctrlbit = (1<<18),
375 }, {
376 .name = "hsmmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900377 .devname = "s3c-sdhci.3",
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900378 .parent = &clk_hclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900379 .enable = s5pv210_clk_ip2_ctrl,
380 .ctrlbit = (1<<19),
381 }, {
382 .name = "systimer",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900383 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900384 .enable = s5pv210_clk_ip3_ctrl,
385 .ctrlbit = (1<<16),
386 }, {
387 .name = "watchdog",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900388 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900389 .enable = s5pv210_clk_ip3_ctrl,
390 .ctrlbit = (1<<22),
391 }, {
392 .name = "rtc",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900393 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900394 .enable = s5pv210_clk_ip3_ctrl,
395 .ctrlbit = (1<<15),
396 }, {
397 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900398 .devname = "s3c2440-i2c.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900399 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900400 .enable = s5pv210_clk_ip3_ctrl,
401 .ctrlbit = (1<<7),
402 }, {
403 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900404 .devname = "s3c2440-i2c.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900405 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900406 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Hamf1c894d2010-08-21 09:18:19 +0900407 .ctrlbit = (1 << 10),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900408 }, {
409 .name = "i2c",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900410 .devname = "s3c2440-i2c.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900411 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900412 .enable = s5pv210_clk_ip3_ctrl,
413 .ctrlbit = (1<<9),
414 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900415 .name = "i2c",
416 .devname = "s3c2440-hdmiphy-i2c",
417 .parent = &clk_pclk_psys.clk,
418 .enable = s5pv210_clk_ip3_ctrl,
419 .ctrlbit = (1 << 11),
420 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900421 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900422 .devname = "s3c64xx-spi.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900423 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900424 .enable = s5pv210_clk_ip3_ctrl,
425 .ctrlbit = (1<<12),
426 }, {
427 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900428 .devname = "s3c64xx-spi.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900429 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900430 .enable = s5pv210_clk_ip3_ctrl,
431 .ctrlbit = (1<<13),
432 }, {
433 .name = "spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900434 .devname = "s3c64xx-spi.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900435 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900436 .enable = s5pv210_clk_ip3_ctrl,
437 .ctrlbit = (1<<14),
438 }, {
439 .name = "timers",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900440 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900441 .enable = s5pv210_clk_ip3_ctrl,
442 .ctrlbit = (1<<23),
443 }, {
444 .name = "adc",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900445 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900446 .enable = s5pv210_clk_ip3_ctrl,
447 .ctrlbit = (1<<24),
448 }, {
449 .name = "keypad",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900450 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900451 .enable = s5pv210_clk_ip3_ctrl,
452 .ctrlbit = (1<<21),
453 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900454 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900455 .devname = "samsung-i2s.0",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900456 .parent = &clk_p,
457 .enable = s5pv210_clk_ip3_ctrl,
458 .ctrlbit = (1<<4),
459 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900460 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900461 .devname = "samsung-i2s.1",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900462 .parent = &clk_p,
463 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900464 .ctrlbit = (1 << 5),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900465 }, {
Jassi Brar9aa25702010-11-19 08:49:44 +0900466 .name = "iis",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900467 .devname = "samsung-i2s.2",
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900468 .parent = &clk_p,
469 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900470 .ctrlbit = (1 << 6),
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900471 }, {
472 .name = "spdif",
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900473 .parent = &clk_p,
474 .enable = s5pv210_clk_ip3_ctrl,
475 .ctrlbit = (1 << 0),
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900476 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900477};
478
479static struct clk init_clocks[] = {
480 {
Thomas Abraham664f5b22010-05-17 09:38:44 +0900481 .name = "hclk_imem",
Thomas Abraham664f5b22010-05-17 09:38:44 +0900482 .parent = &clk_hclk_msys.clk,
483 .ctrlbit = (1 << 5),
484 .enable = s5pv210_clk_ip0_ctrl,
485 .ops = &clk_hclk_imem_ops,
486 }, {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900487 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900488 .devname = "s5pv210-uart.0",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900489 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900490 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900491 .ctrlbit = (1 << 17),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900492 }, {
493 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900494 .devname = "s5pv210-uart.1",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900495 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900496 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900497 .ctrlbit = (1 << 18),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900498 }, {
499 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900500 .devname = "s5pv210-uart.2",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900501 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900502 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900503 .ctrlbit = (1 << 19),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900504 }, {
505 .name = "uart",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900506 .devname = "s5pv210-uart.3",
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900507 .parent = &clk_pclk_psys.clk,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900508 .enable = s5pv210_clk_ip3_ctrl,
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900509 .ctrlbit = (1 << 20),
Thomas Abraham81f9bec2010-12-01 18:12:48 +0530510 }, {
511 .name = "sromc",
Thomas Abraham81f9bec2010-12-01 18:12:48 +0530512 .parent = &clk_hclk_psys.clk,
513 .enable = s5pv210_clk_ip1_ctrl,
514 .ctrlbit = (1 << 26),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900515 },
516};
517
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900518static struct clk *clkset_uart_list[] = {
519 [6] = &clk_mout_mpll.clk,
520 [7] = &clk_mout_epll.clk,
521};
522
523static struct clksrc_sources clkset_uart = {
524 .sources = clkset_uart_list,
525 .nr_sources = ARRAY_SIZE(clkset_uart_list),
526};
527
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900528static struct clk *clkset_group1_list[] = {
529 [0] = &clk_sclk_a2m.clk,
530 [1] = &clk_mout_mpll.clk,
531 [2] = &clk_mout_epll.clk,
532 [3] = &clk_sclk_vpll.clk,
533};
534
535static struct clksrc_sources clkset_group1 = {
536 .sources = clkset_group1_list,
537 .nr_sources = ARRAY_SIZE(clkset_group1_list),
538};
539
540static struct clk *clkset_sclk_onenand_list[] = {
541 [0] = &clk_hclk_psys.clk,
542 [1] = &clk_hclk_dsys.clk,
543};
544
545static struct clksrc_sources clkset_sclk_onenand = {
546 .sources = clkset_sclk_onenand_list,
547 .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
548};
549
Thomas Abraham9e206142010-05-17 09:38:57 +0900550static struct clk *clkset_sclk_dac_list[] = {
551 [0] = &clk_sclk_vpll.clk,
552 [1] = &clk_sclk_hdmiphy,
553};
554
555static struct clksrc_sources clkset_sclk_dac = {
556 .sources = clkset_sclk_dac_list,
557 .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
558};
559
560static struct clksrc_clk clk_sclk_dac = {
561 .clk = {
562 .name = "sclk_dac",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900563 .enable = s5pv210_clk_mask0_ctrl,
564 .ctrlbit = (1 << 2),
Thomas Abraham9e206142010-05-17 09:38:57 +0900565 },
566 .sources = &clkset_sclk_dac,
567 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
568};
569
570static struct clksrc_clk clk_sclk_pixel = {
571 .clk = {
572 .name = "sclk_pixel",
Thomas Abraham9e206142010-05-17 09:38:57 +0900573 .parent = &clk_sclk_vpll.clk,
574 },
575 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
576};
577
578static struct clk *clkset_sclk_hdmi_list[] = {
579 [0] = &clk_sclk_pixel.clk,
580 [1] = &clk_sclk_hdmiphy,
581};
582
583static struct clksrc_sources clkset_sclk_hdmi = {
584 .sources = clkset_sclk_hdmi_list,
585 .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
586};
587
588static struct clksrc_clk clk_sclk_hdmi = {
589 .clk = {
590 .name = "sclk_hdmi",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900591 .enable = s5pv210_clk_mask0_ctrl,
592 .ctrlbit = (1 << 0),
Thomas Abraham9e206142010-05-17 09:38:57 +0900593 },
594 .sources = &clkset_sclk_hdmi,
595 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
596};
597
598static struct clk *clkset_sclk_mixer_list[] = {
599 [0] = &clk_sclk_dac.clk,
600 [1] = &clk_sclk_hdmi.clk,
601};
602
603static struct clksrc_sources clkset_sclk_mixer = {
604 .sources = clkset_sclk_mixer_list,
605 .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
606};
607
Thomas Abraham45834872010-05-17 09:39:00 +0900608static struct clk *clkset_sclk_audio0_list[] = {
609 [0] = &clk_ext_xtal_mux,
610 [1] = &clk_pcmcdclk0,
611 [2] = &clk_sclk_hdmi27m,
612 [3] = &clk_sclk_usbphy0,
613 [4] = &clk_sclk_usbphy1,
614 [5] = &clk_sclk_hdmiphy,
615 [6] = &clk_mout_mpll.clk,
616 [7] = &clk_mout_epll.clk,
617 [8] = &clk_sclk_vpll.clk,
618};
619
620static struct clksrc_sources clkset_sclk_audio0 = {
621 .sources = clkset_sclk_audio0_list,
622 .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
623};
624
625static struct clksrc_clk clk_sclk_audio0 = {
626 .clk = {
627 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900628 .devname = "soc-audio.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900629 .enable = s5pv210_clk_mask0_ctrl,
630 .ctrlbit = (1 << 24),
Thomas Abraham45834872010-05-17 09:39:00 +0900631 },
632 .sources = &clkset_sclk_audio0,
633 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
634 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
635};
636
637static struct clk *clkset_sclk_audio1_list[] = {
638 [0] = &clk_ext_xtal_mux,
639 [1] = &clk_pcmcdclk1,
640 [2] = &clk_sclk_hdmi27m,
641 [3] = &clk_sclk_usbphy0,
642 [4] = &clk_sclk_usbphy1,
643 [5] = &clk_sclk_hdmiphy,
644 [6] = &clk_mout_mpll.clk,
645 [7] = &clk_mout_epll.clk,
646 [8] = &clk_sclk_vpll.clk,
647};
648
649static struct clksrc_sources clkset_sclk_audio1 = {
650 .sources = clkset_sclk_audio1_list,
651 .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
652};
653
654static struct clksrc_clk clk_sclk_audio1 = {
655 .clk = {
656 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900657 .devname = "soc-audio.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900658 .enable = s5pv210_clk_mask0_ctrl,
659 .ctrlbit = (1 << 25),
Thomas Abraham45834872010-05-17 09:39:00 +0900660 },
661 .sources = &clkset_sclk_audio1,
662 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
663 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
664};
665
666static struct clk *clkset_sclk_audio2_list[] = {
667 [0] = &clk_ext_xtal_mux,
668 [1] = &clk_pcmcdclk0,
669 [2] = &clk_sclk_hdmi27m,
670 [3] = &clk_sclk_usbphy0,
671 [4] = &clk_sclk_usbphy1,
672 [5] = &clk_sclk_hdmiphy,
673 [6] = &clk_mout_mpll.clk,
674 [7] = &clk_mout_epll.clk,
675 [8] = &clk_sclk_vpll.clk,
676};
677
678static struct clksrc_sources clkset_sclk_audio2 = {
679 .sources = clkset_sclk_audio2_list,
680 .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
681};
682
683static struct clksrc_clk clk_sclk_audio2 = {
684 .clk = {
685 .name = "sclk_audio",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900686 .devname = "soc-audio.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900687 .enable = s5pv210_clk_mask0_ctrl,
688 .ctrlbit = (1 << 26),
Thomas Abraham45834872010-05-17 09:39:00 +0900689 },
690 .sources = &clkset_sclk_audio2,
691 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
692 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
693};
694
695static struct clk *clkset_sclk_spdif_list[] = {
696 [0] = &clk_sclk_audio0.clk,
697 [1] = &clk_sclk_audio1.clk,
698 [2] = &clk_sclk_audio2.clk,
699};
700
701static struct clksrc_sources clkset_sclk_spdif = {
702 .sources = clkset_sclk_spdif_list,
703 .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
704};
705
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900706static struct clksrc_clk clk_sclk_spdif = {
707 .clk = {
708 .name = "sclk_spdif",
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900709 .enable = s5pv210_clk_mask0_ctrl,
710 .ctrlbit = (1 << 27),
Naveen Krishna Chatradhi65f5eaa2011-07-18 14:44:19 +0900711 .ops = &s5p_sclk_spdif_ops,
Seungwhan Younaa21ae32010-10-14 10:35:24 +0900712 },
713 .sources = &clkset_sclk_spdif,
714 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
715};
716
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900717static struct clk *clkset_group2_list[] = {
718 [0] = &clk_ext_xtal_mux,
719 [1] = &clk_xusbxti,
720 [2] = &clk_sclk_hdmi27m,
721 [3] = &clk_sclk_usbphy0,
722 [4] = &clk_sclk_usbphy1,
723 [5] = &clk_sclk_hdmiphy,
724 [6] = &clk_mout_mpll.clk,
725 [7] = &clk_mout_epll.clk,
726 [8] = &clk_sclk_vpll.clk,
727};
728
729static struct clksrc_sources clkset_group2 = {
730 .sources = clkset_group2_list,
731 .nr_sources = ARRAY_SIZE(clkset_group2_list),
732};
733
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900734static struct clksrc_clk clksrcs[] = {
735 {
736 .clk = {
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900737 .name = "sclk_dmc",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900738 },
739 .sources = &clkset_group1,
740 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
741 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
742 }, {
743 .clk = {
744 .name = "sclk_onenand",
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +0900745 },
746 .sources = &clkset_sclk_onenand,
747 .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
748 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
749 }, {
750 .clk = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900751 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900752 .devname = "s5pv210-uart.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900753 .enable = s5pv210_clk_mask0_ctrl,
754 .ctrlbit = (1 << 12),
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900755 },
756 .sources = &clkset_uart,
757 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
758 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
Thomas Abraham9e206142010-05-17 09:38:57 +0900759 }, {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900760 .clk = {
761 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900762 .devname = "s5pv210-uart.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900763 .enable = s5pv210_clk_mask0_ctrl,
764 .ctrlbit = (1 << 13),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900765 },
766 .sources = &clkset_uart,
767 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
768 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
769 }, {
770 .clk = {
771 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900772 .devname = "s5pv210-uart.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900773 .enable = s5pv210_clk_mask0_ctrl,
774 .ctrlbit = (1 << 14),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900775 },
776 .sources = &clkset_uart,
777 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
778 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
779 }, {
780 .clk = {
781 .name = "uclk1",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900782 .devname = "s5pv210-uart.3",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900783 .enable = s5pv210_clk_mask0_ctrl,
784 .ctrlbit = (1 << 15),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900785 },
786 .sources = &clkset_uart,
787 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
788 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
789 }, {
Thomas Abraham9e206142010-05-17 09:38:57 +0900790 .clk = {
791 .name = "sclk_mixer",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900792 .enable = s5pv210_clk_mask0_ctrl,
793 .ctrlbit = (1 << 1),
Thomas Abraham9e206142010-05-17 09:38:57 +0900794 },
795 .sources = &clkset_sclk_mixer,
796 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
Thomas Abraham45834872010-05-17 09:39:00 +0900797 }, {
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900798 .clk = {
799 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900800 .devname = "s5pv210-fimc.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900801 .enable = s5pv210_clk_mask1_ctrl,
802 .ctrlbit = (1 << 2),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900803 },
804 .sources = &clkset_group2,
805 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
806 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
807 }, {
808 .clk = {
809 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900810 .devname = "s5pv210-fimc.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900811 .enable = s5pv210_clk_mask1_ctrl,
812 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900813 },
814 .sources = &clkset_group2,
815 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
816 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
817 }, {
818 .clk = {
819 .name = "sclk_fimc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900820 .devname = "s5pv210-fimc.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900821 .enable = s5pv210_clk_mask1_ctrl,
822 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900823 },
824 .sources = &clkset_group2,
825 .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
826 .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
827 }, {
828 .clk = {
Sylwester Nawrocki83427c22011-09-27 07:00:53 +0900829 .name = "sclk_cam0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900830 .enable = s5pv210_clk_mask0_ctrl,
831 .ctrlbit = (1 << 3),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900832 },
833 .sources = &clkset_group2,
834 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
835 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
836 }, {
837 .clk = {
Sylwester Nawrocki83427c22011-09-27 07:00:53 +0900838 .name = "sclk_cam1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900839 .enable = s5pv210_clk_mask0_ctrl,
840 .ctrlbit = (1 << 4),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900841 },
842 .sources = &clkset_group2,
843 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
844 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
845 }, {
846 .clk = {
847 .name = "sclk_fimd",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900848 .enable = s5pv210_clk_mask0_ctrl,
849 .ctrlbit = (1 << 5),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900850 },
851 .sources = &clkset_group2,
852 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
853 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
854 }, {
855 .clk = {
856 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900857 .devname = "s3c-sdhci.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900858 .enable = s5pv210_clk_mask0_ctrl,
859 .ctrlbit = (1 << 8),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900860 },
861 .sources = &clkset_group2,
862 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
863 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
864 }, {
865 .clk = {
866 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900867 .devname = "s3c-sdhci.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900868 .enable = s5pv210_clk_mask0_ctrl,
869 .ctrlbit = (1 << 9),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900870 },
871 .sources = &clkset_group2,
872 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
873 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
874 }, {
875 .clk = {
876 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900877 .devname = "s3c-sdhci.2",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900878 .enable = s5pv210_clk_mask0_ctrl,
879 .ctrlbit = (1 << 10),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900880 },
881 .sources = &clkset_group2,
882 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
883 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
884 }, {
885 .clk = {
886 .name = "sclk_mmc",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900887 .devname = "s3c-sdhci.3",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900888 .enable = s5pv210_clk_mask0_ctrl,
889 .ctrlbit = (1 << 11),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900890 },
891 .sources = &clkset_group2,
892 .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
893 .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
894 }, {
895 .clk = {
896 .name = "sclk_mfc",
Kamil Debski0f75a962011-07-21 16:42:30 +0900897 .devname = "s5p-mfc",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900898 .enable = s5pv210_clk_ip0_ctrl,
899 .ctrlbit = (1 << 16),
900 },
901 .sources = &clkset_group1,
902 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
903 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
904 }, {
905 .clk = {
906 .name = "sclk_g2d",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900907 .enable = s5pv210_clk_ip0_ctrl,
908 .ctrlbit = (1 << 12),
909 },
910 .sources = &clkset_group1,
911 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
912 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
913 }, {
914 .clk = {
915 .name = "sclk_g3d",
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900916 .enable = s5pv210_clk_ip0_ctrl,
917 .ctrlbit = (1 << 8),
918 },
919 .sources = &clkset_group1,
920 .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
921 .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
922 }, {
923 .clk = {
924 .name = "sclk_csis",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900925 .enable = s5pv210_clk_mask0_ctrl,
926 .ctrlbit = (1 << 6),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900927 },
928 .sources = &clkset_group2,
929 .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
930 .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
931 }, {
932 .clk = {
933 .name = "sclk_spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900934 .devname = "s3c64xx-spi.0",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900935 .enable = s5pv210_clk_mask0_ctrl,
936 .ctrlbit = (1 << 16),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900937 },
938 .sources = &clkset_group2,
939 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
940 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
941 }, {
942 .clk = {
943 .name = "sclk_spi",
Thomas Abrahamb2a9dd42011-06-14 19:12:27 +0900944 .devname = "s3c64xx-spi.1",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900945 .enable = s5pv210_clk_mask0_ctrl,
946 .ctrlbit = (1 << 17),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900947 },
948 .sources = &clkset_group2,
949 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
950 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
951 }, {
952 .clk = {
953 .name = "sclk_pwi",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900954 .enable = s5pv210_clk_mask0_ctrl,
955 .ctrlbit = (1 << 29),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900956 },
957 .sources = &clkset_group2,
958 .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
959 .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
960 }, {
961 .clk = {
962 .name = "sclk_pwm",
MyungJoo Ham154d62e2010-06-26 17:21:50 +0900963 .enable = s5pv210_clk_mask0_ctrl,
964 .ctrlbit = (1 << 19),
Thomas Abrahamf64cacc2010-05-17 09:39:03 +0900965 },
966 .sources = &clkset_group2,
967 .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
968 .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
Thomas Abraham9e206142010-05-17 09:38:57 +0900969 },
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900970};
971
972/* Clock initialisation code */
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +0900973static struct clksrc_clk *sysclks[] = {
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900974 &clk_mout_apll,
975 &clk_mout_epll,
976 &clk_mout_mpll,
Thomas Abraham374e0bf2010-05-17 09:38:31 +0900977 &clk_armclk,
Thomas Abrahamaf76a202010-05-17 09:38:34 +0900978 &clk_hclk_msys,
Thomas Abraham0fe967a2010-05-17 09:38:37 +0900979 &clk_sclk_a2m,
980 &clk_hclk_dsys,
Thomas Abrahamacfa2452010-05-17 09:38:40 +0900981 &clk_hclk_psys,
Thomas Abraham6ed91a22010-05-17 09:38:42 +0900982 &clk_pclk_msys,
Thomas Abraham58772cd2010-05-17 09:38:48 +0900983 &clk_pclk_dsys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +0900984 &clk_pclk_psys,
Thomas Abrahamf445dbd2010-05-17 09:38:52 +0900985 &clk_vpllsrc,
986 &clk_sclk_vpll,
Thomas Abraham9e206142010-05-17 09:38:57 +0900987 &clk_sclk_dac,
988 &clk_sclk_pixel,
989 &clk_sclk_hdmi,
Jaecheol Lee08f49d12010-10-12 09:19:30 +0900990 &clk_mout_dmc0,
991 &clk_sclk_dmc0,
Seungwhan Youn900fa012010-10-14 10:35:24 +0900992 &clk_sclk_audio0,
993 &clk_sclk_audio1,
994 &clk_sclk_audio2,
995 &clk_sclk_spdif,
Kukjin Kim0c1945d2010-02-24 16:40:36 +0900996};
997
Seungwhan Younc9fa7a02010-10-14 10:39:28 +0900998static u32 epll_div[][6] = {
999 { 48000000, 0, 48, 3, 3, 0 },
1000 { 96000000, 0, 48, 3, 2, 0 },
1001 { 144000000, 1, 72, 3, 2, 0 },
1002 { 192000000, 0, 48, 3, 1, 0 },
1003 { 288000000, 1, 72, 3, 1, 0 },
1004 { 32750000, 1, 65, 3, 4, 35127 },
1005 { 32768000, 1, 65, 3, 4, 35127 },
1006 { 45158400, 0, 45, 3, 3, 10355 },
1007 { 45000000, 0, 45, 3, 3, 10355 },
1008 { 45158000, 0, 45, 3, 3, 10355 },
1009 { 49125000, 0, 49, 3, 3, 9961 },
1010 { 49152000, 0, 49, 3, 3, 9961 },
1011 { 67737600, 1, 67, 3, 3, 48366 },
1012 { 67738000, 1, 67, 3, 3, 48366 },
1013 { 73800000, 1, 73, 3, 3, 47710 },
1014 { 73728000, 1, 73, 3, 3, 47710 },
1015 { 36000000, 1, 32, 3, 4, 0 },
1016 { 60000000, 1, 60, 3, 3, 0 },
1017 { 72000000, 1, 72, 3, 3, 0 },
1018 { 80000000, 1, 80, 3, 3, 0 },
1019 { 84000000, 0, 42, 3, 2, 0 },
1020 { 50000000, 0, 50, 3, 3, 0 },
1021};
1022
1023static int s5pv210_epll_set_rate(struct clk *clk, unsigned long rate)
1024{
1025 unsigned int epll_con, epll_con_k;
1026 unsigned int i;
1027
1028 /* Return if nothing changed */
1029 if (clk->rate == rate)
1030 return 0;
1031
1032 epll_con = __raw_readl(S5P_EPLL_CON);
1033 epll_con_k = __raw_readl(S5P_EPLL_CON1);
1034
1035 epll_con_k &= ~PLL46XX_KDIV_MASK;
1036 epll_con &= ~(1 << 27 |
1037 PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT |
1038 PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT |
1039 PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1040
1041 for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
1042 if (epll_div[i][0] == rate) {
1043 epll_con_k |= epll_div[i][5] << 0;
1044 epll_con |= (epll_div[i][1] << 27 |
1045 epll_div[i][2] << PLL46XX_MDIV_SHIFT |
1046 epll_div[i][3] << PLL46XX_PDIV_SHIFT |
1047 epll_div[i][4] << PLL46XX_SDIV_SHIFT);
1048 break;
1049 }
1050 }
1051
1052 if (i == ARRAY_SIZE(epll_div)) {
1053 printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
1054 __func__);
1055 return -EINVAL;
1056 }
1057
1058 __raw_writel(epll_con, S5P_EPLL_CON);
1059 __raw_writel(epll_con_k, S5P_EPLL_CON1);
1060
Seungwhan Youn96166742010-10-14 10:39:33 +09001061 printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
1062 clk->rate, rate);
1063
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001064 clk->rate = rate;
1065
1066 return 0;
1067}
1068
1069static struct clk_ops s5pv210_epll_ops = {
1070 .set_rate = s5pv210_epll_set_rate,
1071 .get_rate = s5p_epll_get_rate,
1072};
1073
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001074void __init_or_cpufreq s5pv210_setup_clocks(void)
1075{
1076 struct clk *xtal_clk;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001077 unsigned long vpllsrc;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001078 unsigned long armclk;
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001079 unsigned long hclk_msys;
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001080 unsigned long hclk_dsys;
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001081 unsigned long hclk_psys;
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001082 unsigned long pclk_msys;
Thomas Abraham58772cd2010-05-17 09:38:48 +09001083 unsigned long pclk_dsys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001084 unsigned long pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001085 unsigned long apll;
1086 unsigned long mpll;
1087 unsigned long epll;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001088 unsigned long vpll;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001089 unsigned int ptr;
1090 u32 clkdiv0, clkdiv1;
1091
Seungwhan Younc9fa7a02010-10-14 10:39:28 +09001092 /* Set functions for clk_fout_epll */
1093 clk_fout_epll.enable = s5p_epll_enable;
1094 clk_fout_epll.ops = &s5pv210_epll_ops;
1095
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001096 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1097
1098 clkdiv0 = __raw_readl(S5P_CLK_DIV0);
1099 clkdiv1 = __raw_readl(S5P_CLK_DIV1);
1100
1101 printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
1102 __func__, clkdiv0, clkdiv1);
1103
1104 xtal_clk = clk_get(NULL, "xtal");
1105 BUG_ON(IS_ERR(xtal_clk));
1106
1107 xtal = clk_get_rate(xtal_clk);
1108 clk_put(xtal_clk);
1109
1110 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1111
1112 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
1113 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
Seungwhan Youn42a6e202010-10-14 10:39:15 +09001114 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON),
1115 __raw_readl(S5P_EPLL_CON1), pll_4600);
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001116 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1117 vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001118
Jaecheol Lee88695842010-10-12 09:19:26 +09001119 clk_fout_apll.ops = &clk_fout_apll_ops;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001120 clk_fout_mpll.rate = mpll;
1121 clk_fout_epll.rate = epll;
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001122 clk_fout_vpll.rate = vpll;
Thomas Abrahamc62ec6a2010-05-17 09:38:28 +09001123
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001124 printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1125 apll, mpll, epll, vpll);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001126
Thomas Abraham374e0bf2010-05-17 09:38:31 +09001127 armclk = clk_get_rate(&clk_armclk.clk);
Thomas Abrahamaf76a202010-05-17 09:38:34 +09001128 hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
Thomas Abraham0fe967a2010-05-17 09:38:37 +09001129 hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001130 hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
Thomas Abraham6ed91a22010-05-17 09:38:42 +09001131 pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
Thomas Abraham58772cd2010-05-17 09:38:48 +09001132 pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001133 pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001134
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001135 printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
1136 "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
1137 armclk, hclk_msys, hclk_dsys, hclk_psys,
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001138 pclk_msys, pclk_dsys, pclk_psys);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001139
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001140 clk_f.rate = armclk;
Thomas Abrahamacfa2452010-05-17 09:38:40 +09001141 clk_h.rate = hclk_psys;
Thomas Abrahamf44cf782010-05-17 09:38:50 +09001142 clk_p.rate = pclk_psys;
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001143
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001144 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1145 s3c_set_clksrc(&clksrcs[ptr], true);
1146}
1147
1148static struct clk *clks[] __initdata = {
Thomas Abrahamf445dbd2010-05-17 09:38:52 +09001149 &clk_sclk_hdmi27m,
Thomas Abraham2cf4c2e2010-05-17 09:38:55 +09001150 &clk_sclk_hdmiphy,
1151 &clk_sclk_usbphy0,
1152 &clk_sclk_usbphy1,
Thomas Abraham45834872010-05-17 09:39:00 +09001153 &clk_pcmcdclk0,
1154 &clk_pcmcdclk1,
1155 &clk_pcmcdclk2,
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001156};
1157
1158void __init s5pv210_register_clocks(void)
1159{
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001160 int ptr;
1161
Kukjin Kim3c0fa642011-01-04 17:51:30 +09001162 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001163
Thomas Abrahameb1ef1e2010-05-17 09:38:12 +09001164 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1165 s3c_register_clksrc(sysclks[ptr], 1);
1166
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001167 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1168 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1169
Kukjin Kim3c0fa642011-01-04 17:51:30 +09001170 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1171 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001172
Boojin Kimdafc9542011-09-02 09:44:37 +09001173 s3c24xx_register_clock(&dummy_apb_pclk);
Kukjin Kim0c1945d2010-02-24 16:40:36 +09001174 s3c_pwmclk_init();
1175}