blob: 3480b3078775fa15c39a1e87892b25af4fb7226a [file] [log] [blame]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001/*
2 * Broadcom GENET (Gigabit Ethernet) controller driver
3 *
Doug Bergerbb5c42a2017-03-09 16:58:43 -08004 * Copyright (c) 2014-2017 Broadcom
Florian Fainelli1c1008c2014-02-13 16:08:47 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08009 */
10
11#define pr_fmt(fmt) "bcmgenet: " fmt
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/sched.h>
16#include <linux/types.h>
17#include <linux/fcntl.h>
18#include <linux/interrupt.h>
19#include <linux/string.h>
20#include <linux/if_ether.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/dma-mapping.h>
26#include <linux/pm.h>
27#include <linux/clk.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
31#include <linux/of_net.h>
32#include <linux/of_platform.h>
33#include <net/arp.h>
34
35#include <linux/mii.h>
36#include <linux/ethtool.h>
37#include <linux/netdevice.h>
38#include <linux/inetdevice.h>
39#include <linux/etherdevice.h>
40#include <linux/skbuff.h>
41#include <linux/in.h>
42#include <linux/ip.h>
43#include <linux/ipv6.h>
44#include <linux/phy.h>
Petri Gyntherb0ba5122014-12-01 16:18:08 -080045#include <linux/platform_data/bcmgenet.h>
Florian Fainelli1c1008c2014-02-13 16:08:47 -080046
47#include <asm/unaligned.h>
48
49#include "bcmgenet.h"
50
51/* Maximum number of hardware queues, downsized if needed */
52#define GENET_MAX_MQ_CNT 4
53
54/* Default highest priority queue for multi queue support */
55#define GENET_Q0_PRIORITY 0
56
Petri Gynther3feafa02015-03-05 17:40:14 -080057#define GENET_Q16_RX_BD_CNT \
58 (TOTAL_DESC - priv->hw_params->rx_queues * priv->hw_params->rx_bds_per_q)
Petri Gynther51a966a2015-02-23 11:00:46 -080059#define GENET_Q16_TX_BD_CNT \
60 (TOTAL_DESC - priv->hw_params->tx_queues * priv->hw_params->tx_bds_per_q)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080061
62#define RX_BUF_LENGTH 2048
63#define SKB_ALIGNMENT 32
64
65/* Tx/Rx DMA register offset, skip 256 descriptors */
66#define WORDS_PER_BD(p) (p->hw_params->words_per_bd)
67#define DMA_DESC_SIZE (WORDS_PER_BD(priv) * sizeof(u32))
68
69#define GENET_TDMA_REG_OFF (priv->hw_params->tdma_offset + \
70 TOTAL_DESC * DMA_DESC_SIZE)
71
72#define GENET_RDMA_REG_OFF (priv->hw_params->rdma_offset + \
73 TOTAL_DESC * DMA_DESC_SIZE)
74
75static inline void dmadesc_set_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070076 void __iomem *d, u32 value)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080077{
78 __raw_writel(value, d + DMA_DESC_LENGTH_STATUS);
79}
80
81static inline u32 dmadesc_get_length_status(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -070082 void __iomem *d)
Florian Fainelli1c1008c2014-02-13 16:08:47 -080083{
84 return __raw_readl(d + DMA_DESC_LENGTH_STATUS);
85}
86
87static inline void dmadesc_set_addr(struct bcmgenet_priv *priv,
88 void __iomem *d,
89 dma_addr_t addr)
90{
91 __raw_writel(lower_32_bits(addr), d + DMA_DESC_ADDRESS_LO);
92
93 /* Register writes to GISB bus can take couple hundred nanoseconds
94 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -070095 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -080096 */
97#ifdef CONFIG_PHYS_ADDR_T_64BIT
98 if (priv->hw_params->flags & GENET_HAS_40BITS)
99 __raw_writel(upper_32_bits(addr), d + DMA_DESC_ADDRESS_HI);
100#endif
101}
102
103/* Combined address + length/status setter */
104static inline void dmadesc_set(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700105 void __iomem *d, dma_addr_t addr, u32 val)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800106{
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800107 dmadesc_set_addr(priv, d, addr);
Petri Gynther7ee40622016-04-05 14:00:01 -0700108 dmadesc_set_length_status(priv, d, val);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800109}
110
111static inline dma_addr_t dmadesc_get_addr(struct bcmgenet_priv *priv,
112 void __iomem *d)
113{
114 dma_addr_t addr;
115
116 addr = __raw_readl(d + DMA_DESC_ADDRESS_LO);
117
118 /* Register writes to GISB bus can take couple hundred nanoseconds
119 * and are done for each packet, save these expensive writes unless
Brian Norris7fc527f2014-07-29 14:34:14 -0700120 * the platform is explicitly configured for 64-bits/LPAE.
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800121 */
122#ifdef CONFIG_PHYS_ADDR_T_64BIT
123 if (priv->hw_params->flags & GENET_HAS_40BITS)
124 addr |= (u64)__raw_readl(d + DMA_DESC_ADDRESS_HI) << 32;
125#endif
126 return addr;
127}
128
129#define GENET_VER_FMT "%1d.%1d EPHY: 0x%04x"
130
131#define GENET_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
132 NETIF_MSG_LINK)
133
134static inline u32 bcmgenet_rbuf_ctrl_get(struct bcmgenet_priv *priv)
135{
136 if (GENET_IS_V1(priv))
137 return bcmgenet_rbuf_readl(priv, RBUF_FLUSH_CTRL_V1);
138 else
139 return bcmgenet_sys_readl(priv, SYS_RBUF_FLUSH_CTRL);
140}
141
142static inline void bcmgenet_rbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
143{
144 if (GENET_IS_V1(priv))
145 bcmgenet_rbuf_writel(priv, val, RBUF_FLUSH_CTRL_V1);
146 else
147 bcmgenet_sys_writel(priv, val, SYS_RBUF_FLUSH_CTRL);
148}
149
150/* These macros are defined to deal with register map change
151 * between GENET1.1 and GENET2. Only those currently being used
152 * by driver are defined.
153 */
154static inline u32 bcmgenet_tbuf_ctrl_get(struct bcmgenet_priv *priv)
155{
156 if (GENET_IS_V1(priv))
157 return bcmgenet_rbuf_readl(priv, TBUF_CTRL_V1);
158 else
159 return __raw_readl(priv->base +
160 priv->hw_params->tbuf_offset + TBUF_CTRL);
161}
162
163static inline void bcmgenet_tbuf_ctrl_set(struct bcmgenet_priv *priv, u32 val)
164{
165 if (GENET_IS_V1(priv))
166 bcmgenet_rbuf_writel(priv, val, TBUF_CTRL_V1);
167 else
168 __raw_writel(val, priv->base +
169 priv->hw_params->tbuf_offset + TBUF_CTRL);
170}
171
172static inline u32 bcmgenet_bp_mc_get(struct bcmgenet_priv *priv)
173{
174 if (GENET_IS_V1(priv))
175 return bcmgenet_rbuf_readl(priv, TBUF_BP_MC_V1);
176 else
177 return __raw_readl(priv->base +
178 priv->hw_params->tbuf_offset + TBUF_BP_MC);
179}
180
181static inline void bcmgenet_bp_mc_set(struct bcmgenet_priv *priv, u32 val)
182{
183 if (GENET_IS_V1(priv))
184 bcmgenet_rbuf_writel(priv, val, TBUF_BP_MC_V1);
185 else
186 __raw_writel(val, priv->base +
187 priv->hw_params->tbuf_offset + TBUF_BP_MC);
188}
189
190/* RX/TX DMA register accessors */
191enum dma_reg {
192 DMA_RING_CFG = 0,
193 DMA_CTRL,
194 DMA_STATUS,
195 DMA_SCB_BURST_SIZE,
196 DMA_ARB_CTRL,
Petri Gynther37742162014-10-07 09:30:01 -0700197 DMA_PRIORITY_0,
198 DMA_PRIORITY_1,
199 DMA_PRIORITY_2,
Petri Gynther0034de42015-03-13 14:45:00 -0700200 DMA_INDEX2RING_0,
201 DMA_INDEX2RING_1,
202 DMA_INDEX2RING_2,
203 DMA_INDEX2RING_3,
204 DMA_INDEX2RING_4,
205 DMA_INDEX2RING_5,
206 DMA_INDEX2RING_6,
207 DMA_INDEX2RING_7,
Florian Fainelli4a296452015-09-16 16:47:40 -0700208 DMA_RING0_TIMEOUT,
209 DMA_RING1_TIMEOUT,
210 DMA_RING2_TIMEOUT,
211 DMA_RING3_TIMEOUT,
212 DMA_RING4_TIMEOUT,
213 DMA_RING5_TIMEOUT,
214 DMA_RING6_TIMEOUT,
215 DMA_RING7_TIMEOUT,
216 DMA_RING8_TIMEOUT,
217 DMA_RING9_TIMEOUT,
218 DMA_RING10_TIMEOUT,
219 DMA_RING11_TIMEOUT,
220 DMA_RING12_TIMEOUT,
221 DMA_RING13_TIMEOUT,
222 DMA_RING14_TIMEOUT,
223 DMA_RING15_TIMEOUT,
224 DMA_RING16_TIMEOUT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800225};
226
227static const u8 bcmgenet_dma_regs_v3plus[] = {
228 [DMA_RING_CFG] = 0x00,
229 [DMA_CTRL] = 0x04,
230 [DMA_STATUS] = 0x08,
231 [DMA_SCB_BURST_SIZE] = 0x0C,
232 [DMA_ARB_CTRL] = 0x2C,
Petri Gynther37742162014-10-07 09:30:01 -0700233 [DMA_PRIORITY_0] = 0x30,
234 [DMA_PRIORITY_1] = 0x34,
235 [DMA_PRIORITY_2] = 0x38,
Florian Fainelli4a296452015-09-16 16:47:40 -0700236 [DMA_RING0_TIMEOUT] = 0x2C,
237 [DMA_RING1_TIMEOUT] = 0x30,
238 [DMA_RING2_TIMEOUT] = 0x34,
239 [DMA_RING3_TIMEOUT] = 0x38,
240 [DMA_RING4_TIMEOUT] = 0x3c,
241 [DMA_RING5_TIMEOUT] = 0x40,
242 [DMA_RING6_TIMEOUT] = 0x44,
243 [DMA_RING7_TIMEOUT] = 0x48,
244 [DMA_RING8_TIMEOUT] = 0x4c,
245 [DMA_RING9_TIMEOUT] = 0x50,
246 [DMA_RING10_TIMEOUT] = 0x54,
247 [DMA_RING11_TIMEOUT] = 0x58,
248 [DMA_RING12_TIMEOUT] = 0x5c,
249 [DMA_RING13_TIMEOUT] = 0x60,
250 [DMA_RING14_TIMEOUT] = 0x64,
251 [DMA_RING15_TIMEOUT] = 0x68,
252 [DMA_RING16_TIMEOUT] = 0x6C,
Petri Gynther0034de42015-03-13 14:45:00 -0700253 [DMA_INDEX2RING_0] = 0x70,
254 [DMA_INDEX2RING_1] = 0x74,
255 [DMA_INDEX2RING_2] = 0x78,
256 [DMA_INDEX2RING_3] = 0x7C,
257 [DMA_INDEX2RING_4] = 0x80,
258 [DMA_INDEX2RING_5] = 0x84,
259 [DMA_INDEX2RING_6] = 0x88,
260 [DMA_INDEX2RING_7] = 0x8C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800261};
262
263static const u8 bcmgenet_dma_regs_v2[] = {
264 [DMA_RING_CFG] = 0x00,
265 [DMA_CTRL] = 0x04,
266 [DMA_STATUS] = 0x08,
267 [DMA_SCB_BURST_SIZE] = 0x0C,
268 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700269 [DMA_PRIORITY_0] = 0x34,
270 [DMA_PRIORITY_1] = 0x38,
271 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700272 [DMA_RING0_TIMEOUT] = 0x2C,
273 [DMA_RING1_TIMEOUT] = 0x30,
274 [DMA_RING2_TIMEOUT] = 0x34,
275 [DMA_RING3_TIMEOUT] = 0x38,
276 [DMA_RING4_TIMEOUT] = 0x3c,
277 [DMA_RING5_TIMEOUT] = 0x40,
278 [DMA_RING6_TIMEOUT] = 0x44,
279 [DMA_RING7_TIMEOUT] = 0x48,
280 [DMA_RING8_TIMEOUT] = 0x4c,
281 [DMA_RING9_TIMEOUT] = 0x50,
282 [DMA_RING10_TIMEOUT] = 0x54,
283 [DMA_RING11_TIMEOUT] = 0x58,
284 [DMA_RING12_TIMEOUT] = 0x5c,
285 [DMA_RING13_TIMEOUT] = 0x60,
286 [DMA_RING14_TIMEOUT] = 0x64,
287 [DMA_RING15_TIMEOUT] = 0x68,
288 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800289};
290
291static const u8 bcmgenet_dma_regs_v1[] = {
292 [DMA_CTRL] = 0x00,
293 [DMA_STATUS] = 0x04,
294 [DMA_SCB_BURST_SIZE] = 0x0C,
295 [DMA_ARB_CTRL] = 0x30,
Petri Gynther37742162014-10-07 09:30:01 -0700296 [DMA_PRIORITY_0] = 0x34,
297 [DMA_PRIORITY_1] = 0x38,
298 [DMA_PRIORITY_2] = 0x3C,
Florian Fainelli4a296452015-09-16 16:47:40 -0700299 [DMA_RING0_TIMEOUT] = 0x2C,
300 [DMA_RING1_TIMEOUT] = 0x30,
301 [DMA_RING2_TIMEOUT] = 0x34,
302 [DMA_RING3_TIMEOUT] = 0x38,
303 [DMA_RING4_TIMEOUT] = 0x3c,
304 [DMA_RING5_TIMEOUT] = 0x40,
305 [DMA_RING6_TIMEOUT] = 0x44,
306 [DMA_RING7_TIMEOUT] = 0x48,
307 [DMA_RING8_TIMEOUT] = 0x4c,
308 [DMA_RING9_TIMEOUT] = 0x50,
309 [DMA_RING10_TIMEOUT] = 0x54,
310 [DMA_RING11_TIMEOUT] = 0x58,
311 [DMA_RING12_TIMEOUT] = 0x5c,
312 [DMA_RING13_TIMEOUT] = 0x60,
313 [DMA_RING14_TIMEOUT] = 0x64,
314 [DMA_RING15_TIMEOUT] = 0x68,
315 [DMA_RING16_TIMEOUT] = 0x6C,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800316};
317
318/* Set at runtime once bcmgenet version is known */
319static const u8 *bcmgenet_dma_regs;
320
321static inline struct bcmgenet_priv *dev_to_priv(struct device *dev)
322{
323 return netdev_priv(dev_get_drvdata(dev));
324}
325
326static inline u32 bcmgenet_tdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700327 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800328{
329 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
330 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
331}
332
333static inline void bcmgenet_tdma_writel(struct bcmgenet_priv *priv,
334 u32 val, enum dma_reg r)
335{
336 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
337 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
338}
339
340static inline u32 bcmgenet_rdma_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700341 enum dma_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800342{
343 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
344 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
345}
346
347static inline void bcmgenet_rdma_writel(struct bcmgenet_priv *priv,
348 u32 val, enum dma_reg r)
349{
350 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
351 DMA_RINGS_SIZE + bcmgenet_dma_regs[r]);
352}
353
354/* RDMA/TDMA ring registers and accessors
355 * we merge the common fields and just prefix with T/D the registers
356 * having different meaning depending on the direction
357 */
358enum dma_ring_reg {
359 TDMA_READ_PTR = 0,
360 RDMA_WRITE_PTR = TDMA_READ_PTR,
361 TDMA_READ_PTR_HI,
362 RDMA_WRITE_PTR_HI = TDMA_READ_PTR_HI,
363 TDMA_CONS_INDEX,
364 RDMA_PROD_INDEX = TDMA_CONS_INDEX,
365 TDMA_PROD_INDEX,
366 RDMA_CONS_INDEX = TDMA_PROD_INDEX,
367 DMA_RING_BUF_SIZE,
368 DMA_START_ADDR,
369 DMA_START_ADDR_HI,
370 DMA_END_ADDR,
371 DMA_END_ADDR_HI,
372 DMA_MBUF_DONE_THRESH,
373 TDMA_FLOW_PERIOD,
374 RDMA_XON_XOFF_THRESH = TDMA_FLOW_PERIOD,
375 TDMA_WRITE_PTR,
376 RDMA_READ_PTR = TDMA_WRITE_PTR,
377 TDMA_WRITE_PTR_HI,
378 RDMA_READ_PTR_HI = TDMA_WRITE_PTR_HI
379};
380
381/* GENET v4 supports 40-bits pointer addressing
382 * for obvious reasons the LO and HI word parts
383 * are contiguous, but this offsets the other
384 * registers.
385 */
386static const u8 genet_dma_ring_regs_v4[] = {
387 [TDMA_READ_PTR] = 0x00,
388 [TDMA_READ_PTR_HI] = 0x04,
389 [TDMA_CONS_INDEX] = 0x08,
390 [TDMA_PROD_INDEX] = 0x0C,
391 [DMA_RING_BUF_SIZE] = 0x10,
392 [DMA_START_ADDR] = 0x14,
393 [DMA_START_ADDR_HI] = 0x18,
394 [DMA_END_ADDR] = 0x1C,
395 [DMA_END_ADDR_HI] = 0x20,
396 [DMA_MBUF_DONE_THRESH] = 0x24,
397 [TDMA_FLOW_PERIOD] = 0x28,
398 [TDMA_WRITE_PTR] = 0x2C,
399 [TDMA_WRITE_PTR_HI] = 0x30,
400};
401
402static const u8 genet_dma_ring_regs_v123[] = {
403 [TDMA_READ_PTR] = 0x00,
404 [TDMA_CONS_INDEX] = 0x04,
405 [TDMA_PROD_INDEX] = 0x08,
406 [DMA_RING_BUF_SIZE] = 0x0C,
407 [DMA_START_ADDR] = 0x10,
408 [DMA_END_ADDR] = 0x14,
409 [DMA_MBUF_DONE_THRESH] = 0x18,
410 [TDMA_FLOW_PERIOD] = 0x1C,
411 [TDMA_WRITE_PTR] = 0x20,
412};
413
414/* Set at runtime once GENET version is known */
415static const u8 *genet_dma_ring_regs;
416
417static inline u32 bcmgenet_tdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700418 unsigned int ring,
419 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800420{
421 return __raw_readl(priv->base + GENET_TDMA_REG_OFF +
422 (DMA_RING_SIZE * ring) +
423 genet_dma_ring_regs[r]);
424}
425
426static inline void bcmgenet_tdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700427 unsigned int ring, u32 val,
428 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800429{
430 __raw_writel(val, priv->base + GENET_TDMA_REG_OFF +
431 (DMA_RING_SIZE * ring) +
432 genet_dma_ring_regs[r]);
433}
434
435static inline u32 bcmgenet_rdma_ring_readl(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700436 unsigned int ring,
437 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800438{
439 return __raw_readl(priv->base + GENET_RDMA_REG_OFF +
440 (DMA_RING_SIZE * ring) +
441 genet_dma_ring_regs[r]);
442}
443
444static inline void bcmgenet_rdma_ring_writel(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700445 unsigned int ring, u32 val,
446 enum dma_ring_reg r)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800447{
448 __raw_writel(val, priv->base + GENET_RDMA_REG_OFF +
449 (DMA_RING_SIZE * ring) +
450 genet_dma_ring_regs[r]);
451}
452
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200453static int bcmgenet_get_link_ksettings(struct net_device *dev,
454 struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200455{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200456 struct bcmgenet_priv *priv = netdev_priv(dev);
457
Philippe Reynesbac65c42016-07-09 00:54:47 +0200458 if (!netif_running(dev))
459 return -EINVAL;
460
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200461 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200462 return -ENODEV;
463
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200464 return phy_ethtool_ksettings_get(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200465}
466
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200467static int bcmgenet_set_link_ksettings(struct net_device *dev,
468 const struct ethtool_link_ksettings *cmd)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200469{
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200470 struct bcmgenet_priv *priv = netdev_priv(dev);
471
Philippe Reynesbac65c42016-07-09 00:54:47 +0200472 if (!netif_running(dev))
473 return -EINVAL;
474
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200475 if (!priv->phydev)
Philippe Reynesbac65c42016-07-09 00:54:47 +0200476 return -ENODEV;
477
Philippe Reynesfa92bf02016-09-26 22:31:57 +0200478 return phy_ethtool_ksettings_set(priv->phydev, cmd);
Philippe Reynesbac65c42016-07-09 00:54:47 +0200479}
480
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800481static int bcmgenet_set_rx_csum(struct net_device *dev,
482 netdev_features_t wanted)
483{
484 struct bcmgenet_priv *priv = netdev_priv(dev);
485 u32 rbuf_chk_ctrl;
486 bool rx_csum_en;
487
488 rx_csum_en = !!(wanted & NETIF_F_RXCSUM);
489
490 rbuf_chk_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CHK_CTRL);
491
492 /* enable rx checksumming */
493 if (rx_csum_en)
494 rbuf_chk_ctrl |= RBUF_RXCHK_EN;
495 else
496 rbuf_chk_ctrl &= ~RBUF_RXCHK_EN;
497 priv->desc_rxchk_en = rx_csum_en;
Florian Fainelliebe5e3c2014-03-26 21:18:39 -0700498
499 /* If UniMAC forwards CRC, we need to skip over it to get
500 * a valid CHK bit to be set in the per-packet status word
501 */
502 if (rx_csum_en && priv->crc_fwd_en)
503 rbuf_chk_ctrl |= RBUF_SKIP_FCS;
504 else
505 rbuf_chk_ctrl &= ~RBUF_SKIP_FCS;
506
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800507 bcmgenet_rbuf_writel(priv, rbuf_chk_ctrl, RBUF_CHK_CTRL);
508
509 return 0;
510}
511
512static int bcmgenet_set_tx_csum(struct net_device *dev,
513 netdev_features_t wanted)
514{
515 struct bcmgenet_priv *priv = netdev_priv(dev);
516 bool desc_64b_en;
517 u32 tbuf_ctrl, rbuf_ctrl;
518
519 tbuf_ctrl = bcmgenet_tbuf_ctrl_get(priv);
520 rbuf_ctrl = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
521
522 desc_64b_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
523
524 /* enable 64 bytes descriptor in both directions (RBUF and TBUF) */
525 if (desc_64b_en) {
526 tbuf_ctrl |= RBUF_64B_EN;
527 rbuf_ctrl |= RBUF_64B_EN;
528 } else {
529 tbuf_ctrl &= ~RBUF_64B_EN;
530 rbuf_ctrl &= ~RBUF_64B_EN;
531 }
532 priv->desc_64b_en = desc_64b_en;
533
534 bcmgenet_tbuf_ctrl_set(priv, tbuf_ctrl);
535 bcmgenet_rbuf_writel(priv, rbuf_ctrl, RBUF_CTRL);
536
537 return 0;
538}
539
540static int bcmgenet_set_features(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700541 netdev_features_t features)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800542{
543 netdev_features_t changed = features ^ dev->features;
544 netdev_features_t wanted = dev->wanted_features;
545 int ret = 0;
546
547 if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
548 ret = bcmgenet_set_tx_csum(dev, wanted);
549 if (changed & (NETIF_F_RXCSUM))
550 ret = bcmgenet_set_rx_csum(dev, wanted);
551
552 return ret;
553}
554
555static u32 bcmgenet_get_msglevel(struct net_device *dev)
556{
557 struct bcmgenet_priv *priv = netdev_priv(dev);
558
559 return priv->msg_enable;
560}
561
562static void bcmgenet_set_msglevel(struct net_device *dev, u32 level)
563{
564 struct bcmgenet_priv *priv = netdev_priv(dev);
565
566 priv->msg_enable = level;
567}
568
Florian Fainelli2f913072015-09-16 16:47:39 -0700569static int bcmgenet_get_coalesce(struct net_device *dev,
570 struct ethtool_coalesce *ec)
571{
572 struct bcmgenet_priv *priv = netdev_priv(dev);
573
574 ec->tx_max_coalesced_frames =
575 bcmgenet_tdma_ring_readl(priv, DESC_INDEX,
576 DMA_MBUF_DONE_THRESH);
Florian Fainelli4a296452015-09-16 16:47:40 -0700577 ec->rx_max_coalesced_frames =
578 bcmgenet_rdma_ring_readl(priv, DESC_INDEX,
579 DMA_MBUF_DONE_THRESH);
580 ec->rx_coalesce_usecs =
581 bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT) * 8192 / 1000;
Florian Fainelli2f913072015-09-16 16:47:39 -0700582
583 return 0;
584}
585
586static int bcmgenet_set_coalesce(struct net_device *dev,
587 struct ethtool_coalesce *ec)
588{
589 struct bcmgenet_priv *priv = netdev_priv(dev);
590 unsigned int i;
Florian Fainelli4a296452015-09-16 16:47:40 -0700591 u32 reg;
Florian Fainelli2f913072015-09-16 16:47:39 -0700592
Florian Fainelli4a296452015-09-16 16:47:40 -0700593 /* Base system clock is 125Mhz, DMA timeout is this reference clock
594 * divided by 1024, which yields roughly 8.192us, our maximum value
595 * has to fit in the DMA_TIMEOUT_MASK (16 bits)
596 */
Florian Fainelli2f913072015-09-16 16:47:39 -0700597 if (ec->tx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
Florian Fainelli4a296452015-09-16 16:47:40 -0700598 ec->tx_max_coalesced_frames == 0 ||
599 ec->rx_max_coalesced_frames > DMA_INTR_THRESHOLD_MASK ||
600 ec->rx_coalesce_usecs > (DMA_TIMEOUT_MASK * 8) + 1)
601 return -EINVAL;
602
603 if (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0)
Florian Fainelli2f913072015-09-16 16:47:39 -0700604 return -EINVAL;
605
606 /* GENET TDMA hardware does not support a configurable timeout, but will
607 * always generate an interrupt either after MBDONE packets have been
608 * transmitted, or when the ring is emtpy.
609 */
610 if (ec->tx_coalesce_usecs || ec->tx_coalesce_usecs_high ||
Florian Fainelli852bcaf2015-09-18 14:16:53 -0700611 ec->tx_coalesce_usecs_irq || ec->tx_coalesce_usecs_low)
Florian Fainelli2f913072015-09-16 16:47:39 -0700612 return -EOPNOTSUPP;
613
614 /* Program all TX queues with the same values, as there is no
615 * ethtool knob to do coalescing on a per-queue basis
616 */
617 for (i = 0; i < priv->hw_params->tx_queues; i++)
618 bcmgenet_tdma_ring_writel(priv, i,
619 ec->tx_max_coalesced_frames,
620 DMA_MBUF_DONE_THRESH);
621 bcmgenet_tdma_ring_writel(priv, DESC_INDEX,
622 ec->tx_max_coalesced_frames,
623 DMA_MBUF_DONE_THRESH);
624
Florian Fainelli4a296452015-09-16 16:47:40 -0700625 for (i = 0; i < priv->hw_params->rx_queues; i++) {
626 bcmgenet_rdma_ring_writel(priv, i,
627 ec->rx_max_coalesced_frames,
628 DMA_MBUF_DONE_THRESH);
629
630 reg = bcmgenet_rdma_readl(priv, DMA_RING0_TIMEOUT + i);
631 reg &= ~DMA_TIMEOUT_MASK;
632 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
633 bcmgenet_rdma_writel(priv, reg, DMA_RING0_TIMEOUT + i);
634 }
635
636 bcmgenet_rdma_ring_writel(priv, DESC_INDEX,
637 ec->rx_max_coalesced_frames,
638 DMA_MBUF_DONE_THRESH);
639
640 reg = bcmgenet_rdma_readl(priv, DMA_RING16_TIMEOUT);
641 reg &= ~DMA_TIMEOUT_MASK;
642 reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192);
643 bcmgenet_rdma_writel(priv, reg, DMA_RING16_TIMEOUT);
644
Florian Fainelli2f913072015-09-16 16:47:39 -0700645 return 0;
646}
647
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800648/* standard ethtool support functions. */
649enum bcmgenet_stat_type {
650 BCMGENET_STAT_NETDEV = -1,
651 BCMGENET_STAT_MIB_RX,
652 BCMGENET_STAT_MIB_TX,
653 BCMGENET_STAT_RUNT,
654 BCMGENET_STAT_MISC,
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800655 BCMGENET_STAT_SOFT,
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800656};
657
658struct bcmgenet_stats {
659 char stat_string[ETH_GSTRING_LEN];
660 int stat_sizeof;
661 int stat_offset;
662 enum bcmgenet_stat_type type;
663 /* reg offset from UMAC base for misc counters */
664 u16 reg_offset;
665};
666
667#define STAT_NETDEV(m) { \
668 .stat_string = __stringify(m), \
669 .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
670 .stat_offset = offsetof(struct net_device_stats, m), \
671 .type = BCMGENET_STAT_NETDEV, \
672}
673
674#define STAT_GENET_MIB(str, m, _type) { \
675 .stat_string = str, \
676 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
677 .stat_offset = offsetof(struct bcmgenet_priv, m), \
678 .type = _type, \
679}
680
681#define STAT_GENET_MIB_RX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_RX)
682#define STAT_GENET_MIB_TX(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_MIB_TX)
683#define STAT_GENET_RUNT(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_RUNT)
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800684#define STAT_GENET_SOFT_MIB(str, m) STAT_GENET_MIB(str, m, BCMGENET_STAT_SOFT)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800685
686#define STAT_GENET_MISC(str, m, offset) { \
687 .stat_string = str, \
688 .stat_sizeof = sizeof(((struct bcmgenet_priv *)0)->m), \
689 .stat_offset = offsetof(struct bcmgenet_priv, m), \
690 .type = BCMGENET_STAT_MISC, \
691 .reg_offset = offset, \
692}
693
694
695/* There is a 0xC gap between the end of RX and beginning of TX stats and then
696 * between the end of TX stats and the beginning of the RX RUNT
697 */
698#define BCMGENET_STAT_OFFSET 0xc
699
700/* Hardware counters must be kept in sync because the order/offset
701 * is important here (order in structure declaration = order in hardware)
702 */
703static const struct bcmgenet_stats bcmgenet_gstrings_stats[] = {
704 /* general stats */
705 STAT_NETDEV(rx_packets),
706 STAT_NETDEV(tx_packets),
707 STAT_NETDEV(rx_bytes),
708 STAT_NETDEV(tx_bytes),
709 STAT_NETDEV(rx_errors),
710 STAT_NETDEV(tx_errors),
711 STAT_NETDEV(rx_dropped),
712 STAT_NETDEV(tx_dropped),
713 STAT_NETDEV(multicast),
714 /* UniMAC RSV counters */
715 STAT_GENET_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
716 STAT_GENET_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
717 STAT_GENET_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
718 STAT_GENET_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
719 STAT_GENET_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
720 STAT_GENET_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
721 STAT_GENET_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
722 STAT_GENET_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
723 STAT_GENET_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
724 STAT_GENET_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
725 STAT_GENET_MIB_RX("rx_pkts", mib.rx.pkt),
726 STAT_GENET_MIB_RX("rx_bytes", mib.rx.bytes),
727 STAT_GENET_MIB_RX("rx_multicast", mib.rx.mca),
728 STAT_GENET_MIB_RX("rx_broadcast", mib.rx.bca),
729 STAT_GENET_MIB_RX("rx_fcs", mib.rx.fcs),
730 STAT_GENET_MIB_RX("rx_control", mib.rx.cf),
731 STAT_GENET_MIB_RX("rx_pause", mib.rx.pf),
732 STAT_GENET_MIB_RX("rx_unknown", mib.rx.uo),
733 STAT_GENET_MIB_RX("rx_align", mib.rx.aln),
734 STAT_GENET_MIB_RX("rx_outrange", mib.rx.flr),
735 STAT_GENET_MIB_RX("rx_code", mib.rx.cde),
736 STAT_GENET_MIB_RX("rx_carrier", mib.rx.fcr),
737 STAT_GENET_MIB_RX("rx_oversize", mib.rx.ovr),
738 STAT_GENET_MIB_RX("rx_jabber", mib.rx.jbr),
739 STAT_GENET_MIB_RX("rx_mtu_err", mib.rx.mtue),
740 STAT_GENET_MIB_RX("rx_good_pkts", mib.rx.pok),
741 STAT_GENET_MIB_RX("rx_unicast", mib.rx.uc),
742 STAT_GENET_MIB_RX("rx_ppp", mib.rx.ppp),
743 STAT_GENET_MIB_RX("rx_crc", mib.rx.rcrc),
744 /* UniMAC TSV counters */
745 STAT_GENET_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
746 STAT_GENET_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
747 STAT_GENET_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
748 STAT_GENET_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
749 STAT_GENET_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
750 STAT_GENET_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
751 STAT_GENET_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
752 STAT_GENET_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
753 STAT_GENET_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
754 STAT_GENET_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
755 STAT_GENET_MIB_TX("tx_pkts", mib.tx.pkts),
756 STAT_GENET_MIB_TX("tx_multicast", mib.tx.mca),
757 STAT_GENET_MIB_TX("tx_broadcast", mib.tx.bca),
758 STAT_GENET_MIB_TX("tx_pause", mib.tx.pf),
759 STAT_GENET_MIB_TX("tx_control", mib.tx.cf),
760 STAT_GENET_MIB_TX("tx_fcs_err", mib.tx.fcs),
761 STAT_GENET_MIB_TX("tx_oversize", mib.tx.ovr),
762 STAT_GENET_MIB_TX("tx_defer", mib.tx.drf),
763 STAT_GENET_MIB_TX("tx_excess_defer", mib.tx.edf),
764 STAT_GENET_MIB_TX("tx_single_col", mib.tx.scl),
765 STAT_GENET_MIB_TX("tx_multi_col", mib.tx.mcl),
766 STAT_GENET_MIB_TX("tx_late_col", mib.tx.lcl),
767 STAT_GENET_MIB_TX("tx_excess_col", mib.tx.ecl),
768 STAT_GENET_MIB_TX("tx_frags", mib.tx.frg),
769 STAT_GENET_MIB_TX("tx_total_col", mib.tx.ncl),
770 STAT_GENET_MIB_TX("tx_jabber", mib.tx.jbr),
771 STAT_GENET_MIB_TX("tx_bytes", mib.tx.bytes),
772 STAT_GENET_MIB_TX("tx_good_pkts", mib.tx.pok),
773 STAT_GENET_MIB_TX("tx_unicast", mib.tx.uc),
774 /* UniMAC RUNT counters */
775 STAT_GENET_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
776 STAT_GENET_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
777 STAT_GENET_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
778 STAT_GENET_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
779 /* Misc UniMAC counters */
780 STAT_GENET_MISC("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt,
Doug Bergerbb5c42a2017-03-09 16:58:43 -0800781 UMAC_RBUF_OVFL_CNT_V1),
782 STAT_GENET_MISC("rbuf_err_cnt", mib.rbuf_err_cnt,
783 UMAC_RBUF_ERR_CNT_V1),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800784 STAT_GENET_MISC("mdf_err_cnt", mib.mdf_err_cnt, UMAC_MDF_ERR_CNT),
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800785 STAT_GENET_SOFT_MIB("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
786 STAT_GENET_SOFT_MIB("rx_dma_failed", mib.rx_dma_failed),
787 STAT_GENET_SOFT_MIB("tx_dma_failed", mib.tx_dma_failed),
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800788};
789
790#define BCMGENET_STATS_LEN ARRAY_SIZE(bcmgenet_gstrings_stats)
791
792static void bcmgenet_get_drvinfo(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700793 struct ethtool_drvinfo *info)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800794{
795 strlcpy(info->driver, "bcmgenet", sizeof(info->driver));
796 strlcpy(info->version, "v2.0", sizeof(info->version));
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800797}
798
799static int bcmgenet_get_sset_count(struct net_device *dev, int string_set)
800{
801 switch (string_set) {
802 case ETH_SS_STATS:
803 return BCMGENET_STATS_LEN;
804 default:
805 return -EOPNOTSUPP;
806 }
807}
808
Florian Fainellic91b7f62014-07-23 10:42:12 -0700809static void bcmgenet_get_strings(struct net_device *dev, u32 stringset,
810 u8 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800811{
812 int i;
813
814 switch (stringset) {
815 case ETH_SS_STATS:
816 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
817 memcpy(data + i * ETH_GSTRING_LEN,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700818 bcmgenet_gstrings_stats[i].stat_string,
819 ETH_GSTRING_LEN);
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800820 }
821 break;
822 }
823}
824
Doug Bergerbb5c42a2017-03-09 16:58:43 -0800825static u32 bcmgenet_update_stat_misc(struct bcmgenet_priv *priv, u16 offset)
826{
827 u16 new_offset;
828 u32 val;
829
830 switch (offset) {
831 case UMAC_RBUF_OVFL_CNT_V1:
832 if (GENET_IS_V2(priv))
833 new_offset = RBUF_OVFL_CNT_V2;
834 else
835 new_offset = RBUF_OVFL_CNT_V3PLUS;
836
837 val = bcmgenet_rbuf_readl(priv, new_offset);
838 /* clear if overflowed */
839 if (val == ~0)
840 bcmgenet_rbuf_writel(priv, 0, new_offset);
841 break;
842 case UMAC_RBUF_ERR_CNT_V1:
843 if (GENET_IS_V2(priv))
844 new_offset = RBUF_ERR_CNT_V2;
845 else
846 new_offset = RBUF_ERR_CNT_V3PLUS;
847
848 val = bcmgenet_rbuf_readl(priv, new_offset);
849 /* clear if overflowed */
850 if (val == ~0)
851 bcmgenet_rbuf_writel(priv, 0, new_offset);
852 break;
853 default:
854 val = bcmgenet_umac_readl(priv, offset);
855 /* clear if overflowed */
856 if (val == ~0)
857 bcmgenet_umac_writel(priv, 0, offset);
858 break;
859 }
860
861 return val;
862}
863
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800864static void bcmgenet_update_mib_counters(struct bcmgenet_priv *priv)
865{
866 int i, j = 0;
867
868 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
869 const struct bcmgenet_stats *s;
870 u8 offset = 0;
871 u32 val = 0;
872 char *p;
873
874 s = &bcmgenet_gstrings_stats[i];
875 switch (s->type) {
876 case BCMGENET_STAT_NETDEV:
Florian Fainellif62ba9c2015-02-28 18:09:16 -0800877 case BCMGENET_STAT_SOFT:
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800878 continue;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800879 case BCMGENET_STAT_RUNT:
Doug Bergerdc8d63c2017-03-09 16:58:44 -0800880 offset += BCMGENET_STAT_OFFSET;
881 /* fall through */
882 case BCMGENET_STAT_MIB_TX:
883 offset += BCMGENET_STAT_OFFSET;
884 /* fall through */
885 case BCMGENET_STAT_MIB_RX:
Florian Fainellic91b7f62014-07-23 10:42:12 -0700886 val = bcmgenet_umac_readl(priv,
887 UMAC_MIB_START + j + offset);
Doug Bergerdc8d63c2017-03-09 16:58:44 -0800888 offset = 0; /* Reset Offset */
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800889 break;
890 case BCMGENET_STAT_MISC:
Doug Bergerbb5c42a2017-03-09 16:58:43 -0800891 if (GENET_IS_V1(priv)) {
892 val = bcmgenet_umac_readl(priv, s->reg_offset);
893 /* clear if overflowed */
894 if (val == ~0)
895 bcmgenet_umac_writel(priv, 0,
896 s->reg_offset);
897 } else {
898 val = bcmgenet_update_stat_misc(priv,
899 s->reg_offset);
900 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800901 break;
902 }
903
904 j += s->stat_sizeof;
905 p = (char *)priv + s->stat_offset;
906 *(u32 *)p = val;
907 }
908}
909
910static void bcmgenet_get_ethtool_stats(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -0700911 struct ethtool_stats *stats,
912 u64 *data)
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800913{
914 struct bcmgenet_priv *priv = netdev_priv(dev);
915 int i;
916
917 if (netif_running(dev))
918 bcmgenet_update_mib_counters(priv);
919
920 for (i = 0; i < BCMGENET_STATS_LEN; i++) {
921 const struct bcmgenet_stats *s;
922 char *p;
923
924 s = &bcmgenet_gstrings_stats[i];
925 if (s->type == BCMGENET_STAT_NETDEV)
926 p = (char *)&dev->stats;
927 else
928 p = (char *)priv;
929 p += s->stat_offset;
Eric Dumazet6517eb52016-04-15 10:47:52 -0700930 if (sizeof(unsigned long) != sizeof(u32) &&
931 s->stat_sizeof == sizeof(unsigned long))
932 data[i] = *(unsigned long *)p;
933 else
934 data[i] = *(u32 *)p;
Florian Fainelli1c1008c2014-02-13 16:08:47 -0800935 }
936}
937
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800938static void bcmgenet_eee_enable_set(struct net_device *dev, bool enable)
939{
940 struct bcmgenet_priv *priv = netdev_priv(dev);
941 u32 off = priv->hw_params->tbuf_offset + TBUF_ENERGY_CTRL;
942 u32 reg;
943
944 if (enable && !priv->clk_eee_enabled) {
945 clk_prepare_enable(priv->clk_eee);
946 priv->clk_eee_enabled = true;
947 }
948
949 reg = bcmgenet_umac_readl(priv, UMAC_EEE_CTRL);
950 if (enable)
951 reg |= EEE_EN;
952 else
953 reg &= ~EEE_EN;
954 bcmgenet_umac_writel(priv, reg, UMAC_EEE_CTRL);
955
956 /* Enable EEE and switch to a 27Mhz clock automatically */
957 reg = __raw_readl(priv->base + off);
958 if (enable)
959 reg |= TBUF_EEE_EN | TBUF_PM_EN;
960 else
961 reg &= ~(TBUF_EEE_EN | TBUF_PM_EN);
962 __raw_writel(reg, priv->base + off);
963
964 /* Do the same for thing for RBUF */
965 reg = bcmgenet_rbuf_readl(priv, RBUF_ENERGY_CTRL);
966 if (enable)
967 reg |= RBUF_EEE_EN | RBUF_PM_EN;
968 else
969 reg &= ~(RBUF_EEE_EN | RBUF_PM_EN);
970 bcmgenet_rbuf_writel(priv, reg, RBUF_ENERGY_CTRL);
971
972 if (!enable && priv->clk_eee_enabled) {
973 clk_disable_unprepare(priv->clk_eee);
974 priv->clk_eee_enabled = false;
975 }
976
977 priv->eee.eee_enabled = enable;
978 priv->eee.eee_active = enable;
979}
980
981static int bcmgenet_get_eee(struct net_device *dev, struct ethtool_eee *e)
982{
983 struct bcmgenet_priv *priv = netdev_priv(dev);
984 struct ethtool_eee *p = &priv->eee;
985
986 if (GENET_IS_V1(priv))
987 return -EOPNOTSUPP;
988
989 e->eee_enabled = p->eee_enabled;
990 e->eee_active = p->eee_active;
991 e->tx_lpi_timer = bcmgenet_umac_readl(priv, UMAC_EEE_LPI_TIMER);
992
Florian Fainelli0299b6a2016-09-26 22:31:56 +0200993 return phy_ethtool_get_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -0800994}
995
996static int bcmgenet_set_eee(struct net_device *dev, struct ethtool_eee *e)
997{
998 struct bcmgenet_priv *priv = netdev_priv(dev);
999 struct ethtool_eee *p = &priv->eee;
1000 int ret = 0;
1001
1002 if (GENET_IS_V1(priv))
1003 return -EOPNOTSUPP;
1004
1005 p->eee_enabled = e->eee_enabled;
1006
1007 if (!p->eee_enabled) {
1008 bcmgenet_eee_enable_set(dev, false);
1009 } else {
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001010 ret = phy_init_eee(priv->phydev, 0);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001011 if (ret) {
1012 netif_err(priv, hw, dev, "EEE initialization failed\n");
1013 return ret;
1014 }
1015
1016 bcmgenet_umac_writel(priv, e->tx_lpi_timer, UMAC_EEE_LPI_TIMER);
1017 bcmgenet_eee_enable_set(dev, true);
1018 }
1019
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001020 return phy_ethtool_set_eee(priv->phydev, e);
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001021}
1022
Florian Fainelli6b0c5402014-11-25 21:16:36 -08001023static int bcmgenet_nway_reset(struct net_device *dev)
1024{
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001025 struct bcmgenet_priv *priv = netdev_priv(dev);
1026
1027 return genphy_restart_aneg(priv->phydev);
Florian Fainelli6b0c5402014-11-25 21:16:36 -08001028}
1029
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001030/* standard ethtool support functions. */
Julia Lawall70591ab2016-08-31 09:30:45 +02001031static const struct ethtool_ops bcmgenet_ethtool_ops = {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001032 .get_strings = bcmgenet_get_strings,
1033 .get_sset_count = bcmgenet_get_sset_count,
1034 .get_ethtool_stats = bcmgenet_get_ethtool_stats,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001035 .get_drvinfo = bcmgenet_get_drvinfo,
1036 .get_link = ethtool_op_get_link,
1037 .get_msglevel = bcmgenet_get_msglevel,
1038 .set_msglevel = bcmgenet_set_msglevel,
Florian Fainelli06ba8372014-07-21 15:29:29 -07001039 .get_wol = bcmgenet_get_wol,
1040 .set_wol = bcmgenet_set_wol,
Florian Fainelli6ef398e2014-11-25 21:16:35 -08001041 .get_eee = bcmgenet_get_eee,
1042 .set_eee = bcmgenet_set_eee,
Florian Fainelli6b0c5402014-11-25 21:16:36 -08001043 .nway_reset = bcmgenet_nway_reset,
Florian Fainelli2f913072015-09-16 16:47:39 -07001044 .get_coalesce = bcmgenet_get_coalesce,
1045 .set_coalesce = bcmgenet_set_coalesce,
Philippe Reynesfa92bf02016-09-26 22:31:57 +02001046 .get_link_ksettings = bcmgenet_get_link_ksettings,
1047 .set_link_ksettings = bcmgenet_set_link_ksettings,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001048};
1049
1050/* Power down the unimac, based on mode. */
Florian Fainellica8cf342015-03-23 15:09:51 -07001051static int bcmgenet_power_down(struct bcmgenet_priv *priv,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001052 enum bcmgenet_power_mode mode)
1053{
Florian Fainellica8cf342015-03-23 15:09:51 -07001054 int ret = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001055 u32 reg;
1056
1057 switch (mode) {
1058 case GENET_POWER_CABLE_SENSE:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001059 phy_detach(priv->phydev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001060 break;
1061
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001062 case GENET_POWER_WOL_MAGIC:
Florian Fainellica8cf342015-03-23 15:09:51 -07001063 ret = bcmgenet_wol_power_down_cfg(priv, mode);
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001064 break;
1065
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001066 case GENET_POWER_PASSIVE:
1067 /* Power down LED */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001068 if (priv->hw_params->flags & GENET_HAS_EXT) {
1069 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1070 reg |= (EXT_PWR_DOWN_PHY |
1071 EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_BIAS);
1072 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainellia642c4f2015-03-23 15:09:56 -07001073
1074 bcmgenet_phy_power_set(priv->dev, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001075 }
1076 break;
1077 default:
1078 break;
1079 }
Florian Fainellica8cf342015-03-23 15:09:51 -07001080
1081 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001082}
1083
1084static void bcmgenet_power_up(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001085 enum bcmgenet_power_mode mode)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001086{
1087 u32 reg;
1088
1089 if (!(priv->hw_params->flags & GENET_HAS_EXT))
1090 return;
1091
1092 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
1093
1094 switch (mode) {
1095 case GENET_POWER_PASSIVE:
1096 reg &= ~(EXT_PWR_DOWN_DLL | EXT_PWR_DOWN_PHY |
1097 EXT_PWR_DOWN_BIAS);
1098 /* fallthrough */
1099 case GENET_POWER_CABLE_SENSE:
1100 /* enable APD */
1101 reg |= EXT_PWR_DN_EN_LD;
1102 break;
Florian Fainellic3ae64a2014-07-21 15:29:25 -07001103 case GENET_POWER_WOL_MAGIC:
1104 bcmgenet_wol_power_up_cfg(priv, mode);
1105 return;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001106 default:
1107 break;
1108 }
1109
1110 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001111 if (mode == GENET_POWER_PASSIVE) {
Florian Fainellibd4060a2015-07-16 15:51:16 -07001112 bcmgenet_phy_power_set(priv->dev, true);
Florian Fainelli5dbebbb2015-10-29 18:11:35 -07001113 bcmgenet_mii_reset(priv->dev);
1114 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001115}
1116
1117/* ioctl handle special commands that are not present in ethtool. */
1118static int bcmgenet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1119{
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001120 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001121 int val = 0;
1122
1123 if (!netif_running(dev))
1124 return -EINVAL;
1125
1126 switch (cmd) {
1127 case SIOCGMIIPHY:
1128 case SIOCGMIIREG:
1129 case SIOCSMIIREG:
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001130 if (!priv->phydev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001131 val = -ENODEV;
1132 else
Florian Fainelli0299b6a2016-09-26 22:31:56 +02001133 val = phy_mii_ioctl(priv->phydev, rq, cmd);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001134 break;
1135
1136 default:
1137 val = -EINVAL;
1138 break;
1139 }
1140
1141 return val;
1142}
1143
1144static struct enet_cb *bcmgenet_get_txcb(struct bcmgenet_priv *priv,
1145 struct bcmgenet_tx_ring *ring)
1146{
1147 struct enet_cb *tx_cb_ptr;
1148
1149 tx_cb_ptr = ring->cbs;
1150 tx_cb_ptr += ring->write_ptr - ring->cb_ptr;
Petri Gynther014012a2015-02-23 11:00:45 -08001151
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001152 /* Advancing local write pointer */
1153 if (ring->write_ptr == ring->end_ptr)
1154 ring->write_ptr = ring->cb_ptr;
1155 else
1156 ring->write_ptr++;
1157
1158 return tx_cb_ptr;
1159}
1160
1161/* Simple helper to free a control block's resources */
1162static void bcmgenet_free_cb(struct enet_cb *cb)
1163{
1164 dev_kfree_skb_any(cb->skb);
1165 cb->skb = NULL;
1166 dma_unmap_addr_set(cb, dma_addr, 0);
1167}
1168
Petri Gynther4055eae2015-03-25 12:35:16 -07001169static inline void bcmgenet_rx_ring16_int_disable(struct bcmgenet_rx_ring *ring)
1170{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001171 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001172 INTRL2_CPU_MASK_SET);
1173}
1174
1175static inline void bcmgenet_rx_ring16_int_enable(struct bcmgenet_rx_ring *ring)
1176{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001177 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_RXDMA_DONE,
Petri Gynther4055eae2015-03-25 12:35:16 -07001178 INTRL2_CPU_MASK_CLEAR);
1179}
1180
1181static inline void bcmgenet_rx_ring_int_disable(struct bcmgenet_rx_ring *ring)
1182{
1183 bcmgenet_intrl2_1_writel(ring->priv,
1184 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1185 INTRL2_CPU_MASK_SET);
1186}
1187
1188static inline void bcmgenet_rx_ring_int_enable(struct bcmgenet_rx_ring *ring)
1189{
1190 bcmgenet_intrl2_1_writel(ring->priv,
1191 1 << (UMAC_IRQ1_RX_INTR_SHIFT + ring->index),
1192 INTRL2_CPU_MASK_CLEAR);
1193}
1194
Petri Gynther9dbac282015-03-25 12:35:10 -07001195static inline void bcmgenet_tx_ring16_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001196{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001197 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001198 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001199}
1200
Petri Gynther9dbac282015-03-25 12:35:10 -07001201static inline void bcmgenet_tx_ring16_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001202{
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001203 bcmgenet_intrl2_0_writel(ring->priv, UMAC_IRQ_TXDMA_DONE,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001204 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001205}
1206
Petri Gynther9dbac282015-03-25 12:35:10 -07001207static inline void bcmgenet_tx_ring_int_enable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001208{
Petri Gynther9dbac282015-03-25 12:35:10 -07001209 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001210 INTRL2_CPU_MASK_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001211}
1212
Petri Gynther9dbac282015-03-25 12:35:10 -07001213static inline void bcmgenet_tx_ring_int_disable(struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001214{
Petri Gynther9dbac282015-03-25 12:35:10 -07001215 bcmgenet_intrl2_1_writel(ring->priv, 1 << ring->index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001216 INTRL2_CPU_MASK_SET);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001217}
1218
1219/* Unlocked version of the reclaim routine */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001220static unsigned int __bcmgenet_tx_reclaim(struct net_device *dev,
1221 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001222{
1223 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001224 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001225 struct enet_cb *tx_cb_ptr;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001226 struct netdev_queue *txq;
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001227 unsigned int pkts_compl = 0;
Petri Gynther55868122016-03-24 11:27:20 -07001228 unsigned int bytes_compl = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001229 unsigned int c_index;
Petri Gynther66d06752015-03-04 14:30:01 -08001230 unsigned int txbds_ready;
1231 unsigned int txbds_processed = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001232
Brian Norris7fc527f2014-07-29 14:34:14 -07001233 /* Compute how many buffers are transmitted since last xmit call */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001234 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
Petri Gynther66d06752015-03-04 14:30:01 -08001235 c_index &= DMA_C_INDEX_MASK;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001236
Petri Gynther66d06752015-03-04 14:30:01 -08001237 if (likely(c_index >= ring->c_index))
1238 txbds_ready = c_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001239 else
Petri Gynther66d06752015-03-04 14:30:01 -08001240 txbds_ready = (DMA_C_INDEX_MASK + 1) - ring->c_index + c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001241
1242 netif_dbg(priv, tx_done, dev,
Petri Gynther66d06752015-03-04 14:30:01 -08001243 "%s ring=%d old_c_index=%u c_index=%u txbds_ready=%u\n",
1244 __func__, ring->index, ring->c_index, c_index, txbds_ready);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001245
1246 /* Reclaim transmitted buffers */
Petri Gynther66d06752015-03-04 14:30:01 -08001247 while (txbds_processed < txbds_ready) {
1248 tx_cb_ptr = &priv->tx_cbs[ring->clean_ptr];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001249 if (tx_cb_ptr->skb) {
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001250 pkts_compl++;
Petri Gynther55868122016-03-24 11:27:20 -07001251 bytes_compl += GENET_CB(tx_cb_ptr->skb)->bytes_sent;
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001252 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001253 dma_unmap_addr(tx_cb_ptr, dma_addr),
Eric Dumazeteee57722016-03-17 11:57:06 -07001254 dma_unmap_len(tx_cb_ptr, dma_len),
Florian Fainellic91b7f62014-07-23 10:42:12 -07001255 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001256 bcmgenet_free_cb(tx_cb_ptr);
1257 } else if (dma_unmap_addr(tx_cb_ptr, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001258 dma_unmap_page(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001259 dma_unmap_addr(tx_cb_ptr, dma_addr),
1260 dma_unmap_len(tx_cb_ptr, dma_len),
1261 DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001262 dma_unmap_addr_set(tx_cb_ptr, dma_addr, 0);
1263 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001264
Petri Gynther66d06752015-03-04 14:30:01 -08001265 txbds_processed++;
1266 if (likely(ring->clean_ptr < ring->end_ptr))
1267 ring->clean_ptr++;
1268 else
1269 ring->clean_ptr = ring->cb_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001270 }
1271
Petri Gynther66d06752015-03-04 14:30:01 -08001272 ring->free_bds += txbds_processed;
1273 ring->c_index = (ring->c_index + txbds_processed) & DMA_C_INDEX_MASK;
1274
Petri Gynther55868122016-03-24 11:27:20 -07001275 dev->stats.tx_packets += pkts_compl;
1276 dev->stats.tx_bytes += bytes_compl;
1277
Petri Gynthere178c8c2016-04-09 00:20:36 -07001278 txq = netdev_get_tx_queue(dev, ring->queue);
1279 netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
1280
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001281 if (ring->free_bds > (MAX_SKB_FRAGS + 1)) {
1282 if (netif_tx_queue_stopped(txq))
1283 netif_tx_wake_queue(txq);
1284 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001285
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001286 return pkts_compl;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001287}
1288
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001289static unsigned int bcmgenet_tx_reclaim(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001290 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001291{
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001292 unsigned int released;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001293 unsigned long flags;
1294
1295 spin_lock_irqsave(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001296 released = __bcmgenet_tx_reclaim(dev, ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001297 spin_unlock_irqrestore(&ring->lock, flags);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001298
1299 return released;
1300}
1301
1302static int bcmgenet_tx_poll(struct napi_struct *napi, int budget)
1303{
1304 struct bcmgenet_tx_ring *ring =
1305 container_of(napi, struct bcmgenet_tx_ring, napi);
1306 unsigned int work_done = 0;
1307
1308 work_done = bcmgenet_tx_reclaim(ring->priv->dev, ring);
1309
1310 if (work_done == 0) {
1311 napi_complete(napi);
Petri Gynther9dbac282015-03-25 12:35:10 -07001312 ring->int_enable(ring);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001313
1314 return 0;
1315 }
1316
1317 return budget;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001318}
1319
1320static void bcmgenet_tx_reclaim_all(struct net_device *dev)
1321{
1322 struct bcmgenet_priv *priv = netdev_priv(dev);
1323 int i;
1324
1325 if (netif_is_multiqueue(dev)) {
1326 for (i = 0; i < priv->hw_params->tx_queues; i++)
1327 bcmgenet_tx_reclaim(dev, &priv->tx_rings[i]);
1328 }
1329
1330 bcmgenet_tx_reclaim(dev, &priv->tx_rings[DESC_INDEX]);
1331}
1332
1333/* Transmits a single SKB (either head of a fragment or a single SKB)
1334 * caller must hold priv->lock
1335 */
1336static int bcmgenet_xmit_single(struct net_device *dev,
1337 struct sk_buff *skb,
1338 u16 dma_desc_flags,
1339 struct bcmgenet_tx_ring *ring)
1340{
1341 struct bcmgenet_priv *priv = netdev_priv(dev);
1342 struct device *kdev = &priv->pdev->dev;
1343 struct enet_cb *tx_cb_ptr;
1344 unsigned int skb_len;
1345 dma_addr_t mapping;
1346 u32 length_status;
1347 int ret;
1348
1349 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1350
1351 if (unlikely(!tx_cb_ptr))
1352 BUG();
1353
1354 tx_cb_ptr->skb = skb;
1355
Petri Gynther7dd39912016-03-24 11:27:21 -07001356 skb_len = skb_headlen(skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001357
1358 mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
1359 ret = dma_mapping_error(kdev, mapping);
1360 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001361 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001362 netif_err(priv, tx_err, dev, "Tx DMA map failed\n");
1363 dev_kfree_skb(skb);
1364 return ret;
1365 }
1366
1367 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Eric Dumazeteee57722016-03-17 11:57:06 -07001368 dma_unmap_len_set(tx_cb_ptr, dma_len, skb_len);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001369 length_status = (skb_len << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
1370 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT) |
1371 DMA_TX_APPEND_CRC;
1372
1373 if (skb->ip_summed == CHECKSUM_PARTIAL)
1374 length_status |= DMA_TX_DO_CSUM;
1375
1376 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping, length_status);
1377
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001378 return 0;
1379}
1380
Brian Norris7fc527f2014-07-29 14:34:14 -07001381/* Transmit a SKB fragment */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001382static int bcmgenet_xmit_frag(struct net_device *dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001383 skb_frag_t *frag,
1384 u16 dma_desc_flags,
1385 struct bcmgenet_tx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001386{
1387 struct bcmgenet_priv *priv = netdev_priv(dev);
1388 struct device *kdev = &priv->pdev->dev;
1389 struct enet_cb *tx_cb_ptr;
Petri Gynther824ba602016-04-05 14:00:00 -07001390 unsigned int frag_size;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001391 dma_addr_t mapping;
1392 int ret;
1393
1394 tx_cb_ptr = bcmgenet_get_txcb(priv, ring);
1395
1396 if (unlikely(!tx_cb_ptr))
1397 BUG();
Petri Gynther824ba602016-04-05 14:00:00 -07001398
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001399 tx_cb_ptr->skb = NULL;
1400
Petri Gynther824ba602016-04-05 14:00:00 -07001401 frag_size = skb_frag_size(frag);
1402
1403 mapping = skb_frag_dma_map(kdev, frag, 0, frag_size, DMA_TO_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001404 ret = dma_mapping_error(kdev, mapping);
1405 if (ret) {
Florian Fainelli44c8bc32014-11-19 10:29:56 -08001406 priv->mib.tx_dma_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001407 netif_err(priv, tx_err, dev, "%s: Tx DMA map failed\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001408 __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001409 return ret;
1410 }
1411
1412 dma_unmap_addr_set(tx_cb_ptr, dma_addr, mapping);
Petri Gynther824ba602016-04-05 14:00:00 -07001413 dma_unmap_len_set(tx_cb_ptr, dma_len, frag_size);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001414
1415 dmadesc_set(priv, tx_cb_ptr->bd_addr, mapping,
Petri Gynther824ba602016-04-05 14:00:00 -07001416 (frag_size << DMA_BUFLENGTH_SHIFT) | dma_desc_flags |
Florian Fainellic91b7f62014-07-23 10:42:12 -07001417 (priv->hw_params->qtag_mask << DMA_TX_QTAG_SHIFT));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001418
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001419 return 0;
1420}
1421
1422/* Reallocate the SKB to put enough headroom in front of it and insert
1423 * the transmit checksum offsets in the descriptors
1424 */
Petri Gyntherbc233332014-10-01 11:30:01 -07001425static struct sk_buff *bcmgenet_put_tx_csum(struct net_device *dev,
1426 struct sk_buff *skb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001427{
1428 struct status_64 *status = NULL;
1429 struct sk_buff *new_skb;
1430 u16 offset;
1431 u8 ip_proto;
1432 u16 ip_ver;
1433 u32 tx_csum_info;
1434
1435 if (unlikely(skb_headroom(skb) < sizeof(*status))) {
1436 /* If 64 byte status block enabled, must make sure skb has
1437 * enough headroom for us to insert 64B status block.
1438 */
1439 new_skb = skb_realloc_headroom(skb, sizeof(*status));
1440 dev_kfree_skb(skb);
1441 if (!new_skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001442 dev->stats.tx_dropped++;
Petri Gyntherbc233332014-10-01 11:30:01 -07001443 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001444 }
1445 skb = new_skb;
1446 }
1447
1448 skb_push(skb, sizeof(*status));
1449 status = (struct status_64 *)skb->data;
1450
1451 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1452 ip_ver = htons(skb->protocol);
1453 switch (ip_ver) {
1454 case ETH_P_IP:
1455 ip_proto = ip_hdr(skb)->protocol;
1456 break;
1457 case ETH_P_IPV6:
1458 ip_proto = ipv6_hdr(skb)->nexthdr;
1459 break;
1460 default:
Petri Gyntherbc233332014-10-01 11:30:01 -07001461 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001462 }
1463
1464 offset = skb_checksum_start_offset(skb) - sizeof(*status);
1465 tx_csum_info = (offset << STATUS_TX_CSUM_START_SHIFT) |
1466 (offset + skb->csum_offset);
1467
1468 /* Set the length valid bit for TCP and UDP and just set
1469 * the special UDP flag for IPv4, else just set to 0.
1470 */
1471 if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
1472 tx_csum_info |= STATUS_TX_CSUM_LV;
1473 if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
1474 tx_csum_info |= STATUS_TX_CSUM_PROTO_UDP;
Florian Fainelli8900ea52014-07-23 10:42:14 -07001475 } else {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001476 tx_csum_info = 0;
Florian Fainelli8900ea52014-07-23 10:42:14 -07001477 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001478
1479 status->tx_csum_info = tx_csum_info;
1480 }
1481
Petri Gyntherbc233332014-10-01 11:30:01 -07001482 return skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001483}
1484
1485static netdev_tx_t bcmgenet_xmit(struct sk_buff *skb, struct net_device *dev)
1486{
1487 struct bcmgenet_priv *priv = netdev_priv(dev);
1488 struct bcmgenet_tx_ring *ring = NULL;
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001489 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001490 unsigned long flags = 0;
1491 int nr_frags, index;
1492 u16 dma_desc_flags;
1493 int ret;
1494 int i;
1495
1496 index = skb_get_queue_mapping(skb);
1497 /* Mapping strategy:
1498 * queue_mapping = 0, unclassified, packet xmited through ring16
1499 * queue_mapping = 1, goes to ring 0. (highest priority queue
1500 * queue_mapping = 2, goes to ring 1.
1501 * queue_mapping = 3, goes to ring 2.
1502 * queue_mapping = 4, goes to ring 3.
1503 */
1504 if (index == 0)
1505 index = DESC_INDEX;
1506 else
1507 index -= 1;
1508
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001509 ring = &priv->tx_rings[index];
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001510 txq = netdev_get_tx_queue(dev, ring->queue);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001511
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001512 nr_frags = skb_shinfo(skb)->nr_frags;
1513
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001514 spin_lock_irqsave(&ring->lock, flags);
Petri Gyntherf5a9ec22016-04-05 13:59:59 -07001515 if (ring->free_bds <= (nr_frags + 1)) {
1516 if (!netif_tx_queue_stopped(txq)) {
1517 netif_tx_stop_queue(txq);
1518 netdev_err(dev,
1519 "%s: tx ring %d full when queue %d awake\n",
1520 __func__, index, ring->queue);
1521 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001522 ret = NETDEV_TX_BUSY;
1523 goto out;
1524 }
1525
Florian Fainelli474ea9c2014-07-22 11:01:52 -07001526 if (skb_padto(skb, ETH_ZLEN)) {
1527 ret = NETDEV_TX_OK;
1528 goto out;
1529 }
1530
Petri Gynther55868122016-03-24 11:27:20 -07001531 /* Retain how many bytes will be sent on the wire, without TSB inserted
1532 * by transmit checksum offload
1533 */
1534 GENET_CB(skb)->bytes_sent = skb->len;
1535
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001536 /* set the SKB transmit checksum */
1537 if (priv->desc_64b_en) {
Petri Gyntherbc233332014-10-01 11:30:01 -07001538 skb = bcmgenet_put_tx_csum(dev, skb);
1539 if (!skb) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001540 ret = NETDEV_TX_OK;
1541 goto out;
1542 }
1543 }
1544
1545 dma_desc_flags = DMA_SOP;
1546 if (nr_frags == 0)
1547 dma_desc_flags |= DMA_EOP;
1548
1549 /* Transmit single SKB or head of fragment list */
1550 ret = bcmgenet_xmit_single(dev, skb, dma_desc_flags, ring);
1551 if (ret) {
1552 ret = NETDEV_TX_OK;
1553 goto out;
1554 }
1555
1556 /* xmit fragment */
1557 for (i = 0; i < nr_frags; i++) {
1558 ret = bcmgenet_xmit_frag(dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001559 &skb_shinfo(skb)->frags[i],
1560 (i == nr_frags - 1) ? DMA_EOP : 0,
1561 ring);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001562 if (ret) {
1563 ret = NETDEV_TX_OK;
1564 goto out;
1565 }
1566 }
1567
Florian Fainellid03825f2014-03-20 10:53:21 -07001568 skb_tx_timestamp(skb);
1569
Florian Fainelliae67bf02015-03-13 12:11:06 -07001570 /* Decrement total BD count and advance our write pointer */
1571 ring->free_bds -= nr_frags + 1;
1572 ring->prod_index += nr_frags + 1;
1573 ring->prod_index &= DMA_P_INDEX_MASK;
1574
Petri Gynthere178c8c2016-04-09 00:20:36 -07001575 netdev_tx_sent_queue(txq, GENET_CB(skb)->bytes_sent);
1576
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001577 if (ring->free_bds <= (MAX_SKB_FRAGS + 1))
Florian Fainellib2cde2c2014-03-20 10:53:23 -07001578 netif_tx_stop_queue(txq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001579
Florian Fainelliddd0ca52015-03-13 12:11:07 -07001580 if (!skb->xmit_more || netif_xmit_stopped(txq))
1581 /* Packets are ready, update producer index */
1582 bcmgenet_tdma_ring_writel(priv, ring->index,
1583 ring->prod_index, TDMA_PROD_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001584out:
1585 spin_unlock_irqrestore(&ring->lock, flags);
1586
1587 return ret;
1588}
1589
Petri Gyntherd6707be2015-03-12 15:48:00 -07001590static struct sk_buff *bcmgenet_rx_refill(struct bcmgenet_priv *priv,
1591 struct enet_cb *cb)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001592{
1593 struct device *kdev = &priv->pdev->dev;
1594 struct sk_buff *skb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001595 struct sk_buff *rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001596 dma_addr_t mapping;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001597
Petri Gyntherd6707be2015-03-12 15:48:00 -07001598 /* Allocate a new Rx skb */
Florian Fainellic91b7f62014-07-23 10:42:12 -07001599 skb = netdev_alloc_skb(priv->dev, priv->rx_buf_len + SKB_ALIGNMENT);
Petri Gyntherd6707be2015-03-12 15:48:00 -07001600 if (!skb) {
1601 priv->mib.alloc_rx_buff_failed++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001602 netif_err(priv, rx_err, priv->dev,
Petri Gyntherd6707be2015-03-12 15:48:00 -07001603 "%s: Rx skb allocation failed\n", __func__);
1604 return NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001605 }
1606
Petri Gyntherd6707be2015-03-12 15:48:00 -07001607 /* DMA-map the new Rx skb */
1608 mapping = dma_map_single(kdev, skb->data, priv->rx_buf_len,
1609 DMA_FROM_DEVICE);
1610 if (dma_mapping_error(kdev, mapping)) {
1611 priv->mib.rx_dma_failed++;
1612 dev_kfree_skb_any(skb);
1613 netif_err(priv, rx_err, priv->dev,
1614 "%s: Rx skb DMA mapping failed\n", __func__);
1615 return NULL;
1616 }
1617
1618 /* Grab the current Rx skb from the ring and DMA-unmap it */
1619 rx_skb = cb->skb;
1620 if (likely(rx_skb))
1621 dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
1622 priv->rx_buf_len, DMA_FROM_DEVICE);
1623
1624 /* Put the new Rx skb on the ring */
1625 cb->skb = skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001626 dma_unmap_addr_set(cb, dma_addr, mapping);
Petri Gynther8ac467e2015-03-09 13:40:00 -07001627 dmadesc_set_addr(priv, cb->bd_addr, mapping);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001628
Petri Gyntherd6707be2015-03-12 15:48:00 -07001629 /* Return the current Rx skb to caller */
1630 return rx_skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001631}
1632
1633/* bcmgenet_desc_rx - descriptor based rx process.
1634 * this could be called from bottom half, or from NAPI polling method.
1635 */
Petri Gynther4055eae2015-03-25 12:35:16 -07001636static unsigned int bcmgenet_desc_rx(struct bcmgenet_rx_ring *ring,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001637 unsigned int budget)
1638{
Petri Gynther4055eae2015-03-25 12:35:16 -07001639 struct bcmgenet_priv *priv = ring->priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001640 struct net_device *dev = priv->dev;
1641 struct enet_cb *cb;
1642 struct sk_buff *skb;
1643 u32 dma_length_status;
1644 unsigned long dma_flag;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001645 int len;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001646 unsigned int rxpktprocessed = 0, rxpkttoprocess;
1647 unsigned int p_index;
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001648 unsigned int discards;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001649 unsigned int chksum_ok = 0;
1650
Petri Gynther4055eae2015-03-25 12:35:16 -07001651 p_index = bcmgenet_rdma_ring_readl(priv, ring->index, RDMA_PROD_INDEX);
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001652
1653 discards = (p_index >> DMA_P_INDEX_DISCARD_CNT_SHIFT) &
1654 DMA_P_INDEX_DISCARD_CNT_MASK;
1655 if (discards > ring->old_discards) {
1656 discards = discards - ring->old_discards;
1657 dev->stats.rx_missed_errors += discards;
1658 dev->stats.rx_errors += discards;
1659 ring->old_discards += discards;
1660
1661 /* Clear HW register when we reach 75% of maximum 0xFFFF */
1662 if (ring->old_discards >= 0xC000) {
1663 ring->old_discards = 0;
Petri Gynther4055eae2015-03-25 12:35:16 -07001664 bcmgenet_rdma_ring_writel(priv, ring->index, 0,
Petri Gyntherd26ea6c2015-03-10 15:55:00 -07001665 RDMA_PROD_INDEX);
1666 }
1667 }
1668
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001669 p_index &= DMA_P_INDEX_MASK;
1670
Petri Gynther8ac467e2015-03-09 13:40:00 -07001671 if (likely(p_index >= ring->c_index))
1672 rxpkttoprocess = p_index - ring->c_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001673 else
Petri Gynther8ac467e2015-03-09 13:40:00 -07001674 rxpkttoprocess = (DMA_C_INDEX_MASK + 1) - ring->c_index +
1675 p_index;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001676
1677 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001678 "RDMA: rxpkttoprocess=%d\n", rxpkttoprocess);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001679
1680 while ((rxpktprocessed < rxpkttoprocess) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001681 (rxpktprocessed < budget)) {
Petri Gynther8ac467e2015-03-09 13:40:00 -07001682 cb = &priv->rx_cbs[ring->read_ptr];
Petri Gyntherd6707be2015-03-12 15:48:00 -07001683 skb = bcmgenet_rx_refill(priv, cb);
Florian Fainellib629be52014-09-08 11:37:52 -07001684
Florian Fainellib629be52014-09-08 11:37:52 -07001685 if (unlikely(!skb)) {
1686 dev->stats.rx_dropped++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001687 goto next;
Florian Fainellib629be52014-09-08 11:37:52 -07001688 }
1689
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001690 if (!priv->desc_64b_en) {
Florian Fainellic91b7f62014-07-23 10:42:12 -07001691 dma_length_status =
Petri Gynther8ac467e2015-03-09 13:40:00 -07001692 dmadesc_get_length_status(priv, cb->bd_addr);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001693 } else {
1694 struct status_64 *status;
Florian Fainelli164d4f22014-07-23 10:42:13 -07001695
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001696 status = (struct status_64 *)skb->data;
1697 dma_length_status = status->length_status;
1698 }
1699
1700 /* DMA flags and length are still valid no matter how
1701 * we got the Receive Status Vector (64B RSB or register)
1702 */
1703 dma_flag = dma_length_status & 0xffff;
1704 len = dma_length_status >> DMA_BUFLENGTH_SHIFT;
1705
1706 netif_dbg(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001707 "%s:p_ind=%d c_ind=%d read_ptr=%d len_stat=0x%08x\n",
Petri Gynther8ac467e2015-03-09 13:40:00 -07001708 __func__, p_index, ring->c_index,
1709 ring->read_ptr, dma_length_status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001710
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001711 if (unlikely(!(dma_flag & DMA_EOP) || !(dma_flag & DMA_SOP))) {
1712 netif_err(priv, rx_status, dev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001713 "dropping fragmented packet!\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001714 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001715 dev_kfree_skb_any(skb);
1716 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001717 }
Petri Gyntherd6707be2015-03-12 15:48:00 -07001718
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001719 /* report errors */
1720 if (unlikely(dma_flag & (DMA_RX_CRC_ERROR |
1721 DMA_RX_OV |
1722 DMA_RX_NO |
1723 DMA_RX_LG |
1724 DMA_RX_RXER))) {
1725 netif_err(priv, rx_status, dev, "dma_flag=0x%x\n",
Florian Fainellic91b7f62014-07-23 10:42:12 -07001726 (unsigned int)dma_flag);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001727 if (dma_flag & DMA_RX_CRC_ERROR)
1728 dev->stats.rx_crc_errors++;
1729 if (dma_flag & DMA_RX_OV)
1730 dev->stats.rx_over_errors++;
1731 if (dma_flag & DMA_RX_NO)
1732 dev->stats.rx_frame_errors++;
1733 if (dma_flag & DMA_RX_LG)
1734 dev->stats.rx_length_errors++;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001735 dev->stats.rx_errors++;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001736 dev_kfree_skb_any(skb);
1737 goto next;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001738 } /* error packet */
1739
1740 chksum_ok = (dma_flag & priv->dma_rx_chk_bit) &&
Florian Fainellic91b7f62014-07-23 10:42:12 -07001741 priv->desc_rxchk_en;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001742
1743 skb_put(skb, len);
1744 if (priv->desc_64b_en) {
1745 skb_pull(skb, 64);
1746 len -= 64;
1747 }
1748
1749 if (likely(chksum_ok))
1750 skb->ip_summed = CHECKSUM_UNNECESSARY;
1751
1752 /* remove hardware 2bytes added for IP alignment */
1753 skb_pull(skb, 2);
1754 len -= 2;
1755
1756 if (priv->crc_fwd_en) {
1757 skb_trim(skb, len - ETH_FCS_LEN);
1758 len -= ETH_FCS_LEN;
1759 }
1760
1761 /*Finish setting up the received SKB and send it to the kernel*/
1762 skb->protocol = eth_type_trans(skb, priv->dev);
1763 dev->stats.rx_packets++;
1764 dev->stats.rx_bytes += len;
1765 if (dma_flag & DMA_RX_MULT)
1766 dev->stats.multicast++;
1767
1768 /* Notify kernel */
Petri Gynther4055eae2015-03-25 12:35:16 -07001769 napi_gro_receive(&ring->napi, skb);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001770 netif_dbg(priv, rx_status, dev, "pushed up to kernel\n");
1771
Petri Gyntherd6707be2015-03-12 15:48:00 -07001772next:
Florian Fainellicf377d82014-10-10 10:51:52 -07001773 rxpktprocessed++;
Petri Gynther8ac467e2015-03-09 13:40:00 -07001774 if (likely(ring->read_ptr < ring->end_ptr))
1775 ring->read_ptr++;
1776 else
1777 ring->read_ptr = ring->cb_ptr;
1778
1779 ring->c_index = (ring->c_index + 1) & DMA_C_INDEX_MASK;
Petri Gynther4055eae2015-03-25 12:35:16 -07001780 bcmgenet_rdma_ring_writel(priv, ring->index, ring->c_index, RDMA_CONS_INDEX);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001781 }
1782
1783 return rxpktprocessed;
1784}
1785
Petri Gynther3ab11332015-03-25 12:35:15 -07001786/* Rx NAPI polling method */
1787static int bcmgenet_rx_poll(struct napi_struct *napi, int budget)
1788{
Petri Gynther4055eae2015-03-25 12:35:16 -07001789 struct bcmgenet_rx_ring *ring = container_of(napi,
1790 struct bcmgenet_rx_ring, napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07001791 unsigned int work_done;
1792
Petri Gynther4055eae2015-03-25 12:35:16 -07001793 work_done = bcmgenet_desc_rx(ring, budget);
Petri Gynther3ab11332015-03-25 12:35:15 -07001794
1795 if (work_done < budget) {
Eric Dumazeteb96ce02016-04-08 22:06:40 -07001796 napi_complete_done(napi, work_done);
Petri Gynther4055eae2015-03-25 12:35:16 -07001797 ring->int_enable(ring);
Petri Gynther3ab11332015-03-25 12:35:15 -07001798 }
1799
1800 return work_done;
1801}
1802
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001803/* Assign skb to RX DMA descriptor. */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001804static int bcmgenet_alloc_rx_buffers(struct bcmgenet_priv *priv,
1805 struct bcmgenet_rx_ring *ring)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001806{
1807 struct enet_cb *cb;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001808 struct sk_buff *skb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001809 int i;
1810
Petri Gynther8ac467e2015-03-09 13:40:00 -07001811 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001812
1813 /* loop here for each buffer needing assign */
Petri Gynther8ac467e2015-03-09 13:40:00 -07001814 for (i = 0; i < ring->size; i++) {
1815 cb = ring->cbs + i;
Petri Gyntherd6707be2015-03-12 15:48:00 -07001816 skb = bcmgenet_rx_refill(priv, cb);
1817 if (skb)
1818 dev_kfree_skb_any(skb);
1819 if (!cb->skb)
1820 return -ENOMEM;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001821 }
1822
Petri Gyntherd6707be2015-03-12 15:48:00 -07001823 return 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001824}
1825
1826static void bcmgenet_free_rx_buffers(struct bcmgenet_priv *priv)
1827{
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001828 struct device *kdev = &priv->pdev->dev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001829 struct enet_cb *cb;
1830 int i;
1831
1832 for (i = 0; i < priv->num_rx_bds; i++) {
1833 cb = &priv->rx_cbs[i];
1834
1835 if (dma_unmap_addr(cb, dma_addr)) {
Florian Fainelli8c4799a2016-12-01 09:45:45 -08001836 dma_unmap_single(kdev,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001837 dma_unmap_addr(cb, dma_addr),
1838 priv->rx_buf_len, DMA_FROM_DEVICE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001839 dma_unmap_addr_set(cb, dma_addr, 0);
1840 }
1841
1842 if (cb->skb)
1843 bcmgenet_free_cb(cb);
1844 }
1845}
1846
Florian Fainellic91b7f62014-07-23 10:42:12 -07001847static void umac_enable_set(struct bcmgenet_priv *priv, u32 mask, bool enable)
Florian Fainellie29585b2014-07-21 15:29:20 -07001848{
1849 u32 reg;
1850
1851 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1852 if (enable)
1853 reg |= mask;
1854 else
1855 reg &= ~mask;
1856 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
1857
1858 /* UniMAC stops on a packet boundary, wait for a full-size packet
1859 * to be processed
1860 */
1861 if (enable == 0)
1862 usleep_range(1000, 2000);
1863}
1864
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001865static int reset_umac(struct bcmgenet_priv *priv)
1866{
1867 struct device *kdev = &priv->pdev->dev;
1868 unsigned int timeout = 0;
1869 u32 reg;
1870
1871 /* 7358a0/7552a0: bad default in RBUF_FLUSH_CTRL.umac_sw_rst */
1872 bcmgenet_rbuf_ctrl_set(priv, 0);
1873 udelay(10);
1874
1875 /* disable MAC while updating its registers */
1876 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1877
1878 /* issue soft reset, wait for it to complete */
1879 bcmgenet_umac_writel(priv, CMD_SW_RESET, UMAC_CMD);
1880 while (timeout++ < 1000) {
1881 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
1882 if (!(reg & CMD_SW_RESET))
1883 return 0;
1884
1885 udelay(1);
1886 }
1887
1888 if (timeout == 1000) {
1889 dev_err(kdev,
Brian Norris7fc527f2014-07-29 14:34:14 -07001890 "timeout waiting for MAC to come out of reset\n");
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001891 return -ETIMEDOUT;
1892 }
1893
1894 return 0;
1895}
1896
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001897static void bcmgenet_intr_disable(struct bcmgenet_priv *priv)
1898{
1899 /* Mask all interrupts.*/
1900 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1901 bcmgenet_intrl2_0_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1902 bcmgenet_intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1903 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_MASK_SET);
1904 bcmgenet_intrl2_1_writel(priv, 0xFFFFFFFF, INTRL2_CPU_CLEAR);
1905 bcmgenet_intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
1906}
1907
Florian Fainelli37850e32015-10-17 14:22:46 -07001908static void bcmgenet_link_intr_enable(struct bcmgenet_priv *priv)
1909{
1910 u32 int0_enable = 0;
1911
1912 /* Monitor cable plug/unplugged event for internal PHY, external PHY
1913 * and MoCA PHY
1914 */
1915 if (priv->internal_phy) {
1916 int0_enable |= UMAC_IRQ_LINK_EVENT;
1917 } else if (priv->ext_phy) {
1918 int0_enable |= UMAC_IRQ_LINK_EVENT;
1919 } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
1920 if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
1921 int0_enable |= UMAC_IRQ_LINK_EVENT;
1922 }
1923 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1924}
1925
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001926static int init_umac(struct bcmgenet_priv *priv)
1927{
1928 struct device *kdev = &priv->pdev->dev;
1929 int ret;
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001930 u32 reg;
1931 u32 int0_enable = 0;
1932 u32 int1_enable = 0;
1933 int i;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001934
1935 dev_dbg(&priv->pdev->dev, "bcmgenet: init_umac\n");
1936
1937 ret = reset_umac(priv);
1938 if (ret)
1939 return ret;
1940
1941 bcmgenet_umac_writel(priv, 0, UMAC_CMD);
1942 /* clear tx/rx counter */
1943 bcmgenet_umac_writel(priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07001944 MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT,
1945 UMAC_MIB_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001946 bcmgenet_umac_writel(priv, 0, UMAC_MIB_CTRL);
1947
1948 bcmgenet_umac_writel(priv, ENET_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
1949
1950 /* init rx registers, enable ip header optimization */
1951 reg = bcmgenet_rbuf_readl(priv, RBUF_CTRL);
1952 reg |= RBUF_ALIGN_2B;
1953 bcmgenet_rbuf_writel(priv, reg, RBUF_CTRL);
1954
1955 if (!GENET_IS_V1(priv) && !GENET_IS_V2(priv))
1956 bcmgenet_rbuf_writel(priv, 1, RBUF_TBUF_SIZE_CTRL);
1957
Florian Fainelli909ff5e2014-07-21 15:29:21 -07001958 bcmgenet_intr_disable(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001959
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001960 /* Enable Rx default queue 16 interrupts */
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001961 int0_enable |= UMAC_IRQ_RXDMA_DONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001962
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001963 /* Enable Tx default queue 16 interrupts */
Petri Gyntheree7d8c22015-03-30 00:28:50 -07001964 int0_enable |= UMAC_IRQ_TXDMA_DONE;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001965
Florian Fainelli37850e32015-10-17 14:22:46 -07001966 /* Configure backpressure vectors for MoCA */
1967 if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001968 reg = bcmgenet_bp_mc_get(priv);
1969 reg |= BIT(priv->hw_params->bp_in_en_shift);
1970
1971 /* bp_mask: back pressure mask */
1972 if (netif_is_multiqueue(priv->dev))
1973 reg |= priv->hw_params->bp_in_mask;
1974 else
1975 reg &= ~priv->hw_params->bp_in_mask;
1976 bcmgenet_bp_mc_set(priv, reg);
1977 }
1978
1979 /* Enable MDIO interrupts on GENET v3+ */
1980 if (priv->hw_params->flags & GENET_HAS_MDIO_INTR)
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001981 int0_enable |= (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001982
Petri Gynther4055eae2015-03-25 12:35:16 -07001983 /* Enable Rx priority queue interrupts */
1984 for (i = 0; i < priv->hw_params->rx_queues; ++i)
1985 int1_enable |= (1 << (UMAC_IRQ1_RX_INTR_SHIFT + i));
1986
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001987 /* Enable Tx priority queue interrupts */
1988 for (i = 0; i < priv->hw_params->tx_queues; ++i)
1989 int1_enable |= (1 << i);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001990
Petri Gyntherb2e97ec2015-03-25 12:35:12 -07001991 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
1992 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09001993
Florian Fainelli1c1008c2014-02-13 16:08:47 -08001994 /* Enable rx/tx engine.*/
1995 dev_dbg(kdev, "done init umac\n");
1996
1997 return 0;
1998}
1999
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002000/* Initialize a Tx ring along with corresponding hardware registers */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002001static void bcmgenet_init_tx_ring(struct bcmgenet_priv *priv,
2002 unsigned int index, unsigned int size,
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002003 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002004{
2005 struct bcmgenet_tx_ring *ring = &priv->tx_rings[index];
2006 u32 words_per_bd = WORDS_PER_BD(priv);
2007 u32 flow_period_val = 0;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002008
2009 spin_lock_init(&ring->lock);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002010 ring->priv = priv;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002011 ring->index = index;
2012 if (index == DESC_INDEX) {
2013 ring->queue = 0;
2014 ring->int_enable = bcmgenet_tx_ring16_int_enable;
2015 ring->int_disable = bcmgenet_tx_ring16_int_disable;
2016 } else {
2017 ring->queue = index + 1;
2018 ring->int_enable = bcmgenet_tx_ring_int_enable;
2019 ring->int_disable = bcmgenet_tx_ring_int_disable;
2020 }
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002021 ring->cbs = priv->tx_cbs + start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002022 ring->size = size;
Petri Gynther66d06752015-03-04 14:30:01 -08002023 ring->clean_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002024 ring->c_index = 0;
2025 ring->free_bds = size;
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002026 ring->write_ptr = start_ptr;
2027 ring->cb_ptr = start_ptr;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002028 ring->end_ptr = end_ptr - 1;
2029 ring->prod_index = 0;
2030
2031 /* Set flow period for ring != 16 */
2032 if (index != DESC_INDEX)
2033 flow_period_val = ENET_MAX_MTU_SIZE << 16;
2034
2035 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_PROD_INDEX);
2036 bcmgenet_tdma_ring_writel(priv, index, 0, TDMA_CONS_INDEX);
2037 bcmgenet_tdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
2038 /* Disable rate control for now */
2039 bcmgenet_tdma_ring_writel(priv, index, flow_period_val,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002040 TDMA_FLOW_PERIOD);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002041 bcmgenet_tdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002042 ((size << DMA_RING_SIZE_SHIFT) |
2043 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002044
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002045 /* Set start and end address, read and write pointers */
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002046 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002047 DMA_START_ADDR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002048 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002049 TDMA_READ_PTR);
Petri Gynther4f8b2d72015-02-23 11:00:45 -08002050 bcmgenet_tdma_ring_writel(priv, index, start_ptr * words_per_bd,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002051 TDMA_WRITE_PTR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002052 bcmgenet_tdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002053 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002054}
2055
2056/* Initialize a RDMA ring */
2057static int bcmgenet_init_rx_ring(struct bcmgenet_priv *priv,
Petri Gynther8ac467e2015-03-09 13:40:00 -07002058 unsigned int index, unsigned int size,
2059 unsigned int start_ptr, unsigned int end_ptr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002060{
Petri Gynther8ac467e2015-03-09 13:40:00 -07002061 struct bcmgenet_rx_ring *ring = &priv->rx_rings[index];
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002062 u32 words_per_bd = WORDS_PER_BD(priv);
2063 int ret;
2064
Petri Gynther4055eae2015-03-25 12:35:16 -07002065 ring->priv = priv;
Petri Gynther8ac467e2015-03-09 13:40:00 -07002066 ring->index = index;
Petri Gynther4055eae2015-03-25 12:35:16 -07002067 if (index == DESC_INDEX) {
2068 ring->int_enable = bcmgenet_rx_ring16_int_enable;
2069 ring->int_disable = bcmgenet_rx_ring16_int_disable;
2070 } else {
2071 ring->int_enable = bcmgenet_rx_ring_int_enable;
2072 ring->int_disable = bcmgenet_rx_ring_int_disable;
2073 }
Petri Gynther8ac467e2015-03-09 13:40:00 -07002074 ring->cbs = priv->rx_cbs + start_ptr;
2075 ring->size = size;
2076 ring->c_index = 0;
2077 ring->read_ptr = start_ptr;
2078 ring->cb_ptr = start_ptr;
2079 ring->end_ptr = end_ptr - 1;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002080
Petri Gynther8ac467e2015-03-09 13:40:00 -07002081 ret = bcmgenet_alloc_rx_buffers(priv, ring);
2082 if (ret)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002083 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002084
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002085 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_PROD_INDEX);
2086 bcmgenet_rdma_ring_writel(priv, index, 0, RDMA_CONS_INDEX);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002087 bcmgenet_rdma_ring_writel(priv, index, 1, DMA_MBUF_DONE_THRESH);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002088 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002089 ((size << DMA_RING_SIZE_SHIFT) |
2090 RX_BUF_LENGTH), DMA_RING_BUF_SIZE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002091 bcmgenet_rdma_ring_writel(priv, index,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002092 (DMA_FC_THRESH_LO <<
2093 DMA_XOFF_THRESHOLD_SHIFT) |
2094 DMA_FC_THRESH_HI, RDMA_XON_XOFF_THRESH);
Petri Gynther6f5a2722015-03-06 13:45:00 -08002095
2096 /* Set start and end address, read and write pointers */
Petri Gynther8ac467e2015-03-09 13:40:00 -07002097 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2098 DMA_START_ADDR);
2099 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2100 RDMA_READ_PTR);
2101 bcmgenet_rdma_ring_writel(priv, index, start_ptr * words_per_bd,
2102 RDMA_WRITE_PTR);
2103 bcmgenet_rdma_ring_writel(priv, index, end_ptr * words_per_bd - 1,
Petri Gynther6f5a2722015-03-06 13:45:00 -08002104 DMA_END_ADDR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002105
2106 return ret;
2107}
2108
Petri Gynthere2aadb42015-03-25 12:35:14 -07002109static void bcmgenet_init_tx_napi(struct bcmgenet_priv *priv)
2110{
2111 unsigned int i;
2112 struct bcmgenet_tx_ring *ring;
2113
2114 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2115 ring = &priv->tx_rings[i];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002116 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002117 }
2118
2119 ring = &priv->tx_rings[DESC_INDEX];
Eric Dumazetd64b5e82015-11-18 06:31:00 -08002120 netif_tx_napi_add(priv->dev, &ring->napi, bcmgenet_tx_poll, 64);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002121}
2122
2123static void bcmgenet_enable_tx_napi(struct bcmgenet_priv *priv)
2124{
2125 unsigned int i;
2126 struct bcmgenet_tx_ring *ring;
2127
2128 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2129 ring = &priv->tx_rings[i];
2130 napi_enable(&ring->napi);
2131 }
2132
2133 ring = &priv->tx_rings[DESC_INDEX];
2134 napi_enable(&ring->napi);
2135}
2136
2137static void bcmgenet_disable_tx_napi(struct bcmgenet_priv *priv)
2138{
2139 unsigned int i;
2140 struct bcmgenet_tx_ring *ring;
2141
2142 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2143 ring = &priv->tx_rings[i];
2144 napi_disable(&ring->napi);
2145 }
2146
2147 ring = &priv->tx_rings[DESC_INDEX];
2148 napi_disable(&ring->napi);
2149}
2150
2151static void bcmgenet_fini_tx_napi(struct bcmgenet_priv *priv)
2152{
2153 unsigned int i;
2154 struct bcmgenet_tx_ring *ring;
2155
2156 for (i = 0; i < priv->hw_params->tx_queues; ++i) {
2157 ring = &priv->tx_rings[i];
2158 netif_napi_del(&ring->napi);
2159 }
2160
2161 ring = &priv->tx_rings[DESC_INDEX];
2162 netif_napi_del(&ring->napi);
2163}
2164
Petri Gynther16c6d662015-02-23 11:00:45 -08002165/* Initialize Tx queues
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002166 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002167 * Queues 0-3 are priority-based, each one has 32 descriptors,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002168 * with queue 0 being the highest priority queue.
2169 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002170 * Queue 16 is the default Tx queue with
Petri Gynther51a966a2015-02-23 11:00:46 -08002171 * GENET_Q16_TX_BD_CNT = 256 - 4 * 32 = 128 descriptors.
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002172 *
Petri Gynther16c6d662015-02-23 11:00:45 -08002173 * The transmit control block pool is then partitioned as follows:
2174 * - Tx queue 0 uses tx_cbs[0..31]
2175 * - Tx queue 1 uses tx_cbs[32..63]
2176 * - Tx queue 2 uses tx_cbs[64..95]
2177 * - Tx queue 3 uses tx_cbs[96..127]
2178 * - Tx queue 16 uses tx_cbs[128..255]
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002179 */
Petri Gynther16c6d662015-02-23 11:00:45 -08002180static void bcmgenet_init_tx_queues(struct net_device *dev)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002181{
2182 struct bcmgenet_priv *priv = netdev_priv(dev);
Petri Gynther16c6d662015-02-23 11:00:45 -08002183 u32 i, dma_enable;
2184 u32 dma_ctrl, ring_cfg;
Petri Gynther37742162014-10-07 09:30:01 -07002185 u32 dma_priority[3] = {0, 0, 0};
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002186
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002187 dma_ctrl = bcmgenet_tdma_readl(priv, DMA_CTRL);
2188 dma_enable = dma_ctrl & DMA_EN;
2189 dma_ctrl &= ~DMA_EN;
2190 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
2191
Petri Gynther16c6d662015-02-23 11:00:45 -08002192 dma_ctrl = 0;
2193 ring_cfg = 0;
2194
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002195 /* Enable strict priority arbiter mode */
2196 bcmgenet_tdma_writel(priv, DMA_ARBITER_SP, DMA_ARB_CTRL);
2197
Petri Gynther16c6d662015-02-23 11:00:45 -08002198 /* Initialize Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002199 for (i = 0; i < priv->hw_params->tx_queues; i++) {
Petri Gynther51a966a2015-02-23 11:00:46 -08002200 bcmgenet_init_tx_ring(priv, i, priv->hw_params->tx_bds_per_q,
2201 i * priv->hw_params->tx_bds_per_q,
2202 (i + 1) * priv->hw_params->tx_bds_per_q);
Petri Gynther16c6d662015-02-23 11:00:45 -08002203 ring_cfg |= (1 << i);
2204 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002205 dma_priority[DMA_PRIO_REG_INDEX(i)] |=
2206 ((GENET_Q0_PRIORITY + i) << DMA_PRIO_REG_SHIFT(i));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002207 }
2208
Petri Gynther16c6d662015-02-23 11:00:45 -08002209 /* Initialize Tx default queue 16 */
Petri Gynther51a966a2015-02-23 11:00:46 -08002210 bcmgenet_init_tx_ring(priv, DESC_INDEX, GENET_Q16_TX_BD_CNT,
Petri Gynther16c6d662015-02-23 11:00:45 -08002211 priv->hw_params->tx_queues *
Petri Gynther51a966a2015-02-23 11:00:46 -08002212 priv->hw_params->tx_bds_per_q,
Petri Gynther16c6d662015-02-23 11:00:45 -08002213 TOTAL_DESC);
2214 ring_cfg |= (1 << DESC_INDEX);
2215 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
Petri Gynther37742162014-10-07 09:30:01 -07002216 dma_priority[DMA_PRIO_REG_INDEX(DESC_INDEX)] |=
2217 ((GENET_Q0_PRIORITY + priv->hw_params->tx_queues) <<
2218 DMA_PRIO_REG_SHIFT(DESC_INDEX));
Petri Gynther16c6d662015-02-23 11:00:45 -08002219
2220 /* Set Tx queue priorities */
Petri Gynther37742162014-10-07 09:30:01 -07002221 bcmgenet_tdma_writel(priv, dma_priority[0], DMA_PRIORITY_0);
2222 bcmgenet_tdma_writel(priv, dma_priority[1], DMA_PRIORITY_1);
2223 bcmgenet_tdma_writel(priv, dma_priority[2], DMA_PRIORITY_2);
2224
Petri Gynthere2aadb42015-03-25 12:35:14 -07002225 /* Initialize Tx NAPI */
2226 bcmgenet_init_tx_napi(priv);
2227
Petri Gynther16c6d662015-02-23 11:00:45 -08002228 /* Enable Tx queues */
2229 bcmgenet_tdma_writel(priv, ring_cfg, DMA_RING_CFG);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002230
Petri Gynther16c6d662015-02-23 11:00:45 -08002231 /* Enable Tx DMA */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002232 if (dma_enable)
Petri Gynther16c6d662015-02-23 11:00:45 -08002233 dma_ctrl |= DMA_EN;
2234 bcmgenet_tdma_writel(priv, dma_ctrl, DMA_CTRL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002235}
2236
Petri Gynther3ab11332015-03-25 12:35:15 -07002237static void bcmgenet_init_rx_napi(struct bcmgenet_priv *priv)
2238{
Petri Gynther4055eae2015-03-25 12:35:16 -07002239 unsigned int i;
2240 struct bcmgenet_rx_ring *ring;
2241
2242 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2243 ring = &priv->rx_rings[i];
2244 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
2245 }
2246
2247 ring = &priv->rx_rings[DESC_INDEX];
2248 netif_napi_add(priv->dev, &ring->napi, bcmgenet_rx_poll, 64);
Petri Gynther3ab11332015-03-25 12:35:15 -07002249}
2250
2251static void bcmgenet_enable_rx_napi(struct bcmgenet_priv *priv)
2252{
Petri Gynther4055eae2015-03-25 12:35:16 -07002253 unsigned int i;
2254 struct bcmgenet_rx_ring *ring;
2255
2256 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2257 ring = &priv->rx_rings[i];
2258 napi_enable(&ring->napi);
2259 }
2260
2261 ring = &priv->rx_rings[DESC_INDEX];
2262 napi_enable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002263}
2264
2265static void bcmgenet_disable_rx_napi(struct bcmgenet_priv *priv)
2266{
Petri Gynther4055eae2015-03-25 12:35:16 -07002267 unsigned int i;
2268 struct bcmgenet_rx_ring *ring;
2269
2270 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2271 ring = &priv->rx_rings[i];
2272 napi_disable(&ring->napi);
2273 }
2274
2275 ring = &priv->rx_rings[DESC_INDEX];
2276 napi_disable(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002277}
2278
2279static void bcmgenet_fini_rx_napi(struct bcmgenet_priv *priv)
2280{
Petri Gynther4055eae2015-03-25 12:35:16 -07002281 unsigned int i;
2282 struct bcmgenet_rx_ring *ring;
2283
2284 for (i = 0; i < priv->hw_params->rx_queues; ++i) {
2285 ring = &priv->rx_rings[i];
2286 netif_napi_del(&ring->napi);
2287 }
2288
2289 ring = &priv->rx_rings[DESC_INDEX];
2290 netif_napi_del(&ring->napi);
Petri Gynther3ab11332015-03-25 12:35:15 -07002291}
2292
Petri Gynther8ac467e2015-03-09 13:40:00 -07002293/* Initialize Rx queues
2294 *
2295 * Queues 0-15 are priority queues. Hardware Filtering Block (HFB) can be
2296 * used to direct traffic to these queues.
2297 *
2298 * Queue 16 is the default Rx queue with GENET_Q16_RX_BD_CNT descriptors.
2299 */
2300static int bcmgenet_init_rx_queues(struct net_device *dev)
2301{
2302 struct bcmgenet_priv *priv = netdev_priv(dev);
2303 u32 i;
2304 u32 dma_enable;
2305 u32 dma_ctrl;
2306 u32 ring_cfg;
2307 int ret;
2308
2309 dma_ctrl = bcmgenet_rdma_readl(priv, DMA_CTRL);
2310 dma_enable = dma_ctrl & DMA_EN;
2311 dma_ctrl &= ~DMA_EN;
2312 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2313
2314 dma_ctrl = 0;
2315 ring_cfg = 0;
2316
2317 /* Initialize Rx priority queues */
2318 for (i = 0; i < priv->hw_params->rx_queues; i++) {
2319 ret = bcmgenet_init_rx_ring(priv, i,
2320 priv->hw_params->rx_bds_per_q,
2321 i * priv->hw_params->rx_bds_per_q,
2322 (i + 1) *
2323 priv->hw_params->rx_bds_per_q);
2324 if (ret)
2325 return ret;
2326
2327 ring_cfg |= (1 << i);
2328 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2329 }
2330
2331 /* Initialize Rx default queue 16 */
2332 ret = bcmgenet_init_rx_ring(priv, DESC_INDEX, GENET_Q16_RX_BD_CNT,
2333 priv->hw_params->rx_queues *
2334 priv->hw_params->rx_bds_per_q,
2335 TOTAL_DESC);
2336 if (ret)
2337 return ret;
2338
2339 ring_cfg |= (1 << DESC_INDEX);
2340 dma_ctrl |= (1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT));
2341
Petri Gynther3ab11332015-03-25 12:35:15 -07002342 /* Initialize Rx NAPI */
2343 bcmgenet_init_rx_napi(priv);
2344
Petri Gynther8ac467e2015-03-09 13:40:00 -07002345 /* Enable rings */
2346 bcmgenet_rdma_writel(priv, ring_cfg, DMA_RING_CFG);
2347
2348 /* Configure ring as descriptor ring and re-enable DMA if enabled */
2349 if (dma_enable)
2350 dma_ctrl |= DMA_EN;
2351 bcmgenet_rdma_writel(priv, dma_ctrl, DMA_CTRL);
2352
2353 return 0;
2354}
2355
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002356static int bcmgenet_dma_teardown(struct bcmgenet_priv *priv)
2357{
2358 int ret = 0;
2359 int timeout = 0;
2360 u32 reg;
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002361 u32 dma_ctrl;
2362 int i;
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002363
2364 /* Disable TDMA to stop add more frames in TX DMA */
2365 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2366 reg &= ~DMA_EN;
2367 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2368
2369 /* Check TDMA status register to confirm TDMA is disabled */
2370 while (timeout++ < DMA_TIMEOUT_VAL) {
2371 reg = bcmgenet_tdma_readl(priv, DMA_STATUS);
2372 if (reg & DMA_DISABLED)
2373 break;
2374
2375 udelay(1);
2376 }
2377
2378 if (timeout == DMA_TIMEOUT_VAL) {
2379 netdev_warn(priv->dev, "Timed out while disabling TX DMA\n");
2380 ret = -ETIMEDOUT;
2381 }
2382
2383 /* Wait 10ms for packet drain in both tx and rx dma */
2384 usleep_range(10000, 20000);
2385
2386 /* Disable RDMA */
2387 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2388 reg &= ~DMA_EN;
2389 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2390
2391 timeout = 0;
2392 /* Check RDMA status register to confirm RDMA is disabled */
2393 while (timeout++ < DMA_TIMEOUT_VAL) {
2394 reg = bcmgenet_rdma_readl(priv, DMA_STATUS);
2395 if (reg & DMA_DISABLED)
2396 break;
2397
2398 udelay(1);
2399 }
2400
2401 if (timeout == DMA_TIMEOUT_VAL) {
2402 netdev_warn(priv->dev, "Timed out while disabling RX DMA\n");
2403 ret = -ETIMEDOUT;
2404 }
2405
Jaedon Shinb6df7d62015-08-21 10:08:26 +09002406 dma_ctrl = 0;
2407 for (i = 0; i < priv->hw_params->rx_queues; i++)
2408 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2409 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2410 reg &= ~dma_ctrl;
2411 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2412
2413 dma_ctrl = 0;
2414 for (i = 0; i < priv->hw_params->tx_queues; i++)
2415 dma_ctrl |= (1 << (i + DMA_RING_BUF_EN_SHIFT));
2416 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2417 reg &= ~dma_ctrl;
2418 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2419
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002420 return ret;
2421}
2422
Petri Gynther9abab962015-03-30 00:29:01 -07002423static void bcmgenet_fini_dma(struct bcmgenet_priv *priv)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002424{
2425 int i;
Petri Gynthere178c8c2016-04-09 00:20:36 -07002426 struct netdev_queue *txq;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002427
Petri Gynther9abab962015-03-30 00:29:01 -07002428 bcmgenet_fini_rx_napi(priv);
2429 bcmgenet_fini_tx_napi(priv);
2430
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002431 /* disable DMA */
Florian Fainelli4a0c081e2014-09-22 11:54:43 -07002432 bcmgenet_dma_teardown(priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002433
2434 for (i = 0; i < priv->num_tx_bds; i++) {
2435 if (priv->tx_cbs[i].skb != NULL) {
2436 dev_kfree_skb(priv->tx_cbs[i].skb);
2437 priv->tx_cbs[i].skb = NULL;
2438 }
2439 }
2440
Petri Gynthere178c8c2016-04-09 00:20:36 -07002441 for (i = 0; i < priv->hw_params->tx_queues; i++) {
2442 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[i].queue);
2443 netdev_tx_reset_queue(txq);
2444 }
2445
2446 txq = netdev_get_tx_queue(priv->dev, priv->tx_rings[DESC_INDEX].queue);
2447 netdev_tx_reset_queue(txq);
2448
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002449 bcmgenet_free_rx_buffers(priv);
2450 kfree(priv->rx_cbs);
2451 kfree(priv->tx_cbs);
2452}
2453
2454/* init_edma: Initialize DMA control register */
2455static int bcmgenet_init_dma(struct bcmgenet_priv *priv)
2456{
2457 int ret;
Petri Gynther014012a2015-02-23 11:00:45 -08002458 unsigned int i;
2459 struct enet_cb *cb;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002460
Petri Gynther6f5a2722015-03-06 13:45:00 -08002461 netif_dbg(priv, hw, priv->dev, "%s\n", __func__);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002462
Petri Gynther6f5a2722015-03-06 13:45:00 -08002463 /* Initialize common Rx ring structures */
2464 priv->rx_bds = priv->base + priv->hw_params->rdma_offset;
2465 priv->num_rx_bds = TOTAL_DESC;
2466 priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct enet_cb),
2467 GFP_KERNEL);
2468 if (!priv->rx_cbs)
2469 return -ENOMEM;
2470
2471 for (i = 0; i < priv->num_rx_bds; i++) {
2472 cb = priv->rx_cbs + i;
2473 cb->bd_addr = priv->rx_bds + i * DMA_DESC_SIZE;
2474 }
2475
Brian Norris7fc527f2014-07-29 14:34:14 -07002476 /* Initialize common TX ring structures */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002477 priv->tx_bds = priv->base + priv->hw_params->tdma_offset;
2478 priv->num_tx_bds = TOTAL_DESC;
Florian Fainellic489be02014-07-23 10:42:15 -07002479 priv->tx_cbs = kcalloc(priv->num_tx_bds, sizeof(struct enet_cb),
Florian Fainellic91b7f62014-07-23 10:42:12 -07002480 GFP_KERNEL);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002481 if (!priv->tx_cbs) {
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002482 kfree(priv->rx_cbs);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002483 return -ENOMEM;
2484 }
2485
Petri Gynther014012a2015-02-23 11:00:45 -08002486 for (i = 0; i < priv->num_tx_bds; i++) {
2487 cb = priv->tx_cbs + i;
2488 cb->bd_addr = priv->tx_bds + i * DMA_DESC_SIZE;
2489 }
2490
Petri Gyntherebbd96f2015-03-25 12:35:11 -07002491 /* Init rDma */
2492 bcmgenet_rdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2493
2494 /* Initialize Rx queues */
2495 ret = bcmgenet_init_rx_queues(priv->dev);
2496 if (ret) {
2497 netdev_err(priv->dev, "failed to initialize Rx queues\n");
2498 bcmgenet_free_rx_buffers(priv);
2499 kfree(priv->rx_cbs);
2500 kfree(priv->tx_cbs);
2501 return ret;
2502 }
2503
2504 /* Init tDma */
2505 bcmgenet_tdma_writel(priv, DMA_MAX_BURST_LENGTH, DMA_SCB_BURST_SIZE);
2506
Petri Gynther16c6d662015-02-23 11:00:45 -08002507 /* Initialize Tx queues */
2508 bcmgenet_init_tx_queues(priv->dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002509
2510 return 0;
2511}
2512
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002513/* Interrupt bottom half */
2514static void bcmgenet_irq_task(struct work_struct *work)
2515{
Doug Bergerf9ac2472017-03-09 16:58:47 -08002516 unsigned long flags;
2517 unsigned int status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002518 struct bcmgenet_priv *priv = container_of(
2519 work, struct bcmgenet_priv, bcmgenet_irq_work);
2520
2521 netif_dbg(priv, intr, priv->dev, "%s\n", __func__);
2522
Doug Bergerf9ac2472017-03-09 16:58:47 -08002523 spin_lock_irqsave(&priv->lock, flags);
2524 status = priv->irq0_stat;
2525 priv->irq0_stat = 0;
2526 spin_unlock_irqrestore(&priv->lock, flags);
2527
2528 if (status & UMAC_IRQ_MPD_R) {
Florian Fainelli8fdb0e02014-07-21 15:29:26 -07002529 netif_dbg(priv, wol, priv->dev,
2530 "magic packet detected, waking up\n");
2531 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
2532 }
2533
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002534 /* Link UP/DOWN event */
Doug Bergerf9ac2472017-03-09 16:58:47 -08002535 if (status & UMAC_IRQ_LINK_EVENT)
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002536 phy_mac_interrupt(priv->phydev,
Doug Bergerf9ac2472017-03-09 16:58:47 -08002537 !!(status & UMAC_IRQ_LINK_UP));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002538}
2539
Petri Gynther4055eae2015-03-25 12:35:16 -07002540/* bcmgenet_isr1: handle Rx and Tx priority queues */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002541static irqreturn_t bcmgenet_isr1(int irq, void *dev_id)
2542{
2543 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002544 struct bcmgenet_rx_ring *rx_ring;
2545 struct bcmgenet_tx_ring *tx_ring;
Doug Bergerf9ac2472017-03-09 16:58:47 -08002546 unsigned int index, status;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002547
Doug Bergerf9ac2472017-03-09 16:58:47 -08002548 /* Read irq status */
2549 status = bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_STAT) &
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002550 ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002551
Brian Norris7fc527f2014-07-29 14:34:14 -07002552 /* clear interrupts */
Doug Bergerf9ac2472017-03-09 16:58:47 -08002553 bcmgenet_intrl2_1_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002554
2555 netif_dbg(priv, intr, priv->dev,
Doug Bergerf9ac2472017-03-09 16:58:47 -08002556 "%s: IRQ=0x%x\n", __func__, status);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002557
Petri Gynther4055eae2015-03-25 12:35:16 -07002558 /* Check Rx priority queue interrupts */
2559 for (index = 0; index < priv->hw_params->rx_queues; index++) {
Doug Bergerf9ac2472017-03-09 16:58:47 -08002560 if (!(status & BIT(UMAC_IRQ1_RX_INTR_SHIFT + index)))
Petri Gynther4055eae2015-03-25 12:35:16 -07002561 continue;
2562
2563 rx_ring = &priv->rx_rings[index];
2564
2565 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2566 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002567 __napi_schedule_irqoff(&rx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002568 }
2569 }
2570
2571 /* Check Tx priority queue interrupts */
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002572 for (index = 0; index < priv->hw_params->tx_queues; index++) {
Doug Bergerf9ac2472017-03-09 16:58:47 -08002573 if (!(status & BIT(index)))
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002574 continue;
2575
Petri Gynther4055eae2015-03-25 12:35:16 -07002576 tx_ring = &priv->tx_rings[index];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002577
Petri Gynther4055eae2015-03-25 12:35:16 -07002578 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2579 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002580 __napi_schedule_irqoff(&tx_ring->napi);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002581 }
2582 }
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002583
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002584 return IRQ_HANDLED;
2585}
2586
Petri Gynther4055eae2015-03-25 12:35:16 -07002587/* bcmgenet_isr0: handle Rx and Tx default queues + other stuff */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002588static irqreturn_t bcmgenet_isr0(int irq, void *dev_id)
2589{
2590 struct bcmgenet_priv *priv = dev_id;
Petri Gynther4055eae2015-03-25 12:35:16 -07002591 struct bcmgenet_rx_ring *rx_ring;
2592 struct bcmgenet_tx_ring *tx_ring;
Doug Bergerf9ac2472017-03-09 16:58:47 -08002593 unsigned int status;
2594 unsigned long flags;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002595
Doug Bergerf9ac2472017-03-09 16:58:47 -08002596 /* Read irq status */
2597 status = bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_STAT) &
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002598 ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
Petri Gynther4055eae2015-03-25 12:35:16 -07002599
Brian Norris7fc527f2014-07-29 14:34:14 -07002600 /* clear interrupts */
Doug Bergerf9ac2472017-03-09 16:58:47 -08002601 bcmgenet_intrl2_0_writel(priv, status, INTRL2_CPU_CLEAR);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002602
2603 netif_dbg(priv, intr, priv->dev,
Doug Bergerf9ac2472017-03-09 16:58:47 -08002604 "IRQ=0x%x\n", status);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002605
Doug Bergerf9ac2472017-03-09 16:58:47 -08002606 if (status & UMAC_IRQ_RXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002607 rx_ring = &priv->rx_rings[DESC_INDEX];
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002608
Petri Gynther4055eae2015-03-25 12:35:16 -07002609 if (likely(napi_schedule_prep(&rx_ring->napi))) {
2610 rx_ring->int_disable(rx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002611 __napi_schedule_irqoff(&rx_ring->napi);
Jaedon Shin4092e6a2015-02-28 11:48:26 +09002612 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002613 }
Petri Gynther4055eae2015-03-25 12:35:16 -07002614
Doug Bergerf9ac2472017-03-09 16:58:47 -08002615 if (status & UMAC_IRQ_TXDMA_DONE) {
Petri Gynther4055eae2015-03-25 12:35:16 -07002616 tx_ring = &priv->tx_rings[DESC_INDEX];
2617
2618 if (likely(napi_schedule_prep(&tx_ring->napi))) {
2619 tx_ring->int_disable(tx_ring);
Florian Fainellidac916f2016-04-08 22:30:56 -07002620 __napi_schedule_irqoff(&tx_ring->napi);
Petri Gynther4055eae2015-03-25 12:35:16 -07002621 }
2622 }
2623
Doug Bergerf9ac2472017-03-09 16:58:47 -08002624 if ((priv->hw_params->flags & GENET_HAS_MDIO_INTR) &&
2625 status & (UMAC_IRQ_MDIO_DONE | UMAC_IRQ_MDIO_ERROR)) {
2626 wake_up(&priv->wq);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002627 }
2628
Doug Bergerf9ac2472017-03-09 16:58:47 -08002629 /* all other interested interrupts handled in bottom half */
2630 status &= (UMAC_IRQ_LINK_EVENT |
2631 UMAC_IRQ_MPD_R);
2632 if (status) {
2633 /* Save irq status for bottom-half processing. */
2634 spin_lock_irqsave(&priv->lock, flags);
2635 priv->irq0_stat |= status;
2636 spin_unlock_irqrestore(&priv->lock, flags);
2637
2638 schedule_work(&priv->bcmgenet_irq_work);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002639 }
2640
2641 return IRQ_HANDLED;
2642}
2643
Florian Fainelli85620562014-07-21 15:29:23 -07002644static irqreturn_t bcmgenet_wol_isr(int irq, void *dev_id)
2645{
2646 struct bcmgenet_priv *priv = dev_id;
2647
2648 pm_wakeup_event(&priv->pdev->dev, 0);
2649
2650 return IRQ_HANDLED;
2651}
2652
Florian Fainelli4d2e8882015-07-31 11:42:54 -07002653#ifdef CONFIG_NET_POLL_CONTROLLER
2654static void bcmgenet_poll_controller(struct net_device *dev)
2655{
2656 struct bcmgenet_priv *priv = netdev_priv(dev);
2657
2658 /* Invoke the main RX/TX interrupt handler */
2659 disable_irq(priv->irq0);
2660 bcmgenet_isr0(priv->irq0, priv);
2661 enable_irq(priv->irq0);
2662
2663 /* And the interrupt handler for RX/TX priority queues */
2664 disable_irq(priv->irq1);
2665 bcmgenet_isr1(priv->irq1, priv);
2666 enable_irq(priv->irq1);
2667}
2668#endif
2669
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002670static void bcmgenet_umac_reset(struct bcmgenet_priv *priv)
2671{
2672 u32 reg;
2673
2674 reg = bcmgenet_rbuf_ctrl_get(priv);
2675 reg |= BIT(1);
2676 bcmgenet_rbuf_ctrl_set(priv, reg);
2677 udelay(10);
2678
2679 reg &= ~BIT(1);
2680 bcmgenet_rbuf_ctrl_set(priv, reg);
2681 udelay(10);
2682}
2683
2684static void bcmgenet_set_hw_addr(struct bcmgenet_priv *priv,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002685 unsigned char *addr)
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002686{
2687 bcmgenet_umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
2688 (addr[2] << 8) | addr[3], UMAC_MAC0);
2689 bcmgenet_umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
2690}
2691
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002692/* Returns a reusable dma control register value */
2693static u32 bcmgenet_dma_disable(struct bcmgenet_priv *priv)
2694{
2695 u32 reg;
2696 u32 dma_ctrl;
2697
2698 /* disable DMA */
2699 dma_ctrl = 1 << (DESC_INDEX + DMA_RING_BUF_EN_SHIFT) | DMA_EN;
2700 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2701 reg &= ~dma_ctrl;
2702 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2703
2704 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2705 reg &= ~dma_ctrl;
2706 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2707
2708 bcmgenet_umac_writel(priv, 1, UMAC_TX_FLUSH);
2709 udelay(10);
2710 bcmgenet_umac_writel(priv, 0, UMAC_TX_FLUSH);
2711
2712 return dma_ctrl;
2713}
2714
2715static void bcmgenet_enable_dma(struct bcmgenet_priv *priv, u32 dma_ctrl)
2716{
2717 u32 reg;
2718
2719 reg = bcmgenet_rdma_readl(priv, DMA_CTRL);
2720 reg |= dma_ctrl;
2721 bcmgenet_rdma_writel(priv, reg, DMA_CTRL);
2722
2723 reg = bcmgenet_tdma_readl(priv, DMA_CTRL);
2724 reg |= dma_ctrl;
2725 bcmgenet_tdma_writel(priv, reg, DMA_CTRL);
2726}
2727
Petri Gynther0034de42015-03-13 14:45:00 -07002728/* bcmgenet_hfb_clear
2729 *
2730 * Clear Hardware Filter Block and disable all filtering.
2731 */
2732static void bcmgenet_hfb_clear(struct bcmgenet_priv *priv)
2733{
2734 u32 i;
2735
2736 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_CTRL);
2737 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS);
2738 bcmgenet_hfb_reg_writel(priv, 0x0, HFB_FLT_ENABLE_V3PLUS + 4);
2739
2740 for (i = DMA_INDEX2RING_0; i <= DMA_INDEX2RING_7; i++)
2741 bcmgenet_rdma_writel(priv, 0x0, i);
2742
2743 for (i = 0; i < (priv->hw_params->hfb_filter_cnt / 4); i++)
2744 bcmgenet_hfb_reg_writel(priv, 0x0,
2745 HFB_FLT_LEN_V3PLUS + i * sizeof(u32));
2746
2747 for (i = 0; i < priv->hw_params->hfb_filter_cnt *
2748 priv->hw_params->hfb_filter_size; i++)
2749 bcmgenet_hfb_writel(priv, 0x0, i * sizeof(u32));
2750}
2751
2752static void bcmgenet_hfb_init(struct bcmgenet_priv *priv)
2753{
2754 if (GENET_IS_V1(priv) || GENET_IS_V2(priv))
2755 return;
2756
2757 bcmgenet_hfb_clear(priv);
2758}
2759
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002760static void bcmgenet_netif_start(struct net_device *dev)
2761{
2762 struct bcmgenet_priv *priv = netdev_priv(dev);
2763
2764 /* Start the network engine */
Petri Gynther3ab11332015-03-25 12:35:15 -07002765 bcmgenet_enable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002766 bcmgenet_enable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002767
2768 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, true);
2769
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002770 netif_tx_start_all_queues(dev);
2771
Florian Fainelli37850e32015-10-17 14:22:46 -07002772 /* Monitor link interrupts now */
2773 bcmgenet_link_intr_enable(priv);
2774
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002775 phy_start(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002776}
2777
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002778static int bcmgenet_open(struct net_device *dev)
2779{
2780 struct bcmgenet_priv *priv = netdev_priv(dev);
2781 unsigned long dma_ctrl;
2782 u32 reg;
2783 int ret;
2784
2785 netif_dbg(priv, ifup, dev, "bcmgenet_open\n");
2786
2787 /* Turn on the clock */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002788 clk_prepare_enable(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002789
Florian Fainellia642c4f2015-03-23 15:09:56 -07002790 /* If this is an internal GPHY, power it back on now, before UniMAC is
2791 * brought out of reset as absolutely no UniMAC activity is allowed
2792 */
Florian Fainellic624f892015-07-16 15:51:17 -07002793 if (priv->internal_phy)
Florian Fainellia642c4f2015-03-23 15:09:56 -07002794 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
2795
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002796 /* take MAC out of reset */
2797 bcmgenet_umac_reset(priv);
2798
2799 ret = init_umac(priv);
2800 if (ret)
2801 goto err_clk_disable;
2802
2803 /* disable ethernet MAC while updating its registers */
Florian Fainellie29585b2014-07-21 15:29:20 -07002804 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002805
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002806 /* Make sure we reflect the value of CRC_CMD_FWD */
2807 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
2808 priv->crc_fwd_en = !!(reg & CMD_CRC_FWD);
2809
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002810 bcmgenet_set_hw_addr(priv, dev->dev_addr);
2811
Florian Fainellic624f892015-07-16 15:51:17 -07002812 if (priv->internal_phy) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002813 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
2814 reg |= EXT_ENERGY_DET_MASK;
2815 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
2816 }
2817
2818 /* Disable RX/TX DMA and flush TX queues */
2819 dma_ctrl = bcmgenet_dma_disable(priv);
2820
2821 /* Reinitialize TDMA and RDMA and SW housekeeping */
2822 ret = bcmgenet_init_dma(priv);
2823 if (ret) {
2824 netdev_err(dev, "failed to initialize DMA\n");
Petri Gyntherfac25942015-03-30 00:29:13 -07002825 goto err_clk_disable;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002826 }
2827
2828 /* Always enable ring 16 - descriptor ring */
2829 bcmgenet_enable_dma(priv, dma_ctrl);
2830
Petri Gynther0034de42015-03-13 14:45:00 -07002831 /* HFB init */
2832 bcmgenet_hfb_init(priv);
2833
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002834 ret = request_irq(priv->irq0, bcmgenet_isr0, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002835 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002836 if (ret < 0) {
2837 netdev_err(dev, "can't request IRQ %d\n", priv->irq0);
2838 goto err_fini_dma;
2839 }
2840
2841 ret = request_irq(priv->irq1, bcmgenet_isr1, IRQF_SHARED,
Florian Fainellic91b7f62014-07-23 10:42:12 -07002842 dev->name, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002843 if (ret < 0) {
2844 netdev_err(dev, "can't request IRQ %d\n", priv->irq1);
2845 goto err_irq0;
2846 }
2847
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002848 ret = bcmgenet_mii_probe(dev);
2849 if (ret) {
2850 netdev_err(dev, "failed to connect to PHY\n");
2851 goto err_irq1;
2852 }
Florian Fainellic96e7312014-11-10 18:06:20 -08002853
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002854 bcmgenet_netif_start(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002855
2856 return 0;
2857
Florian Fainelli6cc8e6d2015-07-16 15:51:18 -07002858err_irq1:
2859 free_irq(priv->irq1, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002860err_irq0:
Florian Fainelli978ffac2015-07-16 15:51:15 -07002861 free_irq(priv->irq0, priv);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002862err_fini_dma:
2863 bcmgenet_fini_dma(priv);
2864err_clk_disable:
Doug Berger4c3727f2017-03-09 16:58:46 -08002865 if (priv->internal_phy)
2866 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002867 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002868 return ret;
2869}
2870
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002871static void bcmgenet_netif_stop(struct net_device *dev)
2872{
2873 struct bcmgenet_priv *priv = netdev_priv(dev);
2874
2875 netif_tx_stop_all_queues(dev);
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002876 phy_stop(priv->phydev);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002877 bcmgenet_intr_disable(priv);
Petri Gynther3ab11332015-03-25 12:35:15 -07002878 bcmgenet_disable_rx_napi(priv);
Petri Gynthere2aadb42015-03-25 12:35:14 -07002879 bcmgenet_disable_tx_napi(priv);
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002880
2881 /* Wait for pending work items to complete. Since interrupts are
2882 * disabled no new work will be scheduled.
2883 */
2884 cancel_work_sync(&priv->bcmgenet_irq_work);
Florian Fainellicc013fb2014-08-11 14:50:43 -07002885
Florian Fainellicc013fb2014-08-11 14:50:43 -07002886 priv->old_link = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002887 priv->old_speed = -1;
Florian Fainellicc013fb2014-08-11 14:50:43 -07002888 priv->old_duplex = -1;
Petri Gynther5ad6e6c2014-10-03 12:25:01 -07002889 priv->old_pause = -1;
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002890}
2891
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002892static int bcmgenet_close(struct net_device *dev)
2893{
2894 struct bcmgenet_priv *priv = netdev_priv(dev);
2895 int ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002896
2897 netif_dbg(priv, ifdown, dev, "bcmgenet_close\n");
2898
Florian Fainelli909ff5e2014-07-21 15:29:21 -07002899 bcmgenet_netif_stop(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002900
Florian Fainellic96e7312014-11-10 18:06:20 -08002901 /* Really kill the PHY state machine and disconnect from it */
Florian Fainelli0299b6a2016-09-26 22:31:56 +02002902 phy_disconnect(priv->phydev);
Florian Fainellic96e7312014-11-10 18:06:20 -08002903
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002904 /* Disable MAC receive */
Florian Fainellie29585b2014-07-21 15:29:20 -07002905 umac_enable_set(priv, CMD_RX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002906
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002907 ret = bcmgenet_dma_teardown(priv);
2908 if (ret)
2909 return ret;
2910
2911 /* Disable MAC transmit. TX DMA disabled have to done before this */
Florian Fainellie29585b2014-07-21 15:29:20 -07002912 umac_enable_set(priv, CMD_TX_EN, false);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002913
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002914 /* tx reclaim */
2915 bcmgenet_tx_reclaim_all(dev);
2916 bcmgenet_fini_dma(priv);
2917
2918 free_irq(priv->irq0, priv);
2919 free_irq(priv->irq1, priv);
2920
Florian Fainellic624f892015-07-16 15:51:17 -07002921 if (priv->internal_phy)
Florian Fainellica8cf342015-03-23 15:09:51 -07002922 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002923
Florian Fainelli7d5d3072015-07-22 17:28:23 -07002924 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002925
Florian Fainellica8cf342015-03-23 15:09:51 -07002926 return ret;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002927}
2928
Florian Fainelli13ea6572015-06-04 16:15:50 -07002929static void bcmgenet_dump_tx_queue(struct bcmgenet_tx_ring *ring)
2930{
2931 struct bcmgenet_priv *priv = ring->priv;
2932 u32 p_index, c_index, intsts, intmsk;
2933 struct netdev_queue *txq;
2934 unsigned int free_bds;
2935 unsigned long flags;
2936 bool txq_stopped;
2937
2938 if (!netif_msg_tx_err(priv))
2939 return;
2940
2941 txq = netdev_get_tx_queue(priv->dev, ring->queue);
2942
2943 spin_lock_irqsave(&ring->lock, flags);
2944 if (ring->index == DESC_INDEX) {
2945 intsts = ~bcmgenet_intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
2946 intmsk = UMAC_IRQ_TXDMA_DONE | UMAC_IRQ_TXDMA_MBDONE;
2947 } else {
2948 intsts = ~bcmgenet_intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
2949 intmsk = 1 << ring->index;
2950 }
2951 c_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_CONS_INDEX);
2952 p_index = bcmgenet_tdma_ring_readl(priv, ring->index, TDMA_PROD_INDEX);
2953 txq_stopped = netif_tx_queue_stopped(txq);
2954 free_bds = ring->free_bds;
2955 spin_unlock_irqrestore(&ring->lock, flags);
2956
2957 netif_err(priv, tx_err, priv->dev, "Ring %d queue %d status summary\n"
2958 "TX queue status: %s, interrupts: %s\n"
2959 "(sw)free_bds: %d (sw)size: %d\n"
2960 "(sw)p_index: %d (hw)p_index: %d\n"
2961 "(sw)c_index: %d (hw)c_index: %d\n"
2962 "(sw)clean_p: %d (sw)write_p: %d\n"
2963 "(sw)cb_ptr: %d (sw)end_ptr: %d\n",
2964 ring->index, ring->queue,
2965 txq_stopped ? "stopped" : "active",
2966 intsts & intmsk ? "enabled" : "disabled",
2967 free_bds, ring->size,
2968 ring->prod_index, p_index & DMA_P_INDEX_MASK,
2969 ring->c_index, c_index & DMA_C_INDEX_MASK,
2970 ring->clean_ptr, ring->write_ptr,
2971 ring->cb_ptr, ring->end_ptr);
2972}
2973
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002974static void bcmgenet_timeout(struct net_device *dev)
2975{
2976 struct bcmgenet_priv *priv = netdev_priv(dev);
Florian Fainelli13ea6572015-06-04 16:15:50 -07002977 u32 int0_enable = 0;
2978 u32 int1_enable = 0;
2979 unsigned int q;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002980
2981 netif_dbg(priv, tx_err, dev, "bcmgenet_timeout\n");
2982
Florian Fainelli13ea6572015-06-04 16:15:50 -07002983 for (q = 0; q < priv->hw_params->tx_queues; q++)
2984 bcmgenet_dump_tx_queue(&priv->tx_rings[q]);
2985 bcmgenet_dump_tx_queue(&priv->tx_rings[DESC_INDEX]);
2986
2987 bcmgenet_tx_reclaim_all(dev);
2988
2989 for (q = 0; q < priv->hw_params->tx_queues; q++)
2990 int1_enable |= (1 << q);
2991
2992 int0_enable = UMAC_IRQ_TXDMA_DONE;
2993
2994 /* Re-enable TX interrupts if disabled */
2995 bcmgenet_intrl2_0_writel(priv, int0_enable, INTRL2_CPU_MASK_CLEAR);
2996 bcmgenet_intrl2_1_writel(priv, int1_enable, INTRL2_CPU_MASK_CLEAR);
2997
Florian Westphal860e9532016-05-03 16:33:13 +02002998 netif_trans_update(dev);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08002999
3000 dev->stats.tx_errors++;
3001
3002 netif_tx_wake_all_queues(dev);
3003}
3004
3005#define MAX_MC_COUNT 16
3006
3007static inline void bcmgenet_set_mdf_addr(struct bcmgenet_priv *priv,
3008 unsigned char *addr,
3009 int *i,
3010 int *mc)
3011{
3012 u32 reg;
3013
Florian Fainellic91b7f62014-07-23 10:42:12 -07003014 bcmgenet_umac_writel(priv, addr[0] << 8 | addr[1],
3015 UMAC_MDF_ADDR + (*i * 4));
3016 bcmgenet_umac_writel(priv, addr[2] << 24 | addr[3] << 16 |
3017 addr[4] << 8 | addr[5],
3018 UMAC_MDF_ADDR + ((*i + 1) * 4));
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003019 reg = bcmgenet_umac_readl(priv, UMAC_MDF_CTRL);
3020 reg |= (1 << (MAX_MC_COUNT - *mc));
3021 bcmgenet_umac_writel(priv, reg, UMAC_MDF_CTRL);
3022 *i += 2;
3023 (*mc)++;
3024}
3025
3026static void bcmgenet_set_rx_mode(struct net_device *dev)
3027{
3028 struct bcmgenet_priv *priv = netdev_priv(dev);
3029 struct netdev_hw_addr *ha;
3030 int i, mc;
3031 u32 reg;
3032
3033 netif_dbg(priv, hw, dev, "%s: %08X\n", __func__, dev->flags);
3034
Brian Norris7fc527f2014-07-29 14:34:14 -07003035 /* Promiscuous mode */
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003036 reg = bcmgenet_umac_readl(priv, UMAC_CMD);
3037 if (dev->flags & IFF_PROMISC) {
3038 reg |= CMD_PROMISC;
3039 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3040 bcmgenet_umac_writel(priv, 0, UMAC_MDF_CTRL);
3041 return;
3042 } else {
3043 reg &= ~CMD_PROMISC;
3044 bcmgenet_umac_writel(priv, reg, UMAC_CMD);
3045 }
3046
3047 /* UniMac doesn't support ALLMULTI */
3048 if (dev->flags & IFF_ALLMULTI) {
3049 netdev_warn(dev, "ALLMULTI is not supported\n");
3050 return;
3051 }
3052
3053 /* update MDF filter */
3054 i = 0;
3055 mc = 0;
3056 /* Broadcast */
3057 bcmgenet_set_mdf_addr(priv, dev->broadcast, &i, &mc);
3058 /* my own address.*/
3059 bcmgenet_set_mdf_addr(priv, dev->dev_addr, &i, &mc);
3060 /* Unicast list*/
3061 if (netdev_uc_count(dev) > (MAX_MC_COUNT - mc))
3062 return;
3063
3064 if (!netdev_uc_empty(dev))
3065 netdev_for_each_uc_addr(ha, dev)
3066 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3067 /* Multicast */
3068 if (netdev_mc_empty(dev) || netdev_mc_count(dev) >= (MAX_MC_COUNT - mc))
3069 return;
3070
3071 netdev_for_each_mc_addr(ha, dev)
3072 bcmgenet_set_mdf_addr(priv, ha->addr, &i, &mc);
3073}
3074
3075/* Set the hardware MAC address. */
3076static int bcmgenet_set_mac_addr(struct net_device *dev, void *p)
3077{
3078 struct sockaddr *addr = p;
3079
3080 /* Setting the MAC address at the hardware level is not possible
3081 * without disabling the UniMAC RX/TX enable bits.
3082 */
3083 if (netif_running(dev))
3084 return -EBUSY;
3085
3086 ether_addr_copy(dev->dev_addr, addr->sa_data);
3087
3088 return 0;
3089}
3090
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003091static const struct net_device_ops bcmgenet_netdev_ops = {
3092 .ndo_open = bcmgenet_open,
3093 .ndo_stop = bcmgenet_close,
3094 .ndo_start_xmit = bcmgenet_xmit,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003095 .ndo_tx_timeout = bcmgenet_timeout,
3096 .ndo_set_rx_mode = bcmgenet_set_rx_mode,
3097 .ndo_set_mac_address = bcmgenet_set_mac_addr,
3098 .ndo_do_ioctl = bcmgenet_ioctl,
3099 .ndo_set_features = bcmgenet_set_features,
Florian Fainelli4d2e8882015-07-31 11:42:54 -07003100#ifdef CONFIG_NET_POLL_CONTROLLER
3101 .ndo_poll_controller = bcmgenet_poll_controller,
3102#endif
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003103};
3104
3105/* Array of GENET hardware parameters/characteristics */
3106static struct bcmgenet_hw_params bcmgenet_hw_params[] = {
3107 [GENET_V1] = {
3108 .tx_queues = 0,
Petri Gynther51a966a2015-02-23 11:00:46 -08003109 .tx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003110 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003111 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003112 .bp_in_en_shift = 16,
3113 .bp_in_mask = 0xffff,
3114 .hfb_filter_cnt = 16,
3115 .qtag_mask = 0x1F,
3116 .hfb_offset = 0x1000,
3117 .rdma_offset = 0x2000,
3118 .tdma_offset = 0x3000,
3119 .words_per_bd = 2,
3120 },
3121 [GENET_V2] = {
3122 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003123 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003124 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003125 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003126 .bp_in_en_shift = 16,
3127 .bp_in_mask = 0xffff,
3128 .hfb_filter_cnt = 16,
3129 .qtag_mask = 0x1F,
3130 .tbuf_offset = 0x0600,
3131 .hfb_offset = 0x1000,
3132 .hfb_reg_offset = 0x2000,
3133 .rdma_offset = 0x3000,
3134 .tdma_offset = 0x4000,
3135 .words_per_bd = 2,
3136 .flags = GENET_HAS_EXT,
3137 },
3138 [GENET_V3] = {
3139 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003140 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003141 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003142 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003143 .bp_in_en_shift = 17,
3144 .bp_in_mask = 0x1ffff,
3145 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003146 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003147 .qtag_mask = 0x3F,
3148 .tbuf_offset = 0x0600,
3149 .hfb_offset = 0x8000,
3150 .hfb_reg_offset = 0xfc00,
3151 .rdma_offset = 0x10000,
3152 .tdma_offset = 0x11000,
3153 .words_per_bd = 2,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003154 .flags = GENET_HAS_EXT | GENET_HAS_MDIO_INTR |
3155 GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003156 },
3157 [GENET_V4] = {
3158 .tx_queues = 4,
Petri Gynther51a966a2015-02-23 11:00:46 -08003159 .tx_bds_per_q = 32,
Petri Gynther7e906e02015-03-05 17:40:10 -08003160 .rx_queues = 0,
Petri Gynther3feafa02015-03-05 17:40:14 -08003161 .rx_bds_per_q = 0,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003162 .bp_in_en_shift = 17,
3163 .bp_in_mask = 0x1ffff,
3164 .hfb_filter_cnt = 48,
Petri Gynther0034de42015-03-13 14:45:00 -07003165 .hfb_filter_size = 128,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003166 .qtag_mask = 0x3F,
3167 .tbuf_offset = 0x0600,
3168 .hfb_offset = 0x8000,
3169 .hfb_reg_offset = 0xfc00,
3170 .rdma_offset = 0x2000,
3171 .tdma_offset = 0x4000,
3172 .words_per_bd = 3,
Petri Gynther8d88c6e2015-04-01 00:40:00 -07003173 .flags = GENET_HAS_40BITS | GENET_HAS_EXT |
3174 GENET_HAS_MDIO_INTR | GENET_HAS_MOCA_LINK_DET,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003175 },
3176};
3177
3178/* Infer hardware parameters from the detected GENET version */
3179static void bcmgenet_set_hw_params(struct bcmgenet_priv *priv)
3180{
3181 struct bcmgenet_hw_params *params;
3182 u32 reg;
3183 u8 major;
Florian Fainellib04a2f52014-12-03 09:56:59 -08003184 u16 gphy_rev;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003185
3186 if (GENET_IS_V4(priv)) {
3187 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3188 genet_dma_ring_regs = genet_dma_ring_regs_v4;
3189 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
3190 priv->version = GENET_V4;
3191 } else if (GENET_IS_V3(priv)) {
3192 bcmgenet_dma_regs = bcmgenet_dma_regs_v3plus;
3193 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3194 priv->dma_rx_chk_bit = DMA_RX_CHK_V3PLUS;
3195 priv->version = GENET_V3;
3196 } else if (GENET_IS_V2(priv)) {
3197 bcmgenet_dma_regs = bcmgenet_dma_regs_v2;
3198 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3199 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
3200 priv->version = GENET_V2;
3201 } else if (GENET_IS_V1(priv)) {
3202 bcmgenet_dma_regs = bcmgenet_dma_regs_v1;
3203 genet_dma_ring_regs = genet_dma_ring_regs_v123;
3204 priv->dma_rx_chk_bit = DMA_RX_CHK_V12;
3205 priv->version = GENET_V1;
3206 }
3207
3208 /* enum genet_version starts at 1 */
3209 priv->hw_params = &bcmgenet_hw_params[priv->version];
3210 params = priv->hw_params;
3211
3212 /* Read GENET HW version */
3213 reg = bcmgenet_sys_readl(priv, SYS_REV_CTRL);
3214 major = (reg >> 24 & 0x0f);
3215 if (major == 5)
3216 major = 4;
3217 else if (major == 0)
3218 major = 1;
3219 if (major != priv->version) {
3220 dev_err(&priv->pdev->dev,
3221 "GENET version mismatch, got: %d, configured for: %d\n",
3222 major, priv->version);
3223 }
3224
3225 /* Print the GENET core version */
3226 dev_info(&priv->pdev->dev, "GENET " GENET_VER_FMT,
Florian Fainellic91b7f62014-07-23 10:42:12 -07003227 major, (reg >> 16) & 0x0f, reg & 0xffff);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003228
Florian Fainelli487320c2014-09-19 13:07:53 -07003229 /* Store the integrated PHY revision for the MDIO probing function
3230 * to pass this information to the PHY driver. The PHY driver expects
3231 * to find the PHY major revision in bits 15:8 while the GENET register
3232 * stores that information in bits 7:0, account for that.
Florian Fainellib04a2f52014-12-03 09:56:59 -08003233 *
3234 * On newer chips, starting with PHY revision G0, a new scheme is
3235 * deployed similar to the Starfighter 2 switch with GPHY major
3236 * revision in bits 15:8 and patch level in bits 7:0. Major revision 0
3237 * is reserved as well as special value 0x01ff, we have a small
3238 * heuristic to check for the new GPHY revision and re-arrange things
3239 * so the GPHY driver is happy.
Florian Fainelli487320c2014-09-19 13:07:53 -07003240 */
Florian Fainellib04a2f52014-12-03 09:56:59 -08003241 gphy_rev = reg & 0xffff;
3242
Doug Berger66e522a2017-03-09 16:58:45 -08003243 /* This is reserved so should require special treatment */
3244 if (gphy_rev == 0 || gphy_rev == 0x01ff) {
3245 pr_warn("Invalid GPHY revision detected: 0x%04x\n", gphy_rev);
3246 return;
3247 }
3248
Florian Fainellib04a2f52014-12-03 09:56:59 -08003249 /* This is the good old scheme, just GPHY major, no minor nor patch */
3250 if ((gphy_rev & 0xf0) != 0)
3251 priv->gphy_rev = gphy_rev << 8;
3252
3253 /* This is the new scheme, GPHY major rolls over with 0x10 = rev G0 */
3254 else if ((gphy_rev & 0xff00) != 0)
3255 priv->gphy_rev = gphy_rev;
3256
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003257#ifdef CONFIG_PHYS_ADDR_T_64BIT
3258 if (!(params->flags & GENET_HAS_40BITS))
3259 pr_warn("GENET does not support 40-bits PA\n");
3260#endif
3261
3262 pr_debug("Configuration for version: %d\n"
Petri Gynther3feafa02015-03-05 17:40:14 -08003263 "TXq: %1d, TXqBDs: %1d, RXq: %1d, RXqBDs: %1d\n"
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003264 "BP << en: %2d, BP msk: 0x%05x\n"
3265 "HFB count: %2d, QTAQ msk: 0x%05x\n"
3266 "TBUF: 0x%04x, HFB: 0x%04x, HFBreg: 0x%04x\n"
3267 "RDMA: 0x%05x, TDMA: 0x%05x\n"
3268 "Words/BD: %d\n",
3269 priv->version,
Petri Gynther51a966a2015-02-23 11:00:46 -08003270 params->tx_queues, params->tx_bds_per_q,
Petri Gynther3feafa02015-03-05 17:40:14 -08003271 params->rx_queues, params->rx_bds_per_q,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003272 params->bp_in_en_shift, params->bp_in_mask,
3273 params->hfb_filter_cnt, params->qtag_mask,
3274 params->tbuf_offset, params->hfb_offset,
3275 params->hfb_reg_offset,
3276 params->rdma_offset, params->tdma_offset,
3277 params->words_per_bd);
3278}
3279
3280static const struct of_device_id bcmgenet_match[] = {
3281 { .compatible = "brcm,genet-v1", .data = (void *)GENET_V1 },
3282 { .compatible = "brcm,genet-v2", .data = (void *)GENET_V2 },
3283 { .compatible = "brcm,genet-v3", .data = (void *)GENET_V3 },
3284 { .compatible = "brcm,genet-v4", .data = (void *)GENET_V4 },
3285 { },
3286};
Luis de Bethencourte8048e52015-09-18 17:55:02 +02003287MODULE_DEVICE_TABLE(of, bcmgenet_match);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003288
3289static int bcmgenet_probe(struct platform_device *pdev)
3290{
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003291 struct bcmgenet_platform_data *pd = pdev->dev.platform_data;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003292 struct device_node *dn = pdev->dev.of_node;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003293 const struct of_device_id *of_id = NULL;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003294 struct bcmgenet_priv *priv;
3295 struct net_device *dev;
3296 const void *macaddr;
3297 struct resource *r;
3298 int err = -EIO;
Doug Bergere85b9bc2017-03-09 16:58:48 -08003299 const char *phy_mode_str;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003300
Petri Gynther3feafee2015-03-05 17:40:12 -08003301 /* Up to GENET_MAX_MQ_CNT + 1 TX queues and RX queues */
3302 dev = alloc_etherdev_mqs(sizeof(*priv), GENET_MAX_MQ_CNT + 1,
3303 GENET_MAX_MQ_CNT + 1);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003304 if (!dev) {
3305 dev_err(&pdev->dev, "can't allocate net device\n");
3306 return -ENOMEM;
3307 }
3308
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003309 if (dn) {
3310 of_id = of_match_node(bcmgenet_match, dn);
3311 if (!of_id)
3312 return -EINVAL;
3313 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003314
3315 priv = netdev_priv(dev);
3316 priv->irq0 = platform_get_irq(pdev, 0);
3317 priv->irq1 = platform_get_irq(pdev, 1);
Florian Fainelli85620562014-07-21 15:29:23 -07003318 priv->wol_irq = platform_get_irq(pdev, 2);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003319 if (!priv->irq0 || !priv->irq1) {
3320 dev_err(&pdev->dev, "can't find IRQs\n");
3321 err = -EINVAL;
3322 goto err;
3323 }
3324
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003325 if (dn) {
3326 macaddr = of_get_mac_address(dn);
3327 if (!macaddr) {
3328 dev_err(&pdev->dev, "can't find MAC address\n");
3329 err = -EINVAL;
3330 goto err;
3331 }
3332 } else {
3333 macaddr = pd->mac_address;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003334 }
3335
3336 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam5343a102014-02-24 00:47:24 -03003337 priv->base = devm_ioremap_resource(&pdev->dev, r);
3338 if (IS_ERR(priv->base)) {
3339 err = PTR_ERR(priv->base);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003340 goto err;
3341 }
3342
Doug Bergerf9ac2472017-03-09 16:58:47 -08003343 spin_lock_init(&priv->lock);
3344
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003345 SET_NETDEV_DEV(dev, &pdev->dev);
3346 dev_set_drvdata(&pdev->dev, dev);
3347 ether_addr_copy(dev->dev_addr, macaddr);
3348 dev->watchdog_timeo = 2 * HZ;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003349 dev->ethtool_ops = &bcmgenet_ethtool_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003350 dev->netdev_ops = &bcmgenet_netdev_ops;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003351
3352 priv->msg_enable = netif_msg_init(-1, GENET_MSG_DEFAULT);
3353
3354 /* Set hardware features */
3355 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
3356 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM;
3357
Florian Fainelli85620562014-07-21 15:29:23 -07003358 /* Request the WOL interrupt and advertise suspend if available */
3359 priv->wol_irq_disabled = true;
3360 err = devm_request_irq(&pdev->dev, priv->wol_irq, bcmgenet_wol_isr, 0,
3361 dev->name, priv);
3362 if (!err)
3363 device_set_wakeup_capable(&pdev->dev, 1);
3364
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003365 /* Set the needed headroom to account for any possible
3366 * features enabling/disabling at runtime
3367 */
3368 dev->needed_headroom += 64;
3369
3370 netdev_boot_setup_check(dev);
3371
3372 priv->dev = dev;
3373 priv->pdev = pdev;
Petri Gyntherb0ba5122014-12-01 16:18:08 -08003374 if (of_id)
3375 priv->version = (enum bcmgenet_version)of_id->data;
3376 else
3377 priv->version = pd->genet_version;
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003378
Florian Fainellie4a60a92014-08-11 14:50:42 -07003379 priv->clk = devm_clk_get(&priv->pdev->dev, "enet");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003380 if (IS_ERR(priv->clk)) {
Florian Fainellie4a60a92014-08-11 14:50:42 -07003381 dev_warn(&priv->pdev->dev, "failed to get enet clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003382 priv->clk = NULL;
3383 }
Florian Fainellie4a60a92014-08-11 14:50:42 -07003384
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003385 clk_prepare_enable(priv->clk);
Florian Fainellie4a60a92014-08-11 14:50:42 -07003386
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003387 bcmgenet_set_hw_params(priv);
3388
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003389 /* Mii wait queue */
3390 init_waitqueue_head(&priv->wq);
3391 /* Always use RX_BUF_LENGTH (2KB) buffer for all chips */
3392 priv->rx_buf_len = RX_BUF_LENGTH;
3393 INIT_WORK(&priv->bcmgenet_irq_work, bcmgenet_irq_task);
3394
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003395 priv->clk_wol = devm_clk_get(&priv->pdev->dev, "enet-wol");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003396 if (IS_ERR(priv->clk_wol)) {
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003397 dev_warn(&priv->pdev->dev, "failed to get enet-wol clock\n");
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003398 priv->clk_wol = NULL;
3399 }
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003400
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003401 priv->clk_eee = devm_clk_get(&priv->pdev->dev, "enet-eee");
3402 if (IS_ERR(priv->clk_eee)) {
3403 dev_warn(&priv->pdev->dev, "failed to get enet-eee clock\n");
3404 priv->clk_eee = NULL;
3405 }
3406
Doug Bergere85b9bc2017-03-09 16:58:48 -08003407 /* If this is an internal GPHY, power it on now, before UniMAC is
3408 * brought out of reset as absolutely no UniMAC activity is allowed
3409 */
3410 if (dn && !of_property_read_string(dn, "phy-mode", &phy_mode_str) &&
3411 !strcasecmp(phy_mode_str, "internal"))
3412 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3413
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003414 err = reset_umac(priv);
3415 if (err)
3416 goto err_clk_disable;
3417
3418 err = bcmgenet_mii_init(dev);
3419 if (err)
3420 goto err_clk_disable;
3421
3422 /* setup number of real queues + 1 (GENET_V1 has 0 hardware queues
3423 * just the ring 16 descriptor based TX
3424 */
3425 netif_set_real_num_tx_queues(priv->dev, priv->hw_params->tx_queues + 1);
3426 netif_set_real_num_rx_queues(priv->dev, priv->hw_params->rx_queues + 1);
3427
Florian Fainelli219575e2014-06-26 10:26:21 -07003428 /* libphy will determine the link state */
3429 netif_carrier_off(dev);
3430
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003431 /* Turn off the main clock, WOL clock is handled separately */
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003432 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003433
Florian Fainelli0f50ce92014-06-26 10:26:20 -07003434 err = register_netdev(dev);
3435 if (err)
3436 goto err;
3437
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003438 return err;
3439
3440err_clk_disable:
Florian Fainelli7d5d3072015-07-22 17:28:23 -07003441 clk_disable_unprepare(priv->clk);
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003442err:
3443 free_netdev(dev);
3444 return err;
3445}
3446
3447static int bcmgenet_remove(struct platform_device *pdev)
3448{
3449 struct bcmgenet_priv *priv = dev_to_priv(&pdev->dev);
3450
3451 dev_set_drvdata(&pdev->dev, NULL);
3452 unregister_netdev(priv->dev);
3453 bcmgenet_mii_exit(priv->dev);
3454 free_netdev(priv->dev);
3455
3456 return 0;
3457}
3458
Florian Fainellib6e978e2014-07-21 15:29:22 -07003459#ifdef CONFIG_PM_SLEEP
3460static int bcmgenet_suspend(struct device *d)
3461{
3462 struct net_device *dev = dev_get_drvdata(d);
3463 struct bcmgenet_priv *priv = netdev_priv(dev);
3464 int ret;
3465
3466 if (!netif_running(dev))
3467 return 0;
3468
3469 bcmgenet_netif_stop(dev);
3470
Florian Fainelli4d5bc782017-03-15 12:57:21 -07003471 if (!device_may_wakeup(d))
3472 phy_suspend(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003473
Florian Fainellib6e978e2014-07-21 15:29:22 -07003474 netif_device_detach(dev);
3475
3476 /* Disable MAC receive */
3477 umac_enable_set(priv, CMD_RX_EN, false);
3478
3479 ret = bcmgenet_dma_teardown(priv);
3480 if (ret)
3481 return ret;
3482
3483 /* Disable MAC transmit. TX DMA disabled have to done before this */
3484 umac_enable_set(priv, CMD_TX_EN, false);
3485
3486 /* tx reclaim */
3487 bcmgenet_tx_reclaim_all(dev);
3488 bcmgenet_fini_dma(priv);
3489
Florian Fainelli8c90db72014-07-21 15:29:28 -07003490 /* Prepare the device for Wake-on-LAN and switch to the slow clock */
3491 if (device_may_wakeup(d) && priv->wolopts) {
Florian Fainellica8cf342015-03-23 15:09:51 -07003492 ret = bcmgenet_power_down(priv, GENET_POWER_WOL_MAGIC);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003493 clk_prepare_enable(priv->clk_wol);
Florian Fainellic624f892015-07-16 15:51:17 -07003494 } else if (priv->internal_phy) {
Florian Fainellia6f31f52015-03-23 15:09:57 -07003495 ret = bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003496 }
3497
Florian Fainellib6e978e2014-07-21 15:29:22 -07003498 /* Turn off the clocks */
3499 clk_disable_unprepare(priv->clk);
3500
Florian Fainellica8cf342015-03-23 15:09:51 -07003501 return ret;
Florian Fainellib6e978e2014-07-21 15:29:22 -07003502}
3503
3504static int bcmgenet_resume(struct device *d)
3505{
3506 struct net_device *dev = dev_get_drvdata(d);
3507 struct bcmgenet_priv *priv = netdev_priv(dev);
3508 unsigned long dma_ctrl;
3509 int ret;
3510 u32 reg;
3511
3512 if (!netif_running(dev))
3513 return 0;
3514
3515 /* Turn on the clock */
3516 ret = clk_prepare_enable(priv->clk);
3517 if (ret)
3518 return ret;
3519
Florian Fainellia6f31f52015-03-23 15:09:57 -07003520 /* If this is an internal GPHY, power it back on now, before UniMAC is
3521 * brought out of reset as absolutely no UniMAC activity is allowed
3522 */
Florian Fainellic624f892015-07-16 15:51:17 -07003523 if (priv->internal_phy)
Florian Fainellia6f31f52015-03-23 15:09:57 -07003524 bcmgenet_power_up(priv, GENET_POWER_PASSIVE);
3525
Florian Fainellib6e978e2014-07-21 15:29:22 -07003526 bcmgenet_umac_reset(priv);
3527
3528 ret = init_umac(priv);
3529 if (ret)
3530 goto out_clk_disable;
3531
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003532 /* From WOL-enabled suspend, switch to regular clock */
3533 if (priv->wolopts)
3534 clk_disable_unprepare(priv->clk_wol);
3535
Florian Fainelli0299b6a2016-09-26 22:31:56 +02003536 phy_init_hw(priv->phydev);
Tobias Klauser0a29b3d2014-09-23 15:19:41 +02003537 /* Speed settings must be restored */
Florian Fainelli28b45912015-07-16 15:51:19 -07003538 bcmgenet_mii_config(priv->dev);
Florian Fainelli8c90db72014-07-21 15:29:28 -07003539
Florian Fainellib6e978e2014-07-21 15:29:22 -07003540 /* disable ethernet MAC while updating its registers */
3541 umac_enable_set(priv, CMD_TX_EN | CMD_RX_EN, false);
3542
3543 bcmgenet_set_hw_addr(priv, dev->dev_addr);
3544
Florian Fainellic624f892015-07-16 15:51:17 -07003545 if (priv->internal_phy) {
Florian Fainellib6e978e2014-07-21 15:29:22 -07003546 reg = bcmgenet_ext_readl(priv, EXT_EXT_PWR_MGMT);
3547 reg |= EXT_ENERGY_DET_MASK;
3548 bcmgenet_ext_writel(priv, reg, EXT_EXT_PWR_MGMT);
3549 }
3550
Florian Fainelli98bb7392014-08-11 14:50:45 -07003551 if (priv->wolopts)
3552 bcmgenet_power_up(priv, GENET_POWER_WOL_MAGIC);
3553
Florian Fainellib6e978e2014-07-21 15:29:22 -07003554 /* Disable RX/TX DMA and flush TX queues */
3555 dma_ctrl = bcmgenet_dma_disable(priv);
3556
3557 /* Reinitialize TDMA and RDMA and SW housekeeping */
3558 ret = bcmgenet_init_dma(priv);
3559 if (ret) {
3560 netdev_err(dev, "failed to initialize DMA\n");
3561 goto out_clk_disable;
3562 }
3563
3564 /* Always enable ring 16 - descriptor ring */
3565 bcmgenet_enable_dma(priv, dma_ctrl);
3566
3567 netif_device_attach(dev);
3568
Florian Fainelli4d5bc782017-03-15 12:57:21 -07003569 if (!device_may_wakeup(d))
3570 phy_resume(priv->phydev);
Florian Fainellicc013fb2014-08-11 14:50:43 -07003571
Florian Fainelli6ef398e2014-11-25 21:16:35 -08003572 if (priv->eee.eee_enabled)
3573 bcmgenet_eee_enable_set(dev, true);
3574
Florian Fainellib6e978e2014-07-21 15:29:22 -07003575 bcmgenet_netif_start(dev);
3576
3577 return 0;
3578
3579out_clk_disable:
Doug Berger4c3727f2017-03-09 16:58:46 -08003580 if (priv->internal_phy)
3581 bcmgenet_power_down(priv, GENET_POWER_PASSIVE);
Florian Fainellib6e978e2014-07-21 15:29:22 -07003582 clk_disable_unprepare(priv->clk);
3583 return ret;
3584}
3585#endif /* CONFIG_PM_SLEEP */
3586
3587static SIMPLE_DEV_PM_OPS(bcmgenet_pm_ops, bcmgenet_suspend, bcmgenet_resume);
3588
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003589static struct platform_driver bcmgenet_driver = {
3590 .probe = bcmgenet_probe,
3591 .remove = bcmgenet_remove,
3592 .driver = {
3593 .name = "bcmgenet",
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003594 .of_match_table = bcmgenet_match,
Florian Fainellib6e978e2014-07-21 15:29:22 -07003595 .pm = &bcmgenet_pm_ops,
Florian Fainelli1c1008c2014-02-13 16:08:47 -08003596 },
3597};
3598module_platform_driver(bcmgenet_driver);
3599
3600MODULE_AUTHOR("Broadcom Corporation");
3601MODULE_DESCRIPTION("Broadcom GENET Ethernet controller driver");
3602MODULE_ALIAS("platform:bcmgenet");
3603MODULE_LICENSE("GPL");