blob: 41a321b0e8c651afe115ae65db3975ccad1db91b [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
4 * Copyright 2006-2008 Solarflare Communications Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010016#include <linux/i2c.h>
Ben Hutchingsf31a45d2008-12-12 21:43:33 -080017#include <linux/mii.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010018#include "net_driver.h"
19#include "bitfield.h"
20#include "efx.h"
21#include "mac.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010022#include "spi.h"
23#include "falcon.h"
Ben Hutchings3e6c4532009-10-23 08:30:36 +000024#include "regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000025#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010026#include "mdio_10g.h"
27#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010028#include "workarounds.h"
29
30/* Falcon hardware control.
31 * Falcon is the internal codename for the SFC4000 controller that is
32 * present in SFE400X evaluation boards
33 */
34
Ben Hutchings8ceee662008-04-27 12:55:59 +010035/**************************************************************************
36 *
37 * Configurable values
38 *
39 **************************************************************************
40 */
41
42static int disable_dma_stats;
43
44/* This is set to 16 for a good reason. In summary, if larger than
45 * 16, the descriptor cache holds more than a default socket
46 * buffer's worth of packets (for UDP we can only have at most one
47 * socket buffer's worth outstanding). This combined with the fact
48 * that we only get 1 TX event per descriptor cache means the NIC
49 * goes idle.
50 */
51#define TX_DC_ENTRIES 16
52#define TX_DC_ENTRIES_ORDER 0
53#define TX_DC_BASE 0x130000
54
55#define RX_DC_ENTRIES 64
56#define RX_DC_ENTRIES_ORDER 2
57#define RX_DC_BASE 0x100000
58
Ben Hutchings2f7f5732008-12-12 21:34:25 -080059static const unsigned int
60/* "Large" EEPROM device: Atmel AT25640 or similar
61 * 8 KB, 16-bit address, 32 B write block */
62large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
63 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
64 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
65/* Default flash device: Atmel AT25F1024
66 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
67default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
68 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
69 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
70 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
71 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
72
Ben Hutchings8ceee662008-04-27 12:55:59 +010073/* RX FIFO XOFF watermark
74 *
75 * When the amount of the RX FIFO increases used increases past this
76 * watermark send XOFF. Only used if RX flow control is enabled (ethtool -A)
77 * This also has an effect on RX/TX arbitration
78 */
79static int rx_xoff_thresh_bytes = -1;
80module_param(rx_xoff_thresh_bytes, int, 0644);
81MODULE_PARM_DESC(rx_xoff_thresh_bytes, "RX fifo XOFF threshold");
82
83/* RX FIFO XON watermark
84 *
85 * When the amount of the RX FIFO used decreases below this
86 * watermark send XON. Only used if TX flow control is enabled (ethtool -A)
87 * This also has an effect on RX/TX arbitration
88 */
89static int rx_xon_thresh_bytes = -1;
90module_param(rx_xon_thresh_bytes, int, 0644);
91MODULE_PARM_DESC(rx_xon_thresh_bytes, "RX fifo XON threshold");
92
Ben Hutchings2c3c3d02009-03-04 10:01:57 +000093/* If FALCON_MAX_INT_ERRORS internal errors occur within
94 * FALCON_INT_ERROR_EXPIRE seconds, we consider the NIC broken and
95 * disable it.
96 */
97#define FALCON_INT_ERROR_EXPIRE 3600
98#define FALCON_MAX_INT_ERRORS 5
Ben Hutchings8ceee662008-04-27 12:55:59 +010099
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100100/* We poll for events every FLUSH_INTERVAL ms, and check FLUSH_POLL_COUNT times
101 */
102#define FALCON_FLUSH_INTERVAL 10
103#define FALCON_FLUSH_POLL_COUNT 100
Ben Hutchings8ceee662008-04-27 12:55:59 +0100104
105/**************************************************************************
106 *
107 * Falcon constants
108 *
109 **************************************************************************
110 */
111
Ben Hutchings8ceee662008-04-27 12:55:59 +0100112/* Size and alignment of special buffers (4KB) */
113#define FALCON_BUF_SIZE 4096
114
115/* Dummy SRAM size code */
116#define SRM_NB_BSZ_ONCHIP_ONLY (-1)
117
Ben Hutchings8ceee662008-04-27 12:55:59 +0100118#define FALCON_IS_DUAL_FUNC(efx) \
Ben Hutchings55668612008-05-16 21:16:10 +0100119 (falcon_rev(efx) < FALCON_REV_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100120
121/**************************************************************************
122 *
123 * Falcon hardware access
124 *
125 **************************************************************************/
126
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000127static inline void falcon_write_buf_tbl(struct efx_nic *efx, efx_qword_t *value,
128 unsigned int index)
129{
130 efx_sram_writeq(efx, efx->membase + efx->type->buf_tbl_base,
131 value, index);
132}
133
Ben Hutchings8ceee662008-04-27 12:55:59 +0100134/* Read the current event from the event queue */
135static inline efx_qword_t *falcon_event(struct efx_channel *channel,
136 unsigned int index)
137{
138 return (((efx_qword_t *) (channel->eventq.addr)) + index);
139}
140
141/* See if an event is present
142 *
143 * We check both the high and low dword of the event for all ones. We
144 * wrote all ones when we cleared the event, and no valid event can
145 * have all ones in either its high or low dwords. This approach is
146 * robust against reordering.
147 *
148 * Note that using a single 64-bit comparison is incorrect; even
149 * though the CPU read will be atomic, the DMA write may not be.
150 */
151static inline int falcon_event_present(efx_qword_t *event)
152{
153 return (!(EFX_DWORD_IS_ALL_ONES(event->dword[0]) |
154 EFX_DWORD_IS_ALL_ONES(event->dword[1])));
155}
156
157/**************************************************************************
158 *
159 * I2C bus - this is a bit-bashing interface using GPIO pins
160 * Note that it uses the output enables to tristate the outputs
161 * SDA is the data pin and SCL is the clock
162 *
163 **************************************************************************
164 */
Ben Hutchings37b5a602008-05-30 22:27:04 +0100165static void falcon_setsda(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100166{
Ben Hutchings37b5a602008-05-30 22:27:04 +0100167 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100168 efx_oword_t reg;
169
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000170 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000171 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000172 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100173}
174
Ben Hutchings37b5a602008-05-30 22:27:04 +0100175static void falcon_setscl(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100176{
Ben Hutchings37b5a602008-05-30 22:27:04 +0100177 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100178 efx_oword_t reg;
179
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000180 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000181 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000182 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings37b5a602008-05-30 22:27:04 +0100183}
184
185static int falcon_getsda(void *data)
186{
187 struct efx_nic *efx = (struct efx_nic *)data;
188 efx_oword_t reg;
189
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000190 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000191 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100192}
193
Ben Hutchings37b5a602008-05-30 22:27:04 +0100194static int falcon_getscl(void *data)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100195{
Ben Hutchings37b5a602008-05-30 22:27:04 +0100196 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100197 efx_oword_t reg;
198
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000199 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000200 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100201}
202
Ben Hutchings37b5a602008-05-30 22:27:04 +0100203static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
204 .setsda = falcon_setsda,
205 .setscl = falcon_setscl,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100206 .getsda = falcon_getsda,
207 .getscl = falcon_getscl,
Ben Hutchings62c78322008-05-30 22:27:46 +0100208 .udelay = 5,
Ben Hutchings9dadae62008-07-18 18:59:12 +0100209 /* Wait up to 50 ms for slave to let us pull SCL high */
210 .timeout = DIV_ROUND_UP(HZ, 20),
Ben Hutchings8ceee662008-04-27 12:55:59 +0100211};
212
213/**************************************************************************
214 *
215 * Falcon special buffer handling
216 * Special buffers are used for event queues and the TX and RX
217 * descriptor rings.
218 *
219 *************************************************************************/
220
221/*
222 * Initialise a Falcon special buffer
223 *
224 * This will define a buffer (previously allocated via
225 * falcon_alloc_special_buffer()) in Falcon's buffer table, allowing
226 * it to be used for event queues, descriptor rings etc.
227 */
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100228static void
Ben Hutchings8ceee662008-04-27 12:55:59 +0100229falcon_init_special_buffer(struct efx_nic *efx,
230 struct efx_special_buffer *buffer)
231{
232 efx_qword_t buf_desc;
233 int index;
234 dma_addr_t dma_addr;
235 int i;
236
237 EFX_BUG_ON_PARANOID(!buffer->addr);
238
239 /* Write buffer descriptors to NIC */
240 for (i = 0; i < buffer->entries; i++) {
241 index = buffer->index + i;
242 dma_addr = buffer->dma_addr + (i * 4096);
243 EFX_LOG(efx, "mapping special buffer %d at %llx\n",
244 index, (unsigned long long)dma_addr);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000245 EFX_POPULATE_QWORD_3(buf_desc,
246 FRF_AZ_BUF_ADR_REGION, 0,
247 FRF_AZ_BUF_ADR_FBUF, dma_addr >> 12,
248 FRF_AZ_BUF_OWNER_ID_FBUF, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000249 falcon_write_buf_tbl(efx, &buf_desc, index);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100250 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100251}
252
253/* Unmaps a buffer from Falcon and clears the buffer table entries */
254static void
255falcon_fini_special_buffer(struct efx_nic *efx,
256 struct efx_special_buffer *buffer)
257{
258 efx_oword_t buf_tbl_upd;
259 unsigned int start = buffer->index;
260 unsigned int end = (buffer->index + buffer->entries - 1);
261
262 if (!buffer->entries)
263 return;
264
265 EFX_LOG(efx, "unmapping special buffers %d-%d\n",
266 buffer->index, buffer->index + buffer->entries - 1);
267
268 EFX_POPULATE_OWORD_4(buf_tbl_upd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000269 FRF_AZ_BUF_UPD_CMD, 0,
270 FRF_AZ_BUF_CLR_CMD, 1,
271 FRF_AZ_BUF_CLR_END_ID, end,
272 FRF_AZ_BUF_CLR_START_ID, start);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000273 efx_writeo(efx, &buf_tbl_upd, FR_AZ_BUF_TBL_UPD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100274}
275
276/*
277 * Allocate a new Falcon special buffer
278 *
279 * This allocates memory for a new buffer, clears it and allocates a
280 * new buffer ID range. It does not write into Falcon's buffer table.
281 *
282 * This call will allocate 4KB buffers, since Falcon can't use 8KB
283 * buffers for event queues and descriptor rings.
284 */
285static int falcon_alloc_special_buffer(struct efx_nic *efx,
286 struct efx_special_buffer *buffer,
287 unsigned int len)
288{
Ben Hutchings8ceee662008-04-27 12:55:59 +0100289 len = ALIGN(len, FALCON_BUF_SIZE);
290
291 buffer->addr = pci_alloc_consistent(efx->pci_dev, len,
292 &buffer->dma_addr);
293 if (!buffer->addr)
294 return -ENOMEM;
295 buffer->len = len;
296 buffer->entries = len / FALCON_BUF_SIZE;
297 BUG_ON(buffer->dma_addr & (FALCON_BUF_SIZE - 1));
298
299 /* All zeros is a potentially valid event so memset to 0xff */
300 memset(buffer->addr, 0xff, len);
301
302 /* Select new buffer ID */
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000303 buffer->index = efx->next_buffer_table;
304 efx->next_buffer_table += buffer->entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100305
306 EFX_LOG(efx, "allocating special buffers %d-%d at %llx+%x "
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +0530307 "(virt %p phys %llx)\n", buffer->index,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100308 buffer->index + buffer->entries - 1,
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +0530309 (u64)buffer->dma_addr, len,
310 buffer->addr, (u64)virt_to_phys(buffer->addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100311
312 return 0;
313}
314
315static void falcon_free_special_buffer(struct efx_nic *efx,
316 struct efx_special_buffer *buffer)
317{
318 if (!buffer->addr)
319 return;
320
321 EFX_LOG(efx, "deallocating special buffers %d-%d at %llx+%x "
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +0530322 "(virt %p phys %llx)\n", buffer->index,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100323 buffer->index + buffer->entries - 1,
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +0530324 (u64)buffer->dma_addr, buffer->len,
325 buffer->addr, (u64)virt_to_phys(buffer->addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100326
327 pci_free_consistent(efx->pci_dev, buffer->len, buffer->addr,
328 buffer->dma_addr);
329 buffer->addr = NULL;
330 buffer->entries = 0;
331}
332
333/**************************************************************************
334 *
335 * Falcon generic buffer handling
336 * These buffers are used for interrupt status and MAC stats
337 *
338 **************************************************************************/
339
340static int falcon_alloc_buffer(struct efx_nic *efx,
341 struct efx_buffer *buffer, unsigned int len)
342{
343 buffer->addr = pci_alloc_consistent(efx->pci_dev, len,
344 &buffer->dma_addr);
345 if (!buffer->addr)
346 return -ENOMEM;
347 buffer->len = len;
348 memset(buffer->addr, 0, len);
349 return 0;
350}
351
352static void falcon_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
353{
354 if (buffer->addr) {
355 pci_free_consistent(efx->pci_dev, buffer->len,
356 buffer->addr, buffer->dma_addr);
357 buffer->addr = NULL;
358 }
359}
360
361/**************************************************************************
362 *
363 * Falcon TX path
364 *
365 **************************************************************************/
366
367/* Returns a pointer to the specified transmit descriptor in the TX
368 * descriptor queue belonging to the specified channel.
369 */
370static inline efx_qword_t *falcon_tx_desc(struct efx_tx_queue *tx_queue,
371 unsigned int index)
372{
373 return (((efx_qword_t *) (tx_queue->txd.addr)) + index);
374}
375
376/* This writes to the TX_DESC_WPTR; write pointer for TX descriptor ring */
377static inline void falcon_notify_tx_desc(struct efx_tx_queue *tx_queue)
378{
379 unsigned write_ptr;
380 efx_dword_t reg;
381
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000382 write_ptr = tx_queue->write_count & EFX_TXQ_MASK;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000383 EFX_POPULATE_DWORD_1(reg, FRF_AZ_TX_DESC_WPTR_DWORD, write_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000384 efx_writed_page(tx_queue->efx, &reg,
385 FR_AZ_TX_DESC_UPD_DWORD_P0, tx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100386}
387
388
389/* For each entry inserted into the software descriptor ring, create a
390 * descriptor in the hardware TX descriptor ring (in host memory), and
391 * write a doorbell.
392 */
393void falcon_push_buffers(struct efx_tx_queue *tx_queue)
394{
395
396 struct efx_tx_buffer *buffer;
397 efx_qword_t *txd;
398 unsigned write_ptr;
399
400 BUG_ON(tx_queue->write_count == tx_queue->insert_count);
401
402 do {
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000403 write_ptr = tx_queue->write_count & EFX_TXQ_MASK;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100404 buffer = &tx_queue->buffer[write_ptr];
405 txd = falcon_tx_desc(tx_queue, write_ptr);
406 ++tx_queue->write_count;
407
408 /* Create TX descriptor ring entry */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000409 EFX_POPULATE_QWORD_4(*txd,
410 FSF_AZ_TX_KER_CONT, buffer->continuation,
411 FSF_AZ_TX_KER_BYTE_COUNT, buffer->len,
412 FSF_AZ_TX_KER_BUF_REGION, 0,
413 FSF_AZ_TX_KER_BUF_ADDR, buffer->dma_addr);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100414 } while (tx_queue->write_count != tx_queue->insert_count);
415
416 wmb(); /* Ensure descriptors are written before they are fetched */
417 falcon_notify_tx_desc(tx_queue);
418}
419
420/* Allocate hardware resources for a TX queue */
421int falcon_probe_tx(struct efx_tx_queue *tx_queue)
422{
423 struct efx_nic *efx = tx_queue->efx;
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000424 BUILD_BUG_ON(EFX_TXQ_SIZE < 512 || EFX_TXQ_SIZE > 4096 ||
425 EFX_TXQ_SIZE & EFX_TXQ_MASK);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100426 return falcon_alloc_special_buffer(efx, &tx_queue->txd,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000427 EFX_TXQ_SIZE * sizeof(efx_qword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100428}
429
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100430void falcon_init_tx(struct efx_tx_queue *tx_queue)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100431{
432 efx_oword_t tx_desc_ptr;
433 struct efx_nic *efx = tx_queue->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100434
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100435 tx_queue->flushed = false;
436
Ben Hutchings8ceee662008-04-27 12:55:59 +0100437 /* Pin TX descriptor ring */
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100438 falcon_init_special_buffer(efx, &tx_queue->txd);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100439
440 /* Push TX descriptor ring to card */
441 EFX_POPULATE_OWORD_10(tx_desc_ptr,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000442 FRF_AZ_TX_DESCQ_EN, 1,
443 FRF_AZ_TX_ISCSI_DDIG_EN, 0,
444 FRF_AZ_TX_ISCSI_HDIG_EN, 0,
445 FRF_AZ_TX_DESCQ_BUF_BASE_ID, tx_queue->txd.index,
446 FRF_AZ_TX_DESCQ_EVQ_ID,
447 tx_queue->channel->channel,
448 FRF_AZ_TX_DESCQ_OWNER_ID, 0,
449 FRF_AZ_TX_DESCQ_LABEL, tx_queue->queue,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000450 FRF_AZ_TX_DESCQ_SIZE,
451 __ffs(tx_queue->txd.entries),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000452 FRF_AZ_TX_DESCQ_TYPE, 0,
453 FRF_BZ_TX_NON_IP_DROP_DIS, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100454
Ben Hutchings55668612008-05-16 21:16:10 +0100455 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings60ac1062008-09-01 12:44:59 +0100456 int csum = tx_queue->queue == EFX_TX_QUEUE_OFFLOAD_CSUM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000457 EFX_SET_OWORD_FIELD(tx_desc_ptr, FRF_BZ_TX_IP_CHKSM_DIS, !csum);
458 EFX_SET_OWORD_FIELD(tx_desc_ptr, FRF_BZ_TX_TCP_CHKSM_DIS,
459 !csum);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100460 }
461
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000462 efx_writeo_table(efx, &tx_desc_ptr, efx->type->txd_ptr_tbl_base,
463 tx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100464
Ben Hutchings55668612008-05-16 21:16:10 +0100465 if (falcon_rev(efx) < FALCON_REV_B0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100466 efx_oword_t reg;
467
Ben Hutchings60ac1062008-09-01 12:44:59 +0100468 /* Only 128 bits in this register */
469 BUILD_BUG_ON(EFX_TX_QUEUE_COUNT >= 128);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000471 efx_reado(efx, &reg, FR_AA_TX_CHKSM_CFG);
Ben Hutchings60ac1062008-09-01 12:44:59 +0100472 if (tx_queue->queue == EFX_TX_QUEUE_OFFLOAD_CSUM)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100473 clear_bit_le(tx_queue->queue, (void *)&reg);
474 else
475 set_bit_le(tx_queue->queue, (void *)&reg);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000476 efx_writeo(efx, &reg, FR_AA_TX_CHKSM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100477 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100478}
479
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100480static void falcon_flush_tx_queue(struct efx_tx_queue *tx_queue)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100481{
482 struct efx_nic *efx = tx_queue->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100483 efx_oword_t tx_flush_descq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100484
485 /* Post a flush command */
486 EFX_POPULATE_OWORD_2(tx_flush_descq,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000487 FRF_AZ_TX_FLUSH_DESCQ_CMD, 1,
488 FRF_AZ_TX_FLUSH_DESCQ, tx_queue->queue);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000489 efx_writeo(efx, &tx_flush_descq, FR_AZ_TX_FLUSH_DESCQ);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100490}
491
492void falcon_fini_tx(struct efx_tx_queue *tx_queue)
493{
494 struct efx_nic *efx = tx_queue->efx;
495 efx_oword_t tx_desc_ptr;
496
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100497 /* The queue should have been flushed */
498 WARN_ON(!tx_queue->flushed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100499
500 /* Remove TX descriptor ring from card */
501 EFX_ZERO_OWORD(tx_desc_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000502 efx_writeo_table(efx, &tx_desc_ptr, efx->type->txd_ptr_tbl_base,
503 tx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100504
505 /* Unpin TX descriptor ring */
506 falcon_fini_special_buffer(efx, &tx_queue->txd);
507}
508
509/* Free buffers backing TX queue */
510void falcon_remove_tx(struct efx_tx_queue *tx_queue)
511{
512 falcon_free_special_buffer(tx_queue->efx, &tx_queue->txd);
513}
514
515/**************************************************************************
516 *
517 * Falcon RX path
518 *
519 **************************************************************************/
520
521/* Returns a pointer to the specified descriptor in the RX descriptor queue */
522static inline efx_qword_t *falcon_rx_desc(struct efx_rx_queue *rx_queue,
523 unsigned int index)
524{
525 return (((efx_qword_t *) (rx_queue->rxd.addr)) + index);
526}
527
528/* This creates an entry in the RX descriptor queue */
529static inline void falcon_build_rx_desc(struct efx_rx_queue *rx_queue,
530 unsigned index)
531{
532 struct efx_rx_buffer *rx_buf;
533 efx_qword_t *rxd;
534
535 rxd = falcon_rx_desc(rx_queue, index);
536 rx_buf = efx_rx_buffer(rx_queue, index);
537 EFX_POPULATE_QWORD_3(*rxd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000538 FSF_AZ_RX_KER_BUF_SIZE,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100539 rx_buf->len -
540 rx_queue->efx->type->rx_buffer_padding,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000541 FSF_AZ_RX_KER_BUF_REGION, 0,
542 FSF_AZ_RX_KER_BUF_ADDR, rx_buf->dma_addr);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100543}
544
545/* This writes to the RX_DESC_WPTR register for the specified receive
546 * descriptor ring.
547 */
548void falcon_notify_rx_desc(struct efx_rx_queue *rx_queue)
549{
550 efx_dword_t reg;
551 unsigned write_ptr;
552
553 while (rx_queue->notified_count != rx_queue->added_count) {
554 falcon_build_rx_desc(rx_queue,
555 rx_queue->notified_count &
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000556 EFX_RXQ_MASK);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100557 ++rx_queue->notified_count;
558 }
559
560 wmb();
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000561 write_ptr = rx_queue->added_count & EFX_RXQ_MASK;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000562 EFX_POPULATE_DWORD_1(reg, FRF_AZ_RX_DESC_WPTR_DWORD, write_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000563 efx_writed_page(rx_queue->efx, &reg,
564 FR_AZ_RX_DESC_UPD_DWORD_P0, rx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100565}
566
567int falcon_probe_rx(struct efx_rx_queue *rx_queue)
568{
569 struct efx_nic *efx = rx_queue->efx;
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000570 BUILD_BUG_ON(EFX_RXQ_SIZE < 512 || EFX_RXQ_SIZE > 4096 ||
571 EFX_RXQ_SIZE & EFX_RXQ_MASK);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100572 return falcon_alloc_special_buffer(efx, &rx_queue->rxd,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000573 EFX_RXQ_SIZE * sizeof(efx_qword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100574}
575
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100576void falcon_init_rx(struct efx_rx_queue *rx_queue)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100577{
578 efx_oword_t rx_desc_ptr;
579 struct efx_nic *efx = rx_queue->efx;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100580 bool is_b0 = falcon_rev(efx) >= FALCON_REV_B0;
581 bool iscsi_digest_en = is_b0;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582
583 EFX_LOG(efx, "RX queue %d ring in special buffers %d-%d\n",
584 rx_queue->queue, rx_queue->rxd.index,
585 rx_queue->rxd.index + rx_queue->rxd.entries - 1);
586
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100587 rx_queue->flushed = false;
588
Ben Hutchings8ceee662008-04-27 12:55:59 +0100589 /* Pin RX descriptor ring */
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +0100590 falcon_init_special_buffer(efx, &rx_queue->rxd);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100591
592 /* Push RX descriptor ring to card */
593 EFX_POPULATE_OWORD_10(rx_desc_ptr,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000594 FRF_AZ_RX_ISCSI_DDIG_EN, iscsi_digest_en,
595 FRF_AZ_RX_ISCSI_HDIG_EN, iscsi_digest_en,
596 FRF_AZ_RX_DESCQ_BUF_BASE_ID, rx_queue->rxd.index,
597 FRF_AZ_RX_DESCQ_EVQ_ID,
598 rx_queue->channel->channel,
599 FRF_AZ_RX_DESCQ_OWNER_ID, 0,
600 FRF_AZ_RX_DESCQ_LABEL, rx_queue->queue,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000601 FRF_AZ_RX_DESCQ_SIZE,
602 __ffs(rx_queue->rxd.entries),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000603 FRF_AZ_RX_DESCQ_TYPE, 0 /* kernel queue */ ,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100604 /* For >=B0 this is scatter so disable */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000605 FRF_AZ_RX_DESCQ_JUMBO, !is_b0,
606 FRF_AZ_RX_DESCQ_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000607 efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
608 rx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100609}
610
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100611static void falcon_flush_rx_queue(struct efx_rx_queue *rx_queue)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100612{
613 struct efx_nic *efx = rx_queue->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100614 efx_oword_t rx_flush_descq;
615
616 /* Post a flush command */
617 EFX_POPULATE_OWORD_2(rx_flush_descq,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000618 FRF_AZ_RX_FLUSH_DESCQ_CMD, 1,
619 FRF_AZ_RX_FLUSH_DESCQ, rx_queue->queue);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000620 efx_writeo(efx, &rx_flush_descq, FR_AZ_RX_FLUSH_DESCQ);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100621}
622
623void falcon_fini_rx(struct efx_rx_queue *rx_queue)
624{
625 efx_oword_t rx_desc_ptr;
626 struct efx_nic *efx = rx_queue->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100627
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100628 /* The queue should already have been flushed */
629 WARN_ON(!rx_queue->flushed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100630
631 /* Remove RX descriptor ring from card */
632 EFX_ZERO_OWORD(rx_desc_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000633 efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
634 rx_queue->queue);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100635
636 /* Unpin RX descriptor ring */
637 falcon_fini_special_buffer(efx, &rx_queue->rxd);
638}
639
640/* Free buffers backing RX queue */
641void falcon_remove_rx(struct efx_rx_queue *rx_queue)
642{
643 falcon_free_special_buffer(rx_queue->efx, &rx_queue->rxd);
644}
645
646/**************************************************************************
647 *
648 * Falcon event queue processing
649 * Event queues are processed by per-channel tasklets.
650 *
651 **************************************************************************/
652
653/* Update a channel's event queue's read pointer (RPTR) register
654 *
655 * This writes the EVQ_RPTR_REG register for the specified channel's
656 * event queue.
657 *
658 * Note that EVQ_RPTR_REG contains the index of the "last read" event,
659 * whereas channel->eventq_read_ptr contains the index of the "next to
660 * read" event.
661 */
662void falcon_eventq_read_ack(struct efx_channel *channel)
663{
664 efx_dword_t reg;
665 struct efx_nic *efx = channel->efx;
666
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000667 EFX_POPULATE_DWORD_1(reg, FRF_AZ_EVQ_RPTR, channel->eventq_read_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000668 efx_writed_table(efx, &reg, efx->type->evq_rptr_tbl_base,
Ben Hutchingsd3074022008-09-01 12:48:03 +0100669 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100670}
671
672/* Use HW to insert a SW defined event */
673void falcon_generate_event(struct efx_channel *channel, efx_qword_t *event)
674{
675 efx_oword_t drv_ev_reg;
676
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000677 BUILD_BUG_ON(FRF_AZ_DRV_EV_DATA_LBN != 0 ||
678 FRF_AZ_DRV_EV_DATA_WIDTH != 64);
679 drv_ev_reg.u32[0] = event->u32[0];
680 drv_ev_reg.u32[1] = event->u32[1];
681 drv_ev_reg.u32[2] = 0;
682 drv_ev_reg.u32[3] = 0;
683 EFX_SET_OWORD_FIELD(drv_ev_reg, FRF_AZ_DRV_EV_QID, channel->channel);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000684 efx_writeo(channel->efx, &drv_ev_reg, FR_AZ_DRV_EV);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100685}
686
687/* Handle a transmit completion event
688 *
689 * Falcon batches TX completion events; the message we receive is of
690 * the form "complete all TX events up to this index".
691 */
Ben Hutchings4d566062008-09-01 12:47:12 +0100692static void falcon_handle_tx_event(struct efx_channel *channel,
693 efx_qword_t *event)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100694{
695 unsigned int tx_ev_desc_ptr;
696 unsigned int tx_ev_q_label;
697 struct efx_tx_queue *tx_queue;
698 struct efx_nic *efx = channel->efx;
699
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000700 if (likely(EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_COMP))) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100701 /* Transmit completion */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000702 tx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_DESC_PTR);
703 tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100704 tx_queue = &efx->tx_queue[tx_ev_q_label];
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000705 channel->irq_mod_score +=
706 (tx_ev_desc_ptr - tx_queue->read_count) &
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000707 EFX_TXQ_MASK;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100708 efx_xmit_done(tx_queue, tx_ev_desc_ptr);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000709 } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_WQ_FF_FULL)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100710 /* Rewrite the FIFO write pointer */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000711 tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100712 tx_queue = &efx->tx_queue[tx_ev_q_label];
713
Ben Hutchings55668612008-05-16 21:16:10 +0100714 if (efx_dev_registered(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100715 netif_tx_lock(efx->net_dev);
716 falcon_notify_tx_desc(tx_queue);
Ben Hutchings55668612008-05-16 21:16:10 +0100717 if (efx_dev_registered(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100718 netif_tx_unlock(efx->net_dev);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000719 } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_PKT_ERR) &&
Ben Hutchings8ceee662008-04-27 12:55:59 +0100720 EFX_WORKAROUND_10727(efx)) {
721 efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
722 } else {
723 EFX_ERR(efx, "channel %d unexpected TX event "
724 EFX_QWORD_FMT"\n", channel->channel,
725 EFX_QWORD_VAL(*event));
726 }
727}
728
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729/* Detect errors included in the rx_evt_pkt_ok bit. */
730static void falcon_handle_rx_not_ok(struct efx_rx_queue *rx_queue,
731 const efx_qword_t *event,
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100732 bool *rx_ev_pkt_ok,
733 bool *discard)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100734{
735 struct efx_nic *efx = rx_queue->efx;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100736 bool rx_ev_buf_owner_id_err, rx_ev_ip_hdr_chksum_err;
737 bool rx_ev_tcp_udp_chksum_err, rx_ev_eth_crc_err;
738 bool rx_ev_frm_trunc, rx_ev_drib_nib, rx_ev_tobe_disc;
739 bool rx_ev_other_err, rx_ev_pause_frm;
740 bool rx_ev_ip_frag_err, rx_ev_hdr_type, rx_ev_mcast_pkt;
741 unsigned rx_ev_pkt_type;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100742
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000743 rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
744 rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
745 rx_ev_tobe_disc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_TOBE_DISC);
746 rx_ev_pkt_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_TYPE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100747 rx_ev_buf_owner_id_err = EFX_QWORD_FIELD(*event,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000748 FSF_AZ_RX_EV_BUF_OWNER_ID_ERR);
749 rx_ev_ip_frag_err = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_IP_FRAG_ERR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100750 rx_ev_ip_hdr_chksum_err = EFX_QWORD_FIELD(*event,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000751 FSF_AZ_RX_EV_IP_HDR_CHKSUM_ERR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100752 rx_ev_tcp_udp_chksum_err = EFX_QWORD_FIELD(*event,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000753 FSF_AZ_RX_EV_TCP_UDP_CHKSUM_ERR);
754 rx_ev_eth_crc_err = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_ETH_CRC_ERR);
755 rx_ev_frm_trunc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_FRM_TRUNC);
Ben Hutchings55668612008-05-16 21:16:10 +0100756 rx_ev_drib_nib = ((falcon_rev(efx) >= FALCON_REV_B0) ?
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000757 0 : EFX_QWORD_FIELD(*event, FSF_AA_RX_EV_DRIB_NIB));
758 rx_ev_pause_frm = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PAUSE_FRM_ERR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100759
760 /* Every error apart from tobe_disc and pause_frm */
761 rx_ev_other_err = (rx_ev_drib_nib | rx_ev_tcp_udp_chksum_err |
762 rx_ev_buf_owner_id_err | rx_ev_eth_crc_err |
763 rx_ev_frm_trunc | rx_ev_ip_hdr_chksum_err);
764
Ben Hutchings50050872008-12-12 21:42:42 -0800765 /* Count errors that are not in MAC stats. Ignore expected
766 * checksum errors during self-test. */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100767 if (rx_ev_frm_trunc)
768 ++rx_queue->channel->n_rx_frm_trunc;
769 else if (rx_ev_tobe_disc)
770 ++rx_queue->channel->n_rx_tobe_disc;
Ben Hutchings50050872008-12-12 21:42:42 -0800771 else if (!efx->loopback_selftest) {
772 if (rx_ev_ip_hdr_chksum_err)
773 ++rx_queue->channel->n_rx_ip_hdr_chksum_err;
774 else if (rx_ev_tcp_udp_chksum_err)
775 ++rx_queue->channel->n_rx_tcp_udp_chksum_err;
776 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100777 if (rx_ev_ip_frag_err)
778 ++rx_queue->channel->n_rx_ip_frag_err;
779
780 /* The frame must be discarded if any of these are true. */
781 *discard = (rx_ev_eth_crc_err | rx_ev_frm_trunc | rx_ev_drib_nib |
782 rx_ev_tobe_disc | rx_ev_pause_frm);
783
784 /* TOBE_DISC is expected on unicast mismatches; don't print out an
785 * error message. FRM_TRUNC indicates RXDP dropped the packet due
786 * to a FIFO overflow.
787 */
788#ifdef EFX_ENABLE_DEBUG
789 if (rx_ev_other_err) {
790 EFX_INFO_RL(efx, " RX queue %d unexpected RX event "
Ben Hutchings5b39fe32008-09-01 12:46:03 +0100791 EFX_QWORD_FMT "%s%s%s%s%s%s%s%s\n",
Ben Hutchings8ceee662008-04-27 12:55:59 +0100792 rx_queue->queue, EFX_QWORD_VAL(*event),
793 rx_ev_buf_owner_id_err ? " [OWNER_ID_ERR]" : "",
794 rx_ev_ip_hdr_chksum_err ?
795 " [IP_HDR_CHKSUM_ERR]" : "",
796 rx_ev_tcp_udp_chksum_err ?
797 " [TCP_UDP_CHKSUM_ERR]" : "",
798 rx_ev_eth_crc_err ? " [ETH_CRC_ERR]" : "",
799 rx_ev_frm_trunc ? " [FRM_TRUNC]" : "",
800 rx_ev_drib_nib ? " [DRIB_NIB]" : "",
801 rx_ev_tobe_disc ? " [TOBE_DISC]" : "",
Ben Hutchings5b39fe32008-09-01 12:46:03 +0100802 rx_ev_pause_frm ? " [PAUSE]" : "");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100803 }
804#endif
Ben Hutchings8ceee662008-04-27 12:55:59 +0100805}
806
807/* Handle receive events that are not in-order. */
808static void falcon_handle_rx_bad_index(struct efx_rx_queue *rx_queue,
809 unsigned index)
810{
811 struct efx_nic *efx = rx_queue->efx;
812 unsigned expected, dropped;
813
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000814 expected = rx_queue->removed_count & EFX_RXQ_MASK;
815 dropped = (index - expected) & EFX_RXQ_MASK;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100816 EFX_INFO(efx, "dropped %d events (index=%d expected=%d)\n",
817 dropped, index, expected);
818
819 efx_schedule_reset(efx, EFX_WORKAROUND_5676(efx) ?
820 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
821}
822
823/* Handle a packet received event
824 *
825 * Falcon silicon gives a "discard" flag if it's a unicast packet with the
826 * wrong destination address
827 * Also "is multicast" and "matches multicast filter" flags can be used to
828 * discard non-matching multicast packets.
829 */
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100830static void falcon_handle_rx_event(struct efx_channel *channel,
831 const efx_qword_t *event)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100832{
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100833 unsigned int rx_ev_desc_ptr, rx_ev_byte_cnt;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100834 unsigned int rx_ev_hdr_type, rx_ev_mcast_pkt;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100835 unsigned expected_ptr;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100836 bool rx_ev_pkt_ok, discard = false, checksummed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100837 struct efx_rx_queue *rx_queue;
838 struct efx_nic *efx = channel->efx;
839
840 /* Basic packet information */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000841 rx_ev_byte_cnt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_BYTE_CNT);
842 rx_ev_pkt_ok = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_OK);
843 rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
844 WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_JUMBO_CONT));
845 WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_SOP) != 1);
846 WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_Q_LABEL) !=
847 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100848
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100849 rx_queue = &efx->rx_queue[channel->channel];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100850
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000851 rx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_DESC_PTR);
Ben Hutchings3ffeabd2009-10-23 08:30:58 +0000852 expected_ptr = rx_queue->removed_count & EFX_RXQ_MASK;
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100853 if (unlikely(rx_ev_desc_ptr != expected_ptr))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854 falcon_handle_rx_bad_index(rx_queue, rx_ev_desc_ptr);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100855
856 if (likely(rx_ev_pkt_ok)) {
857 /* If packet is marked as OK and packet type is TCP/IPv4 or
858 * UDP/IPv4, then we can rely on the hardware checksum.
859 */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000860 checksummed =
Ben Hutchings9c1bbba2009-10-28 02:50:44 -0700861 efx->rx_checksum_enabled &&
862 (rx_ev_hdr_type == FSE_AB_RX_EV_HDR_TYPE_IPV4_TCP ||
863 rx_ev_hdr_type == FSE_AB_RX_EV_HDR_TYPE_IPV4_UDP);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100864 } else {
865 falcon_handle_rx_not_ok(rx_queue, event, &rx_ev_pkt_ok,
Ben Hutchings5b39fe32008-09-01 12:46:03 +0100866 &discard);
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100867 checksummed = false;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100868 }
869
870 /* Detect multicast packets that didn't match the filter */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000871 rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100872 if (rx_ev_mcast_pkt) {
873 unsigned int rx_ev_mcast_hash_match =
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000874 EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_HASH_MATCH);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100875
876 if (unlikely(!rx_ev_mcast_hash_match))
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100877 discard = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100878 }
879
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000880 channel->irq_mod_score += 2;
881
Ben Hutchings8ceee662008-04-27 12:55:59 +0100882 /* Handle received packet */
883 efx_rx_packet(rx_queue, rx_ev_desc_ptr, rx_ev_byte_cnt,
884 checksummed, discard);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100885}
886
887/* Global events are basically PHY events */
888static void falcon_handle_global_event(struct efx_channel *channel,
889 efx_qword_t *event)
890{
891 struct efx_nic *efx = channel->efx;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800892 bool handled = false;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100893
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000894 if (EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_G_PHY0_INTR) ||
895 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XG_PHY0_INTR) ||
896 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XFP_PHY0_INTR)) {
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800897 efx->phy_op->clear_interrupt(efx);
898 queue_work(efx->workqueue, &efx->phy_work);
899 handled = true;
900 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100901
Ben Hutchings55668612008-05-16 21:16:10 +0100902 if ((falcon_rev(efx) >= FALCON_REV_B0) &&
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000903 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_XG_MGT_INTR)) {
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800904 queue_work(efx->workqueue, &efx->mac_work);
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100905 handled = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100906 }
907
Ben Hutchings56241ce2009-10-23 08:30:06 +0000908 if (falcon_rev(efx) <= FALCON_REV_A1 ?
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000909 EFX_QWORD_FIELD(*event, FSF_AA_GLB_EV_RX_RECOVERY) :
910 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_RX_RECOVERY)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100911 EFX_ERR(efx, "channel %d seen global RX_RESET "
912 "event. Resetting.\n", channel->channel);
913
914 atomic_inc(&efx->rx_reset);
915 efx_schedule_reset(efx, EFX_WORKAROUND_6555(efx) ?
916 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100917 handled = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100918 }
919
920 if (!handled)
921 EFX_ERR(efx, "channel %d unknown global event "
922 EFX_QWORD_FMT "\n", channel->channel,
923 EFX_QWORD_VAL(*event));
924}
925
926static void falcon_handle_driver_event(struct efx_channel *channel,
927 efx_qword_t *event)
928{
929 struct efx_nic *efx = channel->efx;
930 unsigned int ev_sub_code;
931 unsigned int ev_sub_data;
932
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000933 ev_sub_code = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBCODE);
934 ev_sub_data = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBDATA);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100935
936 switch (ev_sub_code) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000937 case FSE_AZ_TX_DESCQ_FLS_DONE_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100938 EFX_TRACE(efx, "channel %d TXQ %d flushed\n",
939 channel->channel, ev_sub_data);
940 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000941 case FSE_AZ_RX_DESCQ_FLS_DONE_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100942 EFX_TRACE(efx, "channel %d RXQ %d flushed\n",
943 channel->channel, ev_sub_data);
944 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000945 case FSE_AZ_EVQ_INIT_DONE_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100946 EFX_LOG(efx, "channel %d EVQ %d initialised\n",
947 channel->channel, ev_sub_data);
948 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000949 case FSE_AZ_SRM_UPD_DONE_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100950 EFX_TRACE(efx, "channel %d SRAM update done\n",
951 channel->channel);
952 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000953 case FSE_AZ_WAKE_UP_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100954 EFX_TRACE(efx, "channel %d RXQ %d wakeup event\n",
955 channel->channel, ev_sub_data);
956 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000957 case FSE_AZ_TIMER_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100958 EFX_TRACE(efx, "channel %d RX queue %d timer expired\n",
959 channel->channel, ev_sub_data);
960 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000961 case FSE_AA_RX_RECOVER_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100962 EFX_ERR(efx, "channel %d seen DRIVER RX_RESET event. "
963 "Resetting.\n", channel->channel);
Ben Hutchings05e3ec02008-05-07 13:00:39 +0100964 atomic_inc(&efx->rx_reset);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100965 efx_schedule_reset(efx,
966 EFX_WORKAROUND_6555(efx) ?
967 RESET_TYPE_RX_RECOVERY :
968 RESET_TYPE_DISABLE);
969 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000970 case FSE_BZ_RX_DSC_ERROR_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100971 EFX_ERR(efx, "RX DMA Q %d reports descriptor fetch error."
972 " RX Q %d is disabled.\n", ev_sub_data, ev_sub_data);
973 efx_schedule_reset(efx, RESET_TYPE_RX_DESC_FETCH);
974 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000975 case FSE_BZ_TX_DSC_ERROR_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +0100976 EFX_ERR(efx, "TX DMA Q %d reports descriptor fetch error."
977 " TX Q %d is disabled.\n", ev_sub_data, ev_sub_data);
978 efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
979 break;
980 default:
981 EFX_TRACE(efx, "channel %d unknown driver event code %d "
982 "data %04x\n", channel->channel, ev_sub_code,
983 ev_sub_data);
984 break;
985 }
986}
987
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100988int falcon_process_eventq(struct efx_channel *channel, int rx_quota)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100989{
990 unsigned int read_ptr;
991 efx_qword_t event, *p_event;
992 int ev_code;
Ben Hutchings42cbe2d2008-09-01 12:48:08 +0100993 int rx_packets = 0;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100994
995 read_ptr = channel->eventq_read_ptr;
996
997 do {
998 p_event = falcon_event(channel, read_ptr);
999 event = *p_event;
1000
1001 if (!falcon_event_present(&event))
1002 /* End of events */
1003 break;
1004
1005 EFX_TRACE(channel->efx, "channel %d event is "EFX_QWORD_FMT"\n",
1006 channel->channel, EFX_QWORD_VAL(event));
1007
1008 /* Clear this event by marking it all ones */
1009 EFX_SET_QWORD(*p_event);
1010
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001011 ev_code = EFX_QWORD_FIELD(event, FSF_AZ_EV_CODE);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001012
1013 switch (ev_code) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001014 case FSE_AZ_EV_CODE_RX_EV:
Ben Hutchings42cbe2d2008-09-01 12:48:08 +01001015 falcon_handle_rx_event(channel, &event);
1016 ++rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001017 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001018 case FSE_AZ_EV_CODE_TX_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001019 falcon_handle_tx_event(channel, &event);
1020 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001021 case FSE_AZ_EV_CODE_DRV_GEN_EV:
1022 channel->eventq_magic = EFX_QWORD_FIELD(
1023 event, FSF_AZ_DRV_GEN_EV_MAGIC);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001024 EFX_LOG(channel->efx, "channel %d received generated "
1025 "event "EFX_QWORD_FMT"\n", channel->channel,
1026 EFX_QWORD_VAL(event));
1027 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001028 case FSE_AZ_EV_CODE_GLOBAL_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001029 falcon_handle_global_event(channel, &event);
1030 break;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001031 case FSE_AZ_EV_CODE_DRIVER_EV:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001032 falcon_handle_driver_event(channel, &event);
1033 break;
1034 default:
1035 EFX_ERR(channel->efx, "channel %d unknown event type %d"
1036 " (data " EFX_QWORD_FMT ")\n", channel->channel,
1037 ev_code, EFX_QWORD_VAL(event));
1038 }
1039
1040 /* Increment read pointer */
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001041 read_ptr = (read_ptr + 1) & EFX_EVQ_MASK;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001042
Ben Hutchings42cbe2d2008-09-01 12:48:08 +01001043 } while (rx_packets < rx_quota);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001044
1045 channel->eventq_read_ptr = read_ptr;
Ben Hutchings42cbe2d2008-09-01 12:48:08 +01001046 return rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001047}
1048
1049void falcon_set_int_moderation(struct efx_channel *channel)
1050{
1051 efx_dword_t timer_cmd;
1052 struct efx_nic *efx = channel->efx;
1053
1054 /* Set timer register */
1055 if (channel->irq_moderation) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001056 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001057 FRF_AB_TC_TIMER_MODE,
1058 FFE_BB_TIMER_MODE_INT_HLDOFF,
1059 FRF_AB_TC_TIMER_VAL,
Ben Hutchings0d86ebd2009-10-23 08:32:13 +00001060 channel->irq_moderation - 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001061 } else {
1062 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001063 FRF_AB_TC_TIMER_MODE,
1064 FFE_BB_TIMER_MODE_DIS,
1065 FRF_AB_TC_TIMER_VAL, 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001066 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001067 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001068 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
1069 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001070
1071}
1072
1073/* Allocate buffer table entries for event queue */
1074int falcon_probe_eventq(struct efx_channel *channel)
1075{
1076 struct efx_nic *efx = channel->efx;
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001077 BUILD_BUG_ON(EFX_EVQ_SIZE < 512 || EFX_EVQ_SIZE > 32768 ||
1078 EFX_EVQ_SIZE & EFX_EVQ_MASK);
1079 return falcon_alloc_special_buffer(efx, &channel->eventq,
1080 EFX_EVQ_SIZE * sizeof(efx_qword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001081}
1082
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +01001083void falcon_init_eventq(struct efx_channel *channel)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001084{
1085 efx_oword_t evq_ptr;
1086 struct efx_nic *efx = channel->efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001087
1088 EFX_LOG(efx, "channel %d event queue in special buffers %d-%d\n",
1089 channel->channel, channel->eventq.index,
1090 channel->eventq.index + channel->eventq.entries - 1);
1091
1092 /* Pin event queue buffer */
Ben Hutchingsbc3c90a2008-09-01 12:48:46 +01001093 falcon_init_special_buffer(efx, &channel->eventq);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001094
1095 /* Fill event queue with all ones (i.e. empty events) */
1096 memset(channel->eventq.addr, 0xff, channel->eventq.len);
1097
1098 /* Push event queue to card */
1099 EFX_POPULATE_OWORD_3(evq_ptr,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001100 FRF_AZ_EVQ_EN, 1,
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001101 FRF_AZ_EVQ_SIZE, __ffs(channel->eventq.entries),
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001102 FRF_AZ_EVQ_BUF_BASE_ID, channel->eventq.index);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001103 efx_writeo_table(efx, &evq_ptr, efx->type->evq_ptr_tbl_base,
1104 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001105
1106 falcon_set_int_moderation(channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001107}
1108
1109void falcon_fini_eventq(struct efx_channel *channel)
1110{
1111 efx_oword_t eventq_ptr;
1112 struct efx_nic *efx = channel->efx;
1113
1114 /* Remove event queue from card */
1115 EFX_ZERO_OWORD(eventq_ptr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001116 efx_writeo_table(efx, &eventq_ptr, efx->type->evq_ptr_tbl_base,
1117 channel->channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001118
1119 /* Unpin event queue */
1120 falcon_fini_special_buffer(efx, &channel->eventq);
1121}
1122
1123/* Free buffers backing event queue */
1124void falcon_remove_eventq(struct efx_channel *channel)
1125{
1126 falcon_free_special_buffer(channel->efx, &channel->eventq);
1127}
1128
1129
1130/* Generates a test event on the event queue. A subsequent call to
1131 * process_eventq() should pick up the event and place the value of
1132 * "magic" into channel->eventq_magic;
1133 */
1134void falcon_generate_test_event(struct efx_channel *channel, unsigned int magic)
1135{
1136 efx_qword_t test_event;
1137
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001138 EFX_POPULATE_QWORD_2(test_event, FSF_AZ_EV_CODE,
1139 FSE_AZ_EV_CODE_DRV_GEN_EV,
1140 FSF_AZ_DRV_GEN_EV_MAGIC, magic);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001141 falcon_generate_event(channel, &test_event);
1142}
1143
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001144void falcon_sim_phy_event(struct efx_nic *efx)
1145{
1146 efx_qword_t phy_event;
1147
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001148 EFX_POPULATE_QWORD_1(phy_event, FSF_AZ_EV_CODE,
1149 FSE_AZ_EV_CODE_GLOBAL_EV);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001150 if (EFX_IS10G(efx))
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001151 EFX_SET_QWORD_FIELD(phy_event, FSF_AB_GLB_EV_XG_PHY0_INTR, 1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001152 else
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001153 EFX_SET_QWORD_FIELD(phy_event, FSF_AB_GLB_EV_G_PHY0_INTR, 1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001154
1155 falcon_generate_event(&efx->channel[0], &phy_event);
1156}
1157
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001158/**************************************************************************
1159 *
1160 * Flush handling
1161 *
1162 **************************************************************************/
1163
1164
1165static void falcon_poll_flush_events(struct efx_nic *efx)
1166{
1167 struct efx_channel *channel = &efx->channel[0];
1168 struct efx_tx_queue *tx_queue;
1169 struct efx_rx_queue *rx_queue;
Ben Hutchings4720bc62009-03-04 10:01:15 +00001170 unsigned int read_ptr = channel->eventq_read_ptr;
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001171 unsigned int end_ptr = (read_ptr - 1) & EFX_EVQ_MASK;
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001172
Ben Hutchings4720bc62009-03-04 10:01:15 +00001173 do {
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001174 efx_qword_t *event = falcon_event(channel, read_ptr);
1175 int ev_code, ev_sub_code, ev_queue;
1176 bool ev_failed;
Ben Hutchings4720bc62009-03-04 10:01:15 +00001177
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001178 if (!falcon_event_present(event))
1179 break;
1180
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001181 ev_code = EFX_QWORD_FIELD(*event, FSF_AZ_EV_CODE);
1182 ev_sub_code = EFX_QWORD_FIELD(*event,
1183 FSF_AZ_DRIVER_EV_SUBCODE);
1184 if (ev_code == FSE_AZ_EV_CODE_DRIVER_EV &&
1185 ev_sub_code == FSE_AZ_TX_DESCQ_FLS_DONE_EV) {
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001186 ev_queue = EFX_QWORD_FIELD(*event,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001187 FSF_AZ_DRIVER_EV_SUBDATA);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001188 if (ev_queue < EFX_TX_QUEUE_COUNT) {
1189 tx_queue = efx->tx_queue + ev_queue;
1190 tx_queue->flushed = true;
1191 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001192 } else if (ev_code == FSE_AZ_EV_CODE_DRIVER_EV &&
1193 ev_sub_code == FSE_AZ_RX_DESCQ_FLS_DONE_EV) {
1194 ev_queue = EFX_QWORD_FIELD(
1195 *event, FSF_AZ_DRIVER_EV_RX_DESCQ_ID);
1196 ev_failed = EFX_QWORD_FIELD(
1197 *event, FSF_AZ_DRIVER_EV_RX_FLUSH_FAIL);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001198 if (ev_queue < efx->n_rx_queues) {
1199 rx_queue = efx->rx_queue + ev_queue;
1200
1201 /* retry the rx flush */
1202 if (ev_failed)
1203 falcon_flush_rx_queue(rx_queue);
1204 else
1205 rx_queue->flushed = true;
1206 }
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001207 }
1208
Ben Hutchings3ffeabd2009-10-23 08:30:58 +00001209 read_ptr = (read_ptr + 1) & EFX_EVQ_MASK;
Ben Hutchings4720bc62009-03-04 10:01:15 +00001210 } while (read_ptr != end_ptr);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +01001211}
1212
1213/* Handle tx and rx flushes at the same time, since they run in
1214 * parallel in the hardware and there's no reason for us to
1215 * serialise them */
1216int falcon_flush_queues(struct efx_nic *efx)
1217{
1218 struct efx_rx_queue *rx_queue;
1219 struct efx_tx_queue *tx_queue;
1220 int i;
1221 bool outstanding;
1222
1223 /* Issue flush requests */
1224 efx_for_each_tx_queue(tx_queue, efx) {
1225 tx_queue->flushed = false;
1226 falcon_flush_tx_queue(tx_queue);
1227 }
1228 efx_for_each_rx_queue(rx_queue, efx) {
1229 rx_queue->flushed = false;
1230 falcon_flush_rx_queue(rx_queue);
1231 }
1232
1233 /* Poll the evq looking for flush completions. Since we're not pushing
1234 * any more rx or tx descriptors at this point, we're in no danger of
1235 * overflowing the evq whilst we wait */
1236 for (i = 0; i < FALCON_FLUSH_POLL_COUNT; ++i) {
1237 msleep(FALCON_FLUSH_INTERVAL);
1238 falcon_poll_flush_events(efx);
1239
1240 /* Check if every queue has been succesfully flushed */
1241 outstanding = false;
1242 efx_for_each_tx_queue(tx_queue, efx)
1243 outstanding |= !tx_queue->flushed;
1244 efx_for_each_rx_queue(rx_queue, efx)
1245 outstanding |= !rx_queue->flushed;
1246 if (!outstanding)
1247 return 0;
1248 }
1249
1250 /* Mark the queues as all flushed. We're going to return failure
1251 * leading to a reset, or fake up success anyway. "flushed" now
1252 * indicates that we tried to flush. */
1253 efx_for_each_tx_queue(tx_queue, efx) {
1254 if (!tx_queue->flushed)
1255 EFX_ERR(efx, "tx queue %d flush command timed out\n",
1256 tx_queue->queue);
1257 tx_queue->flushed = true;
1258 }
1259 efx_for_each_rx_queue(rx_queue, efx) {
1260 if (!rx_queue->flushed)
1261 EFX_ERR(efx, "rx queue %d flush command timed out\n",
1262 rx_queue->queue);
1263 rx_queue->flushed = true;
1264 }
1265
1266 if (EFX_WORKAROUND_7803(efx))
1267 return 0;
1268
1269 return -ETIMEDOUT;
1270}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001271
1272/**************************************************************************
1273 *
1274 * Falcon hardware interrupts
1275 * The hardware interrupt handler does very little work; all the event
1276 * queue processing is carried out by per-channel tasklets.
1277 *
1278 **************************************************************************/
1279
1280/* Enable/disable/generate Falcon interrupts */
1281static inline void falcon_interrupts(struct efx_nic *efx, int enabled,
1282 int force)
1283{
1284 efx_oword_t int_en_reg_ker;
1285
1286 EFX_POPULATE_OWORD_2(int_en_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001287 FRF_AZ_KER_INT_KER, force,
1288 FRF_AZ_DRV_INT_EN_KER, enabled);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001289 efx_writeo(efx, &int_en_reg_ker, FR_AZ_INT_EN_KER);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001290}
1291
1292void falcon_enable_interrupts(struct efx_nic *efx)
1293{
1294 efx_oword_t int_adr_reg_ker;
1295 struct efx_channel *channel;
1296
1297 EFX_ZERO_OWORD(*((efx_oword_t *) efx->irq_status.addr));
1298 wmb(); /* Ensure interrupt vector is clear before interrupts enabled */
1299
1300 /* Program address */
1301 EFX_POPULATE_OWORD_2(int_adr_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001302 FRF_AZ_NORM_INT_VEC_DIS_KER,
1303 EFX_INT_MODE_USE_MSI(efx),
1304 FRF_AZ_INT_ADR_KER, efx->irq_status.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001305 efx_writeo(efx, &int_adr_reg_ker, FR_AZ_INT_ADR_KER);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001306
1307 /* Enable interrupts */
1308 falcon_interrupts(efx, 1, 0);
1309
1310 /* Force processing of all the channels to get the EVQ RPTRs up to
1311 date */
Ben Hutchings64ee3122008-09-01 12:47:38 +01001312 efx_for_each_channel(channel, efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001313 efx_schedule_channel(channel);
1314}
1315
1316void falcon_disable_interrupts(struct efx_nic *efx)
1317{
1318 /* Disable interrupts */
1319 falcon_interrupts(efx, 0, 0);
1320}
1321
1322/* Generate a Falcon test interrupt
1323 * Interrupt must already have been enabled, otherwise nasty things
1324 * may happen.
1325 */
1326void falcon_generate_interrupt(struct efx_nic *efx)
1327{
1328 falcon_interrupts(efx, 1, 1);
1329}
1330
1331/* Acknowledge a legacy interrupt from Falcon
1332 *
1333 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
1334 *
1335 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
1336 * BIU. Interrupt acknowledge is read sensitive so must write instead
1337 * (then read to ensure the BIU collector is flushed)
1338 *
1339 * NB most hardware supports MSI interrupts
1340 */
1341static inline void falcon_irq_ack_a1(struct efx_nic *efx)
1342{
1343 efx_dword_t reg;
1344
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001345 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001346 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
1347 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001348}
1349
1350/* Process a fatal interrupt
1351 * Disable bus mastering ASAP and schedule a reset
1352 */
1353static irqreturn_t falcon_fatal_interrupt(struct efx_nic *efx)
1354{
1355 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001356 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001357 efx_oword_t fatal_intr;
1358 int error, mem_perr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001359
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001360 efx_reado(efx, &fatal_intr, FR_AZ_FATAL_INTR_KER);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001361 error = EFX_OWORD_FIELD(fatal_intr, FRF_AZ_FATAL_INTR);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001362
1363 EFX_ERR(efx, "SYSTEM ERROR " EFX_OWORD_FMT " status "
1364 EFX_OWORD_FMT ": %s\n", EFX_OWORD_VAL(*int_ker),
1365 EFX_OWORD_VAL(fatal_intr),
1366 error ? "disabling bus mastering" : "no recognised error");
1367 if (error == 0)
1368 goto out;
1369
1370 /* If this is a memory parity error dump which blocks are offending */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001371 mem_perr = EFX_OWORD_FIELD(fatal_intr, FRF_AZ_MEM_PERR_INT_KER);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001372 if (mem_perr) {
1373 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001374 efx_reado(efx, &reg, FR_AZ_MEM_STAT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001375 EFX_ERR(efx, "SYSTEM ERROR: memory parity error "
1376 EFX_OWORD_FMT "\n", EFX_OWORD_VAL(reg));
1377 }
1378
Ben Hutchings0a62f1a2008-09-01 12:50:14 +01001379 /* Disable both devices */
Ben Hutchingsef1bba22008-12-23 03:09:53 +00001380 pci_clear_master(efx->pci_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001381 if (FALCON_IS_DUAL_FUNC(efx))
Ben Hutchingsef1bba22008-12-23 03:09:53 +00001382 pci_clear_master(nic_data->pci_dev2);
Ben Hutchings0a62f1a2008-09-01 12:50:14 +01001383 falcon_disable_interrupts(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001384
Ben Hutchings2c3c3d02009-03-04 10:01:57 +00001385 /* Count errors and reset or disable the NIC accordingly */
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001386 if (efx->int_error_count == 0 ||
1387 time_after(jiffies, efx->int_error_expire)) {
1388 efx->int_error_count = 0;
1389 efx->int_error_expire =
Ben Hutchings2c3c3d02009-03-04 10:01:57 +00001390 jiffies + FALCON_INT_ERROR_EXPIRE * HZ;
1391 }
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001392 if (++efx->int_error_count < FALCON_MAX_INT_ERRORS) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001393 EFX_ERR(efx, "SYSTEM ERROR - reset scheduled\n");
1394 efx_schedule_reset(efx, RESET_TYPE_INT_ERROR);
1395 } else {
1396 EFX_ERR(efx, "SYSTEM ERROR - max number of errors seen."
1397 "NIC will be disabled\n");
1398 efx_schedule_reset(efx, RESET_TYPE_DISABLE);
1399 }
1400out:
1401 return IRQ_HANDLED;
1402}
1403
1404/* Handle a legacy interrupt from Falcon
1405 * Acknowledges the interrupt and schedule event queue processing.
1406 */
1407static irqreturn_t falcon_legacy_interrupt_b0(int irq, void *dev_id)
1408{
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001409 struct efx_nic *efx = dev_id;
1410 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchingsa9de9a72009-03-20 13:26:41 +00001411 irqreturn_t result = IRQ_NONE;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001412 struct efx_channel *channel;
1413 efx_dword_t reg;
1414 u32 queues;
1415 int syserr;
1416
1417 /* Read the ISR which also ACKs the interrupts */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001418 efx_readd(efx, &reg, FR_BZ_INT_ISR0);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001419 queues = EFX_EXTRACT_DWORD(reg, 0, 31);
1420
1421 /* Check to see if we have a serious error condition */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001422 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001423 if (unlikely(syserr))
1424 return falcon_fatal_interrupt(efx);
1425
Ben Hutchings8ceee662008-04-27 12:55:59 +01001426 /* Schedule processing of any interrupting queues */
Ben Hutchingsa9de9a72009-03-20 13:26:41 +00001427 efx_for_each_channel(channel, efx) {
1428 if ((queues & 1) ||
1429 falcon_event_present(
1430 falcon_event(channel, channel->eventq_read_ptr))) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001431 efx_schedule_channel(channel);
Ben Hutchingsa9de9a72009-03-20 13:26:41 +00001432 result = IRQ_HANDLED;
1433 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001434 queues >>= 1;
1435 }
1436
Ben Hutchingsa9de9a72009-03-20 13:26:41 +00001437 if (result == IRQ_HANDLED) {
1438 efx->last_irq_cpu = raw_smp_processor_id();
1439 EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_DWORD_FMT "\n",
1440 irq, raw_smp_processor_id(), EFX_DWORD_VAL(reg));
1441 }
1442
1443 return result;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001444}
1445
1446
1447static irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
1448{
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001449 struct efx_nic *efx = dev_id;
1450 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001451 struct efx_channel *channel;
1452 int syserr;
1453 int queues;
1454
1455 /* Check to see if this is our interrupt. If it isn't, we
1456 * exit without having touched the hardware.
1457 */
1458 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
1459 EFX_TRACE(efx, "IRQ %d on CPU %d not for me\n", irq,
1460 raw_smp_processor_id());
1461 return IRQ_NONE;
1462 }
1463 efx->last_irq_cpu = raw_smp_processor_id();
1464 EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
1465 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
1466
1467 /* Check to see if we have a serious error condition */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001468 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001469 if (unlikely(syserr))
1470 return falcon_fatal_interrupt(efx);
1471
1472 /* Determine interrupting queues, clear interrupt status
1473 * register and acknowledge the device interrupt.
1474 */
1475 BUILD_BUG_ON(INT_EVQS_WIDTH > EFX_MAX_CHANNELS);
1476 queues = EFX_OWORD_FIELD(*int_ker, INT_EVQS);
1477 EFX_ZERO_OWORD(*int_ker);
1478 wmb(); /* Ensure the vector is cleared before interrupt ack */
1479 falcon_irq_ack_a1(efx);
1480
1481 /* Schedule processing of any interrupting queues */
1482 channel = &efx->channel[0];
1483 while (queues) {
1484 if (queues & 0x01)
1485 efx_schedule_channel(channel);
1486 channel++;
1487 queues >>= 1;
1488 }
1489
1490 return IRQ_HANDLED;
1491}
1492
1493/* Handle an MSI interrupt from Falcon
1494 *
1495 * Handle an MSI hardware interrupt. This routine schedules event
1496 * queue processing. No interrupt acknowledgement cycle is necessary.
1497 * Also, we never need to check that the interrupt is for us, since
1498 * MSI interrupts cannot be shared.
1499 */
1500static irqreturn_t falcon_msi_interrupt(int irq, void *dev_id)
1501{
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001502 struct efx_channel *channel = dev_id;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001503 struct efx_nic *efx = channel->efx;
Ben Hutchingsd3208b52008-05-16 21:20:00 +01001504 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001505 int syserr;
1506
1507 efx->last_irq_cpu = raw_smp_processor_id();
1508 EFX_TRACE(efx, "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
1509 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
1510
1511 /* Check to see if we have a serious error condition */
1512 syserr = EFX_OWORD_FIELD(*int_ker, FATAL_INT);
1513 if (unlikely(syserr))
1514 return falcon_fatal_interrupt(efx);
1515
1516 /* Schedule processing of the channel */
1517 efx_schedule_channel(channel);
1518
1519 return IRQ_HANDLED;
1520}
1521
1522
1523/* Setup RSS indirection table.
1524 * This maps from the hash value of the packet to RXQ
1525 */
1526static void falcon_setup_rss_indir_table(struct efx_nic *efx)
1527{
1528 int i = 0;
1529 unsigned long offset;
1530 efx_dword_t dword;
1531
Ben Hutchings55668612008-05-16 21:16:10 +01001532 if (falcon_rev(efx) < FALCON_REV_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001533 return;
1534
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001535 for (offset = FR_BZ_RX_INDIRECTION_TBL;
1536 offset < FR_BZ_RX_INDIRECTION_TBL + 0x800;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001537 offset += 0x10) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001538 EFX_POPULATE_DWORD_1(dword, FRF_BZ_IT_QUEUE,
Ben Hutchings8831da72008-09-01 12:47:48 +01001539 i % efx->n_rx_queues);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001540 efx_writed(efx, &dword, offset);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001541 i++;
1542 }
1543}
1544
1545/* Hook interrupt handler(s)
1546 * Try MSI and then legacy interrupts.
1547 */
1548int falcon_init_interrupt(struct efx_nic *efx)
1549{
1550 struct efx_channel *channel;
1551 int rc;
1552
1553 if (!EFX_INT_MODE_USE_MSI(efx)) {
1554 irq_handler_t handler;
Ben Hutchings55668612008-05-16 21:16:10 +01001555 if (falcon_rev(efx) >= FALCON_REV_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001556 handler = falcon_legacy_interrupt_b0;
1557 else
1558 handler = falcon_legacy_interrupt_a1;
1559
1560 rc = request_irq(efx->legacy_irq, handler, IRQF_SHARED,
1561 efx->name, efx);
1562 if (rc) {
1563 EFX_ERR(efx, "failed to hook legacy IRQ %d\n",
1564 efx->pci_dev->irq);
1565 goto fail1;
1566 }
1567 return 0;
1568 }
1569
1570 /* Hook MSI or MSI-X interrupt */
Ben Hutchings64ee3122008-09-01 12:47:38 +01001571 efx_for_each_channel(channel, efx) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001572 rc = request_irq(channel->irq, falcon_msi_interrupt,
1573 IRQF_PROBE_SHARED, /* Not shared */
Ben Hutchings56536e92008-12-12 21:37:02 -08001574 channel->name, channel);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001575 if (rc) {
1576 EFX_ERR(efx, "failed to hook IRQ %d\n", channel->irq);
1577 goto fail2;
1578 }
1579 }
1580
1581 return 0;
1582
1583 fail2:
Ben Hutchings64ee3122008-09-01 12:47:38 +01001584 efx_for_each_channel(channel, efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001585 free_irq(channel->irq, channel);
1586 fail1:
1587 return rc;
1588}
1589
1590void falcon_fini_interrupt(struct efx_nic *efx)
1591{
1592 struct efx_channel *channel;
1593 efx_oword_t reg;
1594
1595 /* Disable MSI/MSI-X interrupts */
Ben Hutchings64ee3122008-09-01 12:47:38 +01001596 efx_for_each_channel(channel, efx) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001597 if (channel->irq)
1598 free_irq(channel->irq, channel);
Ben Hutchingsb3475642008-05-16 21:15:49 +01001599 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001600
1601 /* ACK legacy interrupt */
Ben Hutchings55668612008-05-16 21:16:10 +01001602 if (falcon_rev(efx) >= FALCON_REV_B0)
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001603 efx_reado(efx, &reg, FR_BZ_INT_ISR0);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001604 else
1605 falcon_irq_ack_a1(efx);
1606
1607 /* Disable legacy interrupt */
1608 if (efx->legacy_irq)
1609 free_irq(efx->legacy_irq, efx);
1610}
1611
1612/**************************************************************************
1613 *
1614 * EEPROM/flash
1615 *
1616 **************************************************************************
1617 */
1618
Ben Hutchings23d30f02008-12-12 21:56:11 -08001619#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001620
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001621static int falcon_spi_poll(struct efx_nic *efx)
1622{
1623 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001624 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001625 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001626}
1627
Ben Hutchings8ceee662008-04-27 12:55:59 +01001628/* Wait for SPI command completion */
1629static int falcon_spi_wait(struct efx_nic *efx)
1630{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001631 /* Most commands will finish quickly, so we start polling at
1632 * very short intervals. Sometimes the command may have to
1633 * wait for VPD or expansion ROM access outside of our
1634 * control, so we allow up to 100 ms. */
1635 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
1636 int i;
1637
1638 for (i = 0; i < 10; i++) {
1639 if (!falcon_spi_poll(efx))
1640 return 0;
1641 udelay(10);
1642 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001643
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001644 for (;;) {
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001645 if (!falcon_spi_poll(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001646 return 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001647 if (time_after_eq(jiffies, timeout)) {
1648 EFX_ERR(efx, "timed out waiting for SPI\n");
1649 return -ETIMEDOUT;
1650 }
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001651 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001652 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001653}
1654
Ben Hutchingsf4150722008-11-04 20:34:28 +00001655int falcon_spi_cmd(const struct efx_spi_device *spi,
1656 unsigned int command, int address,
Ben Hutchings23d30f02008-12-12 21:56:11 -08001657 const void *in, void *out, size_t len)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001658{
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001659 struct efx_nic *efx = spi->efx;
1660 bool addressed = (address >= 0);
1661 bool reading = (out != NULL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001662 efx_oword_t reg;
1663 int rc;
1664
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001665 /* Input validation */
1666 if (len > FALCON_SPI_MAX_LEN)
1667 return -EINVAL;
Ben Hutchingsf4150722008-11-04 20:34:28 +00001668 BUG_ON(!mutex_is_locked(&efx->spi_lock));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001669
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001670 /* Check that previous command is not still running */
1671 rc = falcon_spi_poll(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001672 if (rc)
1673 return rc;
1674
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001675 /* Program address register, if we have an address */
1676 if (addressed) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001677 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001678 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001679 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001680
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001681 /* Program data register, if we have data */
1682 if (in != NULL) {
1683 memcpy(&reg, in, len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001684 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001685 }
1686
1687 /* Issue read/write command */
Ben Hutchings8ceee662008-04-27 12:55:59 +01001688 EFX_POPULATE_OWORD_7(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001689 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
1690 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
1691 FRF_AB_EE_SPI_HCMD_DABCNT, len,
1692 FRF_AB_EE_SPI_HCMD_READ, reading,
1693 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
1694 FRF_AB_EE_SPI_HCMD_ADBCNT,
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001695 (addressed ? spi->addr_len : 0),
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001696 FRF_AB_EE_SPI_HCMD_ENC, command);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001697 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001698
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001699 /* Wait for read/write to complete */
Ben Hutchings8ceee662008-04-27 12:55:59 +01001700 rc = falcon_spi_wait(efx);
1701 if (rc)
1702 return rc;
1703
1704 /* Read data */
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001705 if (out != NULL) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001706 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001707 memcpy(out, &reg, len);
1708 }
1709
Ben Hutchings8ceee662008-04-27 12:55:59 +01001710 return 0;
1711}
1712
Ben Hutchings23d30f02008-12-12 21:56:11 -08001713static size_t
1714falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001715{
1716 return min(FALCON_SPI_MAX_LEN,
1717 (spi->block_size - (start & (spi->block_size - 1))));
1718}
1719
1720static inline u8
1721efx_spi_munge_command(const struct efx_spi_device *spi,
1722 const u8 command, const unsigned int address)
1723{
1724 return command | (((address >> 8) & spi->munge_address) << 3);
1725}
1726
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001727/* Wait up to 10 ms for buffered write completion */
1728int falcon_spi_wait_write(const struct efx_spi_device *spi)
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001729{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001730 struct efx_nic *efx = spi->efx;
1731 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001732 u8 status;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001733 int rc;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001734
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001735 for (;;) {
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001736 rc = falcon_spi_cmd(spi, SPI_RDSR, -1, NULL,
1737 &status, sizeof(status));
1738 if (rc)
1739 return rc;
1740 if (!(status & SPI_STATUS_NRDY))
1741 return 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001742 if (time_after_eq(jiffies, timeout)) {
1743 EFX_ERR(efx, "SPI write timeout on device %d"
1744 " last status=0x%02x\n",
1745 spi->device_id, status);
1746 return -ETIMEDOUT;
1747 }
1748 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001749 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001750}
1751
1752int falcon_spi_read(const struct efx_spi_device *spi, loff_t start,
1753 size_t len, size_t *retlen, u8 *buffer)
1754{
Ben Hutchings23d30f02008-12-12 21:56:11 -08001755 size_t block_len, pos = 0;
1756 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001757 int rc = 0;
1758
1759 while (pos < len) {
Ben Hutchings23d30f02008-12-12 21:56:11 -08001760 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001761
1762 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
1763 rc = falcon_spi_cmd(spi, command, start + pos, NULL,
1764 buffer + pos, block_len);
1765 if (rc)
1766 break;
1767 pos += block_len;
1768
1769 /* Avoid locking up the system */
1770 cond_resched();
1771 if (signal_pending(current)) {
1772 rc = -EINTR;
1773 break;
1774 }
1775 }
1776
1777 if (retlen)
1778 *retlen = pos;
1779 return rc;
1780}
1781
1782int falcon_spi_write(const struct efx_spi_device *spi, loff_t start,
1783 size_t len, size_t *retlen, const u8 *buffer)
1784{
1785 u8 verify_buffer[FALCON_SPI_MAX_LEN];
Ben Hutchings23d30f02008-12-12 21:56:11 -08001786 size_t block_len, pos = 0;
1787 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001788 int rc = 0;
1789
1790 while (pos < len) {
1791 rc = falcon_spi_cmd(spi, SPI_WREN, -1, NULL, NULL, 0);
1792 if (rc)
1793 break;
1794
Ben Hutchings23d30f02008-12-12 21:56:11 -08001795 block_len = min(len - pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001796 falcon_spi_write_limit(spi, start + pos));
1797 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
1798 rc = falcon_spi_cmd(spi, command, start + pos,
1799 buffer + pos, NULL, block_len);
1800 if (rc)
1801 break;
1802
Ben Hutchingsbe4ea892008-12-12 21:33:50 -08001803 rc = falcon_spi_wait_write(spi);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001804 if (rc)
1805 break;
1806
1807 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
1808 rc = falcon_spi_cmd(spi, command, start + pos,
1809 NULL, verify_buffer, block_len);
1810 if (memcmp(verify_buffer, buffer + pos, block_len)) {
1811 rc = -EIO;
1812 break;
1813 }
1814
1815 pos += block_len;
1816
1817 /* Avoid locking up the system */
1818 cond_resched();
1819 if (signal_pending(current)) {
1820 rc = -EINTR;
1821 break;
1822 }
1823 }
1824
1825 if (retlen)
1826 *retlen = pos;
1827 return rc;
1828}
1829
Ben Hutchings8ceee662008-04-27 12:55:59 +01001830/**************************************************************************
1831 *
1832 * MAC wrapper
1833 *
1834 **************************************************************************
1835 */
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001836
1837static int falcon_reset_macs(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001838{
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001839 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001840 int count;
1841
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001842 if (falcon_rev(efx) < FALCON_REV_B0) {
1843 /* It's not safe to use GLB_CTL_REG to reset the
1844 * macs, so instead use the internal MAC resets
1845 */
1846 if (!EFX_IS10G(efx)) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001847 EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001848 efx_writeo(efx, &reg, FR_AB_GM_CFG1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001849 udelay(1000);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001850
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001851 EFX_POPULATE_OWORD_1(reg, FRF_AB_GM_SW_RST, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001852 efx_writeo(efx, &reg, FR_AB_GM_CFG1);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001853 udelay(1000);
1854 return 0;
1855 } else {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001856 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001857 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001858
1859 for (count = 0; count < 10000; count++) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001860 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001861 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
1862 0)
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001863 return 0;
1864 udelay(10);
1865 }
1866
1867 EFX_ERR(efx, "timed out waiting for XMAC core reset\n");
1868 return -ETIMEDOUT;
1869 }
1870 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001871
1872 /* MAC stats will fail whilst the TX fifo is draining. Serialise
1873 * the drain sequence with the statistics fetch */
Ben Hutchings1974cc22009-01-29 18:00:07 +00001874 efx_stats_disable(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001875
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001876 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001877 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001878 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001879
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001880 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001881 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
1882 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
1883 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001884 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001885
1886 count = 0;
1887 while (1) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001888 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001889 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
1890 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
1891 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001892 EFX_LOG(efx, "Completed MAC reset after %d loops\n",
1893 count);
1894 break;
1895 }
1896 if (count > 20) {
1897 EFX_ERR(efx, "MAC reset failed\n");
1898 break;
1899 }
1900 count++;
1901 udelay(10);
1902 }
1903
Ben Hutchings1974cc22009-01-29 18:00:07 +00001904 efx_stats_enable(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001905
1906 /* If we've reset the EM block and the link is up, then
1907 * we'll have to kick the XAUI link so the PHY can recover */
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001908 if (efx->link_state.up && EFX_IS10G(efx) && EFX_WORKAROUND_5147(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001909 falcon_reset_xaui(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001910
1911 return 0;
1912}
1913
1914void falcon_drain_tx_fifo(struct efx_nic *efx)
1915{
1916 efx_oword_t reg;
1917
1918 if ((falcon_rev(efx) < FALCON_REV_B0) ||
1919 (efx->loopback_mode != LOOPBACK_NONE))
1920 return;
1921
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001922 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001923 /* There is no point in draining more than once */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001924 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001925 return;
1926
1927 falcon_reset_macs(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001928}
1929
1930void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
1931{
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001932 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001933
Ben Hutchings55668612008-05-16 21:16:10 +01001934 if (falcon_rev(efx) < FALCON_REV_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001935 return;
1936
1937 /* Isolate the MAC -> RX */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001938 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001939 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001940 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001941
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001942 if (!efx->link_state.up)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001943 falcon_drain_tx_fifo(efx);
1944}
1945
1946void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
1947{
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001948 struct efx_link_state *link_state = &efx->link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001949 efx_oword_t reg;
1950 int link_speed;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001951 bool tx_fc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001952
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001953 switch (link_state->speed) {
Ben Hutchingsf31a45d2008-12-12 21:43:33 -08001954 case 10000: link_speed = 3; break;
1955 case 1000: link_speed = 2; break;
1956 case 100: link_speed = 1; break;
1957 default: link_speed = 0; break;
1958 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001959 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
1960 * as advertised. Disable to ensure packets are not
1961 * indefinitely held and TX queue can be flushed at any point
1962 * while the link is down. */
1963 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001964 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
1965 FRF_AB_MAC_BCAD_ACPT, 1,
1966 FRF_AB_MAC_UC_PROM, efx->promiscuous,
1967 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
1968 FRF_AB_MAC_SPEED, link_speed);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001969 /* On B0, MAC backpressure can be disabled and packets get
1970 * discarded. */
Ben Hutchings55668612008-05-16 21:16:10 +01001971 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001972 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001973 !link_state->up);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001974 }
1975
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001976 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001977
1978 /* Restore the multicast hash registers. */
1979 falcon_set_multicast_hash(efx);
1980
1981 /* Transmission of pause frames when RX crosses the threshold is
1982 * covered by RX_XOFF_MAC_EN and XM_TX_CFG_REG:XM_FCNTL.
1983 * Action on receipt of pause frames is controller by XM_DIS_FCNTL */
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001984 tx_fc = !!(efx->link_state.fc & EFX_FC_TX);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001985 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001986 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, tx_fc);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001987
1988 /* Unisolate the MAC -> RX */
Ben Hutchings55668612008-05-16 21:16:10 +01001989 if (falcon_rev(efx) >= FALCON_REV_B0)
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001990 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001991 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001992}
1993
1994int falcon_dma_stats(struct efx_nic *efx, unsigned int done_offset)
1995{
1996 efx_oword_t reg;
1997 u32 *dma_done;
1998 int i;
1999
2000 if (disable_dma_stats)
2001 return 0;
2002
2003 /* Statistics fetch will fail if the MAC is in TX drain */
Ben Hutchings55668612008-05-16 21:16:10 +01002004 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002005 efx_oword_t temp;
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002006 efx_reado(efx, &temp, FR_AB_MAC_CTRL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002007 if (EFX_OWORD_FIELD(temp, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings8ceee662008-04-27 12:55:59 +01002008 return 0;
2009 }
2010
2011 dma_done = (efx->stats_buffer.addr + done_offset);
2012 *dma_done = FALCON_STATS_NOT_DONE;
2013 wmb(); /* ensure done flag is clear */
2014
2015 /* Initiate DMA transfer of stats */
2016 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002017 FRF_AB_MAC_STAT_DMA_CMD, 1,
2018 FRF_AB_MAC_STAT_DMA_ADR,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002019 efx->stats_buffer.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002020 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002021
2022 /* Wait for transfer to complete */
2023 for (i = 0; i < 400; i++) {
Ben Hutchings1d0680f2008-09-01 12:50:08 +01002024 if (*(volatile u32 *)dma_done == FALCON_STATS_DONE) {
2025 rmb(); /* Ensure the stats are valid. */
Ben Hutchings8ceee662008-04-27 12:55:59 +01002026 return 0;
Ben Hutchings1d0680f2008-09-01 12:50:08 +01002027 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01002028 udelay(10);
2029 }
2030
2031 EFX_ERR(efx, "timed out waiting for statistics\n");
2032 return -ETIMEDOUT;
2033}
2034
2035/**************************************************************************
2036 *
2037 * PHY access via GMII
2038 *
2039 **************************************************************************
2040 */
2041
Ben Hutchings8ceee662008-04-27 12:55:59 +01002042/* Wait for GMII access to complete */
2043static int falcon_gmii_wait(struct efx_nic *efx)
2044{
2045 efx_dword_t md_stat;
2046 int count;
2047
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002048 /* wait upto 50ms - taken max from datasheet */
2049 for (count = 0; count < 5000; count++) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002050 efx_readd(efx, &md_stat, FR_AB_MD_STAT);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002051 if (EFX_DWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
2052 if (EFX_DWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
2053 EFX_DWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002054 EFX_ERR(efx, "error from GMII access "
2055 EFX_DWORD_FMT"\n",
2056 EFX_DWORD_VAL(md_stat));
2057 return -EIO;
2058 }
2059 return 0;
2060 }
2061 udelay(10);
2062 }
2063 EFX_ERR(efx, "timed out waiting for GMII\n");
2064 return -ETIMEDOUT;
2065}
2066
Ben Hutchings68e7f452009-04-29 08:05:08 +00002067/* Write an MDIO register of a PHY connected to Falcon. */
2068static int falcon_mdio_write(struct net_device *net_dev,
2069 int prtad, int devad, u16 addr, u16 value)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002070{
Ben Hutchings767e4682008-09-01 12:43:14 +01002071 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002072 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +00002073 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002074
Ben Hutchings68e7f452009-04-29 08:05:08 +00002075 EFX_REGDUMP(efx, "writing MDIO %d register %d.%d with 0x%04x\n",
2076 prtad, devad, addr, value);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002077
2078 spin_lock_bh(&efx->phy_lock);
2079
Ben Hutchings68e7f452009-04-29 08:05:08 +00002080 /* Check MDIO not currently being accessed */
2081 rc = falcon_gmii_wait(efx);
2082 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002083 goto out;
2084
2085 /* Write the address/ID register */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002086 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002087 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002088
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002089 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
2090 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002091 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002092
2093 /* Write data */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002094 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002095 efx_writeo(efx, &reg, FR_AB_MD_TXD);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002096
2097 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002098 FRF_AB_MD_WRC, 1,
2099 FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002100 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002101
2102 /* Wait for data to be written */
Ben Hutchings68e7f452009-04-29 08:05:08 +00002103 rc = falcon_gmii_wait(efx);
2104 if (rc) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002105 /* Abort the write operation */
2106 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002107 FRF_AB_MD_WRC, 0,
2108 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002109 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002110 udelay(10);
2111 }
2112
2113 out:
2114 spin_unlock_bh(&efx->phy_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +00002115 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002116}
2117
Ben Hutchings68e7f452009-04-29 08:05:08 +00002118/* Read an MDIO register of a PHY connected to Falcon. */
2119static int falcon_mdio_read(struct net_device *net_dev,
2120 int prtad, int devad, u16 addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002121{
Ben Hutchings767e4682008-09-01 12:43:14 +01002122 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002123 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +00002124 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002125
2126 spin_lock_bh(&efx->phy_lock);
2127
Ben Hutchings68e7f452009-04-29 08:05:08 +00002128 /* Check MDIO not currently being accessed */
2129 rc = falcon_gmii_wait(efx);
2130 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +01002131 goto out;
2132
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002133 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002134 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002135
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002136 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
2137 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002138 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002139
2140 /* Request data to be read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002141 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002142 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002143
2144 /* Wait for data to become available */
Ben Hutchings68e7f452009-04-29 08:05:08 +00002145 rc = falcon_gmii_wait(efx);
2146 if (rc == 0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002147 efx_reado(efx, &reg, FR_AB_MD_RXD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002148 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
Ben Hutchings68e7f452009-04-29 08:05:08 +00002149 EFX_REGDUMP(efx, "read from MDIO %d register %d.%d, got %04x\n",
2150 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002151 } else {
2152 /* Abort the read operation */
2153 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002154 FRF_AB_MD_RIC, 0,
2155 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002156 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002157
Ben Hutchings68e7f452009-04-29 08:05:08 +00002158 EFX_LOG(efx, "read from MDIO %d register %d.%d, got error %d\n",
2159 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002160 }
2161
2162 out:
2163 spin_unlock_bh(&efx->phy_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +00002164 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002165}
2166
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002167int falcon_switch_mac(struct efx_nic *efx)
2168{
2169 struct efx_mac_operations *old_mac_op = efx->mac_op;
2170 efx_oword_t nic_stat;
2171 unsigned strap_val;
Ben Hutchings1974cc22009-01-29 18:00:07 +00002172 int rc = 0;
2173
2174 /* Don't try to fetch MAC stats while we're switching MACs */
2175 efx_stats_disable(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002176
2177 /* Internal loopbacks override the phy speed setting */
2178 if (efx->loopback_mode == LOOPBACK_GMAC) {
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00002179 efx->link_state.speed = 1000;
2180 efx->link_state.fd = true;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002181 } else if (LOOPBACK_INTERNAL(efx)) {
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00002182 efx->link_state.speed = 10000;
2183 efx->link_state.fd = true;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002184 }
2185
Steve Hodgson0cc1283872009-01-29 17:49:59 +00002186 WARN_ON(!mutex_is_locked(&efx->mac_lock));
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002187 efx->mac_op = (EFX_IS10G(efx) ?
2188 &falcon_xmac_operations : &falcon_gmac_operations);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002189
Steve Hodgson0cc1283872009-01-29 17:49:59 +00002190 /* Always push the NIC_STAT_REG setting even if the mac hasn't
2191 * changed, because this function is run post online reset */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002192 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002193 strap_val = EFX_IS10G(efx) ? 5 : 3;
2194 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002195 EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP_EN, 1);
2196 EFX_SET_OWORD_FIELD(nic_stat, FRF_BB_EE_STRAP, strap_val);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002197 efx_writeo(efx, &nic_stat, FR_AB_NIC_STAT);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002198 } else {
2199 /* Falcon A1 does not support 1G/10G speed switching
2200 * and must not be used with a PHY that does. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002201 BUG_ON(EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_PINS) !=
2202 strap_val);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002203 }
2204
Steve Hodgson0cc1283872009-01-29 17:49:59 +00002205 if (old_mac_op == efx->mac_op)
Ben Hutchings1974cc22009-01-29 18:00:07 +00002206 goto out;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002207
2208 EFX_LOG(efx, "selected %cMAC\n", EFX_IS10G(efx) ? 'X' : 'G');
Steve Hodgson0cc1283872009-01-29 17:49:59 +00002209 /* Not all macs support a mac-level link state */
2210 efx->mac_up = true;
2211
Ben Hutchings1974cc22009-01-29 18:00:07 +00002212 rc = falcon_reset_macs(efx);
2213out:
2214 efx_stats_enable(efx);
2215 return rc;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002216}
2217
Ben Hutchings8ceee662008-04-27 12:55:59 +01002218/* This call is responsible for hooking in the MAC and PHY operations */
2219int falcon_probe_port(struct efx_nic *efx)
2220{
2221 int rc;
2222
Ben Hutchings96c457262009-10-23 08:32:42 +00002223 switch (efx->phy_type) {
2224 case PHY_TYPE_SFX7101:
2225 efx->phy_op = &falcon_sfx7101_phy_ops;
2226 break;
2227 case PHY_TYPE_SFT9001A:
2228 case PHY_TYPE_SFT9001B:
2229 efx->phy_op = &falcon_sft9001_phy_ops;
2230 break;
2231 case PHY_TYPE_QT2022C2:
2232 case PHY_TYPE_QT2025C:
Ben Hutchingsb37b62f2009-10-23 08:33:42 +00002233 efx->phy_op = &falcon_qt202x_phy_ops;
Ben Hutchings96c457262009-10-23 08:32:42 +00002234 break;
2235 default:
2236 EFX_ERR(efx, "Unknown PHY type %d\n",
2237 efx->phy_type);
2238 return -ENODEV;
2239 }
2240
2241 if (efx->phy_op->macs & EFX_XMAC)
2242 efx->loopback_modes |= ((1 << LOOPBACK_XGMII) |
2243 (1 << LOOPBACK_XGXS) |
2244 (1 << LOOPBACK_XAUI));
2245 if (efx->phy_op->macs & EFX_GMAC)
2246 efx->loopback_modes |= (1 << LOOPBACK_GMAC);
2247 efx->loopback_modes |= efx->phy_op->loopbacks;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002248
Ben Hutchings68e7f452009-04-29 08:05:08 +00002249 /* Set up MDIO structure for PHY */
2250 efx->mdio.mmds = efx->phy_op->mmds;
2251 efx->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
2252 efx->mdio.mdio_read = falcon_mdio_read;
2253 efx->mdio.mdio_write = falcon_mdio_write;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002254
2255 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
Ben Hutchings55668612008-05-16 21:16:10 +01002256 if (falcon_rev(efx) >= FALCON_REV_B0)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -08002257 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002258 else
Ben Hutchings04cc8ca2008-12-12 21:50:46 -08002259 efx->wanted_fc = EFX_FC_RX;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002260
2261 /* Allocate buffer for stats */
2262 rc = falcon_alloc_buffer(efx, &efx->stats_buffer,
2263 FALCON_MAC_STATS_SIZE);
2264 if (rc)
2265 return rc;
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +05302266 EFX_LOG(efx, "stats buffer at %llx (virt %p phys %llx)\n",
2267 (u64)efx->stats_buffer.dma_addr,
Ben Hutchings8ceee662008-04-27 12:55:59 +01002268 efx->stats_buffer.addr,
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +05302269 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002270
2271 return 0;
2272}
2273
2274void falcon_remove_port(struct efx_nic *efx)
2275{
2276 falcon_free_buffer(efx, &efx->stats_buffer);
2277}
2278
2279/**************************************************************************
2280 *
2281 * Multicast filtering
2282 *
2283 **************************************************************************
2284 */
2285
2286void falcon_set_multicast_hash(struct efx_nic *efx)
2287{
2288 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
2289
2290 /* Broadcast packets go through the multicast hash filter.
2291 * ether_crc_le() of the broadcast address is 0xbe2612ff
2292 * so we always add bit 0xff to the mask.
2293 */
2294 set_bit_le(0xff, mc_hash->byte);
2295
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002296 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
2297 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002298}
2299
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002300
2301/**************************************************************************
2302 *
2303 * Falcon test code
2304 *
2305 **************************************************************************/
2306
2307int falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
2308{
2309 struct falcon_nvconfig *nvconfig;
2310 struct efx_spi_device *spi;
2311 void *region;
2312 int rc, magic_num, struct_ver;
2313 __le16 *word, *limit;
2314 u32 csum;
2315
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002316 spi = efx->spi_flash ? efx->spi_flash : efx->spi_eeprom;
2317 if (!spi)
2318 return -EINVAL;
2319
Ben Hutchings0a95f562008-11-04 20:33:11 +00002320 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002321 if (!region)
2322 return -ENOMEM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002323 nvconfig = region + FALCON_NVCONFIG_OFFSET;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002324
Ben Hutchingsf4150722008-11-04 20:34:28 +00002325 mutex_lock(&efx->spi_lock);
Ben Hutchings0a95f562008-11-04 20:33:11 +00002326 rc = falcon_spi_read(spi, 0, FALCON_NVCONFIG_END, NULL, region);
Ben Hutchingsf4150722008-11-04 20:34:28 +00002327 mutex_unlock(&efx->spi_lock);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002328 if (rc) {
2329 EFX_ERR(efx, "Failed to read %s\n",
2330 efx->spi_flash ? "flash" : "EEPROM");
2331 rc = -EIO;
2332 goto out;
2333 }
2334
2335 magic_num = le16_to_cpu(nvconfig->board_magic_num);
2336 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
2337
2338 rc = -EINVAL;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002339 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002340 EFX_ERR(efx, "NVRAM bad magic 0x%x\n", magic_num);
2341 goto out;
2342 }
2343 if (struct_ver < 2) {
2344 EFX_ERR(efx, "NVRAM has ancient version 0x%x\n", struct_ver);
2345 goto out;
2346 } else if (struct_ver < 4) {
2347 word = &nvconfig->board_magic_num;
2348 limit = (__le16 *) (nvconfig + 1);
2349 } else {
2350 word = region;
Ben Hutchings0a95f562008-11-04 20:33:11 +00002351 limit = region + FALCON_NVCONFIG_END;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002352 }
2353 for (csum = 0; word < limit; ++word)
2354 csum += le16_to_cpu(*word);
2355
2356 if (~csum & 0xffff) {
2357 EFX_ERR(efx, "NVRAM has incorrect checksum\n");
2358 goto out;
2359 }
2360
2361 rc = 0;
2362 if (nvconfig_out)
2363 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
2364
2365 out:
2366 kfree(region);
2367 return rc;
2368}
2369
2370/* Registers tested in the falcon register test */
2371static struct {
2372 unsigned address;
2373 efx_oword_t mask;
2374} efx_test_registers[] = {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002375 { FR_AZ_ADR_REGION,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002376 EFX_OWORD32(0x0001FFFF, 0x0001FFFF, 0x0001FFFF, 0x0001FFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002377 { FR_AZ_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002378 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002379 { FR_AZ_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002380 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002381 { FR_AZ_TX_RESERVED,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002382 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002383 { FR_AB_MAC_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002384 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002385 { FR_AZ_SRM_TX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002386 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002387 { FR_AZ_RX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002388 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002389 { FR_AZ_RX_DC_PF_WM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002390 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002391 { FR_BZ_DP_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002392 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002393 { FR_AB_GM_CFG2,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002394 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002395 { FR_AB_GMF_CFG0,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002396 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002397 { FR_AB_XM_GLB_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002398 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002399 { FR_AB_XM_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002400 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002401 { FR_AB_XM_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002402 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002403 { FR_AB_XM_RX_PARAM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002404 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002405 { FR_AB_XM_FC,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002406 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002407 { FR_AB_XM_ADR_LO,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002408 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002409 { FR_AB_XX_SD_CTL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002410 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
2411};
2412
2413static bool efx_masked_compare_oword(const efx_oword_t *a, const efx_oword_t *b,
2414 const efx_oword_t *mask)
2415{
2416 return ((a->u64[0] ^ b->u64[0]) & mask->u64[0]) ||
2417 ((a->u64[1] ^ b->u64[1]) & mask->u64[1]);
2418}
2419
2420int falcon_test_registers(struct efx_nic *efx)
2421{
2422 unsigned address = 0, i, j;
2423 efx_oword_t mask, imask, original, reg, buf;
2424
2425 /* Falcon should be in loopback to isolate the XMAC from the PHY */
2426 WARN_ON(!LOOPBACK_INTERNAL(efx));
2427
2428 for (i = 0; i < ARRAY_SIZE(efx_test_registers); ++i) {
2429 address = efx_test_registers[i].address;
2430 mask = imask = efx_test_registers[i].mask;
2431 EFX_INVERT_OWORD(imask);
2432
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002433 efx_reado(efx, &original, address);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002434
2435 /* bit sweep on and off */
2436 for (j = 0; j < 128; j++) {
2437 if (!EFX_EXTRACT_OWORD32(mask, j, j))
2438 continue;
2439
2440 /* Test this testable bit can be set in isolation */
2441 EFX_AND_OWORD(reg, original, mask);
2442 EFX_SET_OWORD32(reg, j, j, 1);
2443
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002444 efx_writeo(efx, &reg, address);
2445 efx_reado(efx, &buf, address);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002446
2447 if (efx_masked_compare_oword(&reg, &buf, &mask))
2448 goto fail;
2449
2450 /* Test this testable bit can be cleared in isolation */
2451 EFX_OR_OWORD(reg, original, mask);
2452 EFX_SET_OWORD32(reg, j, j, 0);
2453
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002454 efx_writeo(efx, &reg, address);
2455 efx_reado(efx, &buf, address);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002456
2457 if (efx_masked_compare_oword(&reg, &buf, &mask))
2458 goto fail;
2459 }
2460
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002461 efx_writeo(efx, &original, address);
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002462 }
2463
2464 return 0;
2465
2466fail:
2467 EFX_ERR(efx, "wrote "EFX_OWORD_FMT" read "EFX_OWORD_FMT
2468 " at address 0x%x mask "EFX_OWORD_FMT"\n", EFX_OWORD_VAL(reg),
2469 EFX_OWORD_VAL(buf), address, EFX_OWORD_VAL(mask));
2470 return -EIO;
2471}
2472
Ben Hutchings8ceee662008-04-27 12:55:59 +01002473/**************************************************************************
2474 *
2475 * Device reset
2476 *
2477 **************************************************************************
2478 */
2479
2480/* Resets NIC to known state. This routine must be called in process
2481 * context and is allowed to sleep. */
2482int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
2483{
2484 struct falcon_nic_data *nic_data = efx->nic_data;
2485 efx_oword_t glb_ctl_reg_ker;
2486 int rc;
2487
Ben Hutchingsc4593022009-11-23 16:08:17 +00002488 EFX_LOG(efx, "performing %s hardware reset\n", RESET_TYPE(method));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002489
2490 /* Initiate device reset */
2491 if (method == RESET_TYPE_WORLD) {
2492 rc = pci_save_state(efx->pci_dev);
2493 if (rc) {
2494 EFX_ERR(efx, "failed to backup PCI state of primary "
2495 "function prior to hardware reset\n");
2496 goto fail1;
2497 }
2498 if (FALCON_IS_DUAL_FUNC(efx)) {
2499 rc = pci_save_state(nic_data->pci_dev2);
2500 if (rc) {
2501 EFX_ERR(efx, "failed to backup PCI state of "
2502 "secondary function prior to "
2503 "hardware reset\n");
2504 goto fail2;
2505 }
2506 }
2507
2508 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002509 FRF_AB_EXT_PHY_RST_DUR,
2510 FFE_AB_EXT_PHY_RST_DUR_10240US,
2511 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002512 } else {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002513 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002514 /* exclude PHY from "invisible" reset */
2515 FRF_AB_EXT_PHY_RST_CTL,
2516 method == RESET_TYPE_INVISIBLE,
2517 /* exclude EEPROM/flash and PCIe */
2518 FRF_AB_PCIE_CORE_RST_CTL, 1,
2519 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
2520 FRF_AB_PCIE_SD_RST_CTL, 1,
2521 FRF_AB_EE_RST_CTL, 1,
2522 FRF_AB_EXT_PHY_RST_DUR,
2523 FFE_AB_EXT_PHY_RST_DUR_10240US,
2524 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002525 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002526 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002527
2528 EFX_LOG(efx, "waiting for hardware reset\n");
2529 schedule_timeout_uninterruptible(HZ / 20);
2530
2531 /* Restore PCI configuration if needed */
2532 if (method == RESET_TYPE_WORLD) {
2533 if (FALCON_IS_DUAL_FUNC(efx)) {
2534 rc = pci_restore_state(nic_data->pci_dev2);
2535 if (rc) {
2536 EFX_ERR(efx, "failed to restore PCI config for "
2537 "the secondary function\n");
2538 goto fail3;
2539 }
2540 }
2541 rc = pci_restore_state(efx->pci_dev);
2542 if (rc) {
2543 EFX_ERR(efx, "failed to restore PCI config for the "
2544 "primary function\n");
2545 goto fail4;
2546 }
2547 EFX_LOG(efx, "successfully restored PCI config\n");
2548 }
2549
2550 /* Assert that reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002551 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002552 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002553 rc = -ETIMEDOUT;
2554 EFX_ERR(efx, "timed out waiting for hardware reset\n");
2555 goto fail5;
2556 }
2557 EFX_LOG(efx, "hardware reset complete\n");
2558
2559 return 0;
2560
2561 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
2562fail2:
2563fail3:
2564 pci_restore_state(efx->pci_dev);
2565fail1:
2566fail4:
2567fail5:
2568 return rc;
2569}
2570
2571/* Zeroes out the SRAM contents. This routine must be called in
2572 * process context and is allowed to sleep.
2573 */
2574static int falcon_reset_sram(struct efx_nic *efx)
2575{
2576 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
2577 int count;
2578
2579 /* Set the SRAM wake/sleep GPIO appropriately. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002580 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002581 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
2582 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002583 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002584
2585 /* Initiate SRAM reset */
2586 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002587 FRF_AZ_SRM_INIT_EN, 1,
2588 FRF_AZ_SRM_NB_SZ, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002589 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002590
2591 /* Wait for SRAM reset to complete */
2592 count = 0;
2593 do {
2594 EFX_LOG(efx, "waiting for SRAM reset (attempt %d)...\n", count);
2595
2596 /* SRAM reset is slow; expect around 16ms */
2597 schedule_timeout_uninterruptible(HZ / 50);
2598
2599 /* Check for reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002600 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002601 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002602 EFX_LOG(efx, "SRAM reset complete\n");
2603
2604 return 0;
2605 }
2606 } while (++count < 20); /* wait upto 0.4 sec */
2607
2608 EFX_ERR(efx, "timed out waiting for SRAM reset\n");
2609 return -ETIMEDOUT;
2610}
2611
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002612static int falcon_spi_device_init(struct efx_nic *efx,
2613 struct efx_spi_device **spi_device_ret,
2614 unsigned int device_id, u32 device_type)
2615{
2616 struct efx_spi_device *spi_device;
2617
2618 if (device_type != 0) {
Ben Hutchings0c53d8c2008-12-12 22:08:50 -08002619 spi_device = kzalloc(sizeof(*spi_device), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002620 if (!spi_device)
2621 return -ENOMEM;
2622 spi_device->device_id = device_id;
2623 spi_device->size =
2624 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
2625 spi_device->addr_len =
2626 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
2627 spi_device->munge_address = (spi_device->size == 1 << 9 &&
2628 spi_device->addr_len == 1);
Ben Hutchingsf4150722008-11-04 20:34:28 +00002629 spi_device->erase_command =
2630 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
2631 spi_device->erase_size =
2632 1 << SPI_DEV_TYPE_FIELD(device_type,
2633 SPI_DEV_TYPE_ERASE_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002634 spi_device->block_size =
2635 1 << SPI_DEV_TYPE_FIELD(device_type,
2636 SPI_DEV_TYPE_BLOCK_SIZE);
2637
2638 spi_device->efx = efx;
2639 } else {
2640 spi_device = NULL;
2641 }
2642
2643 kfree(*spi_device_ret);
2644 *spi_device_ret = spi_device;
2645 return 0;
2646}
2647
2648
2649static void falcon_remove_spi_devices(struct efx_nic *efx)
2650{
2651 kfree(efx->spi_eeprom);
2652 efx->spi_eeprom = NULL;
2653 kfree(efx->spi_flash);
2654 efx->spi_flash = NULL;
2655}
2656
Ben Hutchings8ceee662008-04-27 12:55:59 +01002657/* Extract non-volatile configuration */
2658static int falcon_probe_nvconfig(struct efx_nic *efx)
2659{
2660 struct falcon_nvconfig *nvconfig;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002661 int board_rev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002662 int rc;
2663
Ben Hutchings8ceee662008-04-27 12:55:59 +01002664 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002665 if (!nvconfig)
2666 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002667
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002668 rc = falcon_read_nvram(efx, nvconfig);
2669 if (rc == -EINVAL) {
2670 EFX_ERR(efx, "NVRAM is invalid therefore using defaults\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01002671 efx->phy_type = PHY_TYPE_NONE;
Ben Hutchings68e7f452009-04-29 08:05:08 +00002672 efx->mdio.prtad = MDIO_PRTAD_NONE;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002673 board_rev = 0;
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002674 rc = 0;
2675 } else if (rc) {
2676 goto fail1;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002677 } else {
2678 struct falcon_nvconfig_board_v2 *v2 = &nvconfig->board_v2;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002679 struct falcon_nvconfig_board_v3 *v3 = &nvconfig->board_v3;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002680
2681 efx->phy_type = v2->port0_phy_type;
Ben Hutchings68e7f452009-04-29 08:05:08 +00002682 efx->mdio.prtad = v2->port0_phy_addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002683 board_rev = le16_to_cpu(v2->board_revision);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002684
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002685 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002686 rc = falcon_spi_device_init(
2687 efx, &efx->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
2688 le32_to_cpu(v3->spi_device_type
2689 [FFE_AB_SPI_DEVICE_FLASH]));
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002690 if (rc)
2691 goto fail2;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002692 rc = falcon_spi_device_init(
2693 efx, &efx->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
2694 le32_to_cpu(v3->spi_device_type
2695 [FFE_AB_SPI_DEVICE_EEPROM]));
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002696 if (rc)
2697 goto fail2;
2698 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01002699 }
2700
Ben Hutchings8c8661e2008-09-01 12:49:02 +01002701 /* Read the MAC addresses */
2702 memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN);
2703
Ben Hutchings68e7f452009-04-29 08:05:08 +00002704 EFX_LOG(efx, "PHY is %d phy_id %d\n", efx->phy_type, efx->mdio.prtad);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002705
Ben Hutchings3473a5b2009-10-23 08:29:16 +00002706 falcon_probe_board(efx, board_rev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002707
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002708 kfree(nvconfig);
2709 return 0;
2710
2711 fail2:
2712 falcon_remove_spi_devices(efx);
2713 fail1:
Ben Hutchings8ceee662008-04-27 12:55:59 +01002714 kfree(nvconfig);
2715 return rc;
2716}
2717
2718/* Probe the NIC variant (revision, ASIC vs FPGA, function count, port
2719 * count, port speed). Set workaround and feature flags accordingly.
2720 */
2721static int falcon_probe_nic_variant(struct efx_nic *efx)
2722{
2723 efx_oword_t altera_build;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002724 efx_oword_t nic_stat;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002725
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002726 efx_reado(efx, &altera_build, FR_AZ_ALTERA_BUILD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002727 if (EFX_OWORD_FIELD(altera_build, FRF_AZ_ALTERA_BUILD_VER)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002728 EFX_ERR(efx, "Falcon FPGA not supported\n");
2729 return -ENODEV;
2730 }
2731
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002732 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002733
Ben Hutchings55668612008-05-16 21:16:10 +01002734 switch (falcon_rev(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002735 case FALCON_REV_A0:
2736 case 0xff:
2737 EFX_ERR(efx, "Falcon rev A0 not supported\n");
2738 return -ENODEV;
2739
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002740 case FALCON_REV_A1:
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002741 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01002742 EFX_ERR(efx, "Falcon rev A1 PCI-X not supported\n");
2743 return -ENODEV;
2744 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01002745 break;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002746
2747 case FALCON_REV_B0:
2748 break;
2749
2750 default:
Ben Hutchings55668612008-05-16 21:16:10 +01002751 EFX_ERR(efx, "Unknown Falcon rev %d\n", falcon_rev(efx));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002752 return -ENODEV;
2753 }
2754
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002755 /* Initial assumed speed */
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00002756 efx->link_state.speed = EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) ? 10000 : 1000;
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002757
Ben Hutchings8ceee662008-04-27 12:55:59 +01002758 return 0;
2759}
2760
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002761/* Probe all SPI devices on the NIC */
2762static void falcon_probe_spi_devices(struct efx_nic *efx)
2763{
2764 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002765 int boot_dev;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002766
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002767 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
2768 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
2769 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002770
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002771 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
2772 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
2773 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002774 EFX_LOG(efx, "Booted from %s\n",
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002775 boot_dev == FFE_AB_SPI_DEVICE_FLASH ? "flash" : "EEPROM");
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002776 } else {
2777 /* Disable VPD and set clock dividers to safe
2778 * values for initial programming. */
2779 boot_dev = -1;
2780 EFX_LOG(efx, "Booted from internal ASIC settings;"
2781 " setting SPI config\n");
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002782 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002783 /* 125 MHz / 7 ~= 20 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002784 FRF_AB_EE_SF_CLOCK_DIV, 7,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002785 /* 125 MHz / 63 ~= 2 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002786 FRF_AB_EE_EE_CLOCK_DIV, 63);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002787 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002788 }
2789
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002790 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
2791 falcon_spi_device_init(efx, &efx->spi_flash,
2792 FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002793 default_flash_type);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002794 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
2795 falcon_spi_device_init(efx, &efx->spi_eeprom,
2796 FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08002797 large_eeprom_type);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002798}
2799
Ben Hutchings8ceee662008-04-27 12:55:59 +01002800int falcon_probe_nic(struct efx_nic *efx)
2801{
2802 struct falcon_nic_data *nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00002803 struct falcon_board *board;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002804 int rc;
2805
Ben Hutchings8ceee662008-04-27 12:55:59 +01002806 /* Allocate storage for hardware specific data */
2807 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
Ben Hutchings88c59422008-09-03 15:07:50 +01002808 if (!nic_data)
2809 return -ENOMEM;
Ben Hutchings5daab962008-05-16 21:19:43 +01002810 efx->nic_data = nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002811
2812 /* Determine number of ports etc. */
2813 rc = falcon_probe_nic_variant(efx);
2814 if (rc)
2815 goto fail1;
2816
2817 /* Probe secondary function if expected */
2818 if (FALCON_IS_DUAL_FUNC(efx)) {
2819 struct pci_dev *dev = pci_dev_get(efx->pci_dev);
2820
2821 while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
2822 dev))) {
2823 if (dev->bus == efx->pci_dev->bus &&
2824 dev->devfn == efx->pci_dev->devfn + 1) {
2825 nic_data->pci_dev2 = dev;
2826 break;
2827 }
2828 }
2829 if (!nic_data->pci_dev2) {
2830 EFX_ERR(efx, "failed to find secondary function\n");
2831 rc = -ENODEV;
2832 goto fail2;
2833 }
2834 }
2835
2836 /* Now we can reset the NIC */
2837 rc = falcon_reset_hw(efx, RESET_TYPE_ALL);
2838 if (rc) {
2839 EFX_ERR(efx, "failed to reset NIC\n");
2840 goto fail3;
2841 }
2842
2843 /* Allocate memory for INT_KER */
2844 rc = falcon_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
2845 if (rc)
2846 goto fail4;
2847 BUG_ON(efx->irq_status.dma_addr & 0x0f);
2848
Jaswinder Singh Rajput9c8976a2009-02-11 23:49:52 +05302849 EFX_LOG(efx, "INT_KER at %llx (virt %p phys %llx)\n",
2850 (u64)efx->irq_status.dma_addr,
2851 efx->irq_status.addr, (u64)virt_to_phys(efx->irq_status.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002852
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002853 falcon_probe_spi_devices(efx);
2854
Ben Hutchings8ceee662008-04-27 12:55:59 +01002855 /* Read in the non-volatile configuration */
2856 rc = falcon_probe_nvconfig(efx);
2857 if (rc)
2858 goto fail5;
2859
Ben Hutchings37b5a602008-05-30 22:27:04 +01002860 /* Initialise I2C adapter */
Ben Hutchingse775fb92009-11-23 16:06:02 +00002861 board = falcon_board(efx);
2862 board->i2c_adap.owner = THIS_MODULE;
2863 board->i2c_data = falcon_i2c_bit_operations;
2864 board->i2c_data.data = efx;
2865 board->i2c_adap.algo_data = &board->i2c_data;
2866 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
2867 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
2868 sizeof(board->i2c_adap.name));
2869 rc = i2c_bit_add_bus(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01002870 if (rc)
2871 goto fail5;
2872
Ben Hutchings278c0622009-11-23 16:05:12 +00002873 rc = falcon_board(efx)->init(efx);
2874 if (rc) {
2875 EFX_ERR(efx, "failed to initialise board\n");
2876 goto fail6;
2877 }
2878
Ben Hutchings8ceee662008-04-27 12:55:59 +01002879 return 0;
2880
Ben Hutchings278c0622009-11-23 16:05:12 +00002881 fail6:
Ben Hutchingse775fb92009-11-23 16:06:02 +00002882 BUG_ON(i2c_del_adapter(&board->i2c_adap));
2883 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01002884 fail5:
Ben Hutchings4a5b5042008-09-01 12:47:16 +01002885 falcon_remove_spi_devices(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002886 falcon_free_buffer(efx, &efx->irq_status);
2887 fail4:
Ben Hutchings8ceee662008-04-27 12:55:59 +01002888 fail3:
2889 if (nic_data->pci_dev2) {
2890 pci_dev_put(nic_data->pci_dev2);
2891 nic_data->pci_dev2 = NULL;
2892 }
2893 fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01002894 fail1:
2895 kfree(efx->nic_data);
2896 return rc;
2897}
2898
Ben Hutchings56241ce2009-10-23 08:30:06 +00002899static void falcon_init_rx_cfg(struct efx_nic *efx)
2900{
2901 /* Prior to Siena the RX DMA engine will split each frame at
2902 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
2903 * be so large that that never happens. */
2904 const unsigned huge_buf_size = (3 * 4096) >> 5;
2905 /* RX control FIFO thresholds (32 entries) */
2906 const unsigned ctrl_xon_thr = 20;
2907 const unsigned ctrl_xoff_thr = 25;
2908 /* RX data FIFO thresholds (256-byte units; size varies) */
Ben Hutchings625b4512009-10-23 08:30:17 +00002909 int data_xon_thr = rx_xon_thresh_bytes >> 8;
2910 int data_xoff_thr = rx_xoff_thresh_bytes >> 8;
Ben Hutchings56241ce2009-10-23 08:30:06 +00002911 efx_oword_t reg;
2912
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002913 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002914 if (falcon_rev(efx) <= FALCON_REV_A1) {
Ben Hutchings625b4512009-10-23 08:30:17 +00002915 /* Data FIFO size is 5.5K */
2916 if (data_xon_thr < 0)
2917 data_xon_thr = 512 >> 8;
2918 if (data_xoff_thr < 0)
2919 data_xoff_thr = 2048 >> 8;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002920 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
2921 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
2922 huge_buf_size);
2923 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr);
2924 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr);
2925 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
2926 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002927 } else {
Ben Hutchings625b4512009-10-23 08:30:17 +00002928 /* Data FIFO size is 80K; register fields moved */
2929 if (data_xon_thr < 0)
2930 data_xon_thr = 27648 >> 8; /* ~3*max MTU */
2931 if (data_xoff_thr < 0)
2932 data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002933 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
2934 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
2935 huge_buf_size);
2936 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr);
2937 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr);
2938 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
2939 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
2940 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002941 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002942 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00002943}
2944
Ben Hutchings8ceee662008-04-27 12:55:59 +01002945/* This call performs hardware-specific global initialisation, such as
2946 * defining the descriptor cache sizes and number of RSS channels.
2947 * It does not set up any buffers, descriptor rings or event queues.
2948 */
2949int falcon_init_nic(struct efx_nic *efx)
2950{
Ben Hutchings8ceee662008-04-27 12:55:59 +01002951 efx_oword_t temp;
Ben Hutchings8ceee662008-04-27 12:55:59 +01002952 int rc;
2953
Ben Hutchings8ceee662008-04-27 12:55:59 +01002954 /* Use on-chip SRAM */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002955 efx_reado(efx, &temp, FR_AB_NIC_STAT);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002956 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002957 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002958
Ben Hutchings6f158d52008-12-12 22:00:49 -08002959 /* Set the source of the GMAC clock */
2960 if (falcon_rev(efx) == FALCON_REV_B0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002961 efx_reado(efx, &temp, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002962 EFX_SET_OWORD_FIELD(temp, FRF_AB_USE_NIC_CLK, true);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002963 efx_writeo(efx, &temp, FR_AB_GPIO_CTL);
Ben Hutchings6f158d52008-12-12 22:00:49 -08002964 }
2965
Ben Hutchings8ceee662008-04-27 12:55:59 +01002966 rc = falcon_reset_sram(efx);
2967 if (rc)
2968 return rc;
2969
2970 /* Set positions of descriptor caches in SRAM. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002971 EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_TX_DC_BASE_ADR, TX_DC_BASE / 8);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002972 efx_writeo(efx, &temp, FR_AZ_SRM_TX_DC_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002973 EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_RX_DC_BASE_ADR, RX_DC_BASE / 8);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002974 efx_writeo(efx, &temp, FR_AZ_SRM_RX_DC_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002975
2976 /* Set TX descriptor cache size. */
2977 BUILD_BUG_ON(TX_DC_ENTRIES != (16 << TX_DC_ENTRIES_ORDER));
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002978 EFX_POPULATE_OWORD_1(temp, FRF_AZ_TX_DC_SIZE, TX_DC_ENTRIES_ORDER);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002979 efx_writeo(efx, &temp, FR_AZ_TX_DC_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002980
2981 /* Set RX descriptor cache size. Set low watermark to size-8, as
2982 * this allows most efficient prefetching.
2983 */
2984 BUILD_BUG_ON(RX_DC_ENTRIES != (16 << RX_DC_ENTRIES_ORDER));
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002985 EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_SIZE, RX_DC_ENTRIES_ORDER);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002986 efx_writeo(efx, &temp, FR_AZ_RX_DC_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002987 EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_PF_LWM, RX_DC_ENTRIES - 8);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002988 efx_writeo(efx, &temp, FR_AZ_RX_DC_PF_WM);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002989
2990 /* Clear the parity enables on the TX data fifos as
2991 * they produce false parity errors because of timing issues
2992 */
2993 if (EFX_WORKAROUND_5129(efx)) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002994 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00002995 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00002996 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
Ben Hutchings8ceee662008-04-27 12:55:59 +01002997 }
2998
2999 /* Enable all the genuinely fatal interrupts. (They are still
3000 * masked by the overall interrupt mask, controlled by
3001 * falcon_interrupts()).
3002 *
3003 * Note: All other fatal interrupts are enabled
3004 */
3005 EFX_POPULATE_OWORD_3(temp,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003006 FRF_AZ_ILL_ADR_INT_KER_EN, 1,
3007 FRF_AZ_RBUF_OWN_INT_KER_EN, 1,
3008 FRF_AZ_TBUF_OWN_INT_KER_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003009 EFX_INVERT_OWORD(temp);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003010 efx_writeo(efx, &temp, FR_AZ_FATAL_INTR_KER);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003011
Ben Hutchings8ceee662008-04-27 12:55:59 +01003012 if (EFX_WORKAROUND_7244(efx)) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003013 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003014 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
3015 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
3016 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
3017 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003018 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003019 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01003020
3021 falcon_setup_rss_indir_table(efx);
3022
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003023 /* XXX This is documented only for Falcon A0/A1 */
Ben Hutchings8ceee662008-04-27 12:55:59 +01003024 /* Setup RX. Wait for descriptor is broken and must
3025 * be disabled. RXDP recovery shouldn't be needed, but is.
3026 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003027 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003028 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
3029 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003030 if (EFX_WORKAROUND_5583(efx))
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003031 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003032 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003033
3034 /* Disable the ugly timer-based TX DMA backoff and allow TX DMA to be
3035 * controlled by the RX FIFO fill level. Set arbitration to one pkt/Q.
3036 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003037 efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003038 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER, 0xfe);
3039 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER_EN, 1);
3040 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_ONE_PKT_PER_Q, 1);
3041 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PUSH_EN, 0);
3042 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_DIS_NON_IP_EV, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003043 /* Enable SW_EV to inherit in char driver - assume harmless here */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003044 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_SOFT_EVT_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003045 /* Prefetch threshold 2 => fetch when descriptor cache half empty */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003046 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PREF_THRESHOLD, 2);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003047 /* Squash TX of packets of 16 bytes or less */
Ben Hutchings55668612008-05-16 21:16:10 +01003048 if (falcon_rev(efx) >= FALCON_REV_B0 && EFX_WORKAROUND_9141(efx))
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003049 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003050 efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003051
3052 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
3053 * descriptors (which is bad).
3054 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003055 efx_reado(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003056 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003057 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003058
Ben Hutchings56241ce2009-10-23 08:30:06 +00003059 falcon_init_rx_cfg(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003060
3061 /* Set destination of both TX and RX Flush events */
Ben Hutchings55668612008-05-16 21:16:10 +01003062 if (falcon_rev(efx) >= FALCON_REV_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003063 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003064 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003065 }
3066
3067 return 0;
3068}
3069
3070void falcon_remove_nic(struct efx_nic *efx)
3071{
3072 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00003073 struct falcon_board *board = falcon_board(efx);
Ben Hutchings37b5a602008-05-30 22:27:04 +01003074 int rc;
3075
Ben Hutchings278c0622009-11-23 16:05:12 +00003076 falcon_board(efx)->fini(efx);
3077
Ben Hutchings8c870372009-03-04 09:53:02 +00003078 /* Remove I2C adapter and clear it in preparation for a retry */
Ben Hutchingse775fb92009-11-23 16:06:02 +00003079 rc = i2c_del_adapter(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01003080 BUG_ON(rc);
Ben Hutchingse775fb92009-11-23 16:06:02 +00003081 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01003082
Ben Hutchings4a5b5042008-09-01 12:47:16 +01003083 falcon_remove_spi_devices(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003084 falcon_free_buffer(efx, &efx->irq_status);
3085
Ben Hutchings91ad7572008-05-16 21:14:27 +01003086 falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003087
3088 /* Release the second function after the reset */
3089 if (nic_data->pci_dev2) {
3090 pci_dev_put(nic_data->pci_dev2);
3091 nic_data->pci_dev2 = NULL;
3092 }
3093
3094 /* Tear down the private nic state */
3095 kfree(efx->nic_data);
3096 efx->nic_data = NULL;
3097}
3098
3099void falcon_update_nic_stats(struct efx_nic *efx)
3100{
3101 efx_oword_t cnt;
3102
Ben Hutchings12d00ca2009-10-23 08:30:46 +00003103 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003104 efx->n_rx_nodesc_drop_cnt +=
3105 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
Ben Hutchings8ceee662008-04-27 12:55:59 +01003106}
3107
3108/**************************************************************************
3109 *
3110 * Revision-dependent attributes used by efx.c
3111 *
3112 **************************************************************************
3113 */
3114
3115struct efx_nic_type falcon_a_nic_type = {
Ben Hutchings8ceee662008-04-27 12:55:59 +01003116 .mem_map_size = 0x20000,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003117 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
3118 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
3119 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
3120 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
3121 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
Ben Hutchings6d51d302009-10-23 08:31:07 +00003122 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01003123 .rx_buffer_padding = 0x24,
3124 .max_interrupt_mode = EFX_INT_MODE_MSI,
3125 .phys_addr_channels = 4,
3126};
3127
3128struct efx_nic_type falcon_b_nic_type = {
Ben Hutchings8ceee662008-04-27 12:55:59 +01003129 /* Map everything up to and including the RSS indirection
3130 * table. Don't map MSI-X table, MSI-X PBA since Linux
3131 * requires that they not be mapped. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00003132 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
3133 FR_BZ_RX_INDIRECTION_TBL_STEP *
3134 FR_BZ_RX_INDIRECTION_TBL_ROWS),
3135 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
3136 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
3137 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
3138 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
3139 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
Ben Hutchings6d51d302009-10-23 08:31:07 +00003140 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01003141 .rx_buffer_padding = 0,
3142 .max_interrupt_mode = EFX_INT_MODE_MSIX,
3143 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
3144 * interrupt handler only supports 32
3145 * channels */
3146};
3147