blob: 79b75106f273230f2bed2a9288c5f69c08b03e23 [file] [log] [blame]
Felipe Balbi550a7372008-07-24 12:27:36 +03001/*
2 * MUSB OTG driver host support
3 *
4 * Copyright 2005 Mentor Graphics Corporation
5 * Copyright (C) 2005-2006 by Texas Instruments
6 * Copyright (C) 2006-2007 Nokia Corporation
Sergei Shtylyovc7bbc052009-03-26 18:26:40 -07007 * Copyright (C) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
Felipe Balbi550a7372008-07-24 12:27:36 +03008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
24 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
26 * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
27 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
29 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
30 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 *
34 */
35
36#include <linux/module.h>
37#include <linux/kernel.h>
38#include <linux/delay.h>
39#include <linux/sched.h>
40#include <linux/slab.h>
41#include <linux/errno.h>
Felipe Balbi550a7372008-07-24 12:27:36 +030042#include <linux/list.h>
Maulik Mankad496dda72010-09-24 13:44:06 +030043#include <linux/dma-mapping.h>
Felipe Balbi550a7372008-07-24 12:27:36 +030044
45#include "musb_core.h"
46#include "musb_host.h"
47
Felipe Balbi550a7372008-07-24 12:27:36 +030048/* MUSB HOST status 22-mar-2006
49 *
50 * - There's still lots of partial code duplication for fault paths, so
51 * they aren't handled as consistently as they need to be.
52 *
53 * - PIO mostly behaved when last tested.
54 * + including ep0, with all usbtest cases 9, 10
55 * + usbtest 14 (ep0out) doesn't seem to run at all
56 * + double buffered OUT/TX endpoints saw stalls(!) with certain usbtest
57 * configurations, but otherwise double buffering passes basic tests.
58 * + for 2.6.N, for N > ~10, needs API changes for hcd framework.
59 *
60 * - DMA (CPPI) ... partially behaves, not currently recommended
61 * + about 1/15 the speed of typical EHCI implementations (PCI)
62 * + RX, all too often reqpkt seems to misbehave after tx
63 * + TX, no known issues (other than evident silicon issue)
64 *
65 * - DMA (Mentor/OMAP) ...has at least toggle update problems
66 *
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -080067 * - [23-feb-2009] minimal traffic scheduling to avoid bulk RX packet
68 * starvation ... nothing yet for TX, interrupt, or bulk.
Felipe Balbi550a7372008-07-24 12:27:36 +030069 *
70 * - Not tested with HNP, but some SRP paths seem to behave.
71 *
72 * NOTE 24-August-2006:
73 *
74 * - Bulk traffic finally uses both sides of hardware ep1, freeing up an
75 * extra endpoint for periodic use enabling hub + keybd + mouse. That
76 * mostly works, except that with "usbnet" it's easy to trigger cases
77 * with "ping" where RX loses. (a) ping to davinci, even "ping -f",
78 * fine; but (b) ping _from_ davinci, even "ping -c 1", ICMP RX loses
79 * although ARP RX wins. (That test was done with a full speed link.)
80 */
81
82
83/*
84 * NOTE on endpoint usage:
85 *
86 * CONTROL transfers all go through ep0. BULK ones go through dedicated IN
87 * and OUT endpoints ... hardware is dedicated for those "async" queue(s).
Felipe Balbi550a7372008-07-24 12:27:36 +030088 * (Yes, bulk _could_ use more of the endpoints than that, and would even
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -080089 * benefit from it.)
Felipe Balbi550a7372008-07-24 12:27:36 +030090 *
91 * INTERUPPT and ISOCHRONOUS transfers are scheduled to the other endpoints.
92 * So far that scheduling is both dumb and optimistic: the endpoint will be
93 * "claimed" until its software queue is no longer refilled. No multiplexing
94 * of transfers between endpoints, or anything clever.
95 */
96
Daniel Mack74c2e932013-04-10 21:55:45 +020097struct musb *hcd_to_musb(struct usb_hcd *hcd)
98{
99 return *(struct musb **) hcd->hcd_priv;
100}
101
Felipe Balbi550a7372008-07-24 12:27:36 +0300102
103static void musb_ep_program(struct musb *musb, u8 epnum,
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700104 struct urb *urb, int is_out,
105 u8 *buf, u32 offset, u32 len);
Felipe Balbi550a7372008-07-24 12:27:36 +0300106
107/*
108 * Clear TX fifo. Needed to avoid BABBLE errors.
109 */
David Brownellc767c1c2008-09-11 11:53:23 +0300110static void musb_h_tx_flush_fifo(struct musb_hw_ep *ep)
Felipe Balbi550a7372008-07-24 12:27:36 +0300111{
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300112 struct musb *musb = ep->musb;
Felipe Balbi550a7372008-07-24 12:27:36 +0300113 void __iomem *epio = ep->regs;
114 u16 csr;
David Brownellbb1c9ef2008-11-24 13:06:50 +0200115 u16 lastcsr = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +0300116 int retries = 1000;
117
118 csr = musb_readw(epio, MUSB_TXCSR);
119 while (csr & MUSB_TXCSR_FIFONOTEMPTY) {
David Brownellbb1c9ef2008-11-24 13:06:50 +0200120 if (csr != lastcsr)
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300121 dev_dbg(musb->controller, "Host TX FIFONOTEMPTY csr: %02x\n", csr);
David Brownellbb1c9ef2008-11-24 13:06:50 +0200122 lastcsr = csr;
Felipe Balbi550a7372008-07-24 12:27:36 +0300123 csr |= MUSB_TXCSR_FLUSHFIFO;
124 musb_writew(epio, MUSB_TXCSR, csr);
125 csr = musb_readw(epio, MUSB_TXCSR);
David Brownellbb1c9ef2008-11-24 13:06:50 +0200126 if (WARN(retries-- < 1,
127 "Could not flush host TX%d fifo: csr: %04x\n",
128 ep->epnum, csr))
Felipe Balbi550a7372008-07-24 12:27:36 +0300129 return;
Felipe Balbi550a7372008-07-24 12:27:36 +0300130 mdelay(1);
131 }
132}
133
David Brownell78322c12009-03-26 17:38:30 -0700134static void musb_h_ep0_flush_fifo(struct musb_hw_ep *ep)
135{
136 void __iomem *epio = ep->regs;
137 u16 csr;
138 int retries = 5;
139
140 /* scrub any data left in the fifo */
141 do {
142 csr = musb_readw(epio, MUSB_TXCSR);
143 if (!(csr & (MUSB_CSR0_TXPKTRDY | MUSB_CSR0_RXPKTRDY)))
144 break;
145 musb_writew(epio, MUSB_TXCSR, MUSB_CSR0_FLUSHFIFO);
146 csr = musb_readw(epio, MUSB_TXCSR);
147 udelay(10);
148 } while (--retries);
149
150 WARN(!retries, "Could not flush host TX%d fifo: csr: %04x\n",
151 ep->epnum, csr);
152
153 /* and reset for the next transfer */
154 musb_writew(epio, MUSB_TXCSR, 0);
155}
156
Felipe Balbi550a7372008-07-24 12:27:36 +0300157/*
158 * Start transmit. Caller is responsible for locking shared resources.
159 * musb must be locked.
160 */
161static inline void musb_h_tx_start(struct musb_hw_ep *ep)
162{
163 u16 txcsr;
164
165 /* NOTE: no locks here; caller should lock and select EP */
166 if (ep->epnum) {
167 txcsr = musb_readw(ep->regs, MUSB_TXCSR);
168 txcsr |= MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_H_WZC_BITS;
169 musb_writew(ep->regs, MUSB_TXCSR, txcsr);
170 } else {
171 txcsr = MUSB_CSR0_H_SETUPPKT | MUSB_CSR0_TXPKTRDY;
172 musb_writew(ep->regs, MUSB_CSR0, txcsr);
173 }
174
175}
176
Sergei Shtylyovc7bbc052009-03-26 18:26:40 -0700177static inline void musb_h_tx_dma_start(struct musb_hw_ep *ep)
Felipe Balbi550a7372008-07-24 12:27:36 +0300178{
179 u16 txcsr;
180
181 /* NOTE: no locks here; caller should lock and select EP */
182 txcsr = musb_readw(ep->regs, MUSB_TXCSR);
183 txcsr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_H_WZC_BITS;
Sergei Shtylyovc7bbc052009-03-26 18:26:40 -0700184 if (is_cppi_enabled())
185 txcsr |= MUSB_TXCSR_DMAMODE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300186 musb_writew(ep->regs, MUSB_TXCSR, txcsr);
187}
188
Sergei Shtylyov3e5c6dc2009-03-27 12:55:16 -0700189static void musb_ep_set_qh(struct musb_hw_ep *ep, int is_in, struct musb_qh *qh)
190{
191 if (is_in != 0 || ep->is_shared_fifo)
192 ep->in_qh = qh;
193 if (is_in == 0 || ep->is_shared_fifo)
194 ep->out_qh = qh;
195}
196
197static struct musb_qh *musb_ep_get_qh(struct musb_hw_ep *ep, int is_in)
198{
199 return is_in ? ep->in_qh : ep->out_qh;
200}
201
Felipe Balbi550a7372008-07-24 12:27:36 +0300202/*
203 * Start the URB at the front of an endpoint's queue
204 * end must be claimed from the caller.
205 *
206 * Context: controller locked, irqs blocked
207 */
208static void
209musb_start_urb(struct musb *musb, int is_in, struct musb_qh *qh)
210{
211 u16 frame;
212 u32 len;
Felipe Balbi550a7372008-07-24 12:27:36 +0300213 void __iomem *mbase = musb->mregs;
214 struct urb *urb = next_urb(qh);
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700215 void *buf = urb->transfer_buffer;
216 u32 offset = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +0300217 struct musb_hw_ep *hw_ep = qh->hw_ep;
218 unsigned pipe = urb->pipe;
219 u8 address = usb_pipedevice(pipe);
220 int epnum = hw_ep->epnum;
221
222 /* initialize software qh state */
223 qh->offset = 0;
224 qh->segsize = 0;
225
226 /* gather right source of data */
227 switch (qh->type) {
228 case USB_ENDPOINT_XFER_CONTROL:
229 /* control transfers always start with SETUP */
230 is_in = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +0300231 musb->ep0_stage = MUSB_EP0_START;
232 buf = urb->setup_packet;
233 len = 8;
234 break;
235 case USB_ENDPOINT_XFER_ISOC:
236 qh->iso_idx = 0;
237 qh->frame = 0;
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700238 offset = urb->iso_frame_desc[0].offset;
Felipe Balbi550a7372008-07-24 12:27:36 +0300239 len = urb->iso_frame_desc[0].length;
240 break;
241 default: /* bulk, interrupt */
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -0800242 /* actual_length may be nonzero on retry paths */
243 buf = urb->transfer_buffer + urb->actual_length;
244 len = urb->transfer_buffer_length - urb->actual_length;
Felipe Balbi550a7372008-07-24 12:27:36 +0300245 }
246
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300247 dev_dbg(musb->controller, "qh %p urb %p dev%d ep%d%s%s, hw_ep %d, %p/%d\n",
Felipe Balbi550a7372008-07-24 12:27:36 +0300248 qh, urb, address, qh->epnum,
249 is_in ? "in" : "out",
250 ({char *s; switch (qh->type) {
251 case USB_ENDPOINT_XFER_CONTROL: s = ""; break;
252 case USB_ENDPOINT_XFER_BULK: s = "-bulk"; break;
253 case USB_ENDPOINT_XFER_ISOC: s = "-iso"; break;
254 default: s = "-intr"; break;
Joe Perches2b84f922013-10-08 16:01:37 -0700255 } s; }),
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700256 epnum, buf + offset, len);
Felipe Balbi550a7372008-07-24 12:27:36 +0300257
258 /* Configure endpoint */
Sergei Shtylyov3e5c6dc2009-03-27 12:55:16 -0700259 musb_ep_set_qh(hw_ep, is_in, qh);
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700260 musb_ep_program(musb, epnum, urb, !is_in, buf, offset, len);
Felipe Balbi550a7372008-07-24 12:27:36 +0300261
262 /* transmit may have more work: start it when it is time */
263 if (is_in)
264 return;
265
266 /* determine if the time is right for a periodic transfer */
267 switch (qh->type) {
268 case USB_ENDPOINT_XFER_ISOC:
269 case USB_ENDPOINT_XFER_INT:
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300270 dev_dbg(musb->controller, "check whether there's still time for periodic Tx\n");
Felipe Balbi550a7372008-07-24 12:27:36 +0300271 frame = musb_readw(mbase, MUSB_FRAME);
272 /* FIXME this doesn't implement that scheduling policy ...
273 * or handle framecounter wrapping
274 */
Alan Stern8a1ea512013-05-29 13:21:01 -0400275 if (1) { /* Always assume URB_ISO_ASAP */
Felipe Balbi550a7372008-07-24 12:27:36 +0300276 /* REVISIT the SOF irq handler shouldn't duplicate
277 * this code; and we don't init urb->start_frame...
278 */
279 qh->frame = 0;
280 goto start;
281 } else {
282 qh->frame = urb->start_frame;
283 /* enable SOF interrupt so we can count down */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300284 dev_dbg(musb->controller, "SOF for %d\n", epnum);
Felipe Balbi550a7372008-07-24 12:27:36 +0300285#if 1 /* ifndef CONFIG_ARCH_DAVINCI */
286 musb_writeb(mbase, MUSB_INTRUSBE, 0xff);
287#endif
288 }
289 break;
290 default:
291start:
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300292 dev_dbg(musb->controller, "Start TX%d %s\n", epnum,
Felipe Balbi550a7372008-07-24 12:27:36 +0300293 hw_ep->tx_channel ? "dma" : "pio");
294
295 if (!hw_ep->tx_channel)
296 musb_h_tx_start(hw_ep);
297 else if (is_cppi_enabled() || tusb_dma_omap())
Sergei Shtylyovc7bbc052009-03-26 18:26:40 -0700298 musb_h_tx_dma_start(hw_ep);
Felipe Balbi550a7372008-07-24 12:27:36 +0300299 }
300}
301
Sergei Shtylyovc9cd06b2009-03-27 12:58:31 -0700302/* Context: caller owns controller lock, IRQs are blocked */
303static void musb_giveback(struct musb *musb, struct urb *urb, int status)
Felipe Balbi550a7372008-07-24 12:27:36 +0300304__releases(musb->lock)
305__acquires(musb->lock)
306{
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300307 dev_dbg(musb->controller,
David Brownellbb1c9ef2008-11-24 13:06:50 +0200308 "complete %p %pF (%d), dev%d ep%d%s, %d/%d\n",
309 urb, urb->complete, status,
Felipe Balbi550a7372008-07-24 12:27:36 +0300310 usb_pipedevice(urb->pipe),
311 usb_pipeendpoint(urb->pipe),
312 usb_pipein(urb->pipe) ? "in" : "out",
313 urb->actual_length, urb->transfer_buffer_length
314 );
315
Daniel Mack8b125df2013-04-10 21:55:50 +0200316 usb_hcd_unlink_urb_from_ep(musb->hcd, urb);
Felipe Balbi550a7372008-07-24 12:27:36 +0300317 spin_unlock(&musb->lock);
Daniel Mack8b125df2013-04-10 21:55:50 +0200318 usb_hcd_giveback_urb(musb->hcd, urb, status);
Felipe Balbi550a7372008-07-24 12:27:36 +0300319 spin_lock(&musb->lock);
320}
321
Sergei Shtylyov846099a2009-03-27 12:54:21 -0700322/* For bulk/interrupt endpoints only */
323static inline void musb_save_toggle(struct musb_qh *qh, int is_in,
324 struct urb *urb)
Felipe Balbi550a7372008-07-24 12:27:36 +0300325{
Sergei Shtylyov846099a2009-03-27 12:54:21 -0700326 void __iomem *epio = qh->hw_ep->regs;
Felipe Balbi550a7372008-07-24 12:27:36 +0300327 u16 csr;
Felipe Balbi550a7372008-07-24 12:27:36 +0300328
Sergei Shtylyov846099a2009-03-27 12:54:21 -0700329 /*
330 * FIXME: the current Mentor DMA code seems to have
Felipe Balbi550a7372008-07-24 12:27:36 +0300331 * problems getting toggle correct.
332 */
333
Sergei Shtylyov846099a2009-03-27 12:54:21 -0700334 if (is_in)
335 csr = musb_readw(epio, MUSB_RXCSR) & MUSB_RXCSR_H_DATATOGGLE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300336 else
Sergei Shtylyov846099a2009-03-27 12:54:21 -0700337 csr = musb_readw(epio, MUSB_TXCSR) & MUSB_TXCSR_H_DATATOGGLE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300338
Sergei Shtylyov846099a2009-03-27 12:54:21 -0700339 usb_settoggle(urb->dev, qh->epnum, !is_in, csr ? 1 : 0);
Felipe Balbi550a7372008-07-24 12:27:36 +0300340}
341
Sergei Shtylyovc9cd06b2009-03-27 12:58:31 -0700342/*
343 * Advance this hardware endpoint's queue, completing the specified URB and
344 * advancing to either the next URB queued to that qh, or else invalidating
345 * that qh and advancing to the next qh scheduled after the current one.
346 *
347 * Context: caller owns controller lock, IRQs are blocked
348 */
349static void musb_advance_schedule(struct musb *musb, struct urb *urb,
350 struct musb_hw_ep *hw_ep, int is_in)
Felipe Balbi550a7372008-07-24 12:27:36 +0300351{
Sergei Shtylyovc9cd06b2009-03-27 12:58:31 -0700352 struct musb_qh *qh = musb_ep_get_qh(hw_ep, is_in);
Felipe Balbi550a7372008-07-24 12:27:36 +0300353 struct musb_hw_ep *ep = qh->hw_ep;
Felipe Balbi550a7372008-07-24 12:27:36 +0300354 int ready = qh->is_ready;
Sergei Shtylyovc9cd06b2009-03-27 12:58:31 -0700355 int status;
356
357 status = (urb->status == -EINPROGRESS) ? 0 : urb->status;
Felipe Balbi550a7372008-07-24 12:27:36 +0300358
Felipe Balbi550a7372008-07-24 12:27:36 +0300359 /* save toggle eagerly, for paranoia */
360 switch (qh->type) {
361 case USB_ENDPOINT_XFER_BULK:
362 case USB_ENDPOINT_XFER_INT:
Sergei Shtylyov846099a2009-03-27 12:54:21 -0700363 musb_save_toggle(qh, is_in, urb);
Felipe Balbi550a7372008-07-24 12:27:36 +0300364 break;
365 case USB_ENDPOINT_XFER_ISOC:
Sergei Shtylyov1fe975f2009-07-10 20:02:44 +0300366 if (status == 0 && urb->error_count)
Felipe Balbi550a7372008-07-24 12:27:36 +0300367 status = -EXDEV;
368 break;
369 }
370
Felipe Balbi550a7372008-07-24 12:27:36 +0300371 qh->is_ready = 0;
Sergei Shtylyovc9cd06b2009-03-27 12:58:31 -0700372 musb_giveback(musb, urb, status);
Felipe Balbi550a7372008-07-24 12:27:36 +0300373 qh->is_ready = ready;
374
375 /* reclaim resources (and bandwidth) ASAP; deschedule it, and
376 * invalidate qh as soon as list_empty(&hep->urb_list)
377 */
378 if (list_empty(&qh->hep->urb_list)) {
379 struct list_head *head;
Ajay Kumar Gupta8c778db2012-06-21 17:18:12 +0530380 struct dma_controller *dma = musb->dma_controller;
Felipe Balbi550a7372008-07-24 12:27:36 +0300381
Ajay Kumar Gupta8c778db2012-06-21 17:18:12 +0530382 if (is_in) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300383 ep->rx_reinit = 1;
Ajay Kumar Gupta8c778db2012-06-21 17:18:12 +0530384 if (ep->rx_channel) {
385 dma->channel_release(ep->rx_channel);
386 ep->rx_channel = NULL;
387 }
388 } else {
Felipe Balbi550a7372008-07-24 12:27:36 +0300389 ep->tx_reinit = 1;
Ajay Kumar Gupta8c778db2012-06-21 17:18:12 +0530390 if (ep->tx_channel) {
391 dma->channel_release(ep->tx_channel);
392 ep->tx_channel = NULL;
393 }
394 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300395
Sergei Shtylyov3e5c6dc2009-03-27 12:55:16 -0700396 /* Clobber old pointers to this qh */
397 musb_ep_set_qh(ep, is_in, NULL);
Felipe Balbi550a7372008-07-24 12:27:36 +0300398 qh->hep->hcpriv = NULL;
399
400 switch (qh->type) {
401
Ajay Kumar Gupta23d15e02008-10-29 15:10:35 +0200402 case USB_ENDPOINT_XFER_CONTROL:
403 case USB_ENDPOINT_XFER_BULK:
404 /* fifo policy for these lists, except that NAKing
405 * should rotate a qh to the end (for fairness).
406 */
407 if (qh->mux == 1) {
408 head = qh->ring.prev;
409 list_del(&qh->ring);
410 kfree(qh);
411 qh = first_qh(head);
412 break;
413 }
414
Felipe Balbi550a7372008-07-24 12:27:36 +0300415 case USB_ENDPOINT_XFER_ISOC:
416 case USB_ENDPOINT_XFER_INT:
417 /* this is where periodic bandwidth should be
418 * de-allocated if it's tracked and allocated;
419 * and where we'd update the schedule tree...
420 */
Felipe Balbi550a7372008-07-24 12:27:36 +0300421 kfree(qh);
422 qh = NULL;
423 break;
Felipe Balbi550a7372008-07-24 12:27:36 +0300424 }
425 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300426
Sergei Shtylyova2fd8142009-02-21 15:30:45 -0800427 if (qh != NULL && qh->is_ready) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300428 dev_dbg(musb->controller, "... next ep%d %cX urb %p\n",
Sergei Shtylyovc9cd06b2009-03-27 12:58:31 -0700429 hw_ep->epnum, is_in ? 'R' : 'T', next_urb(qh));
Felipe Balbi550a7372008-07-24 12:27:36 +0300430 musb_start_urb(musb, is_in, qh);
431 }
432}
433
David Brownellc767c1c2008-09-11 11:53:23 +0300434static u16 musb_h_flush_rxfifo(struct musb_hw_ep *hw_ep, u16 csr)
Felipe Balbi550a7372008-07-24 12:27:36 +0300435{
436 /* we don't want fifo to fill itself again;
437 * ignore dma (various models),
438 * leave toggle alone (may not have been saved yet)
439 */
440 csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_RXPKTRDY;
441 csr &= ~(MUSB_RXCSR_H_REQPKT
442 | MUSB_RXCSR_H_AUTOREQ
443 | MUSB_RXCSR_AUTOCLEAR);
444
445 /* write 2x to allow double buffering */
446 musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
447 musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
448
449 /* flush writebuffer */
450 return musb_readw(hw_ep->regs, MUSB_RXCSR);
451}
452
453/*
454 * PIO RX for a packet (or part of it).
455 */
456static bool
457musb_host_packet_rx(struct musb *musb, struct urb *urb, u8 epnum, u8 iso_err)
458{
459 u16 rx_count;
460 u8 *buf;
461 u16 csr;
462 bool done = false;
463 u32 length;
464 int do_flush = 0;
465 struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
466 void __iomem *epio = hw_ep->regs;
467 struct musb_qh *qh = hw_ep->in_qh;
468 int pipe = urb->pipe;
469 void *buffer = urb->transfer_buffer;
470
471 /* musb_ep_select(mbase, epnum); */
472 rx_count = musb_readw(epio, MUSB_RXCOUNT);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300473 dev_dbg(musb->controller, "RX%d count %d, buffer %p len %d/%d\n", epnum, rx_count,
Felipe Balbi550a7372008-07-24 12:27:36 +0300474 urb->transfer_buffer, qh->offset,
475 urb->transfer_buffer_length);
476
477 /* unload FIFO */
478 if (usb_pipeisoc(pipe)) {
479 int status = 0;
480 struct usb_iso_packet_descriptor *d;
481
482 if (iso_err) {
483 status = -EILSEQ;
484 urb->error_count++;
485 }
486
487 d = urb->iso_frame_desc + qh->iso_idx;
488 buf = buffer + d->offset;
489 length = d->length;
490 if (rx_count > length) {
491 if (status == 0) {
492 status = -EOVERFLOW;
493 urb->error_count++;
494 }
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300495 dev_dbg(musb->controller, "** OVERFLOW %d into %d\n", rx_count, length);
Felipe Balbi550a7372008-07-24 12:27:36 +0300496 do_flush = 1;
497 } else
498 length = rx_count;
499 urb->actual_length += length;
500 d->actual_length = length;
501
502 d->status = status;
503
504 /* see if we are done */
505 done = (++qh->iso_idx >= urb->number_of_packets);
506 } else {
507 /* non-isoch */
508 buf = buffer + qh->offset;
509 length = urb->transfer_buffer_length - qh->offset;
510 if (rx_count > length) {
511 if (urb->status == -EINPROGRESS)
512 urb->status = -EOVERFLOW;
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300513 dev_dbg(musb->controller, "** OVERFLOW %d into %d\n", rx_count, length);
Felipe Balbi550a7372008-07-24 12:27:36 +0300514 do_flush = 1;
515 } else
516 length = rx_count;
517 urb->actual_length += length;
518 qh->offset += length;
519
520 /* see if we are done */
521 done = (urb->actual_length == urb->transfer_buffer_length)
522 || (rx_count < qh->maxpacket)
523 || (urb->status != -EINPROGRESS);
524 if (done
525 && (urb->status == -EINPROGRESS)
526 && (urb->transfer_flags & URB_SHORT_NOT_OK)
527 && (urb->actual_length
528 < urb->transfer_buffer_length))
529 urb->status = -EREMOTEIO;
530 }
531
532 musb_read_fifo(hw_ep, length, buf);
533
534 csr = musb_readw(epio, MUSB_RXCSR);
535 csr |= MUSB_RXCSR_H_WZC_BITS;
536 if (unlikely(do_flush))
537 musb_h_flush_rxfifo(hw_ep, csr);
538 else {
539 /* REVISIT this assumes AUTOCLEAR is never set */
540 csr &= ~(MUSB_RXCSR_RXPKTRDY | MUSB_RXCSR_H_REQPKT);
541 if (!done)
542 csr |= MUSB_RXCSR_H_REQPKT;
543 musb_writew(epio, MUSB_RXCSR, csr);
544 }
545
546 return done;
547}
548
549/* we don't always need to reinit a given side of an endpoint...
550 * when we do, use tx/rx reinit routine and then construct a new CSR
551 * to address data toggle, NYET, and DMA or PIO.
552 *
553 * it's possible that driver bugs (especially for DMA) or aborting a
554 * transfer might have left the endpoint busier than it should be.
555 * the busy/not-empty tests are basically paranoia.
556 */
557static void
558musb_rx_reinit(struct musb *musb, struct musb_qh *qh, struct musb_hw_ep *ep)
559{
560 u16 csr;
561
562 /* NOTE: we know the "rx" fifo reinit never triggers for ep0.
563 * That always uses tx_reinit since ep0 repurposes TX register
564 * offsets; the initial SETUP packet is also a kind of OUT.
565 */
566
567 /* if programmed for Tx, put it in RX mode */
568 if (ep->is_shared_fifo) {
569 csr = musb_readw(ep->regs, MUSB_TXCSR);
570 if (csr & MUSB_TXCSR_MODE) {
571 musb_h_tx_flush_fifo(ep);
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700572 csr = musb_readw(ep->regs, MUSB_TXCSR);
Felipe Balbi550a7372008-07-24 12:27:36 +0300573 musb_writew(ep->regs, MUSB_TXCSR,
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700574 csr | MUSB_TXCSR_FRCDATATOG);
Felipe Balbi550a7372008-07-24 12:27:36 +0300575 }
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700576
577 /*
578 * Clear the MODE bit (and everything else) to enable Rx.
579 * NOTE: we mustn't clear the DMAMODE bit before DMAENAB.
580 */
581 if (csr & MUSB_TXCSR_DMAMODE)
582 musb_writew(ep->regs, MUSB_TXCSR, MUSB_TXCSR_DMAMODE);
Felipe Balbi550a7372008-07-24 12:27:36 +0300583 musb_writew(ep->regs, MUSB_TXCSR, 0);
584
585 /* scrub all previous state, clearing toggle */
586 } else {
587 csr = musb_readw(ep->regs, MUSB_RXCSR);
588 if (csr & MUSB_RXCSR_RXPKTRDY)
589 WARNING("rx%d, packet/%d ready?\n", ep->epnum,
590 musb_readw(ep->regs, MUSB_RXCOUNT));
591
592 musb_h_flush_rxfifo(ep, MUSB_RXCSR_CLRDATATOG);
593 }
594
595 /* target addr and (for multipoint) hub addr/port */
596 if (musb->is_multipoint) {
Bryan Wuc6cf8b02008-12-02 21:33:48 +0200597 musb_write_rxfunaddr(ep->target_regs, qh->addr_reg);
598 musb_write_rxhubaddr(ep->target_regs, qh->h_addr_reg);
599 musb_write_rxhubport(ep->target_regs, qh->h_port_reg);
600
Felipe Balbi550a7372008-07-24 12:27:36 +0300601 } else
602 musb_writeb(musb->mregs, MUSB_FADDR, qh->addr_reg);
603
604 /* protocol/endpoint, interval/NAKlimit, i/o size */
605 musb_writeb(ep->regs, MUSB_RXTYPE, qh->type_reg);
606 musb_writeb(ep->regs, MUSB_RXINTERVAL, qh->intv_reg);
607 /* NOTE: bulk combining rewrites high bits of maxpacket */
Cliff Cai9f445cb2010-01-28 20:44:18 -0500608 /* Set RXMAXP with the FIFO size of the endpoint
609 * to disable double buffer mode.
610 */
Felipe Balbi06624812011-01-21 13:39:20 +0800611 if (musb->double_buffer_not_ok)
Cliff Cai9f445cb2010-01-28 20:44:18 -0500612 musb_writew(ep->regs, MUSB_RXMAXP, ep->max_packet_sz_rx);
613 else
614 musb_writew(ep->regs, MUSB_RXMAXP,
615 qh->maxpacket | ((qh->hb_mult - 1) << 11));
Felipe Balbi550a7372008-07-24 12:27:36 +0300616
617 ep->rx_reinit = 0;
618}
619
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700620static bool musb_tx_dma_program(struct dma_controller *dma,
621 struct musb_hw_ep *hw_ep, struct musb_qh *qh,
622 struct urb *urb, u32 offset, u32 length)
623{
624 struct dma_channel *channel = hw_ep->tx_channel;
625 void __iomem *epio = hw_ep->regs;
626 u16 pkt_size = qh->maxpacket;
627 u16 csr;
628 u8 mode;
629
Mian Yousaf Kaukabaee55002013-05-15 14:03:24 +0200630#if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700631 if (length > channel->max_len)
632 length = channel->max_len;
633
634 csr = musb_readw(epio, MUSB_TXCSR);
635 if (length > pkt_size) {
636 mode = 1;
Ajay Kumar Guptaa483d702009-04-03 16:16:17 -0700637 csr |= MUSB_TXCSR_DMAMODE | MUSB_TXCSR_DMAENAB;
638 /* autoset shouldn't be set in high bandwidth */
supriya karanthf2786282012-12-06 11:16:23 +0530639 /*
640 * Enable Autoset according to table
641 * below
642 * bulk_split hb_mult Autoset_Enable
643 * 0 1 Yes(Normal)
644 * 0 >1 No(High BW ISO)
645 * 1 1 Yes(HS bulk)
646 * 1 >1 Yes(FS bulk)
647 */
648 if (qh->hb_mult == 1 || (qh->hb_mult > 1 &&
649 can_bulk_split(hw_ep->musb, qh->type)))
Ajay Kumar Guptaa483d702009-04-03 16:16:17 -0700650 csr |= MUSB_TXCSR_AUTOSET;
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700651 } else {
652 mode = 0;
653 csr &= ~(MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAMODE);
654 csr |= MUSB_TXCSR_DMAENAB; /* against programmer's guide */
655 }
656 channel->desired_mode = mode;
657 musb_writew(epio, MUSB_TXCSR, csr);
658#else
659 if (!is_cppi_enabled() && !tusb_dma_omap())
660 return false;
661
662 channel->actual_len = 0;
663
664 /*
665 * TX uses "RNDIS" mode automatically but needs help
666 * to identify the zero-length-final-packet case.
667 */
668 mode = (urb->transfer_flags & URB_ZERO_PACKET) ? 1 : 0;
669#endif
670
671 qh->segsize = length;
672
Santosh Shilimkar4c647332010-09-20 10:32:07 +0300673 /*
674 * Ensure the data reaches to main memory before starting
675 * DMA transfer
676 */
677 wmb();
678
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700679 if (!dma->channel_program(channel, pkt_size, mode,
680 urb->transfer_dma + offset, length)) {
681 dma->channel_release(channel);
682 hw_ep->tx_channel = NULL;
683
684 csr = musb_readw(epio, MUSB_TXCSR);
685 csr &= ~(MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAENAB);
686 musb_writew(epio, MUSB_TXCSR, csr | MUSB_TXCSR_H_WZC_BITS);
687 return false;
688 }
689 return true;
690}
Felipe Balbi550a7372008-07-24 12:27:36 +0300691
692/*
693 * Program an HDRC endpoint as per the given URB
694 * Context: irqs blocked, controller lock held
695 */
696static void musb_ep_program(struct musb *musb, u8 epnum,
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700697 struct urb *urb, int is_out,
698 u8 *buf, u32 offset, u32 len)
Felipe Balbi550a7372008-07-24 12:27:36 +0300699{
700 struct dma_controller *dma_controller;
701 struct dma_channel *dma_channel;
702 u8 dma_ok;
703 void __iomem *mbase = musb->mregs;
704 struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
705 void __iomem *epio = hw_ep->regs;
Sergei Shtylyov3e5c6dc2009-03-27 12:55:16 -0700706 struct musb_qh *qh = musb_ep_get_qh(hw_ep, !is_out);
707 u16 packet_sz = qh->maxpacket;
Ajay Kumar Gupta31321222012-07-20 11:07:22 +0530708 u8 use_dma = 1;
709 u16 csr;
Felipe Balbi550a7372008-07-24 12:27:36 +0300710
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300711 dev_dbg(musb->controller, "%s hw%d urb %p spd%d dev%d ep%d%s "
Felipe Balbi550a7372008-07-24 12:27:36 +0300712 "h_addr%02x h_port%02x bytes %d\n",
713 is_out ? "-->" : "<--",
714 epnum, urb, urb->dev->speed,
715 qh->addr_reg, qh->epnum, is_out ? "out" : "in",
716 qh->h_addr_reg, qh->h_port_reg,
717 len);
718
719 musb_ep_select(mbase, epnum);
720
Ajay Kumar Gupta31321222012-07-20 11:07:22 +0530721 if (is_out && !len) {
722 use_dma = 0;
723 csr = musb_readw(epio, MUSB_TXCSR);
724 csr &= ~MUSB_TXCSR_DMAENAB;
725 musb_writew(epio, MUSB_TXCSR, csr);
726 hw_ep->tx_channel = NULL;
727 }
728
Felipe Balbi550a7372008-07-24 12:27:36 +0300729 /* candidate for DMA? */
730 dma_controller = musb->dma_controller;
Ajay Kumar Gupta31321222012-07-20 11:07:22 +0530731 if (use_dma && is_dma_capable() && epnum && dma_controller) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300732 dma_channel = is_out ? hw_ep->tx_channel : hw_ep->rx_channel;
733 if (!dma_channel) {
734 dma_channel = dma_controller->channel_alloc(
735 dma_controller, hw_ep, is_out);
736 if (is_out)
737 hw_ep->tx_channel = dma_channel;
738 else
739 hw_ep->rx_channel = dma_channel;
740 }
741 } else
742 dma_channel = NULL;
743
744 /* make sure we clear DMAEnab, autoSet bits from previous run */
745
746 /* OUT/transmit/EP0 or IN/receive? */
747 if (is_out) {
748 u16 csr;
749 u16 int_txe;
750 u16 load_count;
751
752 csr = musb_readw(epio, MUSB_TXCSR);
753
754 /* disable interrupt in case we flush */
Sebastian Andrzej Siewiorb18d26f2012-10-30 19:52:26 +0100755 int_txe = musb->intrtxe;
Felipe Balbi550a7372008-07-24 12:27:36 +0300756 musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
757
758 /* general endpoint setup */
759 if (epnum) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300760 /* flush all old state, set default */
supriya karantha70b8442013-01-04 17:10:33 +0530761 /*
762 * We could be flushing valid
763 * packets in double buffering
764 * case
765 */
766 if (!hw_ep->tx_double_buffered)
767 musb_h_tx_flush_fifo(hw_ep);
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700768
769 /*
770 * We must not clear the DMAMODE bit before or in
771 * the same cycle with the DMAENAB bit, so we clear
772 * the latter first...
773 */
Felipe Balbi550a7372008-07-24 12:27:36 +0300774 csr &= ~(MUSB_TXCSR_H_NAKTIMEOUT
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700775 | MUSB_TXCSR_AUTOSET
776 | MUSB_TXCSR_DMAENAB
Felipe Balbi550a7372008-07-24 12:27:36 +0300777 | MUSB_TXCSR_FRCDATATOG
778 | MUSB_TXCSR_H_RXSTALL
779 | MUSB_TXCSR_H_ERROR
780 | MUSB_TXCSR_TXPKTRDY
781 );
782 csr |= MUSB_TXCSR_MODE;
783
supriya karantha70b8442013-01-04 17:10:33 +0530784 if (!hw_ep->tx_double_buffered) {
785 if (usb_gettoggle(urb->dev, qh->epnum, 1))
786 csr |= MUSB_TXCSR_H_WR_DATATOGGLE
787 | MUSB_TXCSR_H_DATATOGGLE;
788 else
789 csr |= MUSB_TXCSR_CLRDATATOG;
790 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300791
Felipe Balbi550a7372008-07-24 12:27:36 +0300792 musb_writew(epio, MUSB_TXCSR, csr);
793 /* REVISIT may need to clear FLUSHFIFO ... */
Sergei Shtylyovb6e434a2009-03-26 18:27:47 -0700794 csr &= ~MUSB_TXCSR_DMAMODE;
Felipe Balbi550a7372008-07-24 12:27:36 +0300795 musb_writew(epio, MUSB_TXCSR, csr);
796 csr = musb_readw(epio, MUSB_TXCSR);
797 } else {
798 /* endpoint 0: just flush */
David Brownell78322c12009-03-26 17:38:30 -0700799 musb_h_ep0_flush_fifo(hw_ep);
Felipe Balbi550a7372008-07-24 12:27:36 +0300800 }
801
802 /* target addr and (for multipoint) hub addr/port */
803 if (musb->is_multipoint) {
Bryan Wuc6cf8b02008-12-02 21:33:48 +0200804 musb_write_txfunaddr(mbase, epnum, qh->addr_reg);
805 musb_write_txhubaddr(mbase, epnum, qh->h_addr_reg);
806 musb_write_txhubport(mbase, epnum, qh->h_port_reg);
Felipe Balbi550a7372008-07-24 12:27:36 +0300807/* FIXME if !epnum, do the same for RX ... */
808 } else
809 musb_writeb(mbase, MUSB_FADDR, qh->addr_reg);
810
811 /* protocol/endpoint/interval/NAKlimit */
812 if (epnum) {
813 musb_writeb(epio, MUSB_TXTYPE, qh->type_reg);
supriya karanthf2786282012-12-06 11:16:23 +0530814 if (musb->double_buffer_not_ok) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300815 musb_writew(epio, MUSB_TXMAXP,
Felipe Balbi06624812011-01-21 13:39:20 +0800816 hw_ep->max_packet_sz_tx);
supriya karanthf2786282012-12-06 11:16:23 +0530817 } else if (can_bulk_split(musb, qh->type)) {
818 qh->hb_mult = hw_ep->max_packet_sz_tx
819 / packet_sz;
Ajay Kumar Guptaccc080c2011-12-13 10:32:42 +0530820 musb_writew(epio, MUSB_TXMAXP, packet_sz
supriya karanthf2786282012-12-06 11:16:23 +0530821 | ((qh->hb_mult) - 1) << 11);
822 } else {
Felipe Balbi550a7372008-07-24 12:27:36 +0300823 musb_writew(epio, MUSB_TXMAXP,
Felipe Balbi06624812011-01-21 13:39:20 +0800824 qh->maxpacket |
825 ((qh->hb_mult - 1) << 11));
supriya karanthf2786282012-12-06 11:16:23 +0530826 }
Felipe Balbi550a7372008-07-24 12:27:36 +0300827 musb_writeb(epio, MUSB_TXINTERVAL, qh->intv_reg);
828 } else {
829 musb_writeb(epio, MUSB_NAKLIMIT0, qh->intv_reg);
830 if (musb->is_multipoint)
831 musb_writeb(epio, MUSB_TYPE0,
832 qh->type_reg);
833 }
834
835 if (can_bulk_split(musb, qh->type))
836 load_count = min((u32) hw_ep->max_packet_sz_tx,
837 len);
838 else
839 load_count = min((u32) packet_sz, len);
840
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -0700841 if (dma_channel && musb_tx_dma_program(dma_controller,
842 hw_ep, qh, urb, offset, len))
843 load_count = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +0300844
845 if (load_count) {
Felipe Balbi550a7372008-07-24 12:27:36 +0300846 /* PIO to load FIFO */
847 qh->segsize = load_count;
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +0530848 if (!buf) {
849 sg_miter_start(&qh->sg_miter, urb->sg, 1,
850 SG_MITER_ATOMIC
851 | SG_MITER_FROM_SG);
852 if (!sg_miter_next(&qh->sg_miter)) {
853 dev_err(musb->controller,
854 "error: sg"
855 "list empty\n");
856 sg_miter_stop(&qh->sg_miter);
857 goto finish;
858 }
859 buf = qh->sg_miter.addr + urb->sg->offset +
860 urb->actual_length;
861 load_count = min_t(u32, load_count,
862 qh->sg_miter.length);
863 musb_write_fifo(hw_ep, load_count, buf);
864 qh->sg_miter.consumed = load_count;
865 sg_miter_stop(&qh->sg_miter);
866 } else
867 musb_write_fifo(hw_ep, load_count, buf);
Felipe Balbi550a7372008-07-24 12:27:36 +0300868 }
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +0530869finish:
Felipe Balbi550a7372008-07-24 12:27:36 +0300870 /* re-enable interrupt */
871 musb_writew(mbase, MUSB_INTRTXE, int_txe);
872
873 /* IN/receive */
874 } else {
875 u16 csr;
876
877 if (hw_ep->rx_reinit) {
878 musb_rx_reinit(musb, qh, hw_ep);
879
880 /* init new state: toggle and NYET, maybe DMA later */
881 if (usb_gettoggle(urb->dev, qh->epnum, 0))
882 csr = MUSB_RXCSR_H_WR_DATATOGGLE
883 | MUSB_RXCSR_H_DATATOGGLE;
884 else
885 csr = 0;
886 if (qh->type == USB_ENDPOINT_XFER_INT)
887 csr |= MUSB_RXCSR_DISNYET;
888
889 } else {
890 csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
891
892 if (csr & (MUSB_RXCSR_RXPKTRDY
893 | MUSB_RXCSR_DMAENAB
894 | MUSB_RXCSR_H_REQPKT))
895 ERR("broken !rx_reinit, ep%d csr %04x\n",
896 hw_ep->epnum, csr);
897
898 /* scrub any stale state, leaving toggle alone */
899 csr &= MUSB_RXCSR_DISNYET;
900 }
901
902 /* kick things off */
903
904 if ((is_cppi_enabled() || tusb_dma_omap()) && dma_channel) {
Sergei Shtylyovc51e36d2011-05-07 19:44:13 +0400905 /* Candidate for DMA */
906 dma_channel->actual_len = 0L;
907 qh->segsize = len;
Felipe Balbi550a7372008-07-24 12:27:36 +0300908
Sergei Shtylyovc51e36d2011-05-07 19:44:13 +0400909 /* AUTOREQ is in a DMA register */
910 musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
911 csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
Felipe Balbi550a7372008-07-24 12:27:36 +0300912
Sergei Shtylyovc51e36d2011-05-07 19:44:13 +0400913 /*
914 * Unless caller treats short RX transfers as
915 * errors, we dare not queue multiple transfers.
916 */
917 dma_ok = dma_controller->channel_program(dma_channel,
918 packet_sz, !(urb->transfer_flags &
919 URB_SHORT_NOT_OK),
920 urb->transfer_dma + offset,
921 qh->segsize);
922 if (!dma_ok) {
923 dma_controller->channel_release(dma_channel);
924 hw_ep->rx_channel = dma_channel = NULL;
925 } else
926 csr |= MUSB_RXCSR_DMAENAB;
Felipe Balbi550a7372008-07-24 12:27:36 +0300927 }
928
929 csr |= MUSB_RXCSR_H_REQPKT;
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300930 dev_dbg(musb->controller, "RXCSR%d := %04x\n", epnum, csr);
Felipe Balbi550a7372008-07-24 12:27:36 +0300931 musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
932 csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
933 }
934}
935
Ajay Kumar Guptaf2838622012-07-19 13:41:59 +0530936/* Schedule next QH from musb->in_bulk/out_bulk and move the current qh to
937 * the end; avoids starvation for other endpoints.
938 */
939static void musb_bulk_nak_timeout(struct musb *musb, struct musb_hw_ep *ep,
940 int is_in)
941{
942 struct dma_channel *dma;
943 struct urb *urb;
944 void __iomem *mbase = musb->mregs;
945 void __iomem *epio = ep->regs;
946 struct musb_qh *cur_qh, *next_qh;
947 u16 rx_csr, tx_csr;
948
949 musb_ep_select(mbase, ep->epnum);
950 if (is_in) {
951 dma = is_dma_capable() ? ep->rx_channel : NULL;
952
953 /* clear nak timeout bit */
954 rx_csr = musb_readw(epio, MUSB_RXCSR);
955 rx_csr |= MUSB_RXCSR_H_WZC_BITS;
956 rx_csr &= ~MUSB_RXCSR_DATAERROR;
957 musb_writew(epio, MUSB_RXCSR, rx_csr);
958
959 cur_qh = first_qh(&musb->in_bulk);
960 } else {
961 dma = is_dma_capable() ? ep->tx_channel : NULL;
962
963 /* clear nak timeout bit */
964 tx_csr = musb_readw(epio, MUSB_TXCSR);
965 tx_csr |= MUSB_TXCSR_H_WZC_BITS;
966 tx_csr &= ~MUSB_TXCSR_H_NAKTIMEOUT;
967 musb_writew(epio, MUSB_TXCSR, tx_csr);
968
969 cur_qh = first_qh(&musb->out_bulk);
970 }
971 if (cur_qh) {
972 urb = next_urb(cur_qh);
973 if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
974 dma->status = MUSB_DMA_STATUS_CORE_ABORT;
975 musb->dma_controller->channel_abort(dma);
976 urb->actual_length += dma->actual_len;
977 dma->actual_len = 0L;
978 }
979 musb_save_toggle(cur_qh, is_in, urb);
980
981 if (is_in) {
982 /* move cur_qh to end of queue */
983 list_move_tail(&cur_qh->ring, &musb->in_bulk);
984
985 /* get the next qh from musb->in_bulk */
986 next_qh = first_qh(&musb->in_bulk);
987
988 /* set rx_reinit and schedule the next qh */
989 ep->rx_reinit = 1;
990 } else {
991 /* move cur_qh to end of queue */
992 list_move_tail(&cur_qh->ring, &musb->out_bulk);
993
994 /* get the next qh from musb->out_bulk */
995 next_qh = first_qh(&musb->out_bulk);
996
997 /* set tx_reinit and schedule the next qh */
998 ep->tx_reinit = 1;
999 }
1000 musb_start_urb(musb, is_in, next_qh);
1001 }
1002}
Felipe Balbi550a7372008-07-24 12:27:36 +03001003
1004/*
1005 * Service the default endpoint (ep0) as host.
1006 * Return true until it's time to start the status stage.
1007 */
1008static bool musb_h_ep0_continue(struct musb *musb, u16 len, struct urb *urb)
1009{
1010 bool more = false;
1011 u8 *fifo_dest = NULL;
1012 u16 fifo_count = 0;
1013 struct musb_hw_ep *hw_ep = musb->control_ep;
1014 struct musb_qh *qh = hw_ep->in_qh;
1015 struct usb_ctrlrequest *request;
1016
1017 switch (musb->ep0_stage) {
1018 case MUSB_EP0_IN:
1019 fifo_dest = urb->transfer_buffer + urb->actual_length;
Sergei Shtylyov3ecdb9a2009-02-21 15:31:23 -08001020 fifo_count = min_t(size_t, len, urb->transfer_buffer_length -
1021 urb->actual_length);
Felipe Balbi550a7372008-07-24 12:27:36 +03001022 if (fifo_count < len)
1023 urb->status = -EOVERFLOW;
1024
1025 musb_read_fifo(hw_ep, fifo_count, fifo_dest);
1026
1027 urb->actual_length += fifo_count;
1028 if (len < qh->maxpacket) {
1029 /* always terminate on short read; it's
1030 * rarely reported as an error.
1031 */
1032 } else if (urb->actual_length <
1033 urb->transfer_buffer_length)
1034 more = true;
1035 break;
1036 case MUSB_EP0_START:
1037 request = (struct usb_ctrlrequest *) urb->setup_packet;
1038
1039 if (!request->wLength) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001040 dev_dbg(musb->controller, "start no-DATA\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001041 break;
1042 } else if (request->bRequestType & USB_DIR_IN) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001043 dev_dbg(musb->controller, "start IN-DATA\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001044 musb->ep0_stage = MUSB_EP0_IN;
1045 more = true;
1046 break;
1047 } else {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001048 dev_dbg(musb->controller, "start OUT-DATA\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001049 musb->ep0_stage = MUSB_EP0_OUT;
1050 more = true;
1051 }
1052 /* FALLTHROUGH */
1053 case MUSB_EP0_OUT:
Sergei Shtylyov3ecdb9a2009-02-21 15:31:23 -08001054 fifo_count = min_t(size_t, qh->maxpacket,
1055 urb->transfer_buffer_length -
1056 urb->actual_length);
Felipe Balbi550a7372008-07-24 12:27:36 +03001057 if (fifo_count) {
1058 fifo_dest = (u8 *) (urb->transfer_buffer
1059 + urb->actual_length);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001060 dev_dbg(musb->controller, "Sending %d byte%s to ep0 fifo %p\n",
David Brownellbb1c9ef2008-11-24 13:06:50 +02001061 fifo_count,
1062 (fifo_count == 1) ? "" : "s",
1063 fifo_dest);
Felipe Balbi550a7372008-07-24 12:27:36 +03001064 musb_write_fifo(hw_ep, fifo_count, fifo_dest);
1065
1066 urb->actual_length += fifo_count;
1067 more = true;
1068 }
1069 break;
1070 default:
1071 ERR("bogus ep0 stage %d\n", musb->ep0_stage);
1072 break;
1073 }
1074
1075 return more;
1076}
1077
1078/*
1079 * Handle default endpoint interrupt as host. Only called in IRQ time
David Brownellc767c1c2008-09-11 11:53:23 +03001080 * from musb_interrupt().
Felipe Balbi550a7372008-07-24 12:27:36 +03001081 *
1082 * called with controller irqlocked
1083 */
1084irqreturn_t musb_h_ep0_irq(struct musb *musb)
1085{
1086 struct urb *urb;
1087 u16 csr, len;
1088 int status = 0;
1089 void __iomem *mbase = musb->mregs;
1090 struct musb_hw_ep *hw_ep = musb->control_ep;
1091 void __iomem *epio = hw_ep->regs;
1092 struct musb_qh *qh = hw_ep->in_qh;
1093 bool complete = false;
1094 irqreturn_t retval = IRQ_NONE;
1095
1096 /* ep0 only has one queue, "in" */
1097 urb = next_urb(qh);
1098
1099 musb_ep_select(mbase, 0);
1100 csr = musb_readw(epio, MUSB_CSR0);
1101 len = (csr & MUSB_CSR0_RXPKTRDY)
1102 ? musb_readb(epio, MUSB_COUNT0)
1103 : 0;
1104
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001105 dev_dbg(musb->controller, "<== csr0 %04x, qh %p, count %d, urb %p, stage %d\n",
Felipe Balbi550a7372008-07-24 12:27:36 +03001106 csr, qh, len, urb, musb->ep0_stage);
1107
1108 /* if we just did status stage, we are done */
1109 if (MUSB_EP0_STATUS == musb->ep0_stage) {
1110 retval = IRQ_HANDLED;
1111 complete = true;
1112 }
1113
1114 /* prepare status */
1115 if (csr & MUSB_CSR0_H_RXSTALL) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001116 dev_dbg(musb->controller, "STALLING ENDPOINT\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001117 status = -EPIPE;
1118
1119 } else if (csr & MUSB_CSR0_H_ERROR) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001120 dev_dbg(musb->controller, "no response, csr0 %04x\n", csr);
Felipe Balbi550a7372008-07-24 12:27:36 +03001121 status = -EPROTO;
1122
1123 } else if (csr & MUSB_CSR0_H_NAKTIMEOUT) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001124 dev_dbg(musb->controller, "control NAK timeout\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001125
1126 /* NOTE: this code path would be a good place to PAUSE a
1127 * control transfer, if another one is queued, so that
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -08001128 * ep0 is more likely to stay busy. That's already done
1129 * for bulk RX transfers.
Felipe Balbi550a7372008-07-24 12:27:36 +03001130 *
1131 * if (qh->ring.next != &musb->control), then
1132 * we have a candidate... NAKing is *NOT* an error
1133 */
1134 musb_writew(epio, MUSB_CSR0, 0);
1135 retval = IRQ_HANDLED;
1136 }
1137
1138 if (status) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001139 dev_dbg(musb->controller, "aborting\n");
Felipe Balbi550a7372008-07-24 12:27:36 +03001140 retval = IRQ_HANDLED;
1141 if (urb)
1142 urb->status = status;
1143 complete = true;
1144
1145 /* use the proper sequence to abort the transfer */
1146 if (csr & MUSB_CSR0_H_REQPKT) {
1147 csr &= ~MUSB_CSR0_H_REQPKT;
1148 musb_writew(epio, MUSB_CSR0, csr);
1149 csr &= ~MUSB_CSR0_H_NAKTIMEOUT;
1150 musb_writew(epio, MUSB_CSR0, csr);
1151 } else {
David Brownell78322c12009-03-26 17:38:30 -07001152 musb_h_ep0_flush_fifo(hw_ep);
Felipe Balbi550a7372008-07-24 12:27:36 +03001153 }
1154
1155 musb_writeb(epio, MUSB_NAKLIMIT0, 0);
1156
1157 /* clear it */
1158 musb_writew(epio, MUSB_CSR0, 0);
1159 }
1160
1161 if (unlikely(!urb)) {
1162 /* stop endpoint since we have no place for its data, this
1163 * SHOULD NEVER HAPPEN! */
1164 ERR("no URB for end 0\n");
1165
David Brownell78322c12009-03-26 17:38:30 -07001166 musb_h_ep0_flush_fifo(hw_ep);
Felipe Balbi550a7372008-07-24 12:27:36 +03001167 goto done;
1168 }
1169
1170 if (!complete) {
1171 /* call common logic and prepare response */
1172 if (musb_h_ep0_continue(musb, len, urb)) {
1173 /* more packets required */
1174 csr = (MUSB_EP0_IN == musb->ep0_stage)
1175 ? MUSB_CSR0_H_REQPKT : MUSB_CSR0_TXPKTRDY;
1176 } else {
1177 /* data transfer complete; perform status phase */
1178 if (usb_pipeout(urb->pipe)
1179 || !urb->transfer_buffer_length)
1180 csr = MUSB_CSR0_H_STATUSPKT
1181 | MUSB_CSR0_H_REQPKT;
1182 else
1183 csr = MUSB_CSR0_H_STATUSPKT
1184 | MUSB_CSR0_TXPKTRDY;
1185
1186 /* flag status stage */
1187 musb->ep0_stage = MUSB_EP0_STATUS;
1188
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001189 dev_dbg(musb->controller, "ep0 STATUS, csr %04x\n", csr);
Felipe Balbi550a7372008-07-24 12:27:36 +03001190
1191 }
1192 musb_writew(epio, MUSB_CSR0, csr);
1193 retval = IRQ_HANDLED;
1194 } else
1195 musb->ep0_stage = MUSB_EP0_IDLE;
1196
1197 /* call completion handler if done */
1198 if (complete)
1199 musb_advance_schedule(musb, urb, hw_ep, 1);
1200done:
1201 return retval;
1202}
1203
1204
1205#ifdef CONFIG_USB_INVENTRA_DMA
1206
1207/* Host side TX (OUT) using Mentor DMA works as follows:
1208 submit_urb ->
1209 - if queue was empty, Program Endpoint
1210 - ... which starts DMA to fifo in mode 1 or 0
1211
1212 DMA Isr (transfer complete) -> TxAvail()
1213 - Stop DMA (~DmaEnab) (<--- Alert ... currently happens
1214 only in musb_cleanup_urb)
1215 - TxPktRdy has to be set in mode 0 or for
1216 short packets in mode 1.
1217*/
1218
1219#endif
1220
1221/* Service a Tx-Available or dma completion irq for the endpoint */
1222void musb_host_tx(struct musb *musb, u8 epnum)
1223{
1224 int pipe;
1225 bool done = false;
1226 u16 tx_csr;
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001227 size_t length = 0;
1228 size_t offset = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +03001229 struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
1230 void __iomem *epio = hw_ep->regs;
Sergei Shtylyov3e5c6dc2009-03-27 12:55:16 -07001231 struct musb_qh *qh = hw_ep->out_qh;
1232 struct urb *urb = next_urb(qh);
Felipe Balbi550a7372008-07-24 12:27:36 +03001233 u32 status = 0;
1234 void __iomem *mbase = musb->mregs;
1235 struct dma_channel *dma;
T. S., Anil Kumarf8afbf7f2010-09-24 13:44:09 +03001236 bool transfer_pending = false;
Felipe Balbi550a7372008-07-24 12:27:36 +03001237
Felipe Balbi550a7372008-07-24 12:27:36 +03001238 musb_ep_select(mbase, epnum);
1239 tx_csr = musb_readw(epio, MUSB_TXCSR);
1240
1241 /* with CPPI, DMA sometimes triggers "extra" irqs */
1242 if (!urb) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001243 dev_dbg(musb->controller, "extra TX%d ready, csr %04x\n", epnum, tx_csr);
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001244 return;
Felipe Balbi550a7372008-07-24 12:27:36 +03001245 }
1246
1247 pipe = urb->pipe;
1248 dma = is_dma_capable() ? hw_ep->tx_channel : NULL;
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001249 dev_dbg(musb->controller, "OUT/TX%d end, csr %04x%s\n", epnum, tx_csr,
Felipe Balbi550a7372008-07-24 12:27:36 +03001250 dma ? ", dma" : "");
1251
1252 /* check for errors */
1253 if (tx_csr & MUSB_TXCSR_H_RXSTALL) {
1254 /* dma was disabled, fifo flushed */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001255 dev_dbg(musb->controller, "TX end %d stall\n", epnum);
Felipe Balbi550a7372008-07-24 12:27:36 +03001256
1257 /* stall; record URB status */
1258 status = -EPIPE;
1259
1260 } else if (tx_csr & MUSB_TXCSR_H_ERROR) {
1261 /* (NON-ISO) dma was disabled, fifo flushed */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001262 dev_dbg(musb->controller, "TX 3strikes on ep=%d\n", epnum);
Felipe Balbi550a7372008-07-24 12:27:36 +03001263
1264 status = -ETIMEDOUT;
1265
1266 } else if (tx_csr & MUSB_TXCSR_H_NAKTIMEOUT) {
Ajay Kumar Guptaf2838622012-07-19 13:41:59 +05301267 if (USB_ENDPOINT_XFER_BULK == qh->type && qh->mux == 1
1268 && !list_is_singular(&musb->out_bulk)) {
1269 dev_dbg(musb->controller,
1270 "NAK timeout on TX%d ep\n", epnum);
1271 musb_bulk_nak_timeout(musb, hw_ep, 0);
1272 } else {
1273 dev_dbg(musb->controller,
1274 "TX end=%d device not responding\n", epnum);
1275 /* NOTE: this code path would be a good place to PAUSE a
1276 * transfer, if there's some other (nonperiodic) tx urb
1277 * that could use this fifo. (dma complicates it...)
1278 * That's already done for bulk RX transfers.
1279 *
1280 * if (bulk && qh->ring.next != &musb->out_bulk), then
1281 * we have a candidate... NAKing is *NOT* an error
1282 */
1283 musb_ep_select(mbase, epnum);
1284 musb_writew(epio, MUSB_TXCSR,
1285 MUSB_TXCSR_H_WZC_BITS
1286 | MUSB_TXCSR_TXPKTRDY);
1287 }
1288 return;
Felipe Balbi550a7372008-07-24 12:27:36 +03001289 }
1290
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301291done:
Felipe Balbi550a7372008-07-24 12:27:36 +03001292 if (status) {
1293 if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1294 dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1295 (void) musb->dma_controller->channel_abort(dma);
1296 }
1297
1298 /* do the proper sequence to abort the transfer in the
1299 * usb core; the dma engine should already be stopped.
1300 */
1301 musb_h_tx_flush_fifo(hw_ep);
1302 tx_csr &= ~(MUSB_TXCSR_AUTOSET
1303 | MUSB_TXCSR_DMAENAB
1304 | MUSB_TXCSR_H_ERROR
1305 | MUSB_TXCSR_H_RXSTALL
1306 | MUSB_TXCSR_H_NAKTIMEOUT
1307 );
1308
1309 musb_ep_select(mbase, epnum);
1310 musb_writew(epio, MUSB_TXCSR, tx_csr);
1311 /* REVISIT may need to clear FLUSHFIFO ... */
1312 musb_writew(epio, MUSB_TXCSR, tx_csr);
1313 musb_writeb(epio, MUSB_TXINTERVAL, 0);
1314
1315 done = true;
1316 }
1317
1318 /* second cppi case */
1319 if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001320 dev_dbg(musb->controller, "extra TX%d ready, csr %04x\n", epnum, tx_csr);
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001321 return;
Felipe Balbi550a7372008-07-24 12:27:36 +03001322 }
1323
Sergei Shtylyovc7bbc052009-03-26 18:26:40 -07001324 if (is_dma_capable() && dma && !status) {
1325 /*
1326 * DMA has completed. But if we're using DMA mode 1 (multi
1327 * packet DMA), we need a terminal TXPKTRDY interrupt before
1328 * we can consider this transfer completed, lest we trash
1329 * its last packet when writing the next URB's data. So we
1330 * switch back to mode 0 to get that interrupt; we'll come
1331 * back here once it happens.
1332 */
1333 if (tx_csr & MUSB_TXCSR_DMAMODE) {
1334 /*
1335 * We shouldn't clear DMAMODE with DMAENAB set; so
1336 * clear them in a safe order. That should be OK
1337 * once TXPKTRDY has been set (and I've never seen
1338 * it being 0 at this moment -- DMA interrupt latency
1339 * is significant) but if it hasn't been then we have
1340 * no choice but to stop being polite and ignore the
1341 * programmer's guide... :-)
1342 *
1343 * Note that we must write TXCSR with TXPKTRDY cleared
1344 * in order not to re-trigger the packet send (this bit
1345 * can't be cleared by CPU), and there's another caveat:
1346 * TXPKTRDY may be set shortly and then cleared in the
1347 * double-buffered FIFO mode, so we do an extra TXCSR
1348 * read for debouncing...
1349 */
1350 tx_csr &= musb_readw(epio, MUSB_TXCSR);
1351 if (tx_csr & MUSB_TXCSR_TXPKTRDY) {
1352 tx_csr &= ~(MUSB_TXCSR_DMAENAB |
1353 MUSB_TXCSR_TXPKTRDY);
1354 musb_writew(epio, MUSB_TXCSR,
1355 tx_csr | MUSB_TXCSR_H_WZC_BITS);
1356 }
1357 tx_csr &= ~(MUSB_TXCSR_DMAMODE |
1358 MUSB_TXCSR_TXPKTRDY);
1359 musb_writew(epio, MUSB_TXCSR,
1360 tx_csr | MUSB_TXCSR_H_WZC_BITS);
1361
1362 /*
1363 * There is no guarantee that we'll get an interrupt
1364 * after clearing DMAMODE as we might have done this
1365 * too late (after TXPKTRDY was cleared by controller).
1366 * Re-read TXCSR as we have spoiled its previous value.
1367 */
1368 tx_csr = musb_readw(epio, MUSB_TXCSR);
1369 }
1370
1371 /*
1372 * We may get here from a DMA completion or TXPKTRDY interrupt.
1373 * In any case, we must check the FIFO status here and bail out
1374 * only if the FIFO still has data -- that should prevent the
1375 * "missed" TXPKTRDY interrupts and deal with double-buffered
1376 * FIFO mode too...
1377 */
1378 if (tx_csr & (MUSB_TXCSR_FIFONOTEMPTY | MUSB_TXCSR_TXPKTRDY)) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001379 dev_dbg(musb->controller, "DMA complete but packet still in FIFO, "
Sergei Shtylyovc7bbc052009-03-26 18:26:40 -07001380 "CSR %04x\n", tx_csr);
1381 return;
1382 }
1383 }
1384
Felipe Balbi550a7372008-07-24 12:27:36 +03001385 if (!status || dma || usb_pipeisoc(pipe)) {
1386 if (dma)
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001387 length = dma->actual_len;
Felipe Balbi550a7372008-07-24 12:27:36 +03001388 else
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001389 length = qh->segsize;
1390 qh->offset += length;
Felipe Balbi550a7372008-07-24 12:27:36 +03001391
1392 if (usb_pipeisoc(pipe)) {
1393 struct usb_iso_packet_descriptor *d;
1394
1395 d = urb->iso_frame_desc + qh->iso_idx;
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001396 d->actual_length = length;
1397 d->status = status;
Felipe Balbi550a7372008-07-24 12:27:36 +03001398 if (++qh->iso_idx >= urb->number_of_packets) {
1399 done = true;
1400 } else {
1401 d++;
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001402 offset = d->offset;
1403 length = d->length;
Felipe Balbi550a7372008-07-24 12:27:36 +03001404 }
T. S., Anil Kumarf8afbf7f2010-09-24 13:44:09 +03001405 } else if (dma && urb->transfer_buffer_length == qh->offset) {
Felipe Balbi550a7372008-07-24 12:27:36 +03001406 done = true;
1407 } else {
1408 /* see if we need to send more data, or ZLP */
1409 if (qh->segsize < qh->maxpacket)
1410 done = true;
1411 else if (qh->offset == urb->transfer_buffer_length
1412 && !(urb->transfer_flags
1413 & URB_ZERO_PACKET))
1414 done = true;
1415 if (!done) {
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001416 offset = qh->offset;
1417 length = urb->transfer_buffer_length - offset;
T. S., Anil Kumarf8afbf7f2010-09-24 13:44:09 +03001418 transfer_pending = true;
Felipe Balbi550a7372008-07-24 12:27:36 +03001419 }
1420 }
1421 }
1422
1423 /* urb->status != -EINPROGRESS means request has been faulted,
1424 * so we must abort this transfer after cleanup
1425 */
1426 if (urb->status != -EINPROGRESS) {
1427 done = true;
1428 if (status == 0)
1429 status = urb->status;
1430 }
1431
1432 if (done) {
1433 /* set status */
1434 urb->status = status;
1435 urb->actual_length = qh->offset;
1436 musb_advance_schedule(musb, urb, hw_ep, USB_DIR_OUT);
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001437 return;
T. S., Anil Kumarf8afbf7f2010-09-24 13:44:09 +03001438 } else if ((usb_pipeisoc(pipe) || transfer_pending) && dma) {
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001439 if (musb_tx_dma_program(musb->dma_controller, hw_ep, qh, urb,
Ajay Kumar Guptadfeffa52009-11-17 15:22:55 +05301440 offset, length)) {
1441 if (is_cppi_enabled() || tusb_dma_omap())
1442 musb_h_tx_dma_start(hw_ep);
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001443 return;
Ajay Kumar Guptadfeffa52009-11-17 15:22:55 +05301444 }
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001445 } else if (tx_csr & MUSB_TXCSR_DMAENAB) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001446 dev_dbg(musb->controller, "not complete, but DMA enabled?\n");
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001447 return;
1448 }
Felipe Balbi550a7372008-07-24 12:27:36 +03001449
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001450 /*
1451 * PIO: start next packet in this URB.
1452 *
1453 * REVISIT: some docs say that when hw_ep->tx_double_buffered,
1454 * (and presumably, FIFO is not half-full) we should write *two*
1455 * packets before updating TXCSR; other docs disagree...
1456 */
1457 if (length > qh->maxpacket)
1458 length = qh->maxpacket;
Maulik Mankad496dda72010-09-24 13:44:06 +03001459 /* Unmap the buffer so that CPU can use it */
Daniel Mack8b125df2013-04-10 21:55:50 +02001460 usb_hcd_unmap_urb_for_dma(musb->hcd, urb);
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301461
1462 /*
1463 * We need to map sg if the transfer_buffer is
1464 * NULL.
1465 */
1466 if (!urb->transfer_buffer)
Virupax Sadashivpetimathed74df12013-04-24 08:38:48 +02001467 qh->use_sg = true;
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301468
Virupax Sadashivpetimathed74df12013-04-24 08:38:48 +02001469 if (qh->use_sg) {
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301470 /* sg_miter_start is already done in musb_ep_program */
1471 if (!sg_miter_next(&qh->sg_miter)) {
1472 dev_err(musb->controller, "error: sg list empty\n");
1473 sg_miter_stop(&qh->sg_miter);
1474 status = -EINVAL;
1475 goto done;
1476 }
1477 urb->transfer_buffer = qh->sg_miter.addr;
1478 length = min_t(u32, length, qh->sg_miter.length);
1479 musb_write_fifo(hw_ep, length, urb->transfer_buffer);
1480 qh->sg_miter.consumed = length;
1481 sg_miter_stop(&qh->sg_miter);
1482 } else {
1483 musb_write_fifo(hw_ep, length, urb->transfer_buffer + offset);
1484 }
1485
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001486 qh->segsize = length;
Felipe Balbi550a7372008-07-24 12:27:36 +03001487
Virupax Sadashivpetimathed74df12013-04-24 08:38:48 +02001488 if (qh->use_sg) {
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301489 if (offset + length >= urb->transfer_buffer_length)
Virupax Sadashivpetimathed74df12013-04-24 08:38:48 +02001490 qh->use_sg = false;
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301491 }
1492
Sergei Shtylyov6b6e9712009-03-26 18:29:19 -07001493 musb_ep_select(mbase, epnum);
1494 musb_writew(epio, MUSB_TXCSR,
1495 MUSB_TXCSR_H_WZC_BITS | MUSB_TXCSR_TXPKTRDY);
Felipe Balbi550a7372008-07-24 12:27:36 +03001496}
1497
1498
1499#ifdef CONFIG_USB_INVENTRA_DMA
1500
1501/* Host side RX (IN) using Mentor DMA works as follows:
1502 submit_urb ->
1503 - if queue was empty, ProgramEndpoint
1504 - first IN token is sent out (by setting ReqPkt)
1505 LinuxIsr -> RxReady()
1506 /\ => first packet is received
1507 | - Set in mode 0 (DmaEnab, ~ReqPkt)
1508 | -> DMA Isr (transfer complete) -> RxReady()
1509 | - Ack receive (~RxPktRdy), turn off DMA (~DmaEnab)
1510 | - if urb not complete, send next IN token (ReqPkt)
1511 | | else complete urb.
1512 | |
1513 ---------------------------
1514 *
1515 * Nuances of mode 1:
1516 * For short packets, no ack (+RxPktRdy) is sent automatically
1517 * (even if AutoClear is ON)
1518 * For full packets, ack (~RxPktRdy) and next IN token (+ReqPkt) is sent
1519 * automatically => major problem, as collecting the next packet becomes
1520 * difficult. Hence mode 1 is not used.
1521 *
1522 * REVISIT
1523 * All we care about at this driver level is that
1524 * (a) all URBs terminate with REQPKT cleared and fifo(s) empty;
1525 * (b) termination conditions are: short RX, or buffer full;
1526 * (c) fault modes include
1527 * - iff URB_SHORT_NOT_OK, short RX status is -EREMOTEIO.
1528 * (and that endpoint's dma queue stops immediately)
1529 * - overflow (full, PLUS more bytes in the terminal packet)
1530 *
1531 * So for example, usb-storage sets URB_SHORT_NOT_OK, and would
1532 * thus be a great candidate for using mode 1 ... for all but the
1533 * last packet of one URB's transfer.
1534 */
1535
1536#endif
1537
1538/*
1539 * Service an RX interrupt for the given IN endpoint; docs cover bulk, iso,
1540 * and high-bandwidth IN transfer cases.
1541 */
1542void musb_host_rx(struct musb *musb, u8 epnum)
1543{
1544 struct urb *urb;
1545 struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
1546 void __iomem *epio = hw_ep->regs;
1547 struct musb_qh *qh = hw_ep->in_qh;
1548 size_t xfer_len;
1549 void __iomem *mbase = musb->mregs;
1550 int pipe;
1551 u16 rx_csr, val;
1552 bool iso_err = false;
1553 bool done = false;
1554 u32 status;
1555 struct dma_channel *dma;
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301556 unsigned int sg_flags = SG_MITER_ATOMIC | SG_MITER_TO_SG;
Felipe Balbi550a7372008-07-24 12:27:36 +03001557
1558 musb_ep_select(mbase, epnum);
1559
1560 urb = next_urb(qh);
1561 dma = is_dma_capable() ? hw_ep->rx_channel : NULL;
1562 status = 0;
1563 xfer_len = 0;
1564
1565 rx_csr = musb_readw(epio, MUSB_RXCSR);
1566 val = rx_csr;
1567
1568 if (unlikely(!urb)) {
1569 /* REVISIT -- THIS SHOULD NEVER HAPPEN ... but, at least
1570 * usbtest #11 (unlinks) triggers it regularly, sometimes
1571 * with fifo full. (Only with DMA??)
1572 */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001573 dev_dbg(musb->controller, "BOGUS RX%d ready, csr %04x, count %d\n", epnum, val,
Felipe Balbi550a7372008-07-24 12:27:36 +03001574 musb_readw(epio, MUSB_RXCOUNT));
1575 musb_h_flush_rxfifo(hw_ep, MUSB_RXCSR_CLRDATATOG);
1576 return;
1577 }
1578
1579 pipe = urb->pipe;
1580
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001581 dev_dbg(musb->controller, "<== hw %d rxcsr %04x, urb actual %d (+dma %zu)\n",
Felipe Balbi550a7372008-07-24 12:27:36 +03001582 epnum, rx_csr, urb->actual_length,
1583 dma ? dma->actual_len : 0);
1584
1585 /* check for errors, concurrent stall & unlink is not really
1586 * handled yet! */
1587 if (rx_csr & MUSB_RXCSR_H_RXSTALL) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001588 dev_dbg(musb->controller, "RX end %d STALL\n", epnum);
Felipe Balbi550a7372008-07-24 12:27:36 +03001589
1590 /* stall; record URB status */
1591 status = -EPIPE;
1592
1593 } else if (rx_csr & MUSB_RXCSR_H_ERROR) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001594 dev_dbg(musb->controller, "end %d RX proto error\n", epnum);
Felipe Balbi550a7372008-07-24 12:27:36 +03001595
1596 status = -EPROTO;
1597 musb_writeb(epio, MUSB_RXINTERVAL, 0);
1598
1599 } else if (rx_csr & MUSB_RXCSR_DATAERROR) {
1600
1601 if (USB_ENDPOINT_XFER_ISOC != qh->type) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001602 dev_dbg(musb->controller, "RX end %d NAK timeout\n", epnum);
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -08001603
1604 /* NOTE: NAKing is *NOT* an error, so we want to
1605 * continue. Except ... if there's a request for
1606 * another QH, use that instead of starving it.
1607 *
1608 * Devices like Ethernet and serial adapters keep
1609 * reads posted at all times, which will starve
1610 * other devices without this logic.
1611 */
1612 if (usb_pipebulk(urb->pipe)
1613 && qh->mux == 1
1614 && !list_is_singular(&musb->in_bulk)) {
Ajay Kumar Guptaf2838622012-07-19 13:41:59 +05301615 musb_bulk_nak_timeout(musb, hw_ep, 1);
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -08001616 return;
1617 }
Felipe Balbi550a7372008-07-24 12:27:36 +03001618 musb_ep_select(mbase, epnum);
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -08001619 rx_csr |= MUSB_RXCSR_H_WZC_BITS;
1620 rx_csr &= ~MUSB_RXCSR_DATAERROR;
1621 musb_writew(epio, MUSB_RXCSR, rx_csr);
Felipe Balbi550a7372008-07-24 12:27:36 +03001622
1623 goto finish;
1624 } else {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001625 dev_dbg(musb->controller, "RX end %d ISO data error\n", epnum);
Felipe Balbi550a7372008-07-24 12:27:36 +03001626 /* packet error reported later */
1627 iso_err = true;
1628 }
Ajay Kumar Guptaa483d702009-04-03 16:16:17 -07001629 } else if (rx_csr & MUSB_RXCSR_INCOMPRX) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001630 dev_dbg(musb->controller, "end %d high bandwidth incomplete ISO packet RX\n",
Ajay Kumar Guptaa483d702009-04-03 16:16:17 -07001631 epnum);
1632 status = -EPROTO;
Felipe Balbi550a7372008-07-24 12:27:36 +03001633 }
1634
1635 /* faults abort the transfer */
1636 if (status) {
1637 /* clean up dma and collect transfer count */
1638 if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1639 dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1640 (void) musb->dma_controller->channel_abort(dma);
1641 xfer_len = dma->actual_len;
1642 }
1643 musb_h_flush_rxfifo(hw_ep, MUSB_RXCSR_CLRDATATOG);
1644 musb_writeb(epio, MUSB_RXINTERVAL, 0);
1645 done = true;
1646 goto finish;
1647 }
1648
1649 if (unlikely(dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY)) {
1650 /* SHOULD NEVER HAPPEN ... but at least DaVinci has done it */
1651 ERR("RX%d dma busy, csr %04x\n", epnum, rx_csr);
1652 goto finish;
1653 }
1654
1655 /* thorough shutdown for now ... given more precise fault handling
1656 * and better queueing support, we might keep a DMA pipeline going
1657 * while processing this irq for earlier completions.
1658 */
1659
1660 /* FIXME this is _way_ too much in-line logic for Mentor DMA */
1661
Mian Yousaf Kaukabaee55002013-05-15 14:03:24 +02001662#if !defined(CONFIG_USB_INVENTRA_DMA) && !defined(CONFIG_USB_UX500_DMA)
Felipe Balbi550a7372008-07-24 12:27:36 +03001663 if (rx_csr & MUSB_RXCSR_H_REQPKT) {
1664 /* REVISIT this happened for a while on some short reads...
1665 * the cleanup still needs investigation... looks bad...
1666 * and also duplicates dma cleanup code above ... plus,
1667 * shouldn't this be the "half full" double buffer case?
1668 */
1669 if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1670 dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1671 (void) musb->dma_controller->channel_abort(dma);
1672 xfer_len = dma->actual_len;
1673 done = true;
1674 }
1675
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001676 dev_dbg(musb->controller, "RXCSR%d %04x, reqpkt, len %zu%s\n", epnum, rx_csr,
Felipe Balbi550a7372008-07-24 12:27:36 +03001677 xfer_len, dma ? ", dma" : "");
1678 rx_csr &= ~MUSB_RXCSR_H_REQPKT;
1679
1680 musb_ep_select(mbase, epnum);
1681 musb_writew(epio, MUSB_RXCSR,
1682 MUSB_RXCSR_H_WZC_BITS | rx_csr);
1683 }
1684#endif
1685 if (dma && (rx_csr & MUSB_RXCSR_DMAENAB)) {
1686 xfer_len = dma->actual_len;
1687
1688 val &= ~(MUSB_RXCSR_DMAENAB
1689 | MUSB_RXCSR_H_AUTOREQ
1690 | MUSB_RXCSR_AUTOCLEAR
1691 | MUSB_RXCSR_RXPKTRDY);
1692 musb_writew(hw_ep->regs, MUSB_RXCSR, val);
1693
George Cherianc57c41d22014-01-27 15:07:24 +05301694#if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA) || \
1695 defined(CONFIG_USB_TI_CPPI41_DMA)
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001696 if (usb_pipeisoc(pipe)) {
1697 struct usb_iso_packet_descriptor *d;
1698
1699 d = urb->iso_frame_desc + qh->iso_idx;
1700 d->actual_length = xfer_len;
1701
1702 /* even if there was an error, we did the dma
1703 * for iso_frame_desc->length
1704 */
Márton Németh72887c82011-05-30 20:45:42 +02001705 if (d->status != -EILSEQ && d->status != -EOVERFLOW)
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001706 d->status = 0;
1707
George Cherianc57c41d22014-01-27 15:07:24 +05301708 if (++qh->iso_idx >= urb->number_of_packets) {
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001709 done = true;
George Cherianc57c41d22014-01-27 15:07:24 +05301710 } else {
1711#if defined(CONFIG_USB_TI_CPPI41_DMA)
1712 struct dma_controller *c;
1713 dma_addr_t *buf;
1714 u32 length, ret;
1715
1716 c = musb->dma_controller;
1717 buf = (void *)
1718 urb->iso_frame_desc[qh->iso_idx].offset
1719 + (u32)urb->transfer_dma;
1720
1721 length =
1722 urb->iso_frame_desc[qh->iso_idx].length;
1723
1724 val |= MUSB_RXCSR_DMAENAB;
1725 musb_writew(hw_ep->regs, MUSB_RXCSR, val);
1726
1727 ret = c->channel_program(dma, qh->maxpacket,
1728 0, (u32) buf, length);
1729#endif
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001730 done = false;
George Cherianc57c41d22014-01-27 15:07:24 +05301731 }
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001732
1733 } else {
Felipe Balbi550a7372008-07-24 12:27:36 +03001734 /* done if urb buffer is full or short packet is recd */
1735 done = (urb->actual_length + xfer_len >=
1736 urb->transfer_buffer_length
1737 || dma->actual_len < qh->maxpacket);
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001738 }
Felipe Balbi550a7372008-07-24 12:27:36 +03001739
1740 /* send IN token for next packet, without AUTOREQ */
1741 if (!done) {
1742 val |= MUSB_RXCSR_H_REQPKT;
1743 musb_writew(epio, MUSB_RXCSR,
1744 MUSB_RXCSR_H_WZC_BITS | val);
1745 }
1746
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001747 dev_dbg(musb->controller, "ep %d dma %s, rxcsr %04x, rxcount %d\n", epnum,
Felipe Balbi550a7372008-07-24 12:27:36 +03001748 done ? "off" : "reset",
1749 musb_readw(epio, MUSB_RXCSR),
1750 musb_readw(epio, MUSB_RXCOUNT));
1751#else
1752 done = true;
1753#endif
1754 } else if (urb->status == -EINPROGRESS) {
1755 /* if no errors, be sure a packet is ready for unloading */
1756 if (unlikely(!(rx_csr & MUSB_RXCSR_RXPKTRDY))) {
1757 status = -EPROTO;
1758 ERR("Rx interrupt with no errors or packet!\n");
1759
1760 /* FIXME this is another "SHOULD NEVER HAPPEN" */
1761
1762/* SCRUB (RX) */
1763 /* do the proper sequence to abort the transfer */
1764 musb_ep_select(mbase, epnum);
1765 val &= ~MUSB_RXCSR_H_REQPKT;
1766 musb_writew(epio, MUSB_RXCSR, val);
1767 goto finish;
1768 }
1769
1770 /* we are expecting IN packets */
George Cherianc57c41d22014-01-27 15:07:24 +05301771#if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA) || \
1772 defined(CONFIG_USB_TI_CPPI41_DMA)
Felipe Balbi550a7372008-07-24 12:27:36 +03001773 if (dma) {
1774 struct dma_controller *c;
1775 u16 rx_count;
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001776 int ret, length;
1777 dma_addr_t buf;
Felipe Balbi550a7372008-07-24 12:27:36 +03001778
1779 rx_count = musb_readw(epio, MUSB_RXCOUNT);
1780
Felipe Balbi91e3af62013-05-30 03:06:27 +03001781 dev_dbg(musb->controller, "RX%d count %d, buffer 0x%llx len %d/%d\n",
Felipe Balbi550a7372008-07-24 12:27:36 +03001782 epnum, rx_count,
Felipe Balbi91e3af62013-05-30 03:06:27 +03001783 (unsigned long long) urb->transfer_dma
1784 + urb->actual_length,
Felipe Balbi550a7372008-07-24 12:27:36 +03001785 qh->offset,
1786 urb->transfer_buffer_length);
1787
1788 c = musb->dma_controller;
1789
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001790 if (usb_pipeisoc(pipe)) {
Felipe Balbi8b4959d2009-12-04 15:47:47 +02001791 int d_status = 0;
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001792 struct usb_iso_packet_descriptor *d;
1793
1794 d = urb->iso_frame_desc + qh->iso_idx;
1795
1796 if (iso_err) {
Felipe Balbi8b4959d2009-12-04 15:47:47 +02001797 d_status = -EILSEQ;
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001798 urb->error_count++;
1799 }
1800 if (rx_count > d->length) {
Felipe Balbi8b4959d2009-12-04 15:47:47 +02001801 if (d_status == 0) {
1802 d_status = -EOVERFLOW;
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001803 urb->error_count++;
1804 }
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001805 dev_dbg(musb->controller, "** OVERFLOW %d into %d\n",\
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001806 rx_count, d->length);
1807
1808 length = d->length;
1809 } else
1810 length = rx_count;
Felipe Balbi8b4959d2009-12-04 15:47:47 +02001811 d->status = d_status;
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001812 buf = urb->transfer_dma + d->offset;
1813 } else {
1814 length = rx_count;
1815 buf = urb->transfer_dma +
1816 urb->actual_length;
1817 }
1818
Felipe Balbi550a7372008-07-24 12:27:36 +03001819 dma->desired_mode = 0;
1820#ifdef USE_MODE1
1821 /* because of the issue below, mode 1 will
1822 * only rarely behave with correct semantics.
1823 */
1824 if ((urb->transfer_flags &
1825 URB_SHORT_NOT_OK)
1826 && (urb->transfer_buffer_length -
1827 urb->actual_length)
1828 > qh->maxpacket)
1829 dma->desired_mode = 1;
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001830 if (rx_count < hw_ep->max_packet_sz_rx) {
1831 length = rx_count;
Sonic Zhangae926972010-03-08 11:26:01 -05001832 dma->desired_mode = 0;
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001833 } else {
1834 length = urb->transfer_buffer_length;
1835 }
Felipe Balbi550a7372008-07-24 12:27:36 +03001836#endif
1837
1838/* Disadvantage of using mode 1:
1839 * It's basically usable only for mass storage class; essentially all
1840 * other protocols also terminate transfers on short packets.
1841 *
1842 * Details:
1843 * An extra IN token is sent at the end of the transfer (due to AUTOREQ)
1844 * If you try to use mode 1 for (transfer_buffer_length - 512), and try
1845 * to use the extra IN token to grab the last packet using mode 0, then
1846 * the problem is that you cannot be sure when the device will send the
1847 * last packet and RxPktRdy set. Sometimes the packet is recd too soon
1848 * such that it gets lost when RxCSR is re-set at the end of the mode 1
1849 * transfer, while sometimes it is recd just a little late so that if you
1850 * try to configure for mode 0 soon after the mode 1 transfer is
1851 * completed, you will find rxcount 0. Okay, so you might think why not
1852 * wait for an interrupt when the pkt is recd. Well, you won't get any!
1853 */
1854
1855 val = musb_readw(epio, MUSB_RXCSR);
1856 val &= ~MUSB_RXCSR_H_REQPKT;
1857
1858 if (dma->desired_mode == 0)
1859 val &= ~MUSB_RXCSR_H_AUTOREQ;
1860 else
1861 val |= MUSB_RXCSR_H_AUTOREQ;
Ajay Kumar Guptaa483d702009-04-03 16:16:17 -07001862 val |= MUSB_RXCSR_DMAENAB;
1863
1864 /* autoclear shouldn't be set in high bandwidth */
1865 if (qh->hb_mult == 1)
1866 val |= MUSB_RXCSR_AUTOCLEAR;
Felipe Balbi550a7372008-07-24 12:27:36 +03001867
1868 musb_writew(epio, MUSB_RXCSR,
1869 MUSB_RXCSR_H_WZC_BITS | val);
1870
1871 /* REVISIT if when actual_length != 0,
1872 * transfer_buffer_length needs to be
1873 * adjusted first...
1874 */
1875 ret = c->channel_program(
1876 dma, qh->maxpacket,
Ajay Kumar Guptaf82a6892008-10-29 15:10:31 +02001877 dma->desired_mode, buf, length);
Felipe Balbi550a7372008-07-24 12:27:36 +03001878
1879 if (!ret) {
1880 c->channel_release(dma);
1881 hw_ep->rx_channel = NULL;
1882 dma = NULL;
Mantesh Sarasetti2ed91272012-06-01 14:54:30 +03001883 val = musb_readw(epio, MUSB_RXCSR);
1884 val &= ~(MUSB_RXCSR_DMAENAB
1885 | MUSB_RXCSR_H_AUTOREQ
1886 | MUSB_RXCSR_AUTOCLEAR);
1887 musb_writew(epio, MUSB_RXCSR, val);
Felipe Balbi550a7372008-07-24 12:27:36 +03001888 }
1889 }
1890#endif /* Mentor DMA */
1891
1892 if (!dma) {
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301893 unsigned int received_len;
1894
Maulik Mankad496dda72010-09-24 13:44:06 +03001895 /* Unmap the buffer so that CPU can use it */
Daniel Mack8b125df2013-04-10 21:55:50 +02001896 usb_hcd_unmap_urb_for_dma(musb->hcd, urb);
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301897
1898 /*
1899 * We need to map sg if the transfer_buffer is
1900 * NULL.
1901 */
1902 if (!urb->transfer_buffer) {
Virupax Sadashivpetimathed74df12013-04-24 08:38:48 +02001903 qh->use_sg = true;
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301904 sg_miter_start(&qh->sg_miter, urb->sg, 1,
1905 sg_flags);
1906 }
1907
Virupax Sadashivpetimathed74df12013-04-24 08:38:48 +02001908 if (qh->use_sg) {
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301909 if (!sg_miter_next(&qh->sg_miter)) {
1910 dev_err(musb->controller, "error: sg list empty\n");
1911 sg_miter_stop(&qh->sg_miter);
1912 status = -EINVAL;
1913 done = true;
1914 goto finish;
1915 }
1916 urb->transfer_buffer = qh->sg_miter.addr;
1917 received_len = urb->actual_length;
1918 qh->offset = 0x0;
1919 done = musb_host_packet_rx(musb, urb, epnum,
1920 iso_err);
1921 /* Calculate the number of bytes received */
1922 received_len = urb->actual_length -
1923 received_len;
1924 qh->sg_miter.consumed = received_len;
1925 sg_miter_stop(&qh->sg_miter);
1926 } else {
1927 done = musb_host_packet_rx(musb, urb,
1928 epnum, iso_err);
1929 }
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03001930 dev_dbg(musb->controller, "read %spacket\n", done ? "last " : "");
Felipe Balbi550a7372008-07-24 12:27:36 +03001931 }
1932 }
1933
Felipe Balbi550a7372008-07-24 12:27:36 +03001934finish:
1935 urb->actual_length += xfer_len;
1936 qh->offset += xfer_len;
1937 if (done) {
Virupax Sadashivpetimathed74df12013-04-24 08:38:48 +02001938 if (qh->use_sg)
1939 qh->use_sg = false;
Virupax Sadashivpetimath8e8a5512012-08-07 14:46:20 +05301940
Felipe Balbi550a7372008-07-24 12:27:36 +03001941 if (urb->status == -EINPROGRESS)
1942 urb->status = status;
1943 musb_advance_schedule(musb, urb, hw_ep, USB_DIR_IN);
1944 }
1945}
1946
1947/* schedule nodes correspond to peripheral endpoints, like an OHCI QH.
1948 * the software schedule associates multiple such nodes with a given
1949 * host side hardware endpoint + direction; scheduling may activate
1950 * that hardware endpoint.
1951 */
1952static int musb_schedule(
1953 struct musb *musb,
1954 struct musb_qh *qh,
1955 int is_in)
1956{
1957 int idle;
1958 int best_diff;
1959 int best_end, epnum;
1960 struct musb_hw_ep *hw_ep = NULL;
1961 struct list_head *head = NULL;
Swaminathan S5274dab2009-12-28 13:40:37 +02001962 u8 toggle;
1963 u8 txtype;
1964 struct urb *urb = next_urb(qh);
Felipe Balbi550a7372008-07-24 12:27:36 +03001965
1966 /* use fixed hardware for control and bulk */
Ajay Kumar Gupta23d15e02008-10-29 15:10:35 +02001967 if (qh->type == USB_ENDPOINT_XFER_CONTROL) {
Felipe Balbi550a7372008-07-24 12:27:36 +03001968 head = &musb->control;
1969 hw_ep = musb->control_ep;
Felipe Balbi550a7372008-07-24 12:27:36 +03001970 goto success;
1971 }
1972
1973 /* else, periodic transfers get muxed to other endpoints */
1974
Sergei Shtylyov5d67a852009-02-24 15:23:34 -08001975 /*
1976 * We know this qh hasn't been scheduled, so all we need to do
Felipe Balbi550a7372008-07-24 12:27:36 +03001977 * is choose which hardware endpoint to put it on ...
1978 *
1979 * REVISIT what we really want here is a regular schedule tree
Sergei Shtylyov5d67a852009-02-24 15:23:34 -08001980 * like e.g. OHCI uses.
Felipe Balbi550a7372008-07-24 12:27:36 +03001981 */
1982 best_diff = 4096;
1983 best_end = -1;
1984
Sergei Shtylyov5d67a852009-02-24 15:23:34 -08001985 for (epnum = 1, hw_ep = musb->endpoints + 1;
1986 epnum < musb->nr_endpoints;
1987 epnum++, hw_ep++) {
Felipe Balbi550a7372008-07-24 12:27:36 +03001988 int diff;
1989
Sergei Shtylyov3e5c6dc2009-03-27 12:55:16 -07001990 if (musb_ep_get_qh(hw_ep, is_in) != NULL)
Felipe Balbi550a7372008-07-24 12:27:36 +03001991 continue;
Sergei Shtylyov5d67a852009-02-24 15:23:34 -08001992
Felipe Balbi550a7372008-07-24 12:27:36 +03001993 if (hw_ep == musb->bulk_ep)
1994 continue;
1995
1996 if (is_in)
Ajay Kumar Guptaa483d702009-04-03 16:16:17 -07001997 diff = hw_ep->max_packet_sz_rx;
Felipe Balbi550a7372008-07-24 12:27:36 +03001998 else
Ajay Kumar Guptaa483d702009-04-03 16:16:17 -07001999 diff = hw_ep->max_packet_sz_tx;
2000 diff -= (qh->maxpacket * qh->hb_mult);
Felipe Balbi550a7372008-07-24 12:27:36 +03002001
Ajay Kumar Gupta23d15e02008-10-29 15:10:35 +02002002 if (diff >= 0 && best_diff > diff) {
Swaminathan S5274dab2009-12-28 13:40:37 +02002003
2004 /*
2005 * Mentor controller has a bug in that if we schedule
2006 * a BULK Tx transfer on an endpoint that had earlier
2007 * handled ISOC then the BULK transfer has to start on
2008 * a zero toggle. If the BULK transfer starts on a 1
2009 * toggle then this transfer will fail as the mentor
2010 * controller starts the Bulk transfer on a 0 toggle
2011 * irrespective of the programming of the toggle bits
2012 * in the TXCSR register. Check for this condition
2013 * while allocating the EP for a Tx Bulk transfer. If
2014 * so skip this EP.
2015 */
2016 hw_ep = musb->endpoints + epnum;
2017 toggle = usb_gettoggle(urb->dev, qh->epnum, !is_in);
2018 txtype = (musb_readb(hw_ep->regs, MUSB_TXTYPE)
2019 >> 4) & 0x3;
2020 if (!is_in && (qh->type == USB_ENDPOINT_XFER_BULK) &&
2021 toggle && (txtype == USB_ENDPOINT_XFER_ISOC))
2022 continue;
2023
Felipe Balbi550a7372008-07-24 12:27:36 +03002024 best_diff = diff;
2025 best_end = epnum;
2026 }
2027 }
Ajay Kumar Gupta23d15e02008-10-29 15:10:35 +02002028 /* use bulk reserved ep1 if no other ep is free */
Felipe Balbiaa5cbbe2008-11-17 09:08:16 +02002029 if (best_end < 0 && qh->type == USB_ENDPOINT_XFER_BULK) {
Ajay Kumar Gupta23d15e02008-10-29 15:10:35 +02002030 hw_ep = musb->bulk_ep;
2031 if (is_in)
2032 head = &musb->in_bulk;
2033 else
2034 head = &musb->out_bulk;
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -08002035
Ajay Kumar Guptaf2838622012-07-19 13:41:59 +05302036 /* Enable bulk RX/TX NAK timeout scheme when bulk requests are
Rahul Bedarkar5ae477b2014-01-02 19:27:47 +05302037 * multiplexed. This scheme does not work in high speed to full
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -08002038 * speed scenario as NAK interrupts are not coming from a
2039 * full speed device connected to a high speed device.
2040 * NAK timeout interval is 8 (128 uframe or 16ms) for HS and
2041 * 4 (8 frame or 8ms) for FS device.
2042 */
Ajay Kumar Guptaf2838622012-07-19 13:41:59 +05302043 if (qh->dev)
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -08002044 qh->intv_reg =
2045 (USB_SPEED_HIGH == qh->dev->speed) ? 8 : 4;
Ajay Kumar Gupta23d15e02008-10-29 15:10:35 +02002046 goto success;
2047 } else if (best_end < 0) {
Felipe Balbi550a7372008-07-24 12:27:36 +03002048 return -ENOSPC;
Ajay Kumar Gupta23d15e02008-10-29 15:10:35 +02002049 }
Felipe Balbi550a7372008-07-24 12:27:36 +03002050
2051 idle = 1;
Ajay Kumar Gupta23d15e02008-10-29 15:10:35 +02002052 qh->mux = 0;
Felipe Balbi550a7372008-07-24 12:27:36 +03002053 hw_ep = musb->endpoints + best_end;
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03002054 dev_dbg(musb->controller, "qh %p periodic slot %d\n", qh, best_end);
Felipe Balbi550a7372008-07-24 12:27:36 +03002055success:
Ajay Kumar Gupta23d15e02008-10-29 15:10:35 +02002056 if (head) {
2057 idle = list_empty(head);
2058 list_add_tail(&qh->ring, head);
2059 qh->mux = 1;
2060 }
Felipe Balbi550a7372008-07-24 12:27:36 +03002061 qh->hw_ep = hw_ep;
2062 qh->hep->hcpriv = qh;
2063 if (idle)
2064 musb_start_urb(musb, is_in, qh);
2065 return 0;
2066}
2067
2068static int musb_urb_enqueue(
2069 struct usb_hcd *hcd,
2070 struct urb *urb,
2071 gfp_t mem_flags)
2072{
2073 unsigned long flags;
2074 struct musb *musb = hcd_to_musb(hcd);
2075 struct usb_host_endpoint *hep = urb->ep;
David Brownell74bb3502009-03-26 17:36:57 -07002076 struct musb_qh *qh;
Felipe Balbi550a7372008-07-24 12:27:36 +03002077 struct usb_endpoint_descriptor *epd = &hep->desc;
2078 int ret;
2079 unsigned type_reg;
2080 unsigned interval;
2081
2082 /* host role must be active */
2083 if (!is_host_active(musb) || !musb->is_active)
2084 return -ENODEV;
2085
2086 spin_lock_irqsave(&musb->lock, flags);
2087 ret = usb_hcd_link_urb_to_ep(hcd, urb);
David Brownell74bb3502009-03-26 17:36:57 -07002088 qh = ret ? NULL : hep->hcpriv;
2089 if (qh)
2090 urb->hcpriv = qh;
Felipe Balbi550a7372008-07-24 12:27:36 +03002091 spin_unlock_irqrestore(&musb->lock, flags);
Felipe Balbi550a7372008-07-24 12:27:36 +03002092
2093 /* DMA mapping was already done, if needed, and this urb is on
David Brownell74bb3502009-03-26 17:36:57 -07002094 * hep->urb_list now ... so we're done, unless hep wasn't yet
2095 * scheduled onto a live qh.
Felipe Balbi550a7372008-07-24 12:27:36 +03002096 *
2097 * REVISIT best to keep hep->hcpriv valid until the endpoint gets
2098 * disabled, testing for empty qh->ring and avoiding qh setup costs
2099 * except for the first urb queued after a config change.
2100 */
David Brownell74bb3502009-03-26 17:36:57 -07002101 if (qh || ret)
2102 return ret;
Felipe Balbi550a7372008-07-24 12:27:36 +03002103
2104 /* Allocate and initialize qh, minimizing the work done each time
2105 * hw_ep gets reprogrammed, or with irqs blocked. Then schedule it.
2106 *
2107 * REVISIT consider a dedicated qh kmem_cache, so it's harder
2108 * for bugs in other kernel code to break this driver...
2109 */
2110 qh = kzalloc(sizeof *qh, mem_flags);
2111 if (!qh) {
Ajay Kumar Gupta2492e672008-09-11 11:53:21 +03002112 spin_lock_irqsave(&musb->lock, flags);
Felipe Balbi550a7372008-07-24 12:27:36 +03002113 usb_hcd_unlink_urb_from_ep(hcd, urb);
Ajay Kumar Gupta2492e672008-09-11 11:53:21 +03002114 spin_unlock_irqrestore(&musb->lock, flags);
Felipe Balbi550a7372008-07-24 12:27:36 +03002115 return -ENOMEM;
2116 }
2117
2118 qh->hep = hep;
2119 qh->dev = urb->dev;
2120 INIT_LIST_HEAD(&qh->ring);
2121 qh->is_ready = 1;
2122
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002123 qh->maxpacket = usb_endpoint_maxp(epd);
Ajay Kumar Guptaa483d702009-04-03 16:16:17 -07002124 qh->type = usb_endpoint_type(epd);
Felipe Balbi550a7372008-07-24 12:27:36 +03002125
Ajay Kumar Guptaa483d702009-04-03 16:16:17 -07002126 /* Bits 11 & 12 of wMaxPacketSize encode high bandwidth multiplier.
2127 * Some musb cores don't support high bandwidth ISO transfers; and
2128 * we don't (yet!) support high bandwidth interrupt transfers.
2129 */
2130 qh->hb_mult = 1 + ((qh->maxpacket >> 11) & 0x03);
2131 if (qh->hb_mult > 1) {
2132 int ok = (qh->type == USB_ENDPOINT_XFER_ISOC);
2133
2134 if (ok)
2135 ok = (usb_pipein(urb->pipe) && musb->hb_iso_rx)
2136 || (usb_pipeout(urb->pipe) && musb->hb_iso_tx);
2137 if (!ok) {
2138 ret = -EMSGSIZE;
2139 goto done;
2140 }
2141 qh->maxpacket &= 0x7ff;
Felipe Balbi550a7372008-07-24 12:27:36 +03002142 }
2143
Julia Lawall96bcd092009-01-24 17:57:24 -08002144 qh->epnum = usb_endpoint_num(epd);
Felipe Balbi550a7372008-07-24 12:27:36 +03002145
2146 /* NOTE: urb->dev->devnum is wrong during SET_ADDRESS */
2147 qh->addr_reg = (u8) usb_pipedevice(urb->pipe);
2148
2149 /* precompute rxtype/txtype/type0 register */
2150 type_reg = (qh->type << 4) | qh->epnum;
2151 switch (urb->dev->speed) {
2152 case USB_SPEED_LOW:
2153 type_reg |= 0xc0;
2154 break;
2155 case USB_SPEED_FULL:
2156 type_reg |= 0x80;
2157 break;
2158 default:
2159 type_reg |= 0x40;
2160 }
2161 qh->type_reg = type_reg;
2162
Sergei Shtylyov136733d2009-02-21 15:31:35 -08002163 /* Precompute RXINTERVAL/TXINTERVAL register */
Felipe Balbi550a7372008-07-24 12:27:36 +03002164 switch (qh->type) {
2165 case USB_ENDPOINT_XFER_INT:
Sergei Shtylyov136733d2009-02-21 15:31:35 -08002166 /*
2167 * Full/low speeds use the linear encoding,
2168 * high speed uses the logarithmic encoding.
2169 */
2170 if (urb->dev->speed <= USB_SPEED_FULL) {
2171 interval = max_t(u8, epd->bInterval, 1);
2172 break;
Felipe Balbi550a7372008-07-24 12:27:36 +03002173 }
2174 /* FALLTHROUGH */
2175 case USB_ENDPOINT_XFER_ISOC:
Sergei Shtylyov136733d2009-02-21 15:31:35 -08002176 /* ISO always uses logarithmic encoding */
2177 interval = min_t(u8, epd->bInterval, 16);
Felipe Balbi550a7372008-07-24 12:27:36 +03002178 break;
2179 default:
2180 /* REVISIT we actually want to use NAK limits, hinting to the
2181 * transfer scheduling logic to try some other qh, e.g. try
2182 * for 2 msec first:
2183 *
2184 * interval = (USB_SPEED_HIGH == urb->dev->speed) ? 16 : 2;
2185 *
2186 * The downside of disabling this is that transfer scheduling
2187 * gets VERY unfair for nonperiodic transfers; a misbehaving
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -08002188 * peripheral could make that hurt. That's perfectly normal
2189 * for reads from network or serial adapters ... so we have
2190 * partial NAKlimit support for bulk RX.
Felipe Balbi550a7372008-07-24 12:27:36 +03002191 *
Ajay Kumar Gupta1e0320f2009-02-24 15:26:13 -08002192 * The upside of disabling it is simpler transfer scheduling.
Felipe Balbi550a7372008-07-24 12:27:36 +03002193 */
2194 interval = 0;
2195 }
2196 qh->intv_reg = interval;
2197
2198 /* precompute addressing for external hub/tt ports */
2199 if (musb->is_multipoint) {
2200 struct usb_device *parent = urb->dev->parent;
2201
2202 if (parent != hcd->self.root_hub) {
2203 qh->h_addr_reg = (u8) parent->devnum;
2204
2205 /* set up tt info if needed */
2206 if (urb->dev->tt) {
2207 qh->h_port_reg = (u8) urb->dev->ttport;
Ajay Kumar Guptaae5ad292008-09-11 11:53:20 +03002208 if (urb->dev->tt->hub)
2209 qh->h_addr_reg =
2210 (u8) urb->dev->tt->hub->devnum;
2211 if (urb->dev->tt->multi)
2212 qh->h_addr_reg |= 0x80;
Felipe Balbi550a7372008-07-24 12:27:36 +03002213 }
2214 }
2215 }
2216
2217 /* invariant: hep->hcpriv is null OR the qh that's already scheduled.
2218 * until we get real dma queues (with an entry for each urb/buffer),
2219 * we only have work to do in the former case.
2220 */
2221 spin_lock_irqsave(&musb->lock, flags);
yuzheng ma30677792012-08-15 16:11:40 +08002222 if (hep->hcpriv || !next_urb(qh)) {
Felipe Balbi550a7372008-07-24 12:27:36 +03002223 /* some concurrent activity submitted another urb to hep...
2224 * odd, rare, error prone, but legal.
2225 */
2226 kfree(qh);
Dan Carpenter714bc5e2010-03-25 13:14:27 +02002227 qh = NULL;
Felipe Balbi550a7372008-07-24 12:27:36 +03002228 ret = 0;
2229 } else
2230 ret = musb_schedule(musb, qh,
2231 epd->bEndpointAddress & USB_ENDPOINT_DIR_MASK);
2232
2233 if (ret == 0) {
2234 urb->hcpriv = qh;
2235 /* FIXME set urb->start_frame for iso/intr, it's tested in
2236 * musb_start_urb(), but otherwise only konicawc cares ...
2237 */
2238 }
2239 spin_unlock_irqrestore(&musb->lock, flags);
2240
2241done:
2242 if (ret != 0) {
Ajay Kumar Gupta2492e672008-09-11 11:53:21 +03002243 spin_lock_irqsave(&musb->lock, flags);
Felipe Balbi550a7372008-07-24 12:27:36 +03002244 usb_hcd_unlink_urb_from_ep(hcd, urb);
Ajay Kumar Gupta2492e672008-09-11 11:53:21 +03002245 spin_unlock_irqrestore(&musb->lock, flags);
Felipe Balbi550a7372008-07-24 12:27:36 +03002246 kfree(qh);
2247 }
2248 return ret;
2249}
2250
2251
2252/*
2253 * abort a transfer that's at the head of a hardware queue.
2254 * called with controller locked, irqs blocked
2255 * that hardware queue advances to the next transfer, unless prevented
2256 */
Sergei Shtylyov81ec4e42009-03-27 12:57:50 -07002257static int musb_cleanup_urb(struct urb *urb, struct musb_qh *qh)
Felipe Balbi550a7372008-07-24 12:27:36 +03002258{
2259 struct musb_hw_ep *ep = qh->hw_ep;
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03002260 struct musb *musb = ep->musb;
Felipe Balbi550a7372008-07-24 12:27:36 +03002261 void __iomem *epio = ep->regs;
2262 unsigned hw_end = ep->epnum;
2263 void __iomem *regs = ep->musb->mregs;
Sergei Shtylyov81ec4e42009-03-27 12:57:50 -07002264 int is_in = usb_pipein(urb->pipe);
Felipe Balbi550a7372008-07-24 12:27:36 +03002265 int status = 0;
Sergei Shtylyov81ec4e42009-03-27 12:57:50 -07002266 u16 csr;
Felipe Balbi550a7372008-07-24 12:27:36 +03002267
2268 musb_ep_select(regs, hw_end);
2269
2270 if (is_dma_capable()) {
2271 struct dma_channel *dma;
2272
2273 dma = is_in ? ep->rx_channel : ep->tx_channel;
2274 if (dma) {
2275 status = ep->musb->dma_controller->channel_abort(dma);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03002276 dev_dbg(musb->controller,
Felipe Balbi550a7372008-07-24 12:27:36 +03002277 "abort %cX%d DMA for urb %p --> %d\n",
2278 is_in ? 'R' : 'T', ep->epnum,
2279 urb, status);
2280 urb->actual_length += dma->actual_len;
2281 }
2282 }
2283
2284 /* turn off DMA requests, discard state, stop polling ... */
Ajay Kumar Gupta692933b2012-03-14 17:33:35 +05302285 if (ep->epnum && is_in) {
Felipe Balbi550a7372008-07-24 12:27:36 +03002286 /* giveback saves bulk toggle */
2287 csr = musb_h_flush_rxfifo(ep, 0);
2288
2289 /* REVISIT we still get an irq; should likely clear the
2290 * endpoint's irq status here to avoid bogus irqs.
2291 * clearing that status is platform-specific...
2292 */
David Brownell78322c12009-03-26 17:38:30 -07002293 } else if (ep->epnum) {
Felipe Balbi550a7372008-07-24 12:27:36 +03002294 musb_h_tx_flush_fifo(ep);
2295 csr = musb_readw(epio, MUSB_TXCSR);
2296 csr &= ~(MUSB_TXCSR_AUTOSET
2297 | MUSB_TXCSR_DMAENAB
2298 | MUSB_TXCSR_H_RXSTALL
2299 | MUSB_TXCSR_H_NAKTIMEOUT
2300 | MUSB_TXCSR_H_ERROR
2301 | MUSB_TXCSR_TXPKTRDY);
2302 musb_writew(epio, MUSB_TXCSR, csr);
2303 /* REVISIT may need to clear FLUSHFIFO ... */
2304 musb_writew(epio, MUSB_TXCSR, csr);
2305 /* flush cpu writebuffer */
2306 csr = musb_readw(epio, MUSB_TXCSR);
David Brownell78322c12009-03-26 17:38:30 -07002307 } else {
2308 musb_h_ep0_flush_fifo(ep);
Felipe Balbi550a7372008-07-24 12:27:36 +03002309 }
2310 if (status == 0)
2311 musb_advance_schedule(ep->musb, urb, ep, is_in);
2312 return status;
2313}
2314
2315static int musb_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
2316{
2317 struct musb *musb = hcd_to_musb(hcd);
2318 struct musb_qh *qh;
Felipe Balbi550a7372008-07-24 12:27:36 +03002319 unsigned long flags;
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002320 int is_in = usb_pipein(urb->pipe);
Felipe Balbi550a7372008-07-24 12:27:36 +03002321 int ret;
2322
Felipe Balbi5c8a86e2011-05-11 12:44:08 +03002323 dev_dbg(musb->controller, "urb=%p, dev%d ep%d%s\n", urb,
Felipe Balbi550a7372008-07-24 12:27:36 +03002324 usb_pipedevice(urb->pipe),
2325 usb_pipeendpoint(urb->pipe),
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002326 is_in ? "in" : "out");
Felipe Balbi550a7372008-07-24 12:27:36 +03002327
2328 spin_lock_irqsave(&musb->lock, flags);
2329 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
2330 if (ret)
2331 goto done;
2332
2333 qh = urb->hcpriv;
2334 if (!qh)
2335 goto done;
2336
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002337 /*
2338 * Any URB not actively programmed into endpoint hardware can be
Sergei Shtylyova2fd8142009-02-21 15:30:45 -08002339 * immediately given back; that's any URB not at the head of an
Felipe Balbi550a7372008-07-24 12:27:36 +03002340 * endpoint queue, unless someday we get real DMA queues. And even
Sergei Shtylyova2fd8142009-02-21 15:30:45 -08002341 * if it's at the head, it might not be known to the hardware...
Felipe Balbi550a7372008-07-24 12:27:36 +03002342 *
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002343 * Otherwise abort current transfer, pending DMA, etc.; urb->status
Felipe Balbi550a7372008-07-24 12:27:36 +03002344 * has already been updated. This is a synchronous abort; it'd be
2345 * OK to hold off until after some IRQ, though.
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002346 *
2347 * NOTE: qh is invalid unless !list_empty(&hep->urb_list)
Felipe Balbi550a7372008-07-24 12:27:36 +03002348 */
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002349 if (!qh->is_ready
2350 || urb->urb_list.prev != &qh->hep->urb_list
2351 || musb_ep_get_qh(qh->hw_ep, is_in) != qh) {
Felipe Balbi550a7372008-07-24 12:27:36 +03002352 int ready = qh->is_ready;
2353
Felipe Balbi550a7372008-07-24 12:27:36 +03002354 qh->is_ready = 0;
Sergei Shtylyovc9cd06b2009-03-27 12:58:31 -07002355 musb_giveback(musb, urb, 0);
Felipe Balbi550a7372008-07-24 12:27:36 +03002356 qh->is_ready = ready;
Sergei Shtylyova2fd8142009-02-21 15:30:45 -08002357
2358 /* If nothing else (usually musb_giveback) is using it
2359 * and its URB list has emptied, recycle this qh.
2360 */
2361 if (ready && list_empty(&qh->hep->urb_list)) {
2362 qh->hep->hcpriv = NULL;
2363 list_del(&qh->ring);
2364 kfree(qh);
2365 }
Felipe Balbi550a7372008-07-24 12:27:36 +03002366 } else
Sergei Shtylyov81ec4e42009-03-27 12:57:50 -07002367 ret = musb_cleanup_urb(urb, qh);
Felipe Balbi550a7372008-07-24 12:27:36 +03002368done:
2369 spin_unlock_irqrestore(&musb->lock, flags);
2370 return ret;
2371}
2372
2373/* disable an endpoint */
2374static void
2375musb_h_disable(struct usb_hcd *hcd, struct usb_host_endpoint *hep)
2376{
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002377 u8 is_in = hep->desc.bEndpointAddress & USB_DIR_IN;
Felipe Balbi550a7372008-07-24 12:27:36 +03002378 unsigned long flags;
2379 struct musb *musb = hcd_to_musb(hcd);
Sergei Shtylyovdc61d232009-02-21 15:31:01 -08002380 struct musb_qh *qh;
2381 struct urb *urb;
Felipe Balbi550a7372008-07-24 12:27:36 +03002382
Felipe Balbi550a7372008-07-24 12:27:36 +03002383 spin_lock_irqsave(&musb->lock, flags);
2384
Sergei Shtylyovdc61d232009-02-21 15:31:01 -08002385 qh = hep->hcpriv;
2386 if (qh == NULL)
2387 goto exit;
2388
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002389 /* NOTE: qh is invalid unless !list_empty(&hep->urb_list) */
Felipe Balbi550a7372008-07-24 12:27:36 +03002390
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002391 /* Kick the first URB off the hardware, if needed */
Felipe Balbi550a7372008-07-24 12:27:36 +03002392 qh->is_ready = 0;
Sergei Shtylyov22a0d6f2009-03-27 12:56:26 -07002393 if (musb_ep_get_qh(qh->hw_ep, is_in) == qh) {
Felipe Balbi550a7372008-07-24 12:27:36 +03002394 urb = next_urb(qh);
2395
2396 /* make software (then hardware) stop ASAP */
2397 if (!urb->unlinked)
2398 urb->status = -ESHUTDOWN;
2399
2400 /* cleanup */
Sergei Shtylyov81ec4e42009-03-27 12:57:50 -07002401 musb_cleanup_urb(urb, qh);
Felipe Balbi550a7372008-07-24 12:27:36 +03002402
Sergei Shtylyovdc61d232009-02-21 15:31:01 -08002403 /* Then nuke all the others ... and advance the
2404 * queue on hw_ep (e.g. bulk ring) when we're done.
2405 */
2406 while (!list_empty(&hep->urb_list)) {
2407 urb = next_urb(qh);
2408 urb->status = -ESHUTDOWN;
2409 musb_advance_schedule(musb, urb, qh->hw_ep, is_in);
2410 }
2411 } else {
2412 /* Just empty the queue; the hardware is busy with
2413 * other transfers, and since !qh->is_ready nothing
2414 * will activate any of these as it advances.
2415 */
2416 while (!list_empty(&hep->urb_list))
Sergei Shtylyovc9cd06b2009-03-27 12:58:31 -07002417 musb_giveback(musb, next_urb(qh), -ESHUTDOWN);
Felipe Balbi550a7372008-07-24 12:27:36 +03002418
Sergei Shtylyovdc61d232009-02-21 15:31:01 -08002419 hep->hcpriv = NULL;
2420 list_del(&qh->ring);
2421 kfree(qh);
2422 }
2423exit:
Felipe Balbi550a7372008-07-24 12:27:36 +03002424 spin_unlock_irqrestore(&musb->lock, flags);
2425}
2426
2427static int musb_h_get_frame_number(struct usb_hcd *hcd)
2428{
2429 struct musb *musb = hcd_to_musb(hcd);
2430
2431 return musb_readw(musb->mregs, MUSB_FRAME);
2432}
2433
2434static int musb_h_start(struct usb_hcd *hcd)
2435{
2436 struct musb *musb = hcd_to_musb(hcd);
2437
2438 /* NOTE: musb_start() is called when the hub driver turns
2439 * on port power, or when (OTG) peripheral starts.
2440 */
2441 hcd->state = HC_STATE_RUNNING;
2442 musb->port1_status = 0;
2443 return 0;
2444}
2445
2446static void musb_h_stop(struct usb_hcd *hcd)
2447{
2448 musb_stop(hcd_to_musb(hcd));
2449 hcd->state = HC_STATE_HALT;
2450}
2451
2452static int musb_bus_suspend(struct usb_hcd *hcd)
2453{
2454 struct musb *musb = hcd_to_musb(hcd);
David Brownell89368d32009-07-01 03:36:16 -07002455 u8 devctl;
Felipe Balbi550a7372008-07-24 12:27:36 +03002456
Daniel Mack94f72132013-11-25 22:26:41 +01002457 musb_port_suspend(musb, true);
2458
David Brownell89368d32009-07-01 03:36:16 -07002459 if (!is_host_active(musb))
Felipe Balbi550a7372008-07-24 12:27:36 +03002460 return 0;
2461
David Brownell89368d32009-07-01 03:36:16 -07002462 switch (musb->xceiv->state) {
2463 case OTG_STATE_A_SUSPEND:
2464 return 0;
2465 case OTG_STATE_A_WAIT_VRISE:
2466 /* ID could be grounded even if there's no device
2467 * on the other end of the cable. NOTE that the
2468 * A_WAIT_VRISE timers are messy with MUSB...
2469 */
2470 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
2471 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
2472 musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
2473 break;
2474 default:
2475 break;
2476 }
2477
2478 if (musb->is_active) {
2479 WARNING("trying to suspend as %s while active\n",
Felipe Balbi42c0bf12013-03-07 10:39:57 +02002480 usb_otg_state_string(musb->xceiv->state));
Felipe Balbi550a7372008-07-24 12:27:36 +03002481 return -EBUSY;
2482 } else
2483 return 0;
2484}
2485
2486static int musb_bus_resume(struct usb_hcd *hcd)
2487{
Daniel Mack869c5972013-11-26 13:31:14 +01002488 struct musb *musb = hcd_to_musb(hcd);
2489
2490 if (musb->config &&
2491 musb->config->host_port_deassert_reset_at_resume)
2492 musb_port_reset(musb, false);
2493
Felipe Balbi550a7372008-07-24 12:27:36 +03002494 return 0;
2495}
2496
Ruslan Bilovol8408fd12013-03-29 19:15:21 +02002497#ifndef CONFIG_MUSB_PIO_ONLY
2498
2499#define MUSB_USB_DMA_ALIGN 4
2500
2501struct musb_temp_buffer {
2502 void *kmalloc_ptr;
2503 void *old_xfer_buffer;
2504 u8 data[0];
2505};
2506
2507static void musb_free_temp_buffer(struct urb *urb)
2508{
2509 enum dma_data_direction dir;
2510 struct musb_temp_buffer *temp;
2511
2512 if (!(urb->transfer_flags & URB_ALIGNED_TEMP_BUFFER))
2513 return;
2514
2515 dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
2516
2517 temp = container_of(urb->transfer_buffer, struct musb_temp_buffer,
2518 data);
2519
2520 if (dir == DMA_FROM_DEVICE) {
2521 memcpy(temp->old_xfer_buffer, temp->data,
2522 urb->transfer_buffer_length);
2523 }
2524 urb->transfer_buffer = temp->old_xfer_buffer;
2525 kfree(temp->kmalloc_ptr);
2526
2527 urb->transfer_flags &= ~URB_ALIGNED_TEMP_BUFFER;
2528}
2529
2530static int musb_alloc_temp_buffer(struct urb *urb, gfp_t mem_flags)
2531{
2532 enum dma_data_direction dir;
2533 struct musb_temp_buffer *temp;
2534 void *kmalloc_ptr;
2535 size_t kmalloc_size;
2536
2537 if (urb->num_sgs || urb->sg ||
2538 urb->transfer_buffer_length == 0 ||
2539 !((uintptr_t)urb->transfer_buffer & (MUSB_USB_DMA_ALIGN - 1)))
2540 return 0;
2541
2542 dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
2543
2544 /* Allocate a buffer with enough padding for alignment */
2545 kmalloc_size = urb->transfer_buffer_length +
2546 sizeof(struct musb_temp_buffer) + MUSB_USB_DMA_ALIGN - 1;
2547
2548 kmalloc_ptr = kmalloc(kmalloc_size, mem_flags);
2549 if (!kmalloc_ptr)
2550 return -ENOMEM;
2551
2552 /* Position our struct temp_buffer such that data is aligned */
2553 temp = PTR_ALIGN(kmalloc_ptr, MUSB_USB_DMA_ALIGN);
2554
2555
2556 temp->kmalloc_ptr = kmalloc_ptr;
2557 temp->old_xfer_buffer = urb->transfer_buffer;
2558 if (dir == DMA_TO_DEVICE)
2559 memcpy(temp->data, urb->transfer_buffer,
2560 urb->transfer_buffer_length);
2561 urb->transfer_buffer = temp->data;
2562
2563 urb->transfer_flags |= URB_ALIGNED_TEMP_BUFFER;
2564
2565 return 0;
2566}
2567
2568static int musb_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
2569 gfp_t mem_flags)
2570{
2571 struct musb *musb = hcd_to_musb(hcd);
2572 int ret;
2573
2574 /*
2575 * The DMA engine in RTL1.8 and above cannot handle
2576 * DMA addresses that are not aligned to a 4 byte boundary.
2577 * For such engine implemented (un)map_urb_for_dma hooks.
2578 * Do not use these hooks for RTL<1.8
2579 */
2580 if (musb->hwvers < MUSB_HWVERS_1800)
2581 return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
2582
2583 ret = musb_alloc_temp_buffer(urb, mem_flags);
2584 if (ret)
2585 return ret;
2586
2587 ret = usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
2588 if (ret)
2589 musb_free_temp_buffer(urb);
2590
2591 return ret;
2592}
2593
2594static void musb_unmap_urb_for_dma(struct usb_hcd *hcd, struct urb *urb)
2595{
2596 struct musb *musb = hcd_to_musb(hcd);
2597
2598 usb_hcd_unmap_urb_for_dma(hcd, urb);
2599
2600 /* Do not use this hook for RTL<1.8 (see description above) */
2601 if (musb->hwvers < MUSB_HWVERS_1800)
2602 return;
2603
2604 musb_free_temp_buffer(urb);
2605}
2606#endif /* !CONFIG_MUSB_PIO_ONLY */
2607
Daniel Mack74c2e932013-04-10 21:55:45 +02002608static const struct hc_driver musb_hc_driver = {
Felipe Balbi550a7372008-07-24 12:27:36 +03002609 .description = "musb-hcd",
2610 .product_desc = "MUSB HDRC host driver",
Daniel Mack74c2e932013-04-10 21:55:45 +02002611 .hcd_priv_size = sizeof(struct musb *),
Felipe Balbi550a7372008-07-24 12:27:36 +03002612 .flags = HCD_USB2 | HCD_MEMORY,
2613
2614 /* not using irq handler or reset hooks from usbcore, since
2615 * those must be shared with peripheral code for OTG configs
2616 */
2617
2618 .start = musb_h_start,
2619 .stop = musb_h_stop,
2620
2621 .get_frame_number = musb_h_get_frame_number,
2622
2623 .urb_enqueue = musb_urb_enqueue,
2624 .urb_dequeue = musb_urb_dequeue,
2625 .endpoint_disable = musb_h_disable,
2626
Ruslan Bilovol8408fd12013-03-29 19:15:21 +02002627#ifndef CONFIG_MUSB_PIO_ONLY
2628 .map_urb_for_dma = musb_map_urb_for_dma,
2629 .unmap_urb_for_dma = musb_unmap_urb_for_dma,
2630#endif
2631
Felipe Balbi550a7372008-07-24 12:27:36 +03002632 .hub_status_data = musb_hub_status_data,
2633 .hub_control = musb_hub_control,
2634 .bus_suspend = musb_bus_suspend,
2635 .bus_resume = musb_bus_resume,
2636 /* .start_port_reset = NULL, */
2637 /* .hub_irq_enable = NULL, */
2638};
Daniel Mack0b3eba42013-04-10 21:55:42 +02002639
Daniel Mack74c2e932013-04-10 21:55:45 +02002640int musb_host_alloc(struct musb *musb)
2641{
2642 struct device *dev = musb->controller;
2643
2644 /* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
2645 musb->hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
2646 if (!musb->hcd)
2647 return -EINVAL;
2648
2649 *musb->hcd->hcd_priv = (unsigned long) musb;
2650 musb->hcd->self.uses_pio_for_control = 1;
2651 musb->hcd->uses_new_polling = 1;
2652 musb->hcd->has_tt = 1;
2653
2654 return 0;
2655}
2656
2657void musb_host_cleanup(struct musb *musb)
2658{
Sebastian Andrzej Siewior90474282013-08-20 18:35:44 +02002659 if (musb->port_mode == MUSB_PORT_MODE_GADGET)
2660 return;
Daniel Mack74c2e932013-04-10 21:55:45 +02002661 usb_remove_hcd(musb->hcd);
2662 musb->hcd = NULL;
2663}
2664
2665void musb_host_free(struct musb *musb)
2666{
2667 usb_put_hcd(musb->hcd);
2668}
2669
Daniel Mack2cc65fe2013-04-10 21:55:47 +02002670int musb_host_setup(struct musb *musb, int power_budget)
2671{
2672 int ret;
2673 struct usb_hcd *hcd = musb->hcd;
2674
2675 MUSB_HST_MODE(musb);
2676 musb->xceiv->otg->default_a = 1;
2677 musb->xceiv->state = OTG_STATE_A_IDLE;
2678
2679 otg_set_host(musb->xceiv->otg, &hcd->self);
2680 hcd->self.otg_port = 1;
2681 musb->xceiv->otg->host = &hcd->self;
2682 hcd->power_budget = 2 * (power_budget ? : 250);
2683
2684 ret = usb_add_hcd(hcd, 0, 0);
2685 if (ret < 0)
2686 return ret;
2687
Peter Chen3c9740a2013-11-05 10:46:02 +08002688 device_wakeup_enable(hcd->self.controller);
Daniel Mack2cc65fe2013-04-10 21:55:47 +02002689 return 0;
2690}
2691
Daniel Mack0b3eba42013-04-10 21:55:42 +02002692void musb_host_resume_root_hub(struct musb *musb)
2693{
Daniel Mack74c2e932013-04-10 21:55:45 +02002694 usb_hcd_resume_root_hub(musb->hcd);
Daniel Mack0b3eba42013-04-10 21:55:42 +02002695}
2696
2697void musb_host_poke_root_hub(struct musb *musb)
2698{
2699 MUSB_HST_MODE(musb);
Daniel Mack74c2e932013-04-10 21:55:45 +02002700 if (musb->hcd->status_urb)
2701 usb_hcd_poll_rh_status(musb->hcd);
Daniel Mack0b3eba42013-04-10 21:55:42 +02002702 else
Daniel Mack74c2e932013-04-10 21:55:45 +02002703 usb_hcd_resume_root_hub(musb->hcd);
Daniel Mack0b3eba42013-04-10 21:55:42 +02002704}