blob: ba936635322a83eee32f15e49f12e393ed924d38 [file] [log] [blame]
Yuval Mintz4ad79e12015-07-22 09:16:23 +03001/* bnx2x.h: QLogic Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Yuval Mintz4ad79e12015-07-22 09:16:23 +03004 * Copyright (c) 2014 QLogic Corporation
5 * All rights reserved
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation.
10 *
Ariel Elior08f6dd82014-05-27 13:11:36 +030011 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070012 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013 * Based on code from Michael Chan's bnx2 driver
14 */
15
16#ifndef BNX2X_H
17#define BNX2X_H
Ariel Elior290ca2b2013-01-01 05:22:31 +000018
19#include <linux/pci.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000020#include <linux/netdevice.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000021#include <linux/dma-mapping.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000022#include <linux/types.h>
Ariel Elior290ca2b2013-01-01 05:22:31 +000023#include <linux/pci_regs.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020024
Michal Kalderoneeed0182014-08-17 16:47:44 +030025#include <linux/ptp_clock_kernel.h>
26#include <linux/net_tstamp.h>
Richard Cochran74d23cc2014-12-21 19:46:56 +010027#include <linux/timecounter.h>
Michal Kalderoneeed0182014-08-17 16:47:44 +030028
Eilon Greenstein34f80b02008-06-23 20:33:01 -070029/* compilation time flags */
30
31/* define this to make the driver freeze on error to allow getting debug info
32 * (you will need to reboot afterwards) */
33/* #define BNX2X_STOP_ON_ERROR */
34
Yuval Mintz3a375e32015-07-22 09:16:27 +030035#define DRV_MODULE_VERSION "1.712.30-0"
Dmitry Kravkov3156b8e2014-02-12 18:19:57 +020036#define DRV_MODULE_RELDATE "2014/02/10"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000037#define BNX2X_BC_VER 0x040200
38
Shmulik Ravid785b9b12010-12-30 06:27:03 +000039#if defined(CONFIG_DCB)
Shmulik Ravid98507672011-02-28 12:19:55 -080040#define BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000041#endif
Yuval Mintzb475d782012-04-03 18:41:29 +000042
Yuval Mintzb475d782012-04-03 18:41:29 +000043#include "bnx2x_hsi.h"
44
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000045#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000046
Merav Sicron55c11942012-11-07 00:45:48 +000047#define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt)
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000048
Eilon Greenstein01cd4522009-08-12 08:23:08 +000049#include <linux/mdio.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030050
Eilon Greenstein359d8b12009-02-12 08:38:25 +000051#include "bnx2x_reg.h"
52#include "bnx2x_fw_defs.h"
Barak Witkowski2e499d32012-06-26 01:31:19 +000053#include "bnx2x_mfw_req.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000054#include "bnx2x_link.h"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030055#include "bnx2x_sp.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000056#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000057#include "bnx2x_stats.h"
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000058#include "bnx2x_vfpf.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000059
Ariel Elior1ab44342013-01-01 05:22:23 +000060enum bnx2x_int_mode {
61 BNX2X_INT_MODE_MSIX,
62 BNX2X_INT_MODE_INTX,
63 BNX2X_INT_MODE_MSI
64};
65
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020066/* error/debug prints */
67
Eilon Greenstein34f80b02008-06-23 20:33:01 -070068#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020069
70/* for messages that are currently off */
Merav Sicron51c1a582012-03-18 10:33:38 +000071#define BNX2X_MSG_OFF 0x0
72#define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */
73#define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */
74#define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */
75#define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */
76#define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */
77#define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */
78#define BNX2X_MSG_IOV 0x0800000
Michal Kalderoneeed0182014-08-17 16:47:44 +030079#define BNX2X_MSG_PTP 0x1000000
Merav Sicron51c1a582012-03-18 10:33:38 +000080#define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/
81#define BNX2X_MSG_ETHTOOL 0x4000000
82#define BNX2X_MSG_DCB 0x8000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084/* regular debug print */
Yuval Mintz76ca70f2014-02-12 18:19:49 +020085#define DP_INNER(fmt, ...) \
86 pr_notice("[%s:%d(%s)]" fmt, \
87 __func__, __LINE__, \
88 bp->dev ? (bp->dev->name) : "?", \
89 ##__VA_ARGS__);
90
Joe Perchesf1deab52011-08-14 12:16:21 +000091#define DP(__mask, fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000092do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000093 if (unlikely(bp->msg_enable & (__mask))) \
Yuval Mintz76ca70f2014-02-12 18:19:49 +020094 DP_INNER(fmt, ##__VA_ARGS__); \
95} while (0)
96
97#define DP_AND(__mask, fmt, ...) \
98do { \
99 if (unlikely((bp->msg_enable & (__mask)) == __mask)) \
100 DP_INNER(fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000101} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700102
Joe Perchesf1deab52011-08-14 12:16:21 +0000103#define DP_CONT(__mask, fmt, ...) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300104do { \
Merav Sicron51c1a582012-03-18 10:33:38 +0000105 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000106 pr_cont(fmt, ##__VA_ARGS__); \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300107} while (0)
108
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700109/* errors debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +0000110#define BNX2X_DBG_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000111do { \
Merav Sicron51c1a582012-03-18 10:33:38 +0000112 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000113 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000114 __func__, __LINE__, \
115 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000116 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000117} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200118
119/* for errors (never masked) */
Joe Perchesf1deab52011-08-14 12:16:21 +0000120#define BNX2X_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000121do { \
Joe Perchesf1deab52011-08-14 12:16:21 +0000122 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000123 __func__, __LINE__, \
124 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000125 ##__VA_ARGS__); \
126} while (0)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000127
Joe Perchesf1deab52011-08-14 12:16:21 +0000128#define BNX2X_ERROR(fmt, ...) \
129 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000130
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131/* before we have a dev->name use dev_info() */
Joe Perchesf1deab52011-08-14 12:16:21 +0000132#define BNX2X_DEV_INFO(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000133do { \
Merav Sicron51c1a582012-03-18 10:33:38 +0000134 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000135 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000136} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200137
Yuval Mintzca9bdb92013-01-23 03:21:53 +0000138/* Error handling */
139void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140#ifdef BNX2X_STOP_ON_ERROR
Joe Perchesf1deab52011-08-14 12:16:21 +0000141#define bnx2x_panic() \
142do { \
143 bp->panic = 1; \
144 BNX2X_ERR("driver assert\n"); \
Yuval Mintz823e1d92013-01-14 05:11:47 +0000145 bnx2x_panic_dump(bp, true); \
Joe Perchesf1deab52011-08-14 12:16:21 +0000146} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200147#else
Joe Perchesf1deab52011-08-14 12:16:21 +0000148#define bnx2x_panic() \
149do { \
150 bp->panic = 1; \
151 BNX2X_ERR("driver assert\n"); \
Yuval Mintz823e1d92013-01-14 05:11:47 +0000152 bnx2x_panic_dump(bp, false); \
Joe Perchesf1deab52011-08-14 12:16:21 +0000153} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200154#endif
155
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000156#define bnx2x_mc_addr(ha) ((ha)->addr)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800157#define bnx2x_uc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200158
Yuval Mintz2de67432013-01-23 03:21:43 +0000159#define U64_LO(x) ((u32)(((u64)(x)) & 0xffffffff))
160#define U64_HI(x) ((u32)(((u64)(x)) >> 32))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700161#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000163#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700164
165#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
166#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000167#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700168
169#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200170#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700171#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200172
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700173#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
174#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200175
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700176#define REG_RD_DMAE(bp, offset, valp, len32) \
177 do { \
178 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000179 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700180 } while (0)
181
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700182#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200183 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000184 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200185 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
186 offset, len32); \
187 } while (0)
188
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000189#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
190 REG_WR_DMAE(bp, offset, valp, len32)
191
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800192#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000193 do { \
194 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
195 bnx2x_write_big_buf_wb(bp, addr, len32); \
196 } while (0)
197
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700198#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
199 offsetof(struct shmem_region, field))
200#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
201#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200202
Eilon Greenstein2691d512009-08-12 08:22:08 +0000203#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
204 offsetof(struct shmem2_region, field))
205#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
206#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000207#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
208 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000209#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000210 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000211
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000212#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
213#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
214 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000215#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000216
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000217#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
218 (SHMEM2_RD((bp), size) > \
219 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000220
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700221#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700222#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200223
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000224/* SP SB indices */
225
226/* General SP events - stats query, cfc delete, etc */
227#define HC_SP_INDEX_ETH_DEF_CONS 3
228
229/* EQ completions */
230#define HC_SP_INDEX_EQ_CONS 7
231
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000232/* FCoE L2 connection completions */
233#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
234#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000235/* iSCSI L2 */
236#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
237#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
238
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000239/* Special clients parameters */
240
241/* SB indices */
242/* FCoE L2 */
243#define BNX2X_FCOE_L2_RX_INDEX \
244 (&bp->def_status_blk->sp_sb.\
245 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
246
247#define BNX2X_FCOE_L2_TX_INDEX \
248 (&bp->def_status_blk->sp_sb.\
249 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
250
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000251/**
252 * CIDs and CLIDs:
253 * CLIDs below is a CLID for func 0, then the CLID for other
254 * functions will be calculated by the formula:
255 *
256 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
257 *
258 */
David S. Miller1805b2f2011-10-24 18:18:09 -0400259enum {
260 BNX2X_ISCSI_ETH_CL_ID_IDX,
261 BNX2X_FCOE_ETH_CL_ID_IDX,
262 BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
263};
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000264
Michael Chanf78afb32013-09-18 01:50:38 -0700265/* use a value high enough to be above all the PFs, which has least significant
266 * nibble as 8, so when cnic needs to come up with a CID for UIO to use to
267 * calculate doorbell address according to old doorbell configuration scheme
268 * (db_msg_sz 1 << 7 * cid + 0x40 DPM offset) it can come up with a valid number
269 * We must avoid coming up with cid 8 for iscsi since according to this method
270 * the designated UIO cid will come out 0 and it has a special handling for that
271 * case which doesn't suit us. Therefore will will cieling to closes cid which
272 * has least signigifcant nibble 8 and if it is 8 we will move forward to 0x18.
273 */
274
275#define BNX2X_1st_NON_L2_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * \
Merav Sicron37ae41a2012-06-19 07:48:27 +0000276 (bp)->max_cos)
Michael Chanf78afb32013-09-18 01:50:38 -0700277/* amount of cids traversed by UIO's DPM addition to doorbell */
278#define UIO_DPM 8
279/* roundup to DPM offset */
280#define UIO_ROUNDUP(bp) (roundup(BNX2X_1st_NON_L2_ETH_CID(bp), \
281 UIO_DPM))
282/* offset to nearest value which has lsb nibble matching DPM */
283#define UIO_CID_OFFSET(bp) ((UIO_ROUNDUP(bp) + UIO_DPM) % \
284 (UIO_DPM * 2))
285/* add offset to rounded-up cid to get a value which could be used with UIO */
286#define UIO_DPM_ALIGN(bp) (UIO_ROUNDUP(bp) + UIO_CID_OFFSET(bp))
287/* but wait - avoid UIO special case for cid 0 */
288#define UIO_DPM_CID0_OFFSET(bp) ((UIO_DPM * 2) * \
289 (UIO_DPM_ALIGN(bp) == UIO_DPM))
290/* Properly DPM aligned CID dajusted to cid 0 secal case */
291#define BNX2X_CNIC_START_ETH_CID(bp) (UIO_DPM_ALIGN(bp) + \
292 (UIO_DPM_CID0_OFFSET(bp)))
293/* how many cids were wasted - need this value for cid allocation */
294#define UIO_CID_PAD(bp) (BNX2X_CNIC_START_ETH_CID(bp) - \
295 BNX2X_1st_NON_L2_ETH_CID(bp))
David S. Miller1805b2f2011-10-24 18:18:09 -0400296 /* iSCSI L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000297#define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp))
David S. Miller1805b2f2011-10-24 18:18:09 -0400298 /* FCoE L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000299#define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000300
Merav Sicron55c11942012-11-07 00:45:48 +0000301#define CNIC_SUPPORT(bp) ((bp)->cnic_support)
302#define CNIC_ENABLED(bp) ((bp)->cnic_enabled)
303#define CNIC_LOADED(bp) ((bp)->cnic_loaded)
304#define FCOE_INIT(bp) ((bp)->fcoe_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000305
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000306#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
307 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
308
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000309#define SM_RX_ID 0
310#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311
Ariel Elior6383c0b2011-07-14 08:31:57 +0000312/* defines for multiple tx priority indices */
313#define FIRST_TX_ONLY_COS_INDEX 1
314#define FIRST_TX_COS_INDEX 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200315
Ariel Elior6383c0b2011-07-14 08:31:57 +0000316/* rules for calculating the cids of tx-only connections */
Merav Sicron65565882012-06-19 07:48:26 +0000317#define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
318#define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
319 (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000320
321/* fp index inside class of service range */
Merav Sicron65565882012-06-19 07:48:26 +0000322#define FP_COS_TO_TXQ(fp, cos, bp) \
323 ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000324
Merav Sicron65565882012-06-19 07:48:26 +0000325/* Indexes for transmission queues array:
326 * txdata for RSS i CoS j is at location i + (j * num of RSS)
327 * txdata for FCoE (if exist) is at location max cos * num of RSS
328 * txdata for FWD (if exist) is one location after FCoE
329 * txdata for OOO (if exist) is one location after FWD
Ariel Elior6383c0b2011-07-14 08:31:57 +0000330 */
Merav Sicron65565882012-06-19 07:48:26 +0000331enum {
332 FCOE_TXQ_IDX_OFFSET,
333 FWD_TXQ_IDX_OFFSET,
334 OOO_TXQ_IDX_OFFSET,
335};
336#define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
Merav Sicron65565882012-06-19 07:48:26 +0000337#define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
Ariel Elior6383c0b2011-07-14 08:31:57 +0000338
339/* fast path */
Eric Dumazete52fcb22011-11-14 06:05:34 +0000340/*
341 * This driver uses new build_skb() API :
342 * RX ring buffer contains pointer to kmalloc() data only,
343 * skb are built only after Hardware filled the frame.
344 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345struct sw_rx_bd {
Eric Dumazete52fcb22011-11-14 06:05:34 +0000346 u8 *data;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000347 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200348};
349
350struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700351 struct sk_buff *skb;
352 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700353 u8 flags;
354/* Set on the first BD descriptor when there is a split BD */
355#define BNX2X_TSO_SPLIT_BD (1<<0)
Dmitry Kravkovfe26566d2014-07-24 18:54:47 +0300356#define BNX2X_HAS_SECOND_PBD (1<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200357};
358
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700359struct sw_rx_page {
360 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000361 DEFINE_DMA_UNMAP_ADDR(mapping);
Gabriel Krisman Bertazi4cace672015-05-27 13:51:43 -0300362 unsigned int offset;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700363};
364
Eilon Greensteinca003922009-08-12 22:53:28 -0700365union db_prod {
366 struct doorbell_set_prod data;
367 u32 raw;
368};
369
David S. Miller8decf862011-09-22 03:23:13 -0400370/* dropless fc FW/HW related params */
371#define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
372#define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
373 ETH_MAX_AGGREGATION_QUEUES_E1 :\
374 ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
375#define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
376#define FW_PREFETCH_CNT 16
377#define DROPLESS_FC_HEADROOM 100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700378
379/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300380#define BCM_PAGE_SHIFT 12
381#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
382#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700383#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
384
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300385#define PAGES_PER_SGE_SHIFT 0
386#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
Gabriel Krisman Bertazi4cace672015-05-27 13:51:43 -0300387#define SGE_PAGE_SHIFT 12
388#define SGE_PAGE_SIZE (1 << SGE_PAGE_SHIFT)
389#define SGE_PAGE_MASK (~(SGE_PAGE_SIZE - 1))
390#define SGE_PAGE_ALIGN(addr) (((addr) + SGE_PAGE_SIZE - 1) & SGE_PAGE_MASK)
Ariel Elior8d9ac292013-01-01 05:22:27 +0000391#define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE)
392#define TPA_AGG_SIZE min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
393 SGE_PAGES), 0xffff)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700394
395/* SGE ring related macros */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300396#define NUM_RX_SGE_PAGES 2
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700397#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
David S. Miller8decf862011-09-22 03:23:13 -0400398#define NEXT_PAGE_SGE_DESC_CNT 2
399#define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
Eilon Greenstein33471622008-08-13 15:59:08 -0700400/* RX_SGE_CNT is promised to be a power of 2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300401#define RX_SGE_MASK (RX_SGE_CNT - 1)
402#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
403#define MAX_RX_SGE (NUM_RX_SGE - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700404#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400405 (MAX_RX_SGE_CNT - 1)) ? \
406 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
407 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300408#define RX_SGE(x) ((x) & MAX_RX_SGE)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700409
David S. Miller8decf862011-09-22 03:23:13 -0400410/*
411 * Number of required SGEs is the sum of two:
412 * 1. Number of possible opened aggregations (next packet for
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000413 * these aggregations will probably consume SGE immediately)
David S. Miller8decf862011-09-22 03:23:13 -0400414 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
415 * after placement on BD for new TPA aggregation)
416 *
417 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
418 */
419#define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
420 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
421#define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
422 MAX_RX_SGE_CNT)
423#define SGE_TH_LO(bp) (NUM_SGE_REQ + \
424 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
425#define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
426
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300427/* Manipulate a bit vector defined as an array of u64 */
428
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700429/* Number of bits in one sge_mask array element */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300430#define BIT_VEC64_ELEM_SZ 64
431#define BIT_VEC64_ELEM_SHIFT 6
432#define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
433
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300434#define __BIT_VEC64_SET_BIT(el, bit) \
435 do { \
436 el = ((el) | ((u64)0x1 << (bit))); \
437 } while (0)
438
439#define __BIT_VEC64_CLEAR_BIT(el, bit) \
440 do { \
441 el = ((el) & (~((u64)0x1 << (bit)))); \
442 } while (0)
443
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300444#define BIT_VEC64_SET_BIT(vec64, idx) \
445 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
446 (idx) & BIT_VEC64_ELEM_MASK)
447
448#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
449 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
450 (idx) & BIT_VEC64_ELEM_MASK)
451
452#define BIT_VEC64_TEST_BIT(vec64, idx) \
453 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
454 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700455
456/* Creates a bitmask of all ones in less significant bits.
457 idx - index of the most significant bit in the created mask */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300458#define BIT_VEC64_ONES_MASK(idx) \
459 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
460#define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
461
462/*******************************************************/
463
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700464/* Number of u64 elements in SGE mask array */
Dmitry Kravkovb3637822011-11-13 04:34:27 +0000465#define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700466#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
467#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
468
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000469union host_hc_status_block {
470 /* pointer to fp status block e1x */
471 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000472 /* pointer to fp status block e2 */
473 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000474};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700475
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300476struct bnx2x_agg_info {
477 /*
Eric Dumazete52fcb22011-11-14 06:05:34 +0000478 * First aggregation buffer is a data buffer, the following - are pages.
479 * We will preallocate the data buffer for each aggregation when
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300480 * we open the interface and will replace the BD at the consumer
481 * with this one when we receive the TPA_START CQE in order to
482 * keep the Rx BD ring consistent.
483 */
484 struct sw_rx_bd first_buf;
485 u8 tpa_state;
486#define BNX2X_TPA_START 1
487#define BNX2X_TPA_STOP 2
488#define BNX2X_TPA_ERROR 3
489 u8 placement_offset;
490 u16 parsing_flags;
491 u16 vlan_tag;
492 u16 len_on_bd;
Eric Dumazete52fcb22011-11-14 06:05:34 +0000493 u32 rxhash;
Tom Herbert5495ab72013-12-19 08:59:08 -0800494 enum pkt_hash_types rxhash_type;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000495 u16 gro_size;
496 u16 full_page;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300497};
498
499#define Q_STATS_OFFSET32(stat_name) \
500 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
501
Ariel Elior6383c0b2011-07-14 08:31:57 +0000502struct bnx2x_fp_txdata {
503
504 struct sw_tx_bd *tx_buf_ring;
505
506 union eth_tx_bd_types *tx_desc_ring;
507 dma_addr_t tx_desc_mapping;
508
509 u32 cid;
510
511 union db_prod tx_db;
512
513 u16 tx_pkt_prod;
514 u16 tx_pkt_cons;
515 u16 tx_bd_prod;
516 u16 tx_bd_cons;
517
518 unsigned long tx_pkt;
519
520 __le16 *tx_cons_sb;
521
522 int txq_index;
Merav Sicron65565882012-06-19 07:48:26 +0000523 struct bnx2x_fastpath *parent_fp;
524 int tx_ring_size;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000525};
526
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000527enum bnx2x_tpa_mode_t {
Michal Schmidt7e6b4d42015-04-28 11:34:22 +0200528 TPA_MODE_DISABLED,
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000529 TPA_MODE_LRO,
530 TPA_MODE_GRO
531};
532
Gabriel Krisman Bertazi4cace672015-05-27 13:51:43 -0300533struct bnx2x_alloc_pool {
534 struct page *page;
Gabriel Krisman Bertazi4cace672015-05-27 13:51:43 -0300535 unsigned int offset;
536};
537
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200538struct bnx2x_fastpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300539 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200540
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700541 struct napi_struct napi;
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300542
Cong Wange0d10952013-08-01 11:10:25 +0800543#ifdef CONFIG_NET_RX_BUSY_POLL
Eric Dumazet074975d2015-04-14 18:45:00 -0700544 unsigned long busy_poll_state;
545#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300546
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000547 union host_hc_status_block status_blk;
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000548 /* chip independent shortcuts into sb structure */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000549 __le16 *sb_index_values;
550 __le16 *sb_running_index;
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000551 /* chip independent shortcut into rx_prods_offset memory */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000552 u32 ustorm_rx_prods_offset;
553
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800554 u32 rx_buf_size;
Eric Dumazetd46d1322012-12-10 12:16:06 +0000555 u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700556 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200557
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000558 enum bnx2x_tpa_mode_t mode;
559
Ariel Elior6383c0b2011-07-14 08:31:57 +0000560 u8 max_cos; /* actual number of active tx coses */
Merav Sicron65565882012-06-19 07:48:26 +0000561 struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200562
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700563 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
564 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200565
566 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700567 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200568
569 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700570 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200571
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700572 /* SGE ring */
573 struct eth_rx_sge *rx_sge_ring;
574 dma_addr_t rx_sge_mapping;
575
576 u64 sge_mask[RX_SGE_MASK_LEN];
577
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300578 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200579
Ariel Elior6383c0b2011-07-14 08:31:57 +0000580 __le16 fp_hc_idx;
581
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000582 u8 index; /* number in fp array */
Dmitry Kravkovf233caf2011-11-13 04:34:22 +0000583 u8 rx_queue; /* index for skb_record */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000584 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000585 u8 cl_qzone_id;
586 u8 fw_sb_id; /* status block number in FW */
587 u8 igu_sb_id; /* status block number in HW */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200588
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700589 u16 rx_bd_prod;
590 u16 rx_bd_cons;
591 u16 rx_comp_prod;
592 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700593 u16 rx_sge_prod;
594 /* The last maximal completed SGE */
595 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000596 __le16 *rx_cons_sb;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000597 unsigned long rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700598 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000599
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700600 /* TPA related */
Barak Witkowski15192a82012-06-19 07:48:28 +0000601 struct bnx2x_agg_info *tpa_info;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700602#ifdef BNX2X_STOP_ON_ERROR
603 u64 tpa_queue_used;
604#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700605 /* The size is calculated using the following:
606 sizeof name field from netdev structure +
607 4 ('-Xx-' string) +
608 4 (for the digits and to make it DWORD aligned) */
609#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
610 char name[FP_NAME_SIZE];
Gabriel Krisman Bertazi4cace672015-05-27 13:51:43 -0300611
612 struct bnx2x_alloc_pool page_pool;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200613};
614
Barak Witkowski15192a82012-06-19 07:48:28 +0000615#define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var)
616#define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index])
617#define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index]))
618#define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats))
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800619
Cong Wange0d10952013-08-01 11:10:25 +0800620#ifdef CONFIG_NET_RX_BUSY_POLL
Eric Dumazet074975d2015-04-14 18:45:00 -0700621
622enum bnx2x_fp_state {
623 BNX2X_STATE_FP_NAPI = BIT(0), /* NAPI handler owns the queue */
624
625 BNX2X_STATE_FP_NAPI_REQ_BIT = 1, /* NAPI would like to own the queue */
626 BNX2X_STATE_FP_NAPI_REQ = BIT(1),
627
628 BNX2X_STATE_FP_POLL_BIT = 2,
629 BNX2X_STATE_FP_POLL = BIT(2), /* busy_poll owns the queue */
630
631 BNX2X_STATE_FP_DISABLE_BIT = 3, /* queue is dismantled */
632};
633
634static inline void bnx2x_fp_busy_poll_init(struct bnx2x_fastpath *fp)
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300635{
Eric Dumazet074975d2015-04-14 18:45:00 -0700636 WRITE_ONCE(fp->busy_poll_state, 0);
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300637}
638
639/* called from the device poll routine to get ownership of a FP */
640static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
641{
Eric Dumazet074975d2015-04-14 18:45:00 -0700642 unsigned long prev, old = READ_ONCE(fp->busy_poll_state);
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300643
Eric Dumazet074975d2015-04-14 18:45:00 -0700644 while (1) {
645 switch (old) {
646 case BNX2X_STATE_FP_POLL:
647 /* make sure bnx2x_fp_lock_poll() wont starve us */
648 set_bit(BNX2X_STATE_FP_NAPI_REQ_BIT,
649 &fp->busy_poll_state);
650 /* fallthrough */
651 case BNX2X_STATE_FP_POLL | BNX2X_STATE_FP_NAPI_REQ:
652 return false;
653 default:
654 break;
655 }
656 prev = cmpxchg(&fp->busy_poll_state, old, BNX2X_STATE_FP_NAPI);
657 if (unlikely(prev != old)) {
658 old = prev;
659 continue;
660 }
661 return true;
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300662 }
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300663}
664
Eric Dumazet074975d2015-04-14 18:45:00 -0700665static inline void bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300666{
Eric Dumazet074975d2015-04-14 18:45:00 -0700667 smp_wmb();
668 fp->busy_poll_state = 0;
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300669}
670
671/* called from bnx2x_low_latency_poll() */
672static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
673{
Eric Dumazet074975d2015-04-14 18:45:00 -0700674 return cmpxchg(&fp->busy_poll_state, 0, BNX2X_STATE_FP_POLL) == 0;
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300675}
676
Eric Dumazet074975d2015-04-14 18:45:00 -0700677static inline void bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300678{
Eric Dumazet074975d2015-04-14 18:45:00 -0700679 smp_mb__before_atomic();
680 clear_bit(BNX2X_STATE_FP_POLL_BIT, &fp->busy_poll_state);
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300681}
682
Eric Dumazet074975d2015-04-14 18:45:00 -0700683/* true if a socket is polling */
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300684static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
685{
Eric Dumazet074975d2015-04-14 18:45:00 -0700686 return READ_ONCE(fp->busy_poll_state) & BNX2X_STATE_FP_POLL;
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300687}
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200688
689/* false if fp is currently owned */
690static inline bool bnx2x_fp_ll_disable(struct bnx2x_fastpath *fp)
691{
Eric Dumazet074975d2015-04-14 18:45:00 -0700692 set_bit(BNX2X_STATE_FP_DISABLE_BIT, &fp->busy_poll_state);
693 return !bnx2x_fp_ll_polling(fp);
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200694
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200695}
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300696#else
Eric Dumazet074975d2015-04-14 18:45:00 -0700697static inline void bnx2x_fp_busy_poll_init(struct bnx2x_fastpath *fp)
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300698{
699}
700
701static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
702{
703 return true;
704}
705
Eric Dumazet074975d2015-04-14 18:45:00 -0700706static inline void bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300707{
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300708}
709
710static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
711{
712 return false;
713}
714
Eric Dumazet074975d2015-04-14 18:45:00 -0700715static inline void bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300716{
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300717}
718
719static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
720{
721 return false;
722}
Yuval Mintz9a2620c2014-01-07 12:07:41 +0200723static inline bool bnx2x_fp_ll_disable(struct bnx2x_fastpath *fp)
724{
725 return true;
726}
Cong Wange0d10952013-08-01 11:10:25 +0800727#endif /* CONFIG_NET_RX_BUSY_POLL */
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +0300728
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800729/* Use 2500 as a mini-jumbo MTU for FCoE */
730#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
731
Merav Sicron65565882012-06-19 07:48:26 +0000732#define FCOE_IDX_OFFSET 0
733
734#define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
735 FCOE_IDX_OFFSET)
736#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)])
737#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
Barak Witkowski15192a82012-06-19 07:48:28 +0000738#define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)])
739#define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var)
Merav Sicron65565882012-06-19 07:48:26 +0000740#define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
741 txdata_ptr[FIRST_TX_COS_INDEX] \
742 ->var)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300743
Merav Sicron55c11942012-11-07 00:45:48 +0000744#define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
745#define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp))
746#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700747
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700748/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300749#define MAX_FETCH_BD 13 /* HW max BDs per packet */
750#define RX_COPY_THRESH 92
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700751
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300752#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700753#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
David S. Miller8decf862011-09-22 03:23:13 -0400754#define NEXT_PAGE_TX_DESC_CNT 1
755#define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300756#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
757#define MAX_TX_BD (NUM_TX_BD - 1)
758#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700759#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400760 (MAX_TX_DESC_CNT - 1)) ? \
761 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
762 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300763#define TX_BD(x) ((x) & MAX_TX_BD)
764#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700765
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000766/* number of NEXT_PAGE descriptors may be required during placement */
767#define NEXT_CNT_PER_TX_PKT(bds) \
768 (((bds) + MAX_TX_DESC_CNT - 1) / \
769 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
770/* max BDs per tx packet w/o next_pages:
771 * START_BD - describes packed
772 * START_BD(splitted) - includes unpaged data segment for GSO
773 * PARSING_BD - for TSO and CSUM data
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000774 * PARSING_BD2 - for encapsulation data
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000775 * Frag BDs - describes pages for frags
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000776 */
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000777#define BDS_PER_TX_PKT 4
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000778#define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT)
779/* max BDs per tx packet including next pages */
780#define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \
781 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
782
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700783/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300784#define NUM_RX_RINGS 8
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700785#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
David S. Miller8decf862011-09-22 03:23:13 -0400786#define NEXT_PAGE_RX_DESC_CNT 2
787#define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300788#define RX_DESC_MASK (RX_DESC_CNT - 1)
789#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
790#define MAX_RX_BD (NUM_RX_BD - 1)
791#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
David S. Miller8decf862011-09-22 03:23:13 -0400792
793/* dropless fc calculations for BDs
794 *
795 * Number of BDs should as number of buffers in BRB:
796 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
797 * "next" elements on each page
798 */
799#define NUM_BD_REQ BRB_SIZE(bp)
800#define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
801 MAX_RX_DESC_CNT)
802#define BD_TH_LO(bp) (NUM_BD_REQ + \
803 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
804 FW_DROP_LEVEL(bp))
805#define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
806
807#define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300808
809#define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
810 ETH_MIN_RX_CQES_WITH_TPA_E1 : \
811 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
812#define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
813#define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
814#define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
815 MIN_RX_AVAIL))
816
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700817#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400818 (MAX_RX_DESC_CNT - 1)) ? \
819 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
820 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300821#define RX_BD(x) ((x) & MAX_RX_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700822
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300823/*
824 * As long as CQE is X times bigger than BD entry we have to allocate X times
825 * more pages for CQ ring in order to keep it balanced with BD ring
826 */
827#define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
828#define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700829#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
David S. Miller8decf862011-09-22 03:23:13 -0400830#define NEXT_PAGE_RCQ_DESC_CNT 1
831#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300832#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
833#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
834#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700835#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400836 (MAX_RCQ_DESC_CNT - 1)) ? \
837 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
838 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300839#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700840
David S. Miller8decf862011-09-22 03:23:13 -0400841/* dropless fc calculations for RCQs
842 *
843 * Number of RCQs should be as number of buffers in BRB:
844 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
845 * "next" elements on each page
846 */
847#define NUM_RCQ_REQ BRB_SIZE(bp)
848#define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
849 MAX_RCQ_DESC_CNT)
850#define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
851 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
852 FW_DROP_LEVEL(bp))
853#define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
854
Eilon Greenstein33471622008-08-13 15:59:08 -0700855/* This is needed for determining of last_max */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300856#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
857#define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700858
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300859#define BNX2X_SWCID_SHIFT 17
860#define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700861
862/* used on a CID received from the HW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300863#define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700864#define CQE_CMD(x) (le32_to_cpu(x) >> \
865 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
866
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700867#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
868 le32_to_cpu((bd)->addr_lo))
869#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
870
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000871#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
Ariel Eliorb9871bc2013-09-04 14:09:21 +0300872#define BNX2X_DB_SHIFT 3 /* 8 bytes*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300873#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
874#error "Min DB doorbell stride is 8"
875#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700876#define DOORBELL(bp, cid, val) \
877 do { \
Ariel Eliorb9871bc2013-09-04 14:09:21 +0300878 writel((u32)(val), bp->doorbells + (bp->db_size * (cid))); \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700879 } while (0)
880
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700881/* TX CSUM helpers */
882#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
883 skb->csum_offset)
884#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
885 skb->csum_offset))
886
Dmitry Kravkov91226792013-03-11 05:17:52 +0000887#define pbd_tcp_flags(tcp_hdr) (ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700888
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000889#define XMIT_PLAIN 0
890#define XMIT_CSUM_V4 (1 << 0)
891#define XMIT_CSUM_V6 (1 << 1)
892#define XMIT_CSUM_TCP (1 << 2)
893#define XMIT_GSO_V4 (1 << 3)
894#define XMIT_GSO_V6 (1 << 4)
895#define XMIT_CSUM_ENC_V4 (1 << 5)
896#define XMIT_CSUM_ENC_V6 (1 << 6)
897#define XMIT_GSO_ENC_V4 (1 << 7)
898#define XMIT_GSO_ENC_V6 (1 << 8)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700899
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000900#define XMIT_CSUM_ENC (XMIT_CSUM_ENC_V4 | XMIT_CSUM_ENC_V6)
901#define XMIT_GSO_ENC (XMIT_GSO_ENC_V4 | XMIT_GSO_ENC_V6)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700902
Dmitry Kravkova848ade2013-03-18 06:51:03 +0000903#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6 | XMIT_CSUM_ENC)
904#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6 | XMIT_GSO_ENC)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700905
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700906/* stuff added to make the code fit 80Col */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300907#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
908#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
909#define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
910#define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
911#define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700912
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700913#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
914
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000915#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
916 (((le16_to_cpu(flags) & \
917 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
918 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
919 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700920#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000921 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700922
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300923#define FP_USB_FUNC_OFF \
924 offsetof(struct cstorm_status_block_u, func)
925#define FP_CSB_FUNC_OFF \
926 offsetof(struct cstorm_status_block_c, func)
927
David S. Miller8decf862011-09-22 03:23:13 -0400928#define HC_INDEX_ETH_RX_CQ_CONS 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300929
David S. Miller8decf862011-09-22 03:23:13 -0400930#define HC_INDEX_OOO_TX_CQ_CONS 4
931
932#define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
933
934#define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
935
936#define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300937
Ariel Elior6383c0b2011-07-14 08:31:57 +0000938#define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
939
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700940#define BNX2X_RX_SB_INDEX \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300941 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200942
Ariel Elior6383c0b2011-07-14 08:31:57 +0000943#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
944
945#define BNX2X_TX_SB_INDEX_COS0 \
946 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700947
948/* end of fast path */
949
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700950/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200951
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700952struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200953
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700954 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200955/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700956#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200957
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700958#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700959#define CHIP_NUM_57710 0x164e
960#define CHIP_NUM_57711 0x164f
961#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000962#define CHIP_NUM_57712 0x1662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300963#define CHIP_NUM_57712_MF 0x1663
Ariel Elior8395be52013-01-01 05:22:44 +0000964#define CHIP_NUM_57712_VF 0x166f
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300965#define CHIP_NUM_57713 0x1651
966#define CHIP_NUM_57713E 0x1652
967#define CHIP_NUM_57800 0x168a
968#define CHIP_NUM_57800_MF 0x16a5
Ariel Elior8395be52013-01-01 05:22:44 +0000969#define CHIP_NUM_57800_VF 0x16a9
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300970#define CHIP_NUM_57810 0x168e
971#define CHIP_NUM_57810_MF 0x16ae
Ariel Elior8395be52013-01-01 05:22:44 +0000972#define CHIP_NUM_57810_VF 0x16af
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000973#define CHIP_NUM_57811 0x163d
974#define CHIP_NUM_57811_MF 0x163e
Ariel Elior8395be52013-01-01 05:22:44 +0000975#define CHIP_NUM_57811_VF 0x163f
Yuval Mintz2de67432013-01-23 03:21:43 +0000976#define CHIP_NUM_57840_OBSOLETE 0x168d
Yuval Mintzc3def942012-07-23 10:25:43 +0300977#define CHIP_NUM_57840_MF_OBSOLETE 0x16ab
978#define CHIP_NUM_57840_4_10 0x16a1
979#define CHIP_NUM_57840_2_20 0x16a2
980#define CHIP_NUM_57840_MF 0x16a4
Ariel Elior8395be52013-01-01 05:22:44 +0000981#define CHIP_NUM_57840_VF 0x16ad
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700982#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
983#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
984#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000985#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
Ariel Elior8395be52013-01-01 05:22:44 +0000986#define CHIP_IS_57712_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300987#define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
988#define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
989#define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000990#define CHIP_IS_57800_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_VF)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300991#define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
992#define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000993#define CHIP_IS_57810_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_VF)
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000994#define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811)
995#define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF)
Ariel Elior8395be52013-01-01 05:22:44 +0000996#define CHIP_IS_57811_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_VF)
Yuval Mintzc3def942012-07-23 10:25:43 +0300997#define CHIP_IS_57840(bp) \
998 ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
999 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
1000 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
1001#define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
1002 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
Ariel Elior8395be52013-01-01 05:22:44 +00001003#define CHIP_IS_57840_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_VF)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001004#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
1005 CHIP_IS_57711E(bp))
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00001006#define CHIP_IS_57811xx(bp) (CHIP_IS_57811(bp) || \
1007 CHIP_IS_57811_MF(bp) || \
1008 CHIP_IS_57811_VF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001009#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
Yuval Mintz6ab20352013-01-23 03:21:47 +00001010 CHIP_IS_57712_MF(bp) || \
1011 CHIP_IS_57712_VF(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001012#define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
1013 CHIP_IS_57800_MF(bp) || \
Yuval Mintz6ab20352013-01-23 03:21:47 +00001014 CHIP_IS_57800_VF(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001015 CHIP_IS_57810(bp) || \
1016 CHIP_IS_57810_MF(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +00001017 CHIP_IS_57810_VF(bp) || \
Dmitry Kravkovedb944d2013-04-22 03:48:09 +00001018 CHIP_IS_57811xx(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001019 CHIP_IS_57840(bp) || \
Ariel Elior8395be52013-01-01 05:22:44 +00001020 CHIP_IS_57840_MF(bp) || \
1021 CHIP_IS_57840_VF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001022#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001023#define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
1024#define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001025
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001026#define CHIP_REV_SHIFT 12
1027#define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
1028#define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
1029#define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
1030#define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001031/* assume maximum 5 revisions */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001032#define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001033/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
1034#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001035 !(CHIP_REV_VAL(bp) & 0x00001000))
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001036/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
1037#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001038 (CHIP_REV_VAL(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001039
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001040#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
1041 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
1042
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001043#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
1044#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001045#define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
1046 (CHIP_REV_SHIFT + 1)) \
1047 << CHIP_REV_SHIFT)
1048#define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
1049 CHIP_REV_SIM(bp) :\
1050 CHIP_REV_VAL(bp))
1051#define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
1052 (CHIP_REV(bp) == CHIP_REV_Bx))
1053#define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
1054 (CHIP_REV(bp) == CHIP_REV_Ax))
Merav Sicron55c11942012-11-07 00:45:48 +00001055/* This define is used in two main places:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001056 * 1. In the early stages of nic_load, to know if to configure Parser / Searcher
Merav Sicron55c11942012-11-07 00:45:48 +00001057 * to nic-only mode or to offload mode. Offload mode is configured if either the
1058 * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
1059 * registered for this port (which means that the user wants storage services).
1060 * 2. During cnic-related load, to know if offload mode is already configured in
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001061 * the HW or needs to be configured.
Merav Sicron55c11942012-11-07 00:45:48 +00001062 * Since the transition from nic-mode to offload-mode in HW causes traffic
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001063 * corruption, nic-mode is configured only in ports on which storage services
Merav Sicron55c11942012-11-07 00:45:48 +00001064 * where never requested.
1065 */
1066#define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001067
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001068 int flash_size;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001069#define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
1070#define BNX2X_NVRAM_TIMEOUT_COUNT 30000
1071#define BNX2X_NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001072
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001073 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00001074 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001075 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001076 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001077
1078 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001079
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001080 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001081
1082 u8 int_block;
1083#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001084#define INT_BLOCK_IGU 1
1085#define INT_BLOCK_MODE_NORMAL 0
1086#define INT_BLOCK_MODE_BW_COMP 2
1087#define CHIP_INT_MODE_IS_NBC(bp) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001088 (!CHIP_IS_E1x(bp) && \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001089 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
1090#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
1091
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001092 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001093#define CHIP_4_PORT_MODE 0x0
1094#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001095#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001096#define CHIP_MODE(bp) (bp->common.chip_port_mode)
1097#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Barak Witkowski1d187b32011-12-05 22:41:50 +00001098
1099 u32 boot_mode;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001100};
1101
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001102/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
1103#define BNX2X_IGU_STAS_MSG_VF_CNT 64
1104#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001105
Yaniv Rosner27c11512012-12-02 04:05:54 +00001106#define MAX_IGU_ATTN_ACK_TO 100
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001107/* end of common */
1108
1109/* port */
1110
1111struct bnx2x_port {
1112 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001113
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001114 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001115
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001116 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001117
Yaniv Rosnera22f0782010-09-07 11:41:20 +00001118 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001119
1120 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001121
1122 /* used to synchronize phy accesses */
1123 struct mutex phy_mutex;
1124
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001125 u32 port_stx;
1126
1127 struct nig_stats old_nig_stats;
1128};
1129
1130/* end of port */
1131
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001132#define STATS_OFFSET32(stat_name) \
1133 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001134
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001135/* slow path */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001136#define BNX2X_MAX_NUM_OF_VFS 64
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001137#define BNX2X_VF_CID_WND 4 /* log num of queues per VF. HW config. */
Ariel Elior1ab44342013-01-01 05:22:23 +00001138#define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND)
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001139
1140/* We need to reserve doorbell addresses for all VF and queue combinations */
Ariel Elior1ab44342013-01-01 05:22:23 +00001141#define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001142
1143/* The doorbell is configured to have the same number of CIDs for PFs and for
1144 * VFs. For this reason the PF CID zone is as large as the VF zone.
1145 */
1146#define BNX2X_FIRST_VF_CID BNX2X_VF_CIDS
1147#define BNX2X_MAX_NUM_VF_QUEUES 64
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001148#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001149
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001150/* the number of VF CIDS multiplied by the amount of bytes reserved for each
1151 * cid must not exceed the size of the VF doorbell
1152 */
1153#define BNX2X_VF_BAR_SIZE 512
1154#if (BNX2X_VF_BAR_SIZE < BNX2X_CIDS_PER_VF * (1 << BNX2X_DB_SHIFT))
1155#error "VF doorbell bar size is 512"
1156#endif
1157
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001158/*
1159 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
1160 * control by the number of fast-path status blocks supported by the
1161 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
1162 * status block represents an independent interrupts context that can
1163 * serve a regular L2 networking queue. However special L2 queues such
1164 * as the FCoE queue do not require a FP-SB and other components like
1165 * the CNIC may consume FP-SB reducing the number of possible L2 queues
1166 *
1167 * If the maximum number of FP-SB available is X then:
1168 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1169 * regular L2 queues is Y=X-1
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001170 * b. In MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001171 * c. If the FCoE L2 queue is supported the actual number of L2 queues
1172 * is Y+1
1173 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1174 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
1175 * FP interrupt context for the CNIC).
1176 * e. The number of HW context (CID count) is always X or X+1 if FCoE
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001177 * L2 queue is supported. The cid for the FCoE L2 queue is always X.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001178 */
1179
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001180/* fast-path interrupt contexts E1x */
1181#define FP_SB_MAX_E1x 16
1182/* fast-path interrupt contexts E2 */
1183#define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001184
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001185union cdu_context {
1186 struct eth_context eth;
1187 char pad[1024];
1188};
1189
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001190/* CDU host DB constants */
Merav Sicrona0529972012-06-19 07:48:25 +00001191#define CDU_ILT_PAGE_SZ_HW 2
1192#define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001193#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1194
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001195#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001196#define CNIC_FCOE_CID_MAX 2048
1197#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001198#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001199
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001200#define QM_ILT_PAGE_SZ_HW 0
1201#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001202#define QM_CID_ROUND 1024
1203
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001204/* TM (timers) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001205#define TM_ILT_PAGE_SZ_HW 0
1206#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
Ariel Elior0907f342013-10-20 16:51:30 +02001207#define TM_CONN_NUM (BNX2X_FIRST_VF_CID + \
1208 BNX2X_VF_CIDS + \
1209 CNIC_ISCSI_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001210#define TM_ILT_SZ (8 * TM_CONN_NUM)
1211#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1212
1213/* SRC (Searcher) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001214#define SRC_ILT_PAGE_SZ_HW 0
1215#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001216#define SRC_HASH_BITS 10
1217#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
1218#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
1219#define SRC_T2_SZ SRC_ILT_SZ
1220#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001221
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001222#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001223
1224/* DMA memory not used in fastpath */
1225struct bnx2x_slowpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001226 union {
1227 struct mac_configuration_cmd e1x;
1228 struct eth_classify_rules_ramrod_data e2;
1229 } mac_rdata;
1230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001231 union {
Yuval Mintz05cc5a32015-07-29 15:52:46 +03001232 struct eth_classify_rules_ramrod_data e2;
1233 } vlan_rdata;
1234
1235 union {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001236 struct tstorm_eth_mac_filter_config e1x;
1237 struct eth_filter_rules_ramrod_data e2;
1238 } rx_mode_rdata;
1239
1240 union {
1241 struct mac_configuration_cmd e1;
1242 struct eth_multicast_rules_ramrod_data e2;
1243 } mcast_rdata;
1244
1245 struct eth_rss_update_ramrod_data rss_rdata;
1246
1247 /* Queue State related ramrods are always sent under rtnl_lock */
1248 union {
1249 struct client_init_ramrod_data init_data;
1250 struct client_update_ramrod_data update_data;
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001251 struct tpa_update_ramrod_data tpa_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001252 } q_rdata;
1253
1254 union {
1255 struct function_start_data func_start;
Dmitry Kravkov6debea82011-07-19 01:42:04 +00001256 /* pfc configuration for DCBX ramrod */
1257 struct flow_control_configuration pfc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001258 } func_rdata;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001259
Barak Witkowskia3348722012-04-23 03:04:46 +00001260 /* afex ramrod can not be a part of func_rdata union because these
1261 * events might arrive in parallel to other events from func_rdata.
1262 * Therefore, if they would have been defined in the same union,
1263 * data can get corrupted.
1264 */
Yuval Mintz9dfef3a2014-01-05 18:33:53 +02001265 union {
1266 struct afex_vif_list_ramrod_data viflist_data;
1267 struct function_update_data func_update;
1268 } func_afex_rdata;
Barak Witkowskia3348722012-04-23 03:04:46 +00001269
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001270 /* used by dmae command executer */
1271 struct dmae_command dmae[MAX_DMAE_C];
1272
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001273 u32 stats_comp;
1274 union mac_stats mac_stats;
1275 struct nig_stats nig_stats;
1276 struct host_port_stats port_stats;
1277 struct host_func_stats func_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001278
1279 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001280 u32 wb_data[4];
Barak Witkowski1d187b32011-12-05 22:41:50 +00001281
1282 union drv_info_to_mcp drv_info_to_mcp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001283};
1284
1285#define bnx2x_sp(bp, var) (&bp->slowpath->var)
1286#define bnx2x_sp_mapping(bp, var) \
1287 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001288
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001289/* attn group wiring */
1290#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001291
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001292struct attn_route {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001293 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001294};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001295
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001296struct iro {
1297 u32 base;
1298 u16 m1;
1299 u16 m2;
1300 u16 m3;
1301 u16 size;
1302};
1303
1304struct hw_context {
1305 union cdu_context *vcxt;
1306 dma_addr_t cxt_mapping;
1307 size_t size;
1308};
1309
1310/* forward */
1311struct bnx2x_ilt;
1312
Ariel Elior290ca2b2013-01-01 05:22:31 +00001313struct bnx2x_vfdb;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001314
1315enum bnx2x_recovery_state {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001316 BNX2X_RECOVERY_DONE,
1317 BNX2X_RECOVERY_INIT,
1318 BNX2X_RECOVERY_WAIT,
Ariel Elior95c6c6162012-01-26 06:01:52 +00001319 BNX2X_RECOVERY_FAILED,
1320 BNX2X_RECOVERY_NIC_LOADING
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001321};
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001322
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001323/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001324 * Event queue (EQ or event ring) MC hsi
1325 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1326 */
1327#define NUM_EQ_PAGES 1
1328#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1329#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1330#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1331#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1332#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1333
1334/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1335#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1336 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1337
1338/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1339#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1340
1341#define BNX2X_EQ_INDEX \
1342 (&bp->def_status_blk->sp_sb.\
1343 index_values[HC_SP_INDEX_EQ_CONS])
1344
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001345/* This is a data that will be used to create a link report message.
1346 * We will keep the data used for the last link report in order
1347 * to prevent reporting the same link parameters twice.
1348 */
1349struct bnx2x_link_report_data {
1350 u16 line_speed; /* Effective line speed */
1351 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1352};
1353
1354enum {
1355 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1356 BNX2X_LINK_REPORT_LINK_DOWN,
1357 BNX2X_LINK_REPORT_RX_FC_ON,
1358 BNX2X_LINK_REPORT_TX_FC_ON,
1359};
1360
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001361enum {
1362 BNX2X_PORT_QUERY_IDX,
1363 BNX2X_PF_QUERY_IDX,
Barak Witkowski50f0a562011-12-05 21:52:23 +00001364 BNX2X_FCOE_QUERY_IDX,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001365 BNX2X_FIRST_QUEUE_QUERY_IDX,
1366};
1367
1368struct bnx2x_fw_stats_req {
1369 struct stats_query_header hdr;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001370 struct stats_query_entry query[FP_SB_MAX_E1x+
1371 BNX2X_FIRST_QUEUE_QUERY_IDX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001372};
1373
1374struct bnx2x_fw_stats_data {
Yuval Mintz2de67432013-01-23 03:21:43 +00001375 struct stats_counter storm_counters;
1376 struct per_port_stats port;
1377 struct per_pf_stats pf;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001378 struct fcoe_statistics_params fcoe;
Yuval Mintz2de67432013-01-23 03:21:43 +00001379 struct per_queue_stats queue_stats[1];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001380};
1381
Ariel Elior7be08a72011-07-14 08:31:19 +00001382/* Public slow path states */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02001383enum sp_rtnl_flag {
Ariel Elior6383c0b2011-07-14 08:31:57 +00001384 BNX2X_SP_RTNL_SETUP_TC,
Ariel Elior7be08a72011-07-14 08:31:19 +00001385 BNX2X_SP_RTNL_TX_TIMEOUT,
Ariel Elior83048592011-11-13 04:34:29 +00001386 BNX2X_SP_RTNL_FAN_FAILURE,
Ariel Elior8395be52013-01-01 05:22:44 +00001387 BNX2X_SP_RTNL_AFEX_F_UPDATE,
1388 BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior381ac162013-01-01 05:22:29 +00001389 BNX2X_SP_RTNL_VFPF_MCAST,
Ariel Elior78c3bcc2013-06-20 17:39:08 +03001390 BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
Yuval Mintz8b09be52013-08-01 17:30:59 +03001391 BNX2X_SP_RTNL_RX_MODE,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00001392 BNX2X_SP_RTNL_HYPERVISOR_VLAN,
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03001393 BNX2X_SP_RTNL_TX_STOP,
Yuval Mintz42f82772014-03-23 18:12:23 +02001394 BNX2X_SP_RTNL_GET_DRV_VERSION,
Rajesh Borundiaf34fa142015-08-18 10:22:59 +03001395 BNX2X_SP_RTNL_ADD_VXLAN_PORT,
1396 BNX2X_SP_RTNL_DEL_VXLAN_PORT,
Ariel Elior7be08a72011-07-14 08:31:19 +00001397};
1398
Yuval Mintz370d4a22014-03-23 18:12:24 +02001399enum bnx2x_iov_flag {
1400 BNX2X_IOV_HANDLE_VF_MSG,
Yuval Mintz370d4a22014-03-23 18:12:24 +02001401 BNX2X_IOV_HANDLE_FLR,
1402};
1403
Yuval Mintz452427b2012-03-26 20:47:07 +00001404struct bnx2x_prev_path_list {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00001405 struct list_head list;
Yuval Mintz452427b2012-03-26 20:47:07 +00001406 u8 bus;
1407 u8 slot;
1408 u8 path;
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00001409 u8 aer;
Barak Witkowskic63da992012-12-05 23:04:03 +00001410 u8 undi;
Yuval Mintz452427b2012-03-26 20:47:07 +00001411};
1412
Barak Witkowski15192a82012-06-19 07:48:28 +00001413struct bnx2x_sp_objs {
1414 /* MACs object */
1415 struct bnx2x_vlan_mac_obj mac_obj;
1416
1417 /* Queue State object */
1418 struct bnx2x_queue_sp_obj q_obj;
Yuval Mintz05cc5a32015-07-29 15:52:46 +03001419
1420 /* VLANs object */
1421 struct bnx2x_vlan_mac_obj vlan_obj;
Barak Witkowski15192a82012-06-19 07:48:28 +00001422};
1423
1424struct bnx2x_fp_stats {
1425 struct tstorm_per_queue_stats old_tclient;
1426 struct ustorm_per_queue_stats old_uclient;
1427 struct xstorm_per_queue_stats old_xclient;
1428 struct bnx2x_eth_q_stats eth_q_stats;
1429 struct bnx2x_eth_q_stats_old eth_q_stats_old;
1430};
1431
Yuval Mintz76096472014-09-17 16:24:37 +03001432enum {
1433 SUB_MF_MODE_UNKNOWN = 0,
1434 SUB_MF_MODE_UFP,
Yuval Mintz83bad202014-09-17 16:24:38 +03001435 SUB_MF_MODE_NPAR1_DOT_5,
Yuval Mintz230d00e2015-07-22 09:16:25 +03001436 SUB_MF_MODE_BD,
Yuval Mintz76096472014-09-17 16:24:37 +03001437};
1438
Yuval Mintz05cc5a32015-07-29 15:52:46 +03001439struct bnx2x_vlan_entry {
1440 struct list_head link;
1441 u16 vid;
1442 bool hw;
1443};
1444
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001445struct bnx2x {
1446 /* Fields used in the tx and intr/napi performance paths
1447 * are grouped together in the beginning of the structure
1448 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001449 struct bnx2x_fastpath *fp;
Barak Witkowski15192a82012-06-19 07:48:28 +00001450 struct bnx2x_sp_objs *sp_objs;
1451 struct bnx2x_fp_stats *fp_stats;
Merav Sicron65565882012-06-19 07:48:26 +00001452 struct bnx2x_fp_txdata *bnx2x_txq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001453 void __iomem *regview;
1454 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001455 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001456
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001457 u8 pf_num; /* absolute PF number */
1458 u8 pfid; /* per-path PF number */
1459 int base_fw_ndsb; /**/
1460#define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1461#define BP_PORT(bp) (bp->pfid & 1)
1462#define BP_FUNC(bp) (bp->pfid)
1463#define BP_ABS_FUNC(bp) (bp->pf_num)
David S. Miller8decf862011-09-22 03:23:13 -04001464#define BP_VN(bp) ((bp)->pfid >> 1)
1465#define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1466#define BP_L_ID(bp) (BP_VN(bp) << 2)
1467#define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1468 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1469#define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001470
Ariel Elior64112802013-01-07 00:50:23 +00001471#ifdef CONFIG_BNX2X_SRIOV
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +00001472 /* protects vf2pf mailbox from simultaneous access */
1473 struct mutex vf2pf_mutex;
Ariel Elior1ab44342013-01-01 05:22:23 +00001474 /* vf pf channel mailbox contains request and response buffers */
1475 struct bnx2x_vf_mbx_msg *vf2pf_mbox;
1476 dma_addr_t vf2pf_mbox_mapping;
1477
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00001478 /* we set aside a copy of the acquire response */
1479 struct pfvf_acquire_resp_tlv acquire_resp;
1480
Ariel Eliorabc5a022013-01-01 05:22:43 +00001481 /* bulletin board for messages from pf to vf */
1482 union pf_vf_bulletin *pf2vf_bulletin;
1483 dma_addr_t pf2vf_bulletin_mapping;
1484
Dmitry Kravkov6495d152014-06-26 14:31:04 +03001485 union pf_vf_bulletin shadow_bulletin;
Ariel Eliorabc5a022013-01-01 05:22:43 +00001486 struct pf_vf_bulletin_content old_bulletin;
Ariel Elior3c76fef2013-03-11 05:17:46 +00001487
1488 u16 requested_nr_virtfn;
Ariel Elior64112802013-01-07 00:50:23 +00001489#endif /* CONFIG_BNX2X_SRIOV */
Ariel Eliorabc5a022013-01-01 05:22:43 +00001490
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001491 struct net_device *dev;
1492 struct pci_dev *pdev;
1493
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001494 const struct iro *iro_arr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001495#define IRO (bp->iro_arr)
1496
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001497 enum bnx2x_recovery_state recovery_state;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001498 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001499 struct msix_entry *msix_table;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001500
1501 int tx_ring_size;
1502
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001503/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1504#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001505#define ETH_MIN_PACKET_SIZE 60
1506#define ETH_MAX_PACKET_SIZE 1500
1507#define ETH_MAX_JUMBO_PACKET_SIZE 9600
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001508/* TCP with Timestamp Option (32) + IPv6 (40) */
1509#define ETH_MAX_TPA_HEADER_SIZE 72
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001510
Dmitry Kravkov9927b512014-06-26 14:31:05 +03001511 /* Max supported alignment is 256 (8 shift)
1512 * minimal alignment shift 6 is optimal for 57xxx HW performance
1513 */
1514#define BNX2X_RX_ALIGN_SHIFT max(6, min(8, L1_CACHE_SHIFT))
Eric Dumazete52fcb22011-11-14 06:05:34 +00001515
1516 /* FW uses 2 Cache lines Alignment for start packet and size
1517 *
1518 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1519 * at the end of skb->data, to avoid wasting a full cache line.
1520 * This reduces memory use (skb->truesize).
1521 */
1522#define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
1523
1524#define BNX2X_FW_RX_ALIGN_END \
Joren Van Onderf57b07c2012-08-11 17:10:35 +00001525 max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \
Eric Dumazete52fcb22011-11-14 06:05:34 +00001526 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1527
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001528#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +00001529
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001530 struct host_sp_status_block *def_status_blk;
1531#define DEF_SB_IGU_ID 16
1532#define DEF_SB_ID HC_SP_SB_ID
1533 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001534 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001535 u32 attn_state;
1536 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001537
1538 /* slow path ring */
1539 struct eth_spe *spq;
1540 dma_addr_t spq_mapping;
1541 u16 spq_prod_idx;
1542 struct eth_spe *spq_prod_bd;
1543 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001544 __le16 *dsb_sp_prod;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001545 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001546 /* used to synchronize spq accesses */
1547 spinlock_t spq_lock;
1548
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001549 /* event queue */
1550 union event_ring_elem *eq_ring;
1551 dma_addr_t eq_mapping;
1552 u16 eq_prod;
1553 u16 eq_cons;
1554 __le16 *eq_cons_sb;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001555 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001556
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001557 /* Counter for marking that there is a STAT_QUERY ramrod pending */
1558 u16 stats_pending;
1559 /* Counter for completed statistics ramrods */
1560 u16 stats_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001561
Eilon Greenstein33471622008-08-13 15:59:08 -07001562 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001563
1564 int panic;
Joe Perches7995c642010-02-17 15:01:52 +00001565 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001566
1567 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001568#define PCIX_FLAG (1 << 0)
1569#define PCI_32BIT_FLAG (1 << 1)
1570#define ONE_PORT_FLAG (1 << 2)
1571#define NO_WOL_FLAG (1 << 3)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001572#define USING_MSIX_FLAG (1 << 5)
1573#define USING_MSI_FLAG (1 << 6)
1574#define DISABLE_MSI_FLAG (1 << 7)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001575#define NO_MCP_FLAG (1 << 9)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001576#define MF_FUNC_DIS (1 << 11)
1577#define OWN_CNIC_IRQ (1 << 12)
1578#define NO_ISCSI_OOO_FLAG (1 << 13)
1579#define NO_ISCSI_FLAG (1 << 14)
1580#define NO_FCOE_FLAG (1 << 15)
Barak Witkowski0e898dd2011-12-05 21:52:22 +00001581#define BC_SUPPORTS_PFC_STATS (1 << 17)
Yuval Mintzc14db202014-01-12 14:37:59 +02001582#define TX_SWITCHING (1 << 18)
Barak Witkowski2e499d32012-06-26 01:31:19 +00001583#define BC_SUPPORTS_FCOE_FEATURES (1 << 19)
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001584#define USING_SINGLE_MSIX_FLAG (1 << 20)
Barak Witkowski98768792012-06-19 07:48:31 +00001585#define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21)
Ariel Elior1ab44342013-01-01 05:22:23 +00001586#define IS_VF_FLAG (1 << 22)
Yuval Mintz0c23ad32014-08-17 16:47:45 +03001587#define BC_SUPPORTS_RMMOD_CMD (1 << 23)
1588#define HAS_PHYS_PORT_ID (1 << 24)
1589#define AER_ENABLED (1 << 25)
1590#define PTP_SUPPORTED (1 << 26)
1591#define TX_TIMESTAMPING_EN (1 << 27)
Ariel Elior1ab44342013-01-01 05:22:23 +00001592
1593#define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG)
Ariel Elior64112802013-01-07 00:50:23 +00001594
1595#ifdef CONFIG_BNX2X_SRIOV
Ariel Elior1ab44342013-01-01 05:22:23 +00001596#define IS_VF(bp) ((bp)->flags & IS_VF_FLAG)
1597#define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG))
Ariel Elior64112802013-01-07 00:50:23 +00001598#else
1599#define IS_VF(bp) false
1600#define IS_PF(bp) true
1601#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001602
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00001603#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1604#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001605#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Michael Chan37b091b2009-10-10 13:46:55 +00001606
Merav Sicron55c11942012-11-07 00:45:48 +00001607 u8 cnic_support;
1608 bool cnic_enabled;
1609 bool cnic_loaded;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00001610 struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
Merav Sicron55c11942012-11-07 00:45:48 +00001611
1612 /* Flag that indicates that we can start looking for FCoE L2 queue
1613 * completions in the default status block.
1614 */
1615 bool fcoe_init;
1616
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001617 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001618
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001619 struct delayed_work sp_task;
Yuval Mintz370d4a22014-03-23 18:12:24 +02001620 struct delayed_work iov_task;
1621
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001622 atomic_t interrupt_occurred;
Ariel Elior7be08a72011-07-14 08:31:19 +00001623 struct delayed_work sp_rtnl_task;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001624
1625 struct delayed_work period_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001626 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001627 int current_interval;
1628
1629 u16 fw_seq;
1630 u16 fw_drv_pulse_wr_seq;
1631 u32 func_stx;
1632
1633 struct link_params link_params;
1634 struct link_vars link_vars;
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001635 u32 link_cnt;
1636 struct bnx2x_link_report_data last_reported_link;
1637
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001638 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001639
1640 struct bnx2x_common common;
1641 struct bnx2x_port port;
1642
Yuval Mintzb475d782012-04-03 18:41:29 +00001643 struct cmng_init cmng;
1644
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001645 u32 mf_config[E1HVN_MAX];
Barak Witkowskia3348722012-04-23 03:04:46 +00001646 u32 mf_ext_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001647 u32 path_has_ovlan; /* E3 */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001648 u16 mf_ov;
1649 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001650#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001651#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1652#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Barak Witkowskia3348722012-04-23 03:04:46 +00001653#define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX)
Yuval Mintz76096472014-09-17 16:24:37 +03001654 u8 mf_sub_mode;
1655#define IS_MF_UFP(bp) (IS_MF_SD(bp) && \
1656 bp->mf_sub_mode == SUB_MF_MODE_UFP)
Yuval Mintz230d00e2015-07-22 09:16:25 +03001657#define IS_MF_BD(bp) (IS_MF_SD(bp) && \
1658 bp->mf_sub_mode == SUB_MF_MODE_BD)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001659
Eliezer Tamirf1410642008-02-28 11:51:50 -08001660 u8 wol;
1661
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001662 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001663
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001664 u16 tx_quick_cons_trip_int;
1665 u16 tx_quick_cons_trip;
1666 u16 tx_ticks_int;
1667 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001668
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001669 u16 rx_quick_cons_trip_int;
1670 u16 rx_quick_cons_trip;
1671 u16 rx_ticks_int;
1672 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001673/* Maximal coalescing timeout in us */
Dmitry Kravkov68025162013-10-20 16:51:29 +02001674#define BNX2X_MAX_COALESCE_TOUT (0xff*BNX2X_BTR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001675
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001676 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001677
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001678 u16 state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001679#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001680#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1681#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001682#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001683#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001684#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001685
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001686#define BNX2X_STATE_DIAG 0xe000
1687#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001688
Ariel Elior6383c0b2011-07-14 08:31:57 +00001689#define BNX2X_MAX_PRIORITY 8
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001690 int num_queues;
Merav Sicron55c11942012-11-07 00:45:48 +00001691 uint num_ethernet_queues;
1692 uint num_cnic_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001693 int disable_tpa;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001694
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001695 u32 rx_mode;
1696#define BNX2X_RX_MODE_NONE 0
1697#define BNX2X_RX_MODE_NORMAL 1
1698#define BNX2X_RX_MODE_ALLMULTI 2
1699#define BNX2X_RX_MODE_PROMISC 3
1700#define BNX2X_MAX_MULTICAST 64
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001701
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001702 u8 igu_dsb_id;
1703 u8 igu_base_sb;
1704 u8 igu_sb_cnt;
Merav Sicron55c11942012-11-07 00:45:48 +00001705 u8 min_msix_vec_cnt;
Merav Sicron65565882012-06-19 07:48:26 +00001706
Ariel Elior1ab44342013-01-01 05:22:23 +00001707 u32 igu_base_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001708 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001709
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001710 struct bnx2x_slowpath *slowpath;
1711 dma_addr_t slowpath_mapping;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001712
Yuval Mintz42f82772014-03-23 18:12:23 +02001713 /* Mechanism protecting the drv_info_to_mcp */
1714 struct mutex drv_info_mutex;
1715 bool drv_info_mng_owner;
1716
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001717 /* Total number of FW statistics requests */
1718 u8 fw_stats_num;
1719
1720 /*
1721 * This is a memory buffer that will contain both statistics
1722 * ramrod request and data.
1723 */
1724 void *fw_stats;
1725 dma_addr_t fw_stats_mapping;
1726
1727 /*
1728 * FW statistics request shortcut (points at the
1729 * beginning of fw_stats buffer).
1730 */
1731 struct bnx2x_fw_stats_req *fw_stats_req;
1732 dma_addr_t fw_stats_req_mapping;
1733 int fw_stats_req_sz;
1734
1735 /*
Anatol Pomozov4907cb72012-09-01 10:31:09 -07001736 * FW statistics data shortcut (points at the beginning of
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001737 * fw_stats buffer + fw_stats_req_sz).
1738 */
1739 struct bnx2x_fw_stats_data *fw_stats_data;
1740 dma_addr_t fw_stats_data_mapping;
1741 int fw_stats_data_sz;
1742
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001743 /* For max 1024 cids (VF RSS), 32KB ILT page size and 1KB
Merav Sicrona0529972012-06-19 07:48:25 +00001744 * context size we need 8 ILT entries.
1745 */
Ariel Eliorb9871bc2013-09-04 14:09:21 +03001746#define ILT_MAX_L2_LINES 32
Merav Sicrona0529972012-06-19 07:48:25 +00001747 struct hw_context context[ILT_MAX_L2_LINES];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001748
1749 struct bnx2x_ilt *ilt;
1750#define BP_ILT(bp) ((bp)->ilt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001751#define ILT_MAX_LINES 256
Ariel Elior6383c0b2011-07-14 08:31:57 +00001752/*
1753 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1754 * to CNIC.
1755 */
Merav Sicron55c11942012-11-07 00:45:48 +00001756#define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001757
Ariel Elior6383c0b2011-07-14 08:31:57 +00001758/*
1759 * Maximum CID count that might be required by the bnx2x:
Merav Sicron37ae41a2012-06-19 07:48:27 +00001760 * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
Ariel Elior6383c0b2011-07-14 08:31:57 +00001761 */
Michael Chanf78afb32013-09-18 01:50:38 -07001762
Merav Sicron37ae41a2012-06-19 07:48:27 +00001763#define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
Michael Chanf78afb32013-09-18 01:50:38 -07001764 + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
Merav Sicron37ae41a2012-06-19 07:48:27 +00001765#define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
Michael Chanf78afb32013-09-18 01:50:38 -07001766 + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
Ariel Elior6383c0b2011-07-14 08:31:57 +00001767#define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1768 ILT_PAGE_CIDS))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001769
1770 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001771
Yuval Mintz79642112012-12-02 04:05:50 +00001772 bool dropless_fc;
Eilon Greensteina18f5122009-08-12 08:23:26 +00001773
Michael Chan37b091b2009-10-10 13:46:55 +00001774 void *t2;
1775 dma_addr_t t2_mapping;
Eric Dumazet13707f92011-01-26 19:28:23 +00001776 struct cnic_ops __rcu *cnic_ops;
Michael Chan37b091b2009-10-10 13:46:55 +00001777 void *cnic_data;
1778 u32 cnic_tag;
1779 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001780 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001781 dma_addr_t cnic_sb_mapping;
Michael Chan37b091b2009-10-10 13:46:55 +00001782 struct eth_spe *cnic_kwq;
1783 struct eth_spe *cnic_kwq_prod;
1784 struct eth_spe *cnic_kwq_cons;
1785 struct eth_spe *cnic_kwq_last;
1786 u16 cnic_kwq_pending;
1787 u16 cnic_spq_pending;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001788 u8 fip_mac[ETH_ALEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001789 struct mutex cnic_mutex;
1790 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1791
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001792 /* Start index of the "special" (CNIC related) L2 clients */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001793 u8 cnic_base_cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00001794
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001795 int dmae_ready;
1796 /* used to synchronize dmae accesses */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001797 spinlock_t dmae_lock;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001798
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001799 /* used to protect the FW mail box */
1800 struct mutex fw_mb_mutex;
1801
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001802 /* used to synchronize stats collecting */
1803 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001804
1805 /* used for synchronization of concurrent threads statistics handling */
Yuval Mintzc6e36d82015-06-01 15:08:18 +03001806 struct semaphore stats_lock;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001807
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001808 /* used by dmae command loader */
1809 struct dmae_command stats_dmae;
1810 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001811
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001812 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001813 struct bnx2x_eth_stats eth_stats;
Yuval Mintzcb4dca22012-03-18 10:33:44 +00001814 struct host_func_stats func_stats;
Mintz Yuval1355b702012-02-15 02:10:22 +00001815 struct bnx2x_eth_stats_old eth_stats_old;
1816 struct bnx2x_net_stats_old net_stats_old;
1817 struct bnx2x_fw_port_stats_old fw_stats_old;
1818 bool stats_init;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001819
1820 struct z_stream_s *strm;
1821 void *gunzip_buf;
1822 dma_addr_t gunzip_mapping;
1823 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001824#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001825#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1826#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1827#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001828
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001829 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001830 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001831 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001832 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001833 u32 *init_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001834 u32 init_mode_flags;
1835#define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001836 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001837 const u8 *tsem_int_table_data;
1838 const u8 *tsem_pram_data;
1839 const u8 *usem_int_table_data;
1840 const u8 *usem_pram_data;
1841 const u8 *xsem_int_table_data;
1842 const u8 *xsem_pram_data;
1843 const u8 *csem_int_table_data;
1844 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001845#define INIT_OPS(bp) (bp->init_ops)
1846#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1847#define INIT_DATA(bp) (bp->init_data)
1848#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1849#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1850#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1851#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1852#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1853#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1854#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1855#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1856
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001857#define PHY_FW_VER_LEN 20
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001858 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001859 const struct firmware *firmware;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001860
Ariel Elior290ca2b2013-01-01 05:22:31 +00001861 struct bnx2x_vfdb *vfdb;
1862#define IS_SRIOV(bp) ((bp)->vfdb)
1863
Shmulik Ravid785b9b12010-12-30 06:27:03 +00001864 /* DCB support on/off */
1865 u16 dcb_state;
1866#define BNX2X_DCB_STATE_OFF 0
1867#define BNX2X_DCB_STATE_ON 1
1868
1869 /* DCBX engine mode */
1870 int dcbx_enabled;
1871#define BNX2X_DCBX_ENABLED_OFF 0
1872#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1873#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1874#define BNX2X_DCBX_ENABLED_INVALID (-1)
1875
1876 bool dcbx_mode_uset;
1877
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001878 struct bnx2x_config_dcbx_params dcbx_config_params;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001879 struct bnx2x_dcbx_port_params dcbx_port_params;
1880 int dcb_version;
1881
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001882 /* CAM credit pools */
Ariel Eliorb56e9672013-01-01 05:22:32 +00001883 struct bnx2x_credit_pool_obj vlans_pool;
1884
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001885 struct bnx2x_credit_pool_obj macs_pool;
1886
1887 /* RX_MODE object */
1888 struct bnx2x_rx_mode_obj rx_mode_obj;
1889
1890 /* MCAST object */
1891 struct bnx2x_mcast_obj mcast_obj;
1892
1893 /* RSS configuration object */
1894 struct bnx2x_rss_config_obj rss_conf_obj;
1895
1896 /* Function State controlling object */
1897 struct bnx2x_func_sp_obj func_obj;
1898
1899 unsigned long sp_state;
1900
Ariel Elior7be08a72011-07-14 08:31:19 +00001901 /* operation indication for the sp_rtnl task */
1902 unsigned long sp_rtnl_state;
1903
Yuval Mintz370d4a22014-03-23 18:12:24 +02001904 /* Indication of the IOV tasks */
1905 unsigned long iov_task_state;
1906
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001907 /* DCBX Negotiation results */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001908 struct dcbx_features dcbx_local_feat;
1909 u32 dcbx_error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001910
Shmulik Ravid0be6bc62011-05-18 02:55:31 +00001911#ifdef BCM_DCBNL
1912 struct dcbx_features dcbx_remote_feat;
1913 u32 dcbx_remote_flags;
1914#endif
Barak Witkowskia3348722012-04-23 03:04:46 +00001915 /* AFEX: store default vlan used */
1916 int afex_def_vlan_tag;
1917 enum mf_cfg_afex_vlan_mode afex_vlan_mode;
Dmitry Kravkove3835b92011-03-06 10:50:44 +00001918 u32 pending_max;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001919
1920 /* multiple tx classes of service */
1921 u8 max_cos;
1922
1923 /* priority to cos mapping */
1924 u8 prio_to_cos[8];
Dmitry Kravkovc3146eb2013-01-23 03:21:48 +00001925
1926 int fp_array_size;
Miriam Shitrit07ba6af2013-01-14 05:11:46 +00001927 u32 dump_preset_idx;
Yuval Mintz3d7d5622013-10-09 16:06:28 +02001928
1929 u8 phys_port_id[ETH_ALEN];
Dmitry Kravkov6495d152014-06-26 14:31:04 +03001930
Michal Kalderoneeed0182014-08-17 16:47:44 +03001931 /* PTP related context */
1932 struct ptp_clock *ptp_clock;
1933 struct ptp_clock_info ptp_clock_info;
1934 struct work_struct ptp_task;
1935 struct cyclecounter cyclecounter;
1936 struct timecounter timecounter;
1937 bool timecounter_init_done;
1938 struct sk_buff *ptp_tx_skb;
1939 unsigned long ptp_tx_start;
1940 bool hwtstamp_ioctl_called;
1941 u16 tx_type;
1942 u16 rx_filter;
1943
Dmitry Kravkov6495d152014-06-26 14:31:04 +03001944 struct bnx2x_link_report_data vf_link_vars;
Yuval Mintz05cc5a32015-07-29 15:52:46 +03001945 struct list_head vlan_reg;
1946 u16 vlan_cnt;
1947 u16 vlan_credit;
1948 u16 vxlan_dst_port;
1949 bool accept_any_vlan;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001950};
1951
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001952/* Tx queues may be less or equal to Rx queues */
1953extern int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001954#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Merav Sicron55c11942012-11-07 00:45:48 +00001955#define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
Merav Sicron65565882012-06-19 07:48:26 +00001956#define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \
Merav Sicron55c11942012-11-07 00:45:48 +00001957 (bp)->num_cnic_queues)
Ariel Elior6383c0b2011-07-14 08:31:57 +00001958#define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001959
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001960#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001961
Ariel Elior6383c0b2011-07-14 08:31:57 +00001962#define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1963/* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001964
1965#define RSS_IPV4_CAP_MASK \
1966 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1967
1968#define RSS_IPV4_TCP_CAP_MASK \
1969 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1970
1971#define RSS_IPV6_CAP_MASK \
1972 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1973
1974#define RSS_IPV6_TCP_CAP_MASK \
1975 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1976
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001977struct bnx2x_func_init_params {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001978 /* dma */
Yuval Mintz05cc5a32015-07-29 15:52:46 +03001979 bool spq_active;
1980 dma_addr_t spq_map;
1981 u16 spq_prod;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001982
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001983 u16 func_id; /* abs fid */
1984 u16 pf_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001985};
1986
Merav Sicron55c11942012-11-07 00:45:48 +00001987#define for_each_cnic_queue(bp, var) \
1988 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1989 (var)++) \
1990 if (skip_queue(bp, var)) \
1991 continue; \
1992 else
1993
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001994#define for_each_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001995 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001996
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001997#define for_each_nondefault_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001998 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001999
2000#define for_each_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00002001 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002002 if (skip_queue(bp, var)) \
2003 continue; \
2004 else
2005
Ariel Elior6383c0b2011-07-14 08:31:57 +00002006/* Skip forwarding FP */
Merav Sicron55c11942012-11-07 00:45:48 +00002007#define for_each_valid_rx_queue(bp, var) \
2008 for ((var) = 0; \
2009 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
2010 BNX2X_NUM_ETH_QUEUES(bp)); \
2011 (var)++) \
2012 if (skip_rx_queue(bp, var)) \
2013 continue; \
2014 else
2015
2016#define for_each_rx_queue_cnic(bp, var) \
2017 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
2018 (var)++) \
2019 if (skip_rx_queue(bp, var)) \
2020 continue; \
2021 else
2022
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002023#define for_each_rx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00002024 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002025 if (skip_rx_queue(bp, var)) \
2026 continue; \
2027 else
2028
Ariel Elior6383c0b2011-07-14 08:31:57 +00002029/* Skip OOO FP */
Merav Sicron55c11942012-11-07 00:45:48 +00002030#define for_each_valid_tx_queue(bp, var) \
2031 for ((var) = 0; \
2032 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
2033 BNX2X_NUM_ETH_QUEUES(bp)); \
2034 (var)++) \
2035 if (skip_tx_queue(bp, var)) \
2036 continue; \
2037 else
2038
2039#define for_each_tx_queue_cnic(bp, var) \
2040 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
2041 (var)++) \
2042 if (skip_tx_queue(bp, var)) \
2043 continue; \
2044 else
2045
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002046#define for_each_tx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00002047 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002048 if (skip_tx_queue(bp, var)) \
2049 continue; \
2050 else
2051
2052#define for_each_nondefault_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00002053 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002054 if (skip_queue(bp, var)) \
2055 continue; \
2056 else
2057
Ariel Elior6383c0b2011-07-14 08:31:57 +00002058#define for_each_cos_in_tx_queue(fp, var) \
2059 for ((var) = 0; (var) < (fp)->max_cos; (var)++)
2060
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002061/* skip rx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08002062 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002063 */
2064#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
2065
2066/* skip tx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08002067 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002068 */
2069#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
2070
2071#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07002072
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002073/**
2074 * bnx2x_set_mac_one - configure a single MAC address
2075 *
2076 * @bp: driver handle
2077 * @mac: MAC to configure
2078 * @obj: MAC object handle
2079 * @set: if 'true' add a new MAC, otherwise - delete
2080 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
2081 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
2082 *
2083 * Configures one MAC according to provided parameters or continues the
2084 * execution of previously scheduled commands if RAMROD_CONT is set in
2085 * ramrod_flags.
2086 *
2087 * Returns zero if operation has successfully completed, a positive value if the
2088 * operation has been successfully scheduled and a negative - if a requested
2089 * operations has failed.
2090 */
2091int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
2092 struct bnx2x_vlan_mac_obj *obj, bool set,
2093 int mac_type, unsigned long *ramrod_flags);
Yuval Mintz05cc5a32015-07-29 15:52:46 +03002094
2095int bnx2x_set_vlan_one(struct bnx2x *bp, u16 vlan,
2096 struct bnx2x_vlan_mac_obj *obj, bool set,
2097 unsigned long *ramrod_flags);
2098
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002099/**
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002100 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
2101 *
2102 * @bp: driver handle
2103 * @mac_obj: MAC object handle
2104 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
2105 * @wait_for_comp: if 'true' block until completion
2106 *
2107 * Deletes all MACs of the specific type (e.g. ETH, UC list).
2108 *
2109 * Returns zero if operation has successfully completed, a positive value if the
2110 * operation has been successfully scheduled and a negative - if a requested
2111 * operations has failed.
2112 */
2113int bnx2x_del_all_macs(struct bnx2x *bp,
2114 struct bnx2x_vlan_mac_obj *mac_obj,
2115 int mac_type, bool wait_for_comp);
2116
2117/* Init Function API */
2118void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
Ariel Eliorb93288d2013-01-01 05:22:35 +00002119void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
2120 u8 vf_valid, int fw_sb_id, int igu_sb_id);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002121int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
2122int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
2123int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
2124int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002125void bnx2x_read_mf_cfg(struct bnx2x *bp);
2126
Ariel Eliorb56e9672013-01-01 05:22:32 +00002127int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002128
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002129/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002130void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
2131void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
2132 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002133void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
2134u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
2135u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
2136u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
2137 bool with_comp, u8 comp_type);
2138
Ariel Eliorfd1fc792013-01-01 05:22:33 +00002139void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2140 u8 src_type, u8 dst_type);
Ariel Elior32316a42013-10-20 16:51:32 +02002141int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2142 u32 *comp);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00002143
Ariel Eliord16132c2013-01-01 05:22:42 +00002144/* FLR related routines */
2145u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
2146void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
2147int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
Ariel Eliorb56e9672013-01-01 05:22:32 +00002148u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
Ariel Eliord16132c2013-01-01 05:22:42 +00002149int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
2150 char *msg, u32 poll_cnt);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002151
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002152void bnx2x_calc_fc_adv(struct bnx2x *bp);
2153int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002154 u32 data_hi, u32 data_lo, int cmd_type);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00002155void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00002156int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002157
Dmitry Kravkov178135c2013-05-22 21:21:50 +00002158bool bnx2x_port_after_undi(struct bnx2x *bp);
2159
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002160static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
2161 int wait)
2162{
2163 u32 val;
2164
2165 do {
2166 val = REG_RD(bp, reg);
2167 if (val == expected)
2168 break;
2169 ms -= wait;
2170 msleep(wait);
2171
2172 } while (ms > 0);
2173
2174 return val;
2175}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002176
Ariel Eliorb56e9672013-01-01 05:22:32 +00002177void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
2178 bool is_pf);
2179
Joe Perchesede23fa2013-08-26 22:45:23 -07002180#define BNX2X_ILT_ZALLOC(x, y, size) \
2181 x = dma_zalloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002182
2183#define BNX2X_ILT_FREE(x, y, size) \
2184 do { \
2185 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00002186 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002187 x = NULL; \
2188 y = 0; \
2189 } \
2190 } while (0)
2191
2192#define ILOG2(x) (ilog2((x)))
2193
2194#define ILT_NUM_PAGE_ENTRIES (3072)
2195/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002196 * In 57712 we have only 4 func, but use same size per func, then only half of
2197 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002198 */
2199#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
2200
2201#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
2202/*
2203 * the phys address is shifted right 12 bits and has an added
2204 * 1=valid bit added to the 53rd bit
2205 * then since this is a wide register(TM)
2206 * we split it into two 32 bit writes
2207 */
2208#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
2209#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002210
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002211/* load/unload mode */
2212#define LOAD_NORMAL 0
2213#define LOAD_OPEN 1
2214#define LOAD_DIAG 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00002215#define LOAD_LOOPBACK_EXT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002216#define UNLOAD_NORMAL 0
2217#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002218#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002219
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002220/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002221#define DMAE_TIMEOUT -1
2222#define DMAE_PCI_ERROR -2 /* E2 and onward */
2223#define DMAE_NOT_RDY -3
2224#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002225
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002226#define DMAE_SRC_PCI 0
2227#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002228
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002229#define DMAE_DST_NONE 0
2230#define DMAE_DST_PCI 1
2231#define DMAE_DST_GRC 2
2232
2233#define DMAE_COMP_PCI 0
2234#define DMAE_COMP_GRC 1
2235
2236/* E2 and onward - PCI error handling in the completion */
2237
2238#define DMAE_COMP_REGULAR 0
2239#define DMAE_COM_SET_ERR 1
2240
2241#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
2242 DMAE_COMMAND_SRC_SHIFT)
2243#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
2244 DMAE_COMMAND_SRC_SHIFT)
2245
2246#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
2247 DMAE_COMMAND_DST_SHIFT)
2248#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
2249 DMAE_COMMAND_DST_SHIFT)
2250
2251#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
2252 DMAE_COMMAND_C_DST_SHIFT)
2253#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
2254 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002255
2256#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
2257
2258#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2259#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2260#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2261#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2262
2263#define DMAE_CMD_PORT_0 0
2264#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
2265
2266#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
2267#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
2268#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
2269
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002270#define DMAE_SRC_PF 0
2271#define DMAE_SRC_VF 1
2272
2273#define DMAE_DST_PF 0
2274#define DMAE_DST_VF 1
2275
2276#define DMAE_C_SRC 0
2277#define DMAE_C_DST 1
2278
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002279#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00002280#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002281
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002282#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002283 * indicates error
2284 */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002285
2286#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002287#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
David S. Miller8decf862011-09-22 03:23:13 -04002288 BP_VN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002289#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07002290 E1HVN_MAX)
2291
Eliezer Tamir25047952008-02-28 11:50:16 -08002292/* PCIE link and speed */
2293#define PCICFG_LINK_WIDTH 0x1f00000
2294#define PCICFG_LINK_WIDTH_SHIFT 20
2295#define PCICFG_LINK_SPEED 0xf0000
2296#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002297
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002298#define BNX2X_NUM_TESTS_SF 7
2299#define BNX2X_NUM_TESTS_MF 3
2300#define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
Yuval Mintz75543742013-09-28 08:46:08 +03002301 IS_VF(bp) ? 0 : BNX2X_NUM_TESTS_SF)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002302
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002303#define BNX2X_PHY_LOOPBACK 0
2304#define BNX2X_MAC_LOOPBACK 1
Merav Sicron8970b2e2012-06-19 07:48:22 +00002305#define BNX2X_EXT_LOOPBACK 2
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002306#define BNX2X_PHY_LOOPBACK_FAILED 1
2307#define BNX2X_MAC_LOOPBACK_FAILED 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00002308#define BNX2X_EXT_LOOPBACK_FAILED 3
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002309#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
2310 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08002311
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002312#define STROM_ASSERT_ARRAY_SIZE 50
2313
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002314/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002315#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
David S. Miller8decf862011-09-22 03:23:13 -04002316 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002317 (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002318
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002319#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
2320#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
2321
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002322#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002323#define MAX_SPQ_PENDING 8
2324
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002325/* CMNG constants, as derived from system spec calculations */
2326/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2327#define DEF_MIN_RATE 100
Dmitry Kravkov9b3de1ef2011-03-06 10:51:37 +00002328/* resolution of the rate shaping timer - 400 usec */
2329#define RS_PERIODIC_TIMEOUT_USEC 400
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002330/* number of bytes in single QM arbitration cycle -
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002331 * coefficient for calculating the fairness timer */
2332#define QM_ARB_BYTES 160000
2333/* resolution of Min algorithm 1:100 */
2334#define MIN_RES 100
2335/* how many bytes above threshold for the minimal credit of Min algorithm*/
2336#define MIN_ABOVE_THRESH 32768
2337/* Fairness algorithm integration time coefficient -
2338 * for calculating the actual Tfair */
2339#define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
2340/* Memory of fairness algorithm . 2 cycles */
2341#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002342
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002343#define ATTN_NIG_FOR_FUNC (1L << 8)
2344#define ATTN_SW_TIMER_4_FUNC (1L << 9)
2345#define GPIO_2_FUNC (1L << 10)
2346#define GPIO_3_FUNC (1L << 11)
2347#define GPIO_4_FUNC (1L << 12)
2348#define ATTN_GENERAL_ATTN_1 (1L << 13)
2349#define ATTN_GENERAL_ATTN_2 (1L << 14)
2350#define ATTN_GENERAL_ATTN_3 (1L << 15)
2351#define ATTN_GENERAL_ATTN_4 (1L << 13)
2352#define ATTN_GENERAL_ATTN_5 (1L << 14)
2353#define ATTN_GENERAL_ATTN_6 (1L << 15)
2354
2355#define ATTN_HARD_WIRED_MASK 0xff00
2356#define ATTENTION_ID 4
2357
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +03002358#define IS_MF_STORAGE_ONLY(bp) (IS_MF_STORAGE_PERSONALITY_ONLY(bp) || \
Yuval Mintz3521b4192013-05-22 21:21:49 +00002359 IS_MF_FCOE_AFEX(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002360
2361/* stuff added to make the code fit 80Col */
2362
2363#define BNX2X_PMF_LINK_ASSERT \
2364 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2365
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002366#define BNX2X_MC_ASSERT_BITS \
2367 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2368 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2369 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2370 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2371
2372#define BNX2X_MCP_ASSERT \
2373 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2374
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002375#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2376#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2377 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2378 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2379 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2380 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2381 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2382
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002383#define HW_INTERRUT_ASSERT_SET_0 \
2384 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2385 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2386 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
Dmitry Kravkovc14a09b2013-01-14 05:11:42 +00002387 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002388 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002389#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002390 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2391 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2392 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002393 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2394 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2395 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002396#define HW_INTERRUT_ASSERT_SET_1 \
2397 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2398 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2399 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2400 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2401 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2402 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2403 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2404 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2405 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2406 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2407 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002408#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002409 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002410 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002411 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002412 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002413 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002414 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002415 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002416 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002417 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2418 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002419 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002420 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2421 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002422 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2423 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002424#define HW_INTERRUT_ASSERT_SET_2 \
2425 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2426 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2427 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2428 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2429 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002430#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002431 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2432 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2433 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2434 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002435 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002436 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2437 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2438
Manish Chopraad6afbe2015-06-25 15:19:24 +03002439#define HW_PRTY_ASSERT_SET_3_WITHOUT_SCPAD \
2440 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2441 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2442 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY)
2443
2444#define HW_PRTY_ASSERT_SET_3 (HW_PRTY_ASSERT_SET_3_WITHOUT_SCPAD | \
2445 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002446
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00002447#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2448 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2449
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002450#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002451
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002452#define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
2453#define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
2454#define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
2455#define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
2456
2457#define DEF_USB_IGU_INDEX_OFF \
2458 offsetof(struct cstorm_def_status_block_u, igu_index)
2459#define DEF_CSB_IGU_INDEX_OFF \
2460 offsetof(struct cstorm_def_status_block_c, igu_index)
2461#define DEF_XSB_IGU_INDEX_OFF \
2462 offsetof(struct xstorm_def_status_block, igu_index)
2463#define DEF_TSB_IGU_INDEX_OFF \
2464 offsetof(struct tstorm_def_status_block, igu_index)
2465
2466#define DEF_USB_SEGMENT_OFF \
2467 offsetof(struct cstorm_def_status_block_u, segment)
2468#define DEF_CSB_SEGMENT_OFF \
2469 offsetof(struct cstorm_def_status_block_c, segment)
2470#define DEF_XSB_SEGMENT_OFF \
2471 offsetof(struct xstorm_def_status_block, segment)
2472#define DEF_TSB_SEGMENT_OFF \
2473 offsetof(struct tstorm_def_status_block, segment)
2474
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002475#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002476 (&bp->def_status_blk->sp_sb.\
2477 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002478
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002479#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002480 (GET_FLAG(x.flags, \
2481 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2482 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002483
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002484/* Number of u32 elements in MC hash array */
2485#define MC_HASH_SIZE 8
2486#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2487 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2488
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002489#ifndef PXP2_REG_PXP2_INT_STS
2490#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2491#endif
2492
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002493#ifndef ETH_MAX_RX_CLIENTS_E2
2494#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2495#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002496
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00002497#define BNX2X_VPD_LEN 128
2498#define VENDOR_ID_LEN 4
2499
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00002500#define VF_ACQUIRE_THRESH 3
2501#define VF_ACQUIRE_MAC_FILTERS 1
2502#define VF_ACQUIRE_MC_FILTERS 10
Yuval Mintz05cc5a32015-07-29 15:52:46 +03002503#define VF_ACQUIRE_VLAN_FILTERS 2 /* VLAN0 + 'real' VLAN */
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00002504
2505#define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2506 (!((me_reg) & ME_REG_VF_ERR)))
Yuval Mintz91ebb922013-12-26 09:57:07 +02002507int bnx2x_compare_fw_ver(struct bnx2x *bp, u32 load_code, bool print_err);
2508
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002509/* Congestion management fairness mode */
Yuval Mintz2de67432013-01-23 03:21:43 +00002510#define CMNG_FNS_NONE 0
2511#define CMNG_FNS_MINMAX 1
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002512
2513#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2514#define HC_SEG_ACCESS_ATTN 4
2515#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2516
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002517static const u32 dmae_reg_go_c[] = {
2518 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2519 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2520 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2521 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2522};
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00002523
Ariel Elior005a07ba2013-03-11 05:17:42 +00002524void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002525void bnx2x_notify_link_changed(struct bnx2x *bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002526
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002527#define BNX2X_MF_SD_PROTOCOL(bp) \
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002528 ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2529
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002530#define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
2531 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002532
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002533#define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
2534 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
2535
2536#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
2537#define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +03002538#define IS_MF_ISCSI_SI(bp) (IS_MF_SI(bp) && BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002539
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +03002540#define IS_MF_ISCSI_ONLY(bp) (IS_MF_ISCSI_SD(bp) || IS_MF_ISCSI_SI(bp))
Barak Witkowskia3348722012-04-23 03:04:46 +00002541
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +03002542#define BNX2X_MF_EXT_PROTOCOL_MASK \
2543 (MACP_FUNC_CFG_FLAGS_ETHERNET | \
2544 MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD | \
2545 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2546
2547#define BNX2X_MF_EXT_PROT(bp) ((bp)->mf_ext_config & \
2548 BNX2X_MF_EXT_PROTOCOL_MASK)
2549
2550#define BNX2X_HAS_MF_EXT_PROTOCOL_FCOE(bp) \
2551 (BNX2X_MF_EXT_PROT(bp) & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2552
2553#define BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp) \
2554 (BNX2X_MF_EXT_PROT(bp) == MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2555
2556#define BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp) \
2557 (BNX2X_MF_EXT_PROT(bp) == MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD)
2558
2559#define IS_MF_FCOE_AFEX(bp) \
2560 (IS_MF_AFEX(bp) && BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp))
2561
2562#define IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp) \
2563 (IS_MF_SD(bp) && \
2564 (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
2565 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
2566
2567#define IS_MF_SI_STORAGE_PERSONALITY_ONLY(bp) \
2568 (IS_MF_SI(bp) && \
2569 (BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp) || \
2570 BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp)))
2571
2572#define IS_MF_STORAGE_PERSONALITY_ONLY(bp) \
2573 (IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp) || \
2574 IS_MF_SI_STORAGE_PERSONALITY_ONLY(bp))
2575
Yuval Mintzda3cc2d2015-08-17 08:28:25 +03002576/* Determines whether BW configuration arrives in 100Mb units or in
2577 * percentages from actual physical link speed.
2578 */
2579#define IS_MF_PERCENT_BW(bp) (IS_MF_SI(bp) || IS_MF_UFP(bp) || IS_MF_BD(bp))
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002580
Yuval Mintz2de67432013-01-23 03:21:43 +00002581#define SET_FLAG(value, mask, flag) \
2582 do {\
2583 (value) &= ~(mask);\
2584 (value) |= ((flag) << (mask##_SHIFT));\
2585 } while (0)
2586
2587#define GET_FLAG(value, mask) \
2588 (((value) & (mask)) >> (mask##_SHIFT))
2589
2590#define GET_FIELD(value, fname) \
2591 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2592
Merav Sicron55c11942012-11-07 00:45:48 +00002593enum {
2594 SWITCH_UPDATE,
2595 AFEX_UPDATE,
2596};
2597
2598#define NUM_MACS 8
Barak Witkowskia3348722012-04-23 03:04:46 +00002599
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002600void bnx2x_set_local_cmng(struct bnx2x *bp);
Yuval Mintz1a6974b2013-10-20 16:51:27 +02002601
Yuval Mintz42f82772014-03-23 18:12:23 +02002602void bnx2x_update_mng_version(struct bnx2x *bp);
2603
Yuval Mintzc48f3502015-07-22 09:16:26 +03002604void bnx2x_update_mfw_dump(struct bnx2x *bp);
2605
Yuval Mintz1a6974b2013-10-20 16:51:27 +02002606#define MCPR_SCRATCH_BASE(bp) \
2607 (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
2608
Dmitry Kravkove8485822014-01-05 18:33:50 +02002609#define E1H_MAX_MF_SB_COUNT (HC_SB_MAX_SB_E1X/(E1HVN_MAX * PORT_MAX))
2610
Michal Kalderoneeed0182014-08-17 16:47:44 +03002611void bnx2x_init_ptp(struct bnx2x *bp);
2612int bnx2x_configure_ptp_filters(struct bnx2x *bp);
2613void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb);
2614
2615#define BNX2X_MAX_PHC_DRIFT 31000000
2616#define BNX2X_PTP_TX_TIMEOUT
2617
Yuval Mintz05cc5a32015-07-29 15:52:46 +03002618/* Re-configure all previously configured vlan filters.
2619 * Meant for implicit re-load flows.
2620 */
2621int bnx2x_vlan_reconfigure_vid(struct bnx2x *bp);
2622
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002623#endif /* bnx2x.h */