blob: bd9228888aeb10aec4ef2c489833a37f656286d6 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
David Howells760285e2012-10-02 18:01:07 +010025#include <drm/drmP.h>
26#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010027#include "i915_drv.h"
28#include "i915_trace.h"
29#include "intel_drv.h"
30
Ben Widawsky6670a5a2013-06-27 16:30:04 -070031#define GEN6_PPGTT_PD_ENTRIES 512
32#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
Ben Widawskyd31eb102013-11-02 21:07:17 -070033typedef uint64_t gen8_gtt_pte_t;
Ben Widawsky37aca442013-11-04 20:47:32 -080034typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
Ben Widawsky6670a5a2013-06-27 16:30:04 -070035
Ben Widawsky26b1ff32012-11-04 09:21:31 -080036/* PPGTT stuff */
37#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
Ben Widawsky0d8ff152013-07-04 11:02:03 -070038#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
Ben Widawsky26b1ff32012-11-04 09:21:31 -080039
40#define GEN6_PDE_VALID (1 << 0)
41/* gen6+ has bit 11-4 for physical addr bit 39-32 */
42#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
43
44#define GEN6_PTE_VALID (1 << 0)
45#define GEN6_PTE_UNCACHED (1 << 1)
46#define HSW_PTE_UNCACHED (0)
47#define GEN6_PTE_CACHE_LLC (2 << 1)
Chris Wilson350ec882013-08-06 13:17:02 +010048#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080049#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070050#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
51
52/* Cacheability Control is a 4-bit value. The low three bits are stored in *
53 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
54 */
55#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
56 (((bits) & 0x8) << (11 - 3)))
Ben Widawsky87a6b682013-08-04 23:47:29 -070057#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
Ben Widawsky0d8ff152013-07-04 11:02:03 -070058#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
Ben Widawsky4d15c142013-07-04 11:02:06 -070059#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
Chris Wilson651d7942013-08-08 14:41:10 +010060#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
Ben Widawsky26b1ff32012-11-04 09:21:31 -080061
Ben Widawsky459108b2013-11-02 21:07:23 -070062#define GEN8_PTES_PER_PAGE (PAGE_SIZE / sizeof(gen8_gtt_pte_t))
Ben Widawsky37aca442013-11-04 20:47:32 -080063#define GEN8_PDES_PER_PAGE (PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
64#define GEN8_LEGACY_PDPS 4
65
Ben Widawskyfbe5d362013-11-04 19:56:49 -080066#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
67#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
68#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
69#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
70
Ben Widawsky6f65e292013-12-06 14:10:56 -080071static void ppgtt_bind_vma(struct i915_vma *vma,
72 enum i915_cache_level cache_level,
73 u32 flags);
74static void ppgtt_unbind_vma(struct i915_vma *vma);
Ben Widawskyeeb94882013-12-06 14:11:10 -080075static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
Ben Widawsky6f65e292013-12-06 14:10:56 -080076
Ben Widawsky94ec8f62013-11-02 21:07:18 -070077static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
78 enum i915_cache_level level,
79 bool valid)
80{
81 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
82 pte |= addr;
Ben Widawskyfbe5d362013-11-04 19:56:49 -080083 if (level != I915_CACHE_NONE)
84 pte |= PPAT_CACHED_INDEX;
85 else
86 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky94ec8f62013-11-02 21:07:18 -070087 return pte;
88}
89
Ben Widawskyb1fe6672013-11-04 21:20:14 -080090static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
91 dma_addr_t addr,
92 enum i915_cache_level level)
93{
94 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
95 pde |= addr;
96 if (level != I915_CACHE_NONE)
97 pde |= PPAT_CACHED_PDE_INDEX;
98 else
99 pde |= PPAT_UNCACHED_INDEX;
100 return pde;
101}
102
Chris Wilson350ec882013-08-06 13:17:02 +0100103static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700104 enum i915_cache_level level,
105 bool valid)
Ben Widawsky54d12522012-09-24 16:44:32 -0700106{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700107 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700108 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700109
110 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100111 case I915_CACHE_L3_LLC:
112 case I915_CACHE_LLC:
113 pte |= GEN6_PTE_CACHE_LLC;
114 break;
115 case I915_CACHE_NONE:
116 pte |= GEN6_PTE_UNCACHED;
117 break;
118 default:
119 WARN_ON(1);
120 }
121
122 return pte;
123}
124
125static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700126 enum i915_cache_level level,
127 bool valid)
Chris Wilson350ec882013-08-06 13:17:02 +0100128{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700129 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100130 pte |= GEN6_PTE_ADDR_ENCODE(addr);
131
132 switch (level) {
133 case I915_CACHE_L3_LLC:
134 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700135 break;
136 case I915_CACHE_LLC:
137 pte |= GEN6_PTE_CACHE_LLC;
138 break;
139 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700140 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700141 break;
142 default:
Chris Wilson350ec882013-08-06 13:17:02 +0100143 WARN_ON(1);
Ben Widawskye7210c32012-10-19 09:33:22 -0700144 }
145
Ben Widawsky54d12522012-09-24 16:44:32 -0700146 return pte;
147}
148
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700149#define BYT_PTE_WRITEABLE (1 << 1)
150#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
151
Ben Widawsky80a74f72013-06-27 16:30:19 -0700152static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700153 enum i915_cache_level level,
154 bool valid)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700155{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700156 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700157 pte |= GEN6_PTE_ADDR_ENCODE(addr);
158
159 /* Mark the page as writeable. Other platforms don't have a
160 * setting for read-only/writable, so this matches that behavior.
161 */
162 pte |= BYT_PTE_WRITEABLE;
163
164 if (level != I915_CACHE_NONE)
165 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
166
167 return pte;
168}
169
Ben Widawsky80a74f72013-06-27 16:30:19 -0700170static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700171 enum i915_cache_level level,
172 bool valid)
Kenneth Graunke91197082013-04-22 00:53:51 -0700173{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700174 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700175 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700176
177 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700178 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700179
180 return pte;
181}
182
Ben Widawsky4d15c142013-07-04 11:02:06 -0700183static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
Ben Widawskyb35b3802013-10-16 09:18:21 -0700184 enum i915_cache_level level,
185 bool valid)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700186{
Ben Widawskyb35b3802013-10-16 09:18:21 -0700187 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700188 pte |= HSW_PTE_ADDR_ENCODE(addr);
189
Chris Wilson651d7942013-08-08 14:41:10 +0100190 switch (level) {
191 case I915_CACHE_NONE:
192 break;
193 case I915_CACHE_WT:
194 pte |= HSW_WT_ELLC_LLC_AGE0;
195 break;
196 default:
Ben Widawsky4d15c142013-07-04 11:02:06 -0700197 pte |= HSW_WB_ELLC_LLC_AGE0;
Chris Wilson651d7942013-08-08 14:41:10 +0100198 break;
199 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700200
201 return pte;
202}
203
Ben Widawsky94e409c2013-11-04 22:29:36 -0800204/* Broadwell Page Directory Pointer Descriptors */
205static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
Ben Widawskye178f702013-12-06 14:10:47 -0800206 uint64_t val, bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800207{
Ben Widawskye178f702013-12-06 14:10:47 -0800208 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800209 int ret;
210
211 BUG_ON(entry >= 4);
212
Ben Widawskye178f702013-12-06 14:10:47 -0800213 if (synchronous) {
214 I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
215 I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
216 return 0;
217 }
218
Ben Widawsky94e409c2013-11-04 22:29:36 -0800219 ret = intel_ring_begin(ring, 6);
220 if (ret)
221 return ret;
222
223 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
224 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
225 intel_ring_emit(ring, (u32)(val >> 32));
226 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
227 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
228 intel_ring_emit(ring, (u32)(val));
229 intel_ring_advance(ring);
230
231 return 0;
232}
233
Ben Widawskyeeb94882013-12-06 14:11:10 -0800234static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
235 struct intel_ring_buffer *ring,
236 bool synchronous)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800237{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800238 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800239
240 /* bit of a hack to find the actual last used pd */
241 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
242
Ben Widawsky94e409c2013-11-04 22:29:36 -0800243 for (i = used_pd - 1; i >= 0; i--) {
244 dma_addr_t addr = ppgtt->pd_dma_addr[i];
Ben Widawskyeeb94882013-12-06 14:11:10 -0800245 ret = gen8_write_pdp(ring, i, addr, synchronous);
246 if (ret)
247 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800248 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800249
Ben Widawskyeeb94882013-12-06 14:11:10 -0800250 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800251}
252
Ben Widawsky459108b2013-11-02 21:07:23 -0700253static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
254 unsigned first_entry,
255 unsigned num_entries,
256 bool use_scratch)
257{
258 struct i915_hw_ppgtt *ppgtt =
259 container_of(vm, struct i915_hw_ppgtt, base);
260 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
261 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
262 unsigned first_pte = first_entry % GEN8_PTES_PER_PAGE;
263 unsigned last_pte, i;
264
265 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
266 I915_CACHE_LLC, use_scratch);
267
268 while (num_entries) {
269 struct page *page_table = &ppgtt->gen8_pt_pages[act_pt];
270
271 last_pte = first_pte + num_entries;
272 if (last_pte > GEN8_PTES_PER_PAGE)
273 last_pte = GEN8_PTES_PER_PAGE;
274
275 pt_vaddr = kmap_atomic(page_table);
276
277 for (i = first_pte; i < last_pte; i++)
278 pt_vaddr[i] = scratch_pte;
279
280 kunmap_atomic(pt_vaddr);
281
282 num_entries -= last_pte - first_pte;
283 first_pte = 0;
284 act_pt++;
285 }
286}
287
Ben Widawsky9df15b42013-11-02 21:07:24 -0700288static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
289 struct sg_table *pages,
290 unsigned first_entry,
291 enum i915_cache_level cache_level)
292{
293 struct i915_hw_ppgtt *ppgtt =
294 container_of(vm, struct i915_hw_ppgtt, base);
295 gen8_gtt_pte_t *pt_vaddr;
296 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
297 unsigned act_pte = first_entry % GEN8_PTES_PER_PAGE;
298 struct sg_page_iter sg_iter;
299
300 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
301 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
302 dma_addr_t page_addr;
303
304 page_addr = sg_dma_address(sg_iter.sg) +
305 (sg_iter.sg_pgoffset << PAGE_SHIFT);
306 pt_vaddr[act_pte] = gen8_pte_encode(page_addr, cache_level,
307 true);
308 if (++act_pte == GEN8_PTES_PER_PAGE) {
309 kunmap_atomic(pt_vaddr);
310 act_pt++;
311 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
312 act_pte = 0;
313
314 }
315 }
316 kunmap_atomic(pt_vaddr);
317}
318
Ben Widawsky37aca442013-11-04 20:47:32 -0800319static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
320{
321 struct i915_hw_ppgtt *ppgtt =
322 container_of(vm, struct i915_hw_ppgtt, base);
323 int i, j;
324
Ben Widawsky686e1f62013-11-25 09:54:34 -0800325 drm_mm_takedown(&vm->mm);
326
Ben Widawsky37aca442013-11-04 20:47:32 -0800327 for (i = 0; i < ppgtt->num_pd_pages ; i++) {
328 if (ppgtt->pd_dma_addr[i]) {
329 pci_unmap_page(ppgtt->base.dev->pdev,
330 ppgtt->pd_dma_addr[i],
331 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
332
333 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
334 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
335 if (addr)
336 pci_unmap_page(ppgtt->base.dev->pdev,
337 addr,
338 PAGE_SIZE,
339 PCI_DMA_BIDIRECTIONAL);
340
341 }
342 }
343 kfree(ppgtt->gen8_pt_dma_addr[i]);
344 }
345
Ben Widawsky230f9552013-11-07 21:40:48 -0800346 __free_pages(ppgtt->gen8_pt_pages, get_order(ppgtt->num_pt_pages << PAGE_SHIFT));
347 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
Ben Widawsky37aca442013-11-04 20:47:32 -0800348}
349
350/**
351 * GEN8 legacy ppgtt programming is accomplished through 4 PDP registers with a
352 * net effect resembling a 2-level page table in normal x86 terms. Each PDP
353 * represents 1GB of memory
354 * 4 * 512 * 512 * 4096 = 4GB legacy 32b address space.
355 *
356 * TODO: Do something with the size parameter
357 **/
358static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
359{
360 struct page *pt_pages;
361 int i, j, ret = -ENOMEM;
362 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
363 const int num_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
364
365 if (size % (1<<30))
366 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
367
368 /* FIXME: split allocation into smaller pieces. For now we only ever do
369 * this once, but with full PPGTT, the multiple contiguous allocations
370 * will be bad.
371 */
372 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
373 if (!ppgtt->pd_pages)
374 return -ENOMEM;
375
376 pt_pages = alloc_pages(GFP_KERNEL, get_order(num_pt_pages << PAGE_SHIFT));
377 if (!pt_pages) {
378 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
379 return -ENOMEM;
380 }
381
382 ppgtt->gen8_pt_pages = pt_pages;
383 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
384 ppgtt->num_pt_pages = 1 << get_order(num_pt_pages << PAGE_SHIFT);
385 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800386 ppgtt->enable = gen8_ppgtt_enable;
Ben Widawskyeeb94882013-12-06 14:11:10 -0800387 ppgtt->switch_mm = gen8_mm_switch;
Ben Widawsky459108b2013-11-02 21:07:23 -0700388 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700389 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Ben Widawsky37aca442013-11-04 20:47:32 -0800390 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -0800391 ppgtt->base.start = 0;
392 ppgtt->base.total = ppgtt->num_pt_pages * GEN8_PTES_PER_PAGE * PAGE_SIZE;
Ben Widawsky37aca442013-11-04 20:47:32 -0800393
394 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
395
396 /*
397 * - Create a mapping for the page directories.
398 * - For each page directory:
399 * allocate space for page table mappings.
400 * map each page table
401 */
402 for (i = 0; i < max_pdp; i++) {
403 dma_addr_t temp;
404 temp = pci_map_page(ppgtt->base.dev->pdev,
405 &ppgtt->pd_pages[i], 0,
406 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
407 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
408 goto err_out;
409
410 ppgtt->pd_dma_addr[i] = temp;
411
412 ppgtt->gen8_pt_dma_addr[i] = kmalloc(sizeof(dma_addr_t) * GEN8_PDES_PER_PAGE, GFP_KERNEL);
413 if (!ppgtt->gen8_pt_dma_addr[i])
414 goto err_out;
415
416 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
417 struct page *p = &pt_pages[i * GEN8_PDES_PER_PAGE + j];
418 temp = pci_map_page(ppgtt->base.dev->pdev,
419 p, 0, PAGE_SIZE,
420 PCI_DMA_BIDIRECTIONAL);
421
422 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
423 goto err_out;
424
425 ppgtt->gen8_pt_dma_addr[i][j] = temp;
426 }
427 }
428
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800429 /* For now, the PPGTT helper functions all require that the PDEs are
430 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
431 * will never need to touch the PDEs again */
432 for (i = 0; i < max_pdp; i++) {
433 gen8_ppgtt_pde_t *pd_vaddr;
434 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
435 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
436 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
437 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
438 I915_CACHE_LLC);
439 }
440 kunmap_atomic(pd_vaddr);
441 }
442
Ben Widawsky459108b2013-11-02 21:07:23 -0700443 ppgtt->base.clear_range(&ppgtt->base, 0,
444 ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE,
445 true);
446
Ben Widawsky37aca442013-11-04 20:47:32 -0800447 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
448 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
449 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
450 ppgtt->num_pt_pages,
451 (ppgtt->num_pt_pages - num_pt_pages) +
452 size % (1<<30));
Ben Widawsky28cf5412013-11-02 21:07:26 -0700453 return 0;
Ben Widawsky37aca442013-11-04 20:47:32 -0800454
455err_out:
456 ppgtt->base.cleanup(&ppgtt->base);
457 return ret;
458}
459
Ben Widawsky3e302542013-04-23 23:15:32 -0700460static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky61973492013-04-08 18:43:54 -0700461{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700462 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
Ben Widawsky61973492013-04-08 18:43:54 -0700463 gen6_gtt_pte_t __iomem *pd_addr;
464 uint32_t pd_entry;
465 int i;
466
Ben Widawsky0a732872013-04-23 23:15:30 -0700467 WARN_ON(ppgtt->pd_offset & 0x3f);
Ben Widawsky61973492013-04-08 18:43:54 -0700468 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
469 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
470 for (i = 0; i < ppgtt->num_pd_entries; i++) {
471 dma_addr_t pt_addr;
472
473 pt_addr = ppgtt->pt_dma_addr[i];
474 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
475 pd_entry |= GEN6_PDE_VALID;
476
477 writel(pd_entry, pd_addr + i);
478 }
479 readl(pd_addr);
Ben Widawsky3e302542013-04-23 23:15:32 -0700480}
481
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800482static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
483{
484 BUG_ON(ppgtt->pd_offset & 0x3f);
485
486 return (ppgtt->pd_offset / 64) << 16;
487}
488
Ben Widawsky90252e52013-12-06 14:11:12 -0800489static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
490 struct intel_ring_buffer *ring,
491 bool synchronous)
492{
493 struct drm_device *dev = ppgtt->base.dev;
494 struct drm_i915_private *dev_priv = dev->dev_private;
495 int ret;
496
497 /* If we're in reset, we can assume the GPU is sufficiently idle to
498 * manually frob these bits. Ideally we could use the ring functions,
499 * except our error handling makes it quite difficult (can't use
500 * intel_ring_begin, ring->flush, or intel_ring_advance)
501 *
502 * FIXME: We should try not to special case reset
503 */
504 if (synchronous ||
505 i915_reset_in_progress(&dev_priv->gpu_error)) {
506 WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
507 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
508 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
509 POSTING_READ(RING_PP_DIR_BASE(ring));
510 return 0;
511 }
512
513 /* NB: TLBs must be flushed and invalidated before a switch */
514 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
515 if (ret)
516 return ret;
517
518 ret = intel_ring_begin(ring, 6);
519 if (ret)
520 return ret;
521
522 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
523 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
524 intel_ring_emit(ring, PP_DIR_DCLV_2G);
525 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
526 intel_ring_emit(ring, get_pd_offset(ppgtt));
527 intel_ring_emit(ring, MI_NOOP);
528 intel_ring_advance(ring);
529
530 return 0;
531}
532
Ben Widawsky48a10382013-12-06 14:11:11 -0800533static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
534 struct intel_ring_buffer *ring,
535 bool synchronous)
536{
537 struct drm_device *dev = ppgtt->base.dev;
538 struct drm_i915_private *dev_priv = dev->dev_private;
539 int ret;
540
541 /* If we're in reset, we can assume the GPU is sufficiently idle to
542 * manually frob these bits. Ideally we could use the ring functions,
543 * except our error handling makes it quite difficult (can't use
544 * intel_ring_begin, ring->flush, or intel_ring_advance)
545 *
546 * FIXME: We should try not to special case reset
547 */
548 if (synchronous ||
549 i915_reset_in_progress(&dev_priv->gpu_error)) {
550 WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
551 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
552 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
553 POSTING_READ(RING_PP_DIR_BASE(ring));
554 return 0;
555 }
556
557 /* NB: TLBs must be flushed and invalidated before a switch */
558 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
559 if (ret)
560 return ret;
561
562 ret = intel_ring_begin(ring, 6);
563 if (ret)
564 return ret;
565
566 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
567 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
568 intel_ring_emit(ring, PP_DIR_DCLV_2G);
569 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
570 intel_ring_emit(ring, get_pd_offset(ppgtt));
571 intel_ring_emit(ring, MI_NOOP);
572 intel_ring_advance(ring);
573
Ben Widawsky90252e52013-12-06 14:11:12 -0800574 /* XXX: RCS is the only one to auto invalidate the TLBs? */
575 if (ring->id != RCS) {
576 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
577 if (ret)
578 return ret;
579 }
580
Ben Widawsky48a10382013-12-06 14:11:11 -0800581 return 0;
582}
583
Ben Widawskyeeb94882013-12-06 14:11:10 -0800584static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
585 struct intel_ring_buffer *ring,
586 bool synchronous)
587{
588 struct drm_device *dev = ppgtt->base.dev;
589 struct drm_i915_private *dev_priv = dev->dev_private;
590
Ben Widawsky48a10382013-12-06 14:11:11 -0800591 if (!synchronous)
592 return 0;
593
Ben Widawskyeeb94882013-12-06 14:11:10 -0800594 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
595 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
596
597 POSTING_READ(RING_PP_DIR_DCLV(ring));
598
599 return 0;
600}
601
602static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
603{
604 struct drm_device *dev = ppgtt->base.dev;
605 struct drm_i915_private *dev_priv = dev->dev_private;
606 struct intel_ring_buffer *ring;
607 int j, ret;
608
609 for_each_ring(ring, dev_priv, j) {
610 I915_WRITE(RING_MODE_GEN7(ring),
611 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
612 ret = ppgtt->switch_mm(ppgtt, ring, true);
613 if (ret)
614 goto err_out;
615 }
616
617 return 0;
618
619err_out:
620 for_each_ring(ring, dev_priv, j)
621 I915_WRITE(RING_MODE_GEN7(ring),
622 _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
623 return ret;
624}
625
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800626static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
627{
628 struct drm_device *dev = ppgtt->base.dev;
629 drm_i915_private_t *dev_priv = dev->dev_private;
630 struct intel_ring_buffer *ring;
631 uint32_t ecochk, ecobits;
632 int i;
633
634 gen6_write_pdes(ppgtt);
635
636 ecobits = I915_READ(GAC_ECO_BITS);
637 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
638
639 ecochk = I915_READ(GAM_ECOCHK);
640 if (IS_HASWELL(dev)) {
641 ecochk |= ECOCHK_PPGTT_WB_HSW;
642 } else {
643 ecochk |= ECOCHK_PPGTT_LLC_IVB;
644 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
645 }
646 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800647
648 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800649 int ret;
650 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800651 I915_WRITE(RING_MODE_GEN7(ring),
652 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -0800653 ret = ppgtt->switch_mm(ppgtt, ring, true);
654 if (ret)
655 return ret;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800656
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800657 }
658 return 0;
659}
660
Ben Widawskya3d67d22013-12-06 14:11:06 -0800661static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -0700662{
Ben Widawskya3d67d22013-12-06 14:11:06 -0800663 struct drm_device *dev = ppgtt->base.dev;
Ben Widawsky3e302542013-04-23 23:15:32 -0700664 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky3e302542013-04-23 23:15:32 -0700665 struct intel_ring_buffer *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800666 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky3e302542013-04-23 23:15:32 -0700667 int i;
668
Ben Widawsky3e302542013-04-23 23:15:32 -0700669 gen6_write_pdes(ppgtt);
Ben Widawsky61973492013-04-08 18:43:54 -0700670
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800671 ecobits = I915_READ(GAC_ECO_BITS);
672 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
673 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700674
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800675 gab_ctl = I915_READ(GAB_CTL);
676 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -0700677
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800678 ecochk = I915_READ(GAM_ECOCHK);
679 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -0700680
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800681 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -0700682
683 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -0800684 int ret = ppgtt->switch_mm(ppgtt, ring, true);
685 if (ret)
686 return ret;
Ben Widawsky61973492013-04-08 18:43:54 -0700687 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800688
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700689 return 0;
Ben Widawsky61973492013-04-08 18:43:54 -0700690}
691
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100692/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700693static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100694 unsigned first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -0700695 unsigned num_entries,
696 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100697{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700698 struct i915_hw_ppgtt *ppgtt =
699 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700700 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
Daniel Vettera15326a2013-03-19 23:48:39 +0100701 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100702 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
703 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100704
Ben Widawskyb35b3802013-10-16 09:18:21 -0700705 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100706
Daniel Vetter7bddb012012-02-09 17:15:47 +0100707 while (num_entries) {
708 last_pte = first_pte + num_entries;
709 if (last_pte > I915_PPGTT_PT_ENTRIES)
710 last_pte = I915_PPGTT_PT_ENTRIES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100711
Daniel Vettera15326a2013-03-19 23:48:39 +0100712 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100713
714 for (i = first_pte; i < last_pte; i++)
715 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100716
717 kunmap_atomic(pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100718
Daniel Vetter7bddb012012-02-09 17:15:47 +0100719 num_entries -= last_pte - first_pte;
720 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +0100721 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100722 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100723}
724
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700725static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -0800726 struct sg_table *pages,
727 unsigned first_entry,
728 enum i915_cache_level cache_level)
729{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700730 struct i915_hw_ppgtt *ppgtt =
731 container_of(vm, struct i915_hw_ppgtt, base);
Ben Widawskye7c2b582013-04-08 18:43:48 -0700732 gen6_gtt_pte_t *pt_vaddr;
Daniel Vettera15326a2013-03-19 23:48:39 +0100733 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
Imre Deak6e995e22013-02-18 19:28:04 +0200734 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
735 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800736
Daniel Vettera15326a2013-03-19 23:48:39 +0100737 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200738 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
739 dma_addr_t page_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800740
Imre Deak2db76d72013-03-26 15:14:18 +0200741 page_addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -0700742 pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
Imre Deak6e995e22013-02-18 19:28:04 +0200743 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
744 kunmap_atomic(pt_vaddr);
Daniel Vettera15326a2013-03-19 23:48:39 +0100745 act_pt++;
746 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
Imre Deak6e995e22013-02-18 19:28:04 +0200747 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800748
Daniel Vetterdef886c2013-01-24 14:44:56 -0800749 }
Daniel Vetterdef886c2013-01-24 14:44:56 -0800750 }
Imre Deak6e995e22013-02-18 19:28:04 +0200751 kunmap_atomic(pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -0800752}
753
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700754static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100755{
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700756 struct i915_hw_ppgtt *ppgtt =
757 container_of(vm, struct i915_hw_ppgtt, base);
Daniel Vetter3440d262013-01-24 13:49:56 -0800758 int i;
759
Ben Widawsky93bd8642013-07-16 16:50:06 -0700760 drm_mm_takedown(&ppgtt->base.mm);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800761 drm_mm_remove_node(&ppgtt->node);
Ben Widawsky93bd8642013-07-16 16:50:06 -0700762
Daniel Vetter3440d262013-01-24 13:49:56 -0800763 if (ppgtt->pt_dma_addr) {
764 for (i = 0; i < ppgtt->num_pd_entries; i++)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700765 pci_unmap_page(ppgtt->base.dev->pdev,
Daniel Vetter3440d262013-01-24 13:49:56 -0800766 ppgtt->pt_dma_addr[i],
767 4096, PCI_DMA_BIDIRECTIONAL);
768 }
769
770 kfree(ppgtt->pt_dma_addr);
771 for (i = 0; i < ppgtt->num_pd_entries; i++)
772 __free_page(ppgtt->pt_pages[i]);
773 kfree(ppgtt->pt_pages);
774 kfree(ppgtt);
775}
776
777static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
778{
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800779#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
780#define GEN6_PD_SIZE (GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE)
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700781 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100782 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -0800783 bool retried = false;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800784 int i, ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100785
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800786 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
787 * allocator works in address space sizes, so it's multiplied by page
788 * size. We allocate at the top of the GTT to avoid fragmentation.
789 */
790 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Ben Widawskye3cc1992013-12-06 14:11:08 -0800791alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800792 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
793 &ppgtt->node, GEN6_PD_SIZE,
794 GEN6_PD_ALIGN, 0,
795 0, dev_priv->gtt.base.total,
796 DRM_MM_SEARCH_DEFAULT);
Ben Widawskye3cc1992013-12-06 14:11:08 -0800797 if (ret == -ENOSPC && !retried) {
798 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
799 GEN6_PD_SIZE, GEN6_PD_ALIGN,
800 I915_CACHE_NONE, false, true);
801 if (ret)
802 return ret;
803
804 retried = true;
805 goto alloc;
806 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800807
808 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
809 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100810
Chris Wilson08c45262013-07-30 19:04:37 +0100811 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky6670a5a2013-06-27 16:30:04 -0700812 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
Ben Widawsky48a10382013-12-06 14:11:11 -0800813 if (IS_GEN6(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800814 ppgtt->enable = gen6_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -0800815 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -0800816 } else if (IS_HASWELL(dev)) {
817 ppgtt->enable = gen7_ppgtt_enable;
818 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -0800819 } else if (IS_GEN7(dev)) {
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800820 ppgtt->enable = gen7_ppgtt_enable;
Ben Widawsky48a10382013-12-06 14:11:11 -0800821 ppgtt->switch_mm = gen7_mm_switch;
822 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -0800823 BUG();
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700824 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
825 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
826 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
827 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
Ben Widawsky686e1f62013-11-25 09:54:34 -0800828 ppgtt->base.start = 0;
829 ppgtt->base.total = GEN6_PPGTT_PD_ENTRIES * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
Daniel Vettera1e22652013-09-21 00:35:38 +0200830 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100831 GFP_KERNEL);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800832 if (!ppgtt->pt_pages) {
833 drm_mm_remove_node(&ppgtt->node);
Daniel Vetter3440d262013-01-24 13:49:56 -0800834 return -ENOMEM;
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800835 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100836
837 for (i = 0; i < ppgtt->num_pd_entries; i++) {
838 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
839 if (!ppgtt->pt_pages[i])
840 goto err_pt_alloc;
841 }
842
Daniel Vettera1e22652013-09-21 00:35:38 +0200843 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800844 GFP_KERNEL);
845 if (!ppgtt->pt_dma_addr)
846 goto err_pt_alloc;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100847
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800848 for (i = 0; i < ppgtt->num_pd_entries; i++) {
849 dma_addr_t pt_addr;
Daniel Vetter211c5682012-04-10 17:29:17 +0200850
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800851 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
852 PCI_DMA_BIDIRECTIONAL);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100853
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800854 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
855 ret = -EIO;
856 goto err_pd_pin;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100857
Daniel Vetter211c5682012-04-10 17:29:17 +0200858 }
Ben Widawsky8d2e6302013-01-18 12:30:33 -0800859 ppgtt->pt_dma_addr[i] = pt_addr;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100860 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100861
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700862 ppgtt->base.clear_range(&ppgtt->base, 0,
Ben Widawsky828c7902013-10-16 09:21:30 -0700863 ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100864
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800865 DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
866 ppgtt->node.size >> 20,
867 ppgtt->node.start / PAGE_SIZE);
868 ppgtt->pd_offset =
869 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100870
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100871 return 0;
872
873err_pd_pin:
874 if (ppgtt->pt_dma_addr) {
875 for (i--; i >= 0; i--)
876 pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
877 4096, PCI_DMA_BIDIRECTIONAL);
878 }
879err_pt_alloc:
880 kfree(ppgtt->pt_dma_addr);
881 for (i = 0; i < ppgtt->num_pd_entries; i++) {
882 if (ppgtt->pt_pages[i])
883 __free_page(ppgtt->pt_pages[i]);
884 }
885 kfree(ppgtt->pt_pages);
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -0800886 drm_mm_remove_node(&ppgtt->node);
Daniel Vetter3440d262013-01-24 13:49:56 -0800887
888 return ret;
889}
890
Ben Widawsky246cbfb2013-12-06 14:11:14 -0800891int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -0800892{
893 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyd6660ad2013-12-06 14:11:13 -0800894 int ret = 0;
Daniel Vetter3440d262013-01-24 13:49:56 -0800895
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700896 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -0800897
Ben Widawsky3ed124b2013-04-08 18:43:53 -0700898 if (INTEL_INFO(dev)->gen < 8)
899 ret = gen6_ppgtt_init(ppgtt);
Daniel Vetter8fe6bd22013-11-02 21:07:01 -0700900 else if (IS_GEN8(dev))
Ben Widawsky37aca442013-11-04 20:47:32 -0800901 ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
Ben Widawsky3ed124b2013-04-08 18:43:53 -0700902 else
903 BUG();
904
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800905 if (!ret) {
906 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -0700907 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
908 ppgtt->base.total);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800909 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100910
911 return ret;
912}
913
914void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
915{
916 struct drm_i915_private *dev_priv = dev->dev_private;
917 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100918
919 if (!ppgtt)
920 return;
921
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800922 kref_put(&dev_priv->mm.aliasing_ppgtt->ref, ppgtt_release);
923
Ben Widawsky5963cf02013-04-08 18:43:55 -0700924 dev_priv->mm.aliasing_ppgtt = NULL;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100925}
926
Ben Widawsky6f65e292013-12-06 14:10:56 -0800927static void __always_unused
928ppgtt_bind_vma(struct i915_vma *vma,
929 enum i915_cache_level cache_level,
930 u32 flags)
Daniel Vetter7bddb012012-02-09 17:15:47 +0100931{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800932 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
933
934 WARN_ON(flags);
935
936 vma->vm->insert_entries(vma->vm, vma->obj->pages, entry, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100937}
938
Ben Widawsky6f65e292013-12-06 14:10:56 -0800939static void __always_unused ppgtt_unbind_vma(struct i915_vma *vma)
Daniel Vetter7bddb012012-02-09 17:15:47 +0100940{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800941 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
942
943 vma->vm->clear_range(vma->vm,
944 entry,
945 vma->obj->base.size >> PAGE_SHIFT,
946 true);
Daniel Vetter7bddb012012-02-09 17:15:47 +0100947}
948
Ben Widawskya81cc002013-01-18 12:30:31 -0800949extern int intel_iommu_gfx_mapped;
950/* Certain Gen5 chipsets require require idling the GPU before
951 * unmapping anything from the GTT when VT-d is enabled.
952 */
953static inline bool needs_idle_maps(struct drm_device *dev)
954{
955#ifdef CONFIG_INTEL_IOMMU
956 /* Query intel_iommu to see if we need the workaround. Presumably that
957 * was loaded first.
958 */
959 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
960 return true;
961#endif
962 return false;
963}
964
Ben Widawsky5c042282011-10-17 15:51:55 -0700965static bool do_idling(struct drm_i915_private *dev_priv)
966{
967 bool ret = dev_priv->mm.interruptible;
968
Ben Widawskya81cc002013-01-18 12:30:31 -0800969 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700970 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -0700971 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -0700972 DRM_ERROR("Couldn't idle GPU\n");
973 /* Wait a bit, in hopes it avoids the hang */
974 udelay(10);
975 }
976 }
977
978 return ret;
979}
980
981static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
982{
Ben Widawskya81cc002013-01-18 12:30:31 -0800983 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -0700984 dev_priv->mm.interruptible = interruptible;
985}
986
Ben Widawsky828c7902013-10-16 09:21:30 -0700987void i915_check_and_clear_faults(struct drm_device *dev)
988{
989 struct drm_i915_private *dev_priv = dev->dev_private;
990 struct intel_ring_buffer *ring;
991 int i;
992
993 if (INTEL_INFO(dev)->gen < 6)
994 return;
995
996 for_each_ring(ring, dev_priv, i) {
997 u32 fault_reg;
998 fault_reg = I915_READ(RING_FAULT_REG(ring));
999 if (fault_reg & RING_FAULT_VALID) {
1000 DRM_DEBUG_DRIVER("Unexpected fault\n"
1001 "\tAddr: 0x%08lx\\n"
1002 "\tAddress space: %s\n"
1003 "\tSource ID: %d\n"
1004 "\tType: %d\n",
1005 fault_reg & PAGE_MASK,
1006 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1007 RING_FAULT_SRCID(fault_reg),
1008 RING_FAULT_FAULT_TYPE(fault_reg));
1009 I915_WRITE(RING_FAULT_REG(ring),
1010 fault_reg & ~RING_FAULT_VALID);
1011 }
1012 }
1013 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1014}
1015
1016void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
1019
1020 /* Don't bother messing with faults pre GEN6 as we have little
1021 * documentation supporting that it's a good idea.
1022 */
1023 if (INTEL_INFO(dev)->gen < 6)
1024 return;
1025
1026 i915_check_and_clear_faults(dev);
1027
1028 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1029 dev_priv->gtt.base.start / PAGE_SIZE,
1030 dev_priv->gtt.base.total / PAGE_SIZE,
1031 false);
1032}
1033
Daniel Vetter76aaf222010-11-05 22:23:30 +01001034void i915_gem_restore_gtt_mappings(struct drm_device *dev)
1035{
1036 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001037 struct drm_i915_gem_object *obj;
Daniel Vetter76aaf222010-11-05 22:23:30 +01001038
Ben Widawsky828c7902013-10-16 09:21:30 -07001039 i915_check_and_clear_faults(dev);
1040
Chris Wilsonbee4a182011-01-21 10:54:32 +00001041 /* First fill our portion of the GTT with scratch pages */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001042 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1043 dev_priv->gtt.base.start / PAGE_SIZE,
Ben Widawsky828c7902013-10-16 09:21:30 -07001044 dev_priv->gtt.base.total / PAGE_SIZE,
1045 true);
Chris Wilsonbee4a182011-01-21 10:54:32 +00001046
Ben Widawsky35c20a62013-05-31 11:28:48 -07001047 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08001048 struct i915_vma *vma = i915_gem_obj_to_vma(obj,
1049 &dev_priv->gtt.base);
1050 if (!vma)
1051 continue;
1052
Chris Wilson2c225692013-08-09 12:26:45 +01001053 i915_gem_clflush_object(obj, obj->pin_display);
Ben Widawsky6f65e292013-12-06 14:10:56 -08001054 /* The bind_vma code tries to be smart about tracking mappings.
1055 * Unfortunately above, we've just wiped out the mappings
1056 * without telling our object about it. So we need to fake it.
1057 */
1058 obj->has_global_gtt_mapping = 0;
1059 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001060 }
1061
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001062 i915_gem_chipset_flush(dev);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001063}
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001064
Daniel Vetter74163902012-02-15 23:50:21 +01001065int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001066{
Chris Wilson9da3da62012-06-01 15:20:22 +01001067 if (obj->has_dma_mapping)
Daniel Vetter74163902012-02-15 23:50:21 +01001068 return 0;
Chris Wilson9da3da62012-06-01 15:20:22 +01001069
1070 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1071 obj->pages->sgl, obj->pages->nents,
1072 PCI_DMA_BIDIRECTIONAL))
1073 return -ENOSPC;
1074
1075 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001076}
1077
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001078static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
1079{
1080#ifdef writeq
1081 writeq(pte, addr);
1082#else
1083 iowrite32((u32)pte, addr);
1084 iowrite32(pte >> 32, addr + 4);
1085#endif
1086}
1087
1088static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1089 struct sg_table *st,
1090 unsigned int first_entry,
1091 enum i915_cache_level level)
1092{
1093 struct drm_i915_private *dev_priv = vm->dev->dev_private;
1094 gen8_gtt_pte_t __iomem *gtt_entries =
1095 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1096 int i = 0;
1097 struct sg_page_iter sg_iter;
1098 dma_addr_t addr;
1099
1100 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1101 addr = sg_dma_address(sg_iter.sg) +
1102 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1103 gen8_set_pte(&gtt_entries[i],
1104 gen8_pte_encode(addr, level, true));
1105 i++;
1106 }
1107
1108 /*
1109 * XXX: This serves as a posting read to make sure that the PTE has
1110 * actually been updated. There is some concern that even though
1111 * registers and PTEs are within the same BAR that they are potentially
1112 * of NUMA access patterns. Therefore, even with the way we assume
1113 * hardware should work, we must keep this posting read for paranoia.
1114 */
1115 if (i != 0)
1116 WARN_ON(readq(&gtt_entries[i-1])
1117 != gen8_pte_encode(addr, level, true));
1118
1119#if 0 /* TODO: Still needed on GEN8? */
1120 /* This next bit makes the above posting read even more important. We
1121 * want to flush the TLBs only after we're certain all the PTE updates
1122 * have finished.
1123 */
1124 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1125 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1126#endif
1127}
1128
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001129/*
1130 * Binds an object into the global gtt with the specified cache level. The object
1131 * will be accessible to the GPU via commands whose operands reference offsets
1132 * within the global GTT as well as accessible by the GPU through the GMADR
1133 * mapped BAR (dev_priv->mm.gtt->gtt).
1134 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001135static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001136 struct sg_table *st,
1137 unsigned int first_entry,
1138 enum i915_cache_level level)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001139{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001140 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001141 gen6_gtt_pte_t __iomem *gtt_entries =
1142 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001143 int i = 0;
1144 struct sg_page_iter sg_iter;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001145 dma_addr_t addr;
1146
Imre Deak6e995e22013-02-18 19:28:04 +02001147 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001148 addr = sg_page_iter_dma_address(&sg_iter);
Ben Widawskyb35b3802013-10-16 09:18:21 -07001149 iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001150 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001151 }
1152
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001153 /* XXX: This serves as a posting read to make sure that the PTE has
1154 * actually been updated. There is some concern that even though
1155 * registers and PTEs are within the same BAR that they are potentially
1156 * of NUMA access patterns. Therefore, even with the way we assume
1157 * hardware should work, we must keep this posting read for paranoia.
1158 */
1159 if (i != 0)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001160 WARN_ON(readl(&gtt_entries[i-1]) !=
Ben Widawskyb35b3802013-10-16 09:18:21 -07001161 vm->pte_encode(addr, level, true));
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001162
1163 /* This next bit makes the above posting read even more important. We
1164 * want to flush the TLBs only after we're certain all the PTE updates
1165 * have finished.
1166 */
1167 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1168 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001169}
1170
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001171static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1172 unsigned int first_entry,
1173 unsigned int num_entries,
1174 bool use_scratch)
1175{
1176 struct drm_i915_private *dev_priv = vm->dev->dev_private;
1177 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
1178 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1179 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1180 int i;
1181
1182 if (WARN(num_entries > max_entries,
1183 "First entry = %d; Num entries = %d (max=%d)\n",
1184 first_entry, num_entries, max_entries))
1185 num_entries = max_entries;
1186
1187 scratch_pte = gen8_pte_encode(vm->scratch.addr,
1188 I915_CACHE_LLC,
1189 use_scratch);
1190 for (i = 0; i < num_entries; i++)
1191 gen8_set_pte(&gtt_base[i], scratch_pte);
1192 readl(gtt_base);
1193}
1194
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001195static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001196 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -07001197 unsigned int num_entries,
1198 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001199{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001200 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawskye7c2b582013-04-08 18:43:48 -07001201 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1202 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08001203 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001204 int i;
1205
1206 if (WARN(num_entries > max_entries,
1207 "First entry = %d; Num entries = %d (max=%d)\n",
1208 first_entry, num_entries, max_entries))
1209 num_entries = max_entries;
1210
Ben Widawsky828c7902013-10-16 09:21:30 -07001211 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
1212
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001213 for (i = 0; i < num_entries; i++)
1214 iowrite32(scratch_pte, &gtt_base[i]);
1215 readl(gtt_base);
1216}
1217
Ben Widawsky6f65e292013-12-06 14:10:56 -08001218
1219static void i915_ggtt_bind_vma(struct i915_vma *vma,
1220 enum i915_cache_level cache_level,
1221 u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001222{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001223 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001224 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1225 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1226
Ben Widawsky6f65e292013-12-06 14:10:56 -08001227 BUG_ON(!i915_is_ggtt(vma->vm));
1228 intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
1229 vma->obj->has_global_gtt_mapping = 1;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001230}
1231
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001232static void i915_ggtt_clear_range(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001233 unsigned int first_entry,
Ben Widawsky828c7902013-10-16 09:21:30 -07001234 unsigned int num_entries,
1235 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001236{
1237 intel_gtt_clear_range(first_entry, num_entries);
1238}
1239
Ben Widawsky6f65e292013-12-06 14:10:56 -08001240static void i915_ggtt_unbind_vma(struct i915_vma *vma)
Chris Wilsond5bd1442011-04-14 06:48:26 +01001241{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001242 const unsigned int first = vma->node.start >> PAGE_SHIFT;
1243 const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001244
Ben Widawsky6f65e292013-12-06 14:10:56 -08001245 BUG_ON(!i915_is_ggtt(vma->vm));
1246 vma->obj->has_global_gtt_mapping = 0;
1247 intel_gtt_clear_range(first, size);
Chris Wilsond5bd1442011-04-14 06:48:26 +01001248}
1249
Ben Widawsky6f65e292013-12-06 14:10:56 -08001250static void ggtt_bind_vma(struct i915_vma *vma,
1251 enum i915_cache_level cache_level,
1252 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001253{
Ben Widawsky6f65e292013-12-06 14:10:56 -08001254 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001255 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08001256 struct drm_i915_gem_object *obj = vma->obj;
1257 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001258
Ben Widawsky6f65e292013-12-06 14:10:56 -08001259 /* If there is no aliasing PPGTT, or the caller needs a global mapping,
1260 * or we have a global mapping already but the cacheability flags have
1261 * changed, set the global PTEs.
1262 *
1263 * If there is an aliasing PPGTT it is anecdotally faster, so use that
1264 * instead if none of the above hold true.
1265 *
1266 * NB: A global mapping should only be needed for special regions like
1267 * "gtt mappable", SNB errata, or if specified via special execbuf
1268 * flags. At all other times, the GPU will use the aliasing PPGTT.
1269 */
1270 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1271 if (!obj->has_global_gtt_mapping ||
1272 (cache_level != obj->cache_level)) {
1273 vma->vm->insert_entries(vma->vm, obj->pages, entry,
1274 cache_level);
1275 obj->has_global_gtt_mapping = 1;
1276 }
1277 }
Daniel Vetter74898d72012-02-15 23:50:22 +01001278
Ben Widawsky6f65e292013-12-06 14:10:56 -08001279 if (dev_priv->mm.aliasing_ppgtt &&
1280 (!obj->has_aliasing_ppgtt_mapping ||
1281 (cache_level != obj->cache_level))) {
1282 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1283 appgtt->base.insert_entries(&appgtt->base,
1284 vma->obj->pages, entry, cache_level);
1285 vma->obj->has_aliasing_ppgtt_mapping = 1;
1286 }
1287}
1288
1289static void ggtt_unbind_vma(struct i915_vma *vma)
1290{
1291 struct drm_device *dev = vma->vm->dev;
1292 struct drm_i915_private *dev_priv = dev->dev_private;
1293 struct drm_i915_gem_object *obj = vma->obj;
1294 const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1295
1296 if (obj->has_global_gtt_mapping) {
1297 vma->vm->clear_range(vma->vm, entry,
1298 vma->obj->base.size >> PAGE_SHIFT,
1299 true);
1300 obj->has_global_gtt_mapping = 0;
1301 }
1302
1303 if (obj->has_aliasing_ppgtt_mapping) {
1304 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1305 appgtt->base.clear_range(&appgtt->base,
1306 entry,
1307 obj->base.size >> PAGE_SHIFT,
1308 true);
1309 obj->has_aliasing_ppgtt_mapping = 0;
1310 }
Daniel Vetter74163902012-02-15 23:50:21 +01001311}
1312
1313void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1314{
Ben Widawsky5c042282011-10-17 15:51:55 -07001315 struct drm_device *dev = obj->base.dev;
1316 struct drm_i915_private *dev_priv = dev->dev_private;
1317 bool interruptible;
1318
1319 interruptible = do_idling(dev_priv);
1320
Chris Wilson9da3da62012-06-01 15:20:22 +01001321 if (!obj->has_dma_mapping)
1322 dma_unmap_sg(&dev->pdev->dev,
1323 obj->pages->sgl, obj->pages->nents,
1324 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07001325
1326 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001327}
Daniel Vetter644ec022012-03-26 09:45:40 +02001328
Chris Wilson42d6ab42012-07-26 11:49:32 +01001329static void i915_gtt_color_adjust(struct drm_mm_node *node,
1330 unsigned long color,
1331 unsigned long *start,
1332 unsigned long *end)
1333{
1334 if (node->color != color)
1335 *start += 4096;
1336
1337 if (!list_empty(&node->node_list)) {
1338 node = list_entry(node->node_list.next,
1339 struct drm_mm_node,
1340 node_list);
1341 if (node->allocated && node->color != color)
1342 *end -= 4096;
1343 }
1344}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001345
Ben Widawskyd7e50082012-12-18 10:31:25 -08001346void i915_gem_setup_global_gtt(struct drm_device *dev,
1347 unsigned long start,
1348 unsigned long mappable_end,
1349 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02001350{
Ben Widawskye78891c2013-01-25 16:41:04 -08001351 /* Let GEM Manage all of the aperture.
1352 *
1353 * However, leave one page at the end still bound to the scratch page.
1354 * There are a number of places where the hardware apparently prefetches
1355 * past the end of the object, and we've seen multiple hangs with the
1356 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1357 * aperture. One page should be enough to keep any prefetching inside
1358 * of the aperture.
1359 */
Ben Widawsky40d749802013-07-31 16:59:59 -07001360 struct drm_i915_private *dev_priv = dev->dev_private;
1361 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001362 struct drm_mm_node *entry;
1363 struct drm_i915_gem_object *obj;
1364 unsigned long hole_start, hole_end;
Daniel Vetter644ec022012-03-26 09:45:40 +02001365
Ben Widawsky35451cb2013-01-17 12:45:13 -08001366 BUG_ON(mappable_end > end);
1367
Chris Wilsoned2f3452012-11-15 11:32:19 +00001368 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07001369 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Chris Wilson42d6ab42012-07-26 11:49:32 +01001370 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07001371 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02001372
Chris Wilsoned2f3452012-11-15 11:32:19 +00001373 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001374 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07001375 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001376 int ret;
Ben Widawskyedd41a82013-07-05 14:41:05 -07001377 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001378 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001379
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001380 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07001381 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Ben Widawskyc6cfb322013-07-05 14:41:06 -07001382 if (ret)
Ben Widawskyb3a070c2013-07-05 14:41:02 -07001383 DRM_DEBUG_KMS("Reservation failed\n");
Chris Wilsoned2f3452012-11-15 11:32:19 +00001384 obj->has_global_gtt_mapping = 1;
1385 }
1386
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001387 dev_priv->gtt.base.start = start;
1388 dev_priv->gtt.base.total = end - start;
Daniel Vetter644ec022012-03-26 09:45:40 +02001389
Chris Wilsoned2f3452012-11-15 11:32:19 +00001390 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07001391 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001392 const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
Chris Wilsoned2f3452012-11-15 11:32:19 +00001393 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1394 hole_start, hole_end);
Ben Widawsky828c7902013-10-16 09:21:30 -07001395 ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00001396 }
1397
1398 /* And finally clear the reserved guard page */
Ben Widawsky828c7902013-10-16 09:21:30 -07001399 ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001400}
1401
Ben Widawskyd7e50082012-12-18 10:31:25 -08001402void i915_gem_init_global_gtt(struct drm_device *dev)
1403{
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 unsigned long gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001406
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001407 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08001408 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08001409
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001410 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawsky246cbfb2013-12-06 14:11:14 -08001411 if (USES_ALIASING_PPGTT(dev)) {
Ben Widawskyd6660ad2013-12-06 14:11:13 -08001412 struct i915_hw_ppgtt *ppgtt;
Ben Widawskye78891c2013-01-25 16:41:04 -08001413 int ret;
Ben Widawsky3eb1c002013-04-08 18:43:52 -07001414
Ben Widawskyd6660ad2013-12-06 14:11:13 -08001415 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1416 if (!ppgtt) {
1417 DRM_ERROR("Aliased PPGTT setup failed -ENOMEM\n");
1418 return;
1419 }
1420
1421 ret = i915_gem_init_ppgtt(dev, ppgtt);
1422 if (!ret) {
1423 dev_priv->mm.aliasing_ppgtt = ppgtt;
1424 return;
1425 }
1426
1427 kfree(ppgtt);
1428 DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001429 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001430}
1431
1432static int setup_scratch_page(struct drm_device *dev)
1433{
1434 struct drm_i915_private *dev_priv = dev->dev_private;
1435 struct page *page;
1436 dma_addr_t dma_addr;
1437
1438 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1439 if (page == NULL)
1440 return -ENOMEM;
1441 get_page(page);
1442 set_pages_uc(page, 1);
1443
1444#ifdef CONFIG_INTEL_IOMMU
1445 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1446 PCI_DMA_BIDIRECTIONAL);
1447 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1448 return -EINVAL;
1449#else
1450 dma_addr = page_to_phys(page);
1451#endif
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001452 dev_priv->gtt.base.scratch.page = page;
1453 dev_priv->gtt.base.scratch.addr = dma_addr;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001454
1455 return 0;
1456}
1457
1458static void teardown_scratch_page(struct drm_device *dev)
1459{
1460 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001461 struct page *page = dev_priv->gtt.base.scratch.page;
1462
1463 set_pages_wb(page, 1);
1464 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001465 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001466 put_page(page);
1467 __free_page(page);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001468}
1469
1470static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1471{
1472 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1473 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1474 return snb_gmch_ctl << 20;
1475}
1476
Ben Widawsky9459d252013-11-03 16:53:55 -08001477static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1478{
1479 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1480 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1481 if (bdw_gmch_ctl)
1482 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky3a2ffb62013-11-07 21:40:51 -08001483 if (bdw_gmch_ctl > 4) {
1484 WARN_ON(!i915_preliminary_hw_support);
1485 return 4<<20;
1486 }
1487
Ben Widawsky9459d252013-11-03 16:53:55 -08001488 return bdw_gmch_ctl << 20;
1489}
1490
Ben Widawskybaa09f52013-01-24 13:49:57 -08001491static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001492{
1493 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1494 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1495 return snb_gmch_ctl << 25; /* 32 MB units */
1496}
1497
Ben Widawsky9459d252013-11-03 16:53:55 -08001498static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1499{
1500 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1501 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1502 return bdw_gmch_ctl << 25; /* 32 MB units */
1503}
1504
Ben Widawsky63340132013-11-04 19:32:22 -08001505static int ggtt_probe_common(struct drm_device *dev,
1506 size_t gtt_size)
1507{
1508 struct drm_i915_private *dev_priv = dev->dev_private;
1509 phys_addr_t gtt_bus_addr;
1510 int ret;
1511
1512 /* For Modern GENs the PTEs and register space are split in the BAR */
1513 gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
1514 (pci_resource_len(dev->pdev, 0) / 2);
1515
1516 dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
1517 if (!dev_priv->gtt.gsm) {
1518 DRM_ERROR("Failed to map the gtt page table\n");
1519 return -ENOMEM;
1520 }
1521
1522 ret = setup_scratch_page(dev);
1523 if (ret) {
1524 DRM_ERROR("Scratch setup failed\n");
1525 /* iounmap will also get called at remove, but meh */
1526 iounmap(dev_priv->gtt.gsm);
1527 }
1528
1529 return ret;
1530}
1531
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001532/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1533 * bits. When using advanced contexts each context stores its own PAT, but
1534 * writing this data shouldn't be harmful even in those cases. */
1535static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
1536{
1537#define GEN8_PPAT_UC (0<<0)
1538#define GEN8_PPAT_WC (1<<0)
1539#define GEN8_PPAT_WT (2<<0)
1540#define GEN8_PPAT_WB (3<<0)
1541#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
1542/* FIXME(BDW): Bspec is completely confused about cache control bits. */
1543#define GEN8_PPAT_LLC (1<<2)
1544#define GEN8_PPAT_LLCELLC (2<<2)
1545#define GEN8_PPAT_LLCeLLC (3<<2)
1546#define GEN8_PPAT_AGE(x) (x<<4)
1547#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
1548 uint64_t pat;
1549
1550 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1551 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1552 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1553 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1554 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1555 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1556 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1557 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1558
1559 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
1560 * write would work. */
1561 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1562 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1563}
1564
Ben Widawsky63340132013-11-04 19:32:22 -08001565static int gen8_gmch_probe(struct drm_device *dev,
1566 size_t *gtt_total,
1567 size_t *stolen,
1568 phys_addr_t *mappable_base,
1569 unsigned long *mappable_end)
1570{
1571 struct drm_i915_private *dev_priv = dev->dev_private;
1572 unsigned int gtt_size;
1573 u16 snb_gmch_ctl;
1574 int ret;
1575
1576 /* TODO: We're not aware of mappable constraints on gen8 yet */
1577 *mappable_base = pci_resource_start(dev->pdev, 2);
1578 *mappable_end = pci_resource_len(dev->pdev, 2);
1579
1580 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
1581 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
1582
1583 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1584
1585 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
1586
1587 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskyd31eb102013-11-02 21:07:17 -07001588 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08001589
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001590 gen8_setup_private_ppat(dev_priv);
1591
Ben Widawsky63340132013-11-04 19:32:22 -08001592 ret = ggtt_probe_common(dev, gtt_size);
1593
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001594 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
1595 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Ben Widawsky63340132013-11-04 19:32:22 -08001596
1597 return ret;
1598}
1599
Ben Widawskybaa09f52013-01-24 13:49:57 -08001600static int gen6_gmch_probe(struct drm_device *dev,
1601 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001602 size_t *stolen,
1603 phys_addr_t *mappable_base,
1604 unsigned long *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001605{
1606 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001607 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001608 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001609 int ret;
1610
Ben Widawsky41907dd2013-02-08 11:32:47 -08001611 *mappable_base = pci_resource_start(dev->pdev, 2);
1612 *mappable_end = pci_resource_len(dev->pdev, 2);
1613
Ben Widawskybaa09f52013-01-24 13:49:57 -08001614 /* 64/512MB is the current min/max we actually know of, but this is just
1615 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001616 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08001617 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Ben Widawskybaa09f52013-01-24 13:49:57 -08001618 DRM_ERROR("Unknown GMADR size (%lx)\n",
1619 dev_priv->gtt.mappable_end);
1620 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001621 }
1622
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001623 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
1624 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08001625 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001626
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07001627 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001628
Ben Widawsky63340132013-11-04 19:32:22 -08001629 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001630 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
1631
Ben Widawsky63340132013-11-04 19:32:22 -08001632 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001633
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001634 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
1635 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001636
1637 return ret;
1638}
1639
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001640static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001641{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001642
1643 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08001644
1645 drm_mm_takedown(&vm->mm);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001646 iounmap(gtt->gsm);
1647 teardown_scratch_page(vm->dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001648}
1649
1650static int i915_gmch_probe(struct drm_device *dev,
1651 size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08001652 size_t *stolen,
1653 phys_addr_t *mappable_base,
1654 unsigned long *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001655{
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 int ret;
1658
Ben Widawskybaa09f52013-01-24 13:49:57 -08001659 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
1660 if (!ret) {
1661 DRM_ERROR("failed to set up gmch\n");
1662 return -EIO;
1663 }
1664
Ben Widawsky41907dd2013-02-08 11:32:47 -08001665 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08001666
1667 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001668 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001669
1670 return 0;
1671}
1672
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001673static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001674{
1675 intel_gmch_remove();
1676}
1677
1678int i915_gem_gtt_init(struct drm_device *dev)
1679{
1680 struct drm_i915_private *dev_priv = dev->dev_private;
1681 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08001682 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001683
Ben Widawskybaa09f52013-01-24 13:49:57 -08001684 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001685 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001686 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08001687 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001688 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001689 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001690 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001691 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07001692 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001693 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001694 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001695 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01001696 else if (INTEL_INFO(dev)->gen >= 7)
1697 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001698 else
Chris Wilson350ec882013-08-06 13:17:02 +01001699 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08001700 } else {
1701 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
1702 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001703 }
1704
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001705 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001706 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08001707 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08001708 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001709
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001710 gtt->base.dev = dev;
1711
Ben Widawskybaa09f52013-01-24 13:49:57 -08001712 /* GMADR is the PCI mmio aperture into the global GTT. */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001713 DRM_INFO("Memory usable by graphics device = %zdM\n",
1714 gtt->base.total >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07001715 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
1716 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001717
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001718 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02001719}
Ben Widawsky6f65e292013-12-06 14:10:56 -08001720
1721static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
1722 struct i915_address_space *vm)
1723{
1724 struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
1725 if (vma == NULL)
1726 return ERR_PTR(-ENOMEM);
1727
1728 INIT_LIST_HEAD(&vma->vma_link);
1729 INIT_LIST_HEAD(&vma->mm_list);
1730 INIT_LIST_HEAD(&vma->exec_list);
1731 vma->vm = vm;
1732 vma->obj = obj;
1733
1734 switch (INTEL_INFO(vm->dev)->gen) {
1735 case 8:
1736 case 7:
1737 case 6:
1738 vma->unbind_vma = ggtt_unbind_vma;
1739 vma->bind_vma = ggtt_bind_vma;
1740 break;
1741 case 5:
1742 case 4:
1743 case 3:
1744 case 2:
1745 BUG_ON(!i915_is_ggtt(vm));
1746 vma->unbind_vma = i915_ggtt_unbind_vma;
1747 vma->bind_vma = i915_ggtt_bind_vma;
1748 break;
1749 default:
1750 BUG();
1751 }
1752
1753 /* Keep GGTT vmas first to make debug easier */
1754 if (i915_is_ggtt(vm))
1755 list_add(&vma->vma_link, &obj->vma_list);
1756 else
1757 list_add_tail(&vma->vma_link, &obj->vma_list);
1758
1759 return vma;
1760}
1761
1762struct i915_vma *
1763i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
1764 struct i915_address_space *vm)
1765{
1766 struct i915_vma *vma;
1767
1768 vma = i915_gem_obj_to_vma(obj, vm);
1769 if (!vma)
1770 vma = __i915_gem_vma_create(obj, vm);
1771
1772 return vma;
1773}