blob: d766d6ee33fe6889e5a96b3898f8c47b0050fc14 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +100054#include <asm/spu.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
61#ifdef DEBUG
62#define DBG(fmt...) udbg_printf(fmt)
63#else
64#define DBG(fmt...)
65#endif
66
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110067#ifdef DEBUG_LOW
68#define DBG_LOW(fmt...) udbg_printf(fmt)
69#else
70#define DBG_LOW(fmt...)
71#endif
72
73#define KB (1024)
74#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070075#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110076
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/*
78 * Note: pte --> Linux PTE
79 * HPTE --> PowerPC Hashed Page Table Entry
80 *
81 * Execution context:
82 * htab_initialize is called with the MMU off (of course), but
83 * the kernel has been copied down to zero so it can directly
84 * reference global data. At this point it is very difficult
85 * to print debug info.
86 *
87 */
88
89#ifdef CONFIG_U3_DART
90extern unsigned long dart_tablebase;
91#endif /* CONFIG_U3_DART */
92
Paul Mackerras799d6042005-11-10 13:37:51 +110093static unsigned long _SDR1;
94struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
95
David Gibson8e561e72007-06-13 14:52:56 +100096struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110097unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -070098unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +000099EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100100int mmu_linear_psize = MMU_PAGE_4K;
101int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000102int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000103#ifdef CONFIG_SPARSEMEM_VMEMMAP
104int mmu_vmemmap_psize = MMU_PAGE_4K;
105#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000106int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000107int mmu_kernel_ssize = MMU_SEGSIZE_256M;
108int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100109u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000110EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000111#ifdef CONFIG_PPC_64K_PAGES
112int mmu_ci_restrictions;
113#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000114#ifdef CONFIG_DEBUG_PAGEALLOC
115static u8 *linear_map_hash_slots;
116static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000117static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000118#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100120/* There are definitions of page sizes arrays to be used when none
121 * is provided by the firmware.
122 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* Pre-POWER4 CPUs (4k pages only)
125 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000126static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100127 [MMU_PAGE_4K] = {
128 .shift = 12,
129 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000130 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 .avpnm = 0,
132 .tlbiel = 0,
133 },
134};
135
136/* POWER4, GPUL, POWER5
137 *
138 * Support for 16Mb large pages
139 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000140static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100141 [MMU_PAGE_4K] = {
142 .shift = 12,
143 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000144 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 .avpnm = 0,
146 .tlbiel = 1,
147 },
148 [MMU_PAGE_16M] = {
149 .shift = 24,
150 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000151 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
152 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100153 .avpnm = 0x1UL,
154 .tlbiel = 0,
155 },
156};
157
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000158static unsigned long htab_convert_pte_flags(unsigned long pteflags)
159{
160 unsigned long rflags = pteflags & 0x1fa;
161
162 /* _PAGE_EXEC -> NOEXEC */
163 if ((pteflags & _PAGE_EXEC) == 0)
164 rflags |= HPTE_R_N;
165
166 /* PP bits. PAGE_USER is already PP bit 0x2, so we only
167 * need to add in 0x1 if it's a read-only user page
168 */
169 if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
170 (pteflags & _PAGE_DIRTY)))
171 rflags |= 1;
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530172 /*
173 * Always add "C" bit for perf. Memory coherence is always enabled
174 */
175 return rflags | HPTE_R_C | HPTE_R_M;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000176}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100177
178int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000179 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000180 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100182 unsigned long vaddr, paddr;
183 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100184 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100186 shift = mmu_psize_defs[psize].shift;
187 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000189 prot = htab_convert_pte_flags(prot);
190
191 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
192 vstart, vend, pstart, prot, psize, ssize);
193
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100194 for (vaddr = vstart, paddr = pstart; vaddr < vend;
195 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000196 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000197 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000198 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000199 unsigned long tprot = prot;
200
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000201 /*
202 * If we hit a bad address return error.
203 */
204 if (!vsid)
205 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000206 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000207 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000208 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530210 /*
211 * If relocatable, check if it overlaps interrupt vectors that
212 * are copied down to real 0. For relocatable kernel
213 * (e.g. kdump case) we copy interrupt vectors down to real
214 * address 0. Mark that region as executable. This is
215 * because on p8 system with relocation on exception feature
216 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
217 * in order to execute the interrupt handlers in virtual
218 * mode the vector region need to be marked as executable.
219 */
220 if ((PHYSICAL_START > MEMORY_START) &&
221 overlaps_interrupt_vector_text(vaddr, vaddr + step))
222 tprot &= ~HPTE_R_N;
223
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000224 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
226
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000227 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000228 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000229 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000230
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100231 if (ret < 0)
232 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000233#ifdef CONFIG_DEBUG_PAGEALLOC
234 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
235 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
236#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100238 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
Stephen Rothwellae86f002008-03-27 16:08:57 +1100241#ifdef CONFIG_MEMORY_HOTPLUG
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100242static int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100243 int psize, int ssize)
244{
245 unsigned long vaddr;
246 unsigned int step, shift;
247
248 shift = mmu_psize_defs[psize].shift;
249 step = 1 << shift;
250
251 if (!ppc_md.hpte_removebolted) {
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100252 printk(KERN_WARNING "Platform doesn't implement "
253 "hpte_removebolted\n");
254 return -EINVAL;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100255 }
256
257 for (vaddr = vstart; vaddr < vend; vaddr += step)
258 ppc_md.hpte_removebolted(vaddr, psize, ssize);
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100259
260 return 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100261}
Stephen Rothwellae86f002008-03-27 16:08:57 +1100262#endif /* CONFIG_MEMORY_HOTPLUG */
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100263
Paul Mackerras1189be62007-10-11 20:37:10 +1000264static int __init htab_dt_scan_seg_sizes(unsigned long node,
265 const char *uname, int depth,
266 void *data)
267{
268 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
Anton Blanchard12f04f22013-09-23 12:04:36 +1000269 __be32 *prop;
Paul Mackerras1189be62007-10-11 20:37:10 +1000270 unsigned long size = 0;
271
272 /* We are scanning "cpu" nodes only */
273 if (type == NULL || strcmp(type, "cpu") != 0)
274 return 0;
275
Anton Blanchard12f04f22013-09-23 12:04:36 +1000276 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000277 if (prop == NULL)
278 return 0;
279 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000280 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000281 DBG("1T segment support detected\n");
Matt Evans44ae3ab2011-04-06 19:48:50 +0000282 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000283 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000284 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000285 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000286 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000287 return 0;
288}
289
290static void __init htab_init_seg_sizes(void)
291{
292 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
293}
294
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000295static int __init get_idx_from_shift(unsigned int shift)
296{
297 int idx = -1;
298
299 switch (shift) {
300 case 0xc:
301 idx = MMU_PAGE_4K;
302 break;
303 case 0x10:
304 idx = MMU_PAGE_64K;
305 break;
306 case 0x14:
307 idx = MMU_PAGE_1M;
308 break;
309 case 0x18:
310 idx = MMU_PAGE_16M;
311 break;
312 case 0x22:
313 idx = MMU_PAGE_16G;
314 break;
315 }
316 return idx;
317}
318
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100319static int __init htab_dt_scan_page_sizes(unsigned long node,
320 const char *uname, int depth,
321 void *data)
322{
323 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
Anton Blanchard12f04f22013-09-23 12:04:36 +1000324 __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100325 unsigned long size = 0;
326
327 /* We are scanning "cpu" nodes only */
328 if (type == NULL || strcmp(type, "cpu") != 0)
329 return 0;
330
Anton Blanchard12f04f22013-09-23 12:04:36 +1000331 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100332 if (prop != NULL) {
Aneesh Kumar K.V3dc4fec2013-04-28 09:37:38 +0000333 pr_info("Page sizes from device-tree:\n");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100334 size /= 4;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000335 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100336 while(size > 0) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000337 unsigned int base_shift = be32_to_cpu(prop[0]);
338 unsigned int slbenc = be32_to_cpu(prop[1]);
339 unsigned int lpnum = be32_to_cpu(prop[2]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100340 struct mmu_psize_def *def;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000341 int idx, base_idx;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100342
343 size -= 3; prop += 3;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000344 base_idx = get_idx_from_shift(base_shift);
345 if (base_idx < 0) {
346 /*
347 * skip the pte encoding also
348 */
349 prop += lpnum * 2; size -= lpnum * 2;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100350 continue;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000351 }
352 def = &mmu_psize_defs[base_idx];
353 if (base_idx == MMU_PAGE_16M)
354 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
355
356 def->shift = base_shift;
357 if (base_shift <= 23)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100358 def->avpnm = 0;
359 else
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000360 def->avpnm = (1 << (base_shift - 23)) - 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100361 def->sllp = slbenc;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000362 /*
363 * We don't know for sure what's up with tlbiel, so
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100364 * for now we only set it for 4K and 64K pages
365 */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000366 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100367 def->tlbiel = 1;
368 else
369 def->tlbiel = 0;
370
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000371 while (size > 0 && lpnum) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000372 unsigned int shift = be32_to_cpu(prop[0]);
373 int penc = be32_to_cpu(prop[1]);
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000374
375 prop += 2; size -= 2;
376 lpnum--;
377
378 idx = get_idx_from_shift(shift);
379 if (idx < 0)
380 continue;
381
382 if (penc == -1)
383 pr_err("Invalid penc for base_shift=%d "
384 "shift=%d\n", base_shift, shift);
385
386 def->penc[idx] = penc;
Aneesh Kumar K.V3dc4fec2013-04-28 09:37:38 +0000387 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
388 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
389 base_shift, shift, def->sllp,
390 def->avpnm, def->tlbiel, def->penc[idx]);
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000391 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100392 }
393 return 1;
394 }
395 return 0;
396}
397
Tony Breedse16a9c02008-07-31 13:51:42 +1000398#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700399/* Scan for 16G memory blocks that have been set aside for huge pages
400 * and reserve those blocks for 16G huge pages.
401 */
402static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
403 const char *uname, int depth,
404 void *data) {
405 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
Anton Blanchard12f04f22013-09-23 12:04:36 +1000406 __be64 *addr_prop;
407 __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700408 unsigned int expected_pages;
409 long unsigned int phys_addr;
410 long unsigned int block_size;
411
412 /* We are scanning "memory" nodes only */
413 if (type == NULL || strcmp(type, "memory") != 0)
414 return 0;
415
416 /* This property is the log base 2 of the number of virtual pages that
417 * will represent this memory block. */
418 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
419 if (page_count_prop == NULL)
420 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000421 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700422 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
423 if (addr_prop == NULL)
424 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000425 phys_addr = be64_to_cpu(addr_prop[0]);
426 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700427 if (block_size != (16 * GB))
428 return 0;
429 printk(KERN_INFO "Huge page(16GB) memory: "
430 "addr = 0x%lX size = 0x%lX pages = %d\n",
431 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000432 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
433 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000434 add_gpage(phys_addr, block_size, expected_pages);
435 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700436 return 0;
437}
Tony Breedse16a9c02008-07-31 13:51:42 +1000438#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700439
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000440static void mmu_psize_set_default_penc(void)
441{
442 int bpsize, apsize;
443 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
444 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
445 mmu_psize_defs[bpsize].penc[apsize] = -1;
446}
447
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100448static void __init htab_init_page_sizes(void)
449{
450 int rc;
451
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000452 /* se the invalid penc to -1 */
453 mmu_psize_set_default_penc();
454
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100455 /* Default to 4K pages only */
456 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
457 sizeof(mmu_psize_defaults_old));
458
459 /*
460 * Try to find the available page sizes in the device-tree
461 */
462 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
463 if (rc != 0) /* Found */
464 goto found;
465
466 /*
467 * Not in the device-tree, let's fallback on known size
468 * list for 16M capable GP & GR
469 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000470 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100471 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
472 sizeof(mmu_psize_defaults_gp));
473 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000474#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100475 /*
476 * Pick a size for the linear mapping. Currently, we only support
477 * 16M, 1M and 4K which is the default
478 */
479 if (mmu_psize_defs[MMU_PAGE_16M].shift)
480 mmu_linear_psize = MMU_PAGE_16M;
481 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
482 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000483#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100484
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000485#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100486 /*
487 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000488 * 64K for user mappings and vmalloc if supported by the processor.
489 * We only use 64k for ioremap if the processor
490 * (and firmware) support cache-inhibited large pages.
491 * If not, we use 4k and set mmu_ci_restrictions so that
492 * hash_page knows to switch processes that use cache-inhibited
493 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100494 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000495 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100496 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000497 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000498 if (mmu_linear_psize == MMU_PAGE_4K)
499 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000500 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100501 /*
502 * Don't use 64k pages for ioremap on pSeries, since
503 * that would stop us accessing the HEA ethernet.
504 */
505 if (!machine_is(pseries))
506 mmu_io_psize = MMU_PAGE_64K;
507 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000508 mmu_ci_restrictions = 1;
509 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000510#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100511
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000512#ifdef CONFIG_SPARSEMEM_VMEMMAP
513 /* We try to use 16M pages for vmemmap if that is supported
514 * and we have at least 1G of RAM at boot
515 */
516 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000517 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000518 mmu_vmemmap_psize = MMU_PAGE_16M;
519 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
520 mmu_vmemmap_psize = MMU_PAGE_64K;
521 else
522 mmu_vmemmap_psize = MMU_PAGE_4K;
523#endif /* CONFIG_SPARSEMEM_VMEMMAP */
524
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000525 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000526 "virtual = %d, io = %d"
527#ifdef CONFIG_SPARSEMEM_VMEMMAP
528 ", vmemmap = %d"
529#endif
530 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100531 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000532 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000533 mmu_psize_defs[mmu_io_psize].shift
534#ifdef CONFIG_SPARSEMEM_VMEMMAP
535 ,mmu_psize_defs[mmu_vmemmap_psize].shift
536#endif
537 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100538
539#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700540 /* Reserve 16G huge page memory sections for huge pages */
541 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100542#endif /* CONFIG_HUGETLB_PAGE */
543}
544
545static int __init htab_dt_scan_pftsize(unsigned long node,
546 const char *uname, int depth,
547 void *data)
548{
549 char *type = of_get_flat_dt_prop(node, "device_type", NULL);
Anton Blanchard12f04f22013-09-23 12:04:36 +1000550 __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100551
552 /* We are scanning "cpu" nodes only */
553 if (type == NULL || strcmp(type, "cpu") != 0)
554 return 0;
555
Anton Blanchard12f04f22013-09-23 12:04:36 +1000556 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100557 if (prop != NULL) {
558 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000559 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100560 return 1;
561 }
562 return 0;
563}
564
565static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000566{
Anton Blanchard13870b62009-02-13 11:57:30 +0000567 unsigned long mem_size, rnd_mem_size, pteg_count, psize;
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000568
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100569 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100570 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100571 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000572 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100573 if (ppc64_pft_size == 0)
574 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000575 if (ppc64_pft_size)
576 return 1UL << ppc64_pft_size;
577
578 /* round mem_size up to next power of 2 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000579 mem_size = memblock_phys_mem_size();
Paul Mackerras799d6042005-11-10 13:37:51 +1100580 rnd_mem_size = 1UL << __ilog2(mem_size);
581 if (rnd_mem_size < mem_size)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000582 rnd_mem_size <<= 1;
583
584 /* # pages / 2 */
Anton Blanchard13870b62009-02-13 11:57:30 +0000585 psize = mmu_psize_defs[mmu_virtual_psize].shift;
586 pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000587
588 return pteg_count << 7;
589}
590
Mike Kravetz54b79242005-11-07 16:25:48 -0800591#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000592int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800593{
Anton Blancharda1194092011-08-10 20:44:24 +0000594 return htab_bolt_mapping(start, end, __pa(start),
David Gibsonf5ea64d2008-10-12 17:54:24 +0000595 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
Anton Blancharda1194092011-08-10 20:44:24 +0000596 mmu_kernel_ssize);
Mike Kravetz54b79242005-11-07 16:25:48 -0800597}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100598
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100599int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100600{
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100601 return htab_remove_mapping(start, end, mmu_linear_psize,
602 mmu_kernel_ssize);
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100603}
Mike Kravetz54b79242005-11-07 16:25:48 -0800604#endif /* CONFIG_MEMORY_HOTPLUG */
605
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000606#define FUNCTION_TEXT(A) ((*(unsigned long *)(A)))
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000607
608static void __init htab_finish_init(void)
609{
610 extern unsigned int *htab_call_hpte_insert1;
611 extern unsigned int *htab_call_hpte_insert2;
612 extern unsigned int *htab_call_hpte_remove;
613 extern unsigned int *htab_call_hpte_updatepp;
614
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000615#ifdef CONFIG_PPC_HAS_HASH_64K
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000616 extern unsigned int *ht64_call_hpte_insert1;
617 extern unsigned int *ht64_call_hpte_insert2;
618 extern unsigned int *ht64_call_hpte_remove;
619 extern unsigned int *ht64_call_hpte_updatepp;
620
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000621 patch_branch(ht64_call_hpte_insert1,
622 FUNCTION_TEXT(ppc_md.hpte_insert),
623 BRANCH_SET_LINK);
624 patch_branch(ht64_call_hpte_insert2,
625 FUNCTION_TEXT(ppc_md.hpte_insert),
626 BRANCH_SET_LINK);
627 patch_branch(ht64_call_hpte_remove,
628 FUNCTION_TEXT(ppc_md.hpte_remove),
629 BRANCH_SET_LINK);
630 patch_branch(ht64_call_hpte_updatepp,
631 FUNCTION_TEXT(ppc_md.hpte_updatepp),
632 BRANCH_SET_LINK);
633
Jon Tollefson5b825832007-05-17 04:43:02 +1000634#endif /* CONFIG_PPC_HAS_HASH_64K */
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000635
Anton Blanchardb68a70c2011-04-04 23:56:18 +0000636 patch_branch(htab_call_hpte_insert1,
637 FUNCTION_TEXT(ppc_md.hpte_insert),
638 BRANCH_SET_LINK);
639 patch_branch(htab_call_hpte_insert2,
640 FUNCTION_TEXT(ppc_md.hpte_insert),
641 BRANCH_SET_LINK);
642 patch_branch(htab_call_hpte_remove,
643 FUNCTION_TEXT(ppc_md.hpte_remove),
644 BRANCH_SET_LINK);
645 patch_branch(htab_call_hpte_updatepp,
646 FUNCTION_TEXT(ppc_md.hpte_updatepp),
647 BRANCH_SET_LINK);
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000648}
649
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000650static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651{
Michael Ellerman337a7122006-02-21 17:22:55 +1100652 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000654 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100655 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000656 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 DBG(" -> htab_initialize()\n");
659
Paul Mackerras1189be62007-10-11 20:37:10 +1000660 /* Initialize segment sizes */
661 htab_init_seg_sizes();
662
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100663 /* Initialize page sizes */
664 htab_init_page_sizes();
665
Matt Evans44ae3ab2011-04-06 19:48:50 +0000666 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000667 mmu_kernel_ssize = MMU_SEGSIZE_1T;
668 mmu_highuser_ssize = MMU_SEGSIZE_1T;
669 printk(KERN_INFO "Using 1TB segments\n");
670 }
671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 /*
673 * Calculate the required size of the htab. We want the number of
674 * PTEGs to equal one half the number of real pages.
675 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100676 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 pteg_count = htab_size_bytes >> 7;
678
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 htab_hash_mask = pteg_count - 1;
680
Michael Ellerman57cfb812006-03-21 20:45:59 +1100681 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 /* Using a hypervisor which owns the htab */
683 htab_address = NULL;
684 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000685#ifdef CONFIG_FA_DUMP
686 /*
687 * If firmware assisted dump is active firmware preserves
688 * the contents of htab along with entire partition memory.
689 * Clear the htab if firmware assisted dump is active so
690 * that we dont end up using old mappings.
691 */
692 if (is_fadump_active() && ppc_md.hpte_clear_all)
693 ppc_md.hpte_clear_all();
694#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 } else {
696 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100697 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100698 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100700 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100701 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100702 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700703 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100704
Yinghai Lu95f72d12010-07-12 14:36:09 +1000705 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
707 DBG("Hash table allocated at %lx, size: %lx\n", table,
708 htab_size_bytes);
709
Michael Ellerman70267a72012-07-25 21:19:50 +0000710 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
712 /* htab absolute addr + encoded htabsize */
713 _SDR1 = table + __ilog2(pteg_count) - 11;
714
715 /* Initialize the HPT with no entries */
716 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100717
718 /* Set SDR1 */
719 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 }
721
David Gibsonf5ea64d2008-10-12 17:54:24 +0000722 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000724#ifdef CONFIG_DEBUG_PAGEALLOC
Yinghai Lu95f72d12010-07-12 14:36:09 +1000725 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
726 linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700727 1, ppc64_rma_size));
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000728 memset(linear_map_hash_slots, 0, linear_map_hash_count);
729#endif /* CONFIG_DEBUG_PAGEALLOC */
730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 /* On U3 based machines, we need to reserve the DART area and
732 * _NOT_ map it to avoid cache paradoxes as it's remapped non
733 * cacheable later on
734 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
736 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000737 for_each_memblock(memory, reg) {
738 base = (unsigned long)__va(reg->base);
739 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
Sachin P. Sant5c339912009-12-13 21:15:12 +0000741 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000742 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743
744#ifdef CONFIG_U3_DART
745 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000746 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100747 * will fit within a single 16Mb page.
748 * The DART space is assumed to be a full 16Mb region even if
749 * we only use 2Mb of that space. We will use more of it later
750 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 */
752 DBG("DART base: %lx\n", dart_tablebase);
753
754 if (dart_tablebase != 0 && dart_tablebase >= base
755 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100756 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100758 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000759 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000760 mmu_linear_psize,
761 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100762 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100763 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100764 base + size,
765 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000766 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000767 mmu_linear_psize,
768 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 continue;
770 }
771#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100772 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000773 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700774 }
775 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777 /*
778 * If we have a memory_limit and we've allocated TCEs then we need to
779 * explicitly map the TCE area at the top of RAM. We also cope with the
780 * case that the TCEs start below memory_limit.
781 * tce_alloc_start/end are 16MB aligned so the mapping should work
782 * for either 4K or 16MB pages.
783 */
784 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600785 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
786 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
788 if (base + size >= tce_alloc_start)
789 tce_alloc_start = base + size + 1;
790
Michael Ellermancaf80e52006-03-21 20:45:51 +1100791 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000792 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000793 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 }
795
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000796 htab_finish_init();
797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 DBG(" <- htab_initialize()\n");
799}
800#undef KB
801#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000803void __init early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100804{
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000805 /* Setup initial STAB address in the PACA */
806 get_paca()->stab_real = __pa((u64)&initial_stab);
807 get_paca()->stab_addr = (u64)&initial_stab;
808
809 /* Initialize the MMU Hash table and create the linear mapping
810 * of memory. Has to be done before stab/slb initialization as
811 * this is currently where the page size encoding is obtained
812 */
813 htab_initialize();
814
Stephen Rothwellf5339272012-03-15 18:18:00 +0000815 /* Initialize stab / SLB management */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000816 if (mmu_has_feature(MMU_FTR_SLB))
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000817 slb_initialize();
Benjamin Herrenschmidt13938112013-03-13 09:49:06 +1100818 else
819 stab_initialize(get_paca()->stab_real);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000820}
821
822#ifdef CONFIG_SMP
Paul Gortmaker061d19f2013-06-24 15:30:09 -0400823void early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000824{
825 /* Initialize hash table for that CPU */
Michael Ellerman57cfb812006-03-21 20:45:59 +1100826 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100827 mtspr(SPRN_SDR1, _SDR1);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000828
829 /* Initialize STAB/SLB. We use a virtual address as it works
Stephen Rothwellf5339272012-03-15 18:18:00 +0000830 * in real mode on pSeries.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000831 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000832 if (mmu_has_feature(MMU_FTR_SLB))
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000833 slb_initialize();
834 else
835 stab_initialize(get_paca()->stab_addr);
Paul Mackerras799d6042005-11-10 13:37:51 +1100836}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000837#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100838
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839/*
840 * Called by asm hashtable.S for doing lazy icache flush
841 */
842unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
843{
844 struct page *page;
845
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100846 if (!pfn_valid(pte_pfn(pte)))
847 return pp;
848
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 page = pte_page(pte);
850
851 /* page is dirty */
852 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
853 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000854 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 set_bit(PG_arch_1, &page->flags);
856 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100857 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 }
859 return pp;
860}
861
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000862#ifdef CONFIG_PPC_MM_SLICES
863unsigned int get_paca_psize(unsigned long addr)
864{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000865 u64 lpsizes;
866 unsigned char *hpsizes;
867 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000868
869 if (addr < SLICE_LOW_TOP) {
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000870 lpsizes = get_paca()->context.low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000871 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000872 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000873 }
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000874 hpsizes = get_paca()->context.high_slices_psize;
875 index = GET_HIGH_SLICE_INDEX(addr);
876 mask_index = index & 0x1;
877 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000878}
879
880#else
881unsigned int get_paca_psize(unsigned long addr)
882{
883 return get_paca()->context.user_psize;
884}
885#endif
886
Paul Mackerras721151d2007-04-03 21:24:02 +1000887/*
888 * Demote a segment to using 4k pages.
889 * For now this makes the whole process use 4k pages.
890 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000891#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100892void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000893{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000894 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000895 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000896 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +1000897#ifdef CONFIG_SPU_BASE
Paul Mackerras721151d2007-04-03 21:24:02 +1000898 spu_flush_all_slbs(mm);
899#endif
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000900 if (get_paca_psize(addr) != MMU_PAGE_4K) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100901 get_paca()->context = mm->context;
902 slb_flush_and_rebolt();
903 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000904}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000905#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000906
Paul Mackerrasfa282372008-01-24 08:35:13 +1100907#ifdef CONFIG_PPC_SUBPAGE_PROT
908/*
909 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
910 * Userspace sets the subpage permissions using the subpage_prot system call.
911 *
912 * Result is 0: full permissions, _PAGE_RW: read-only,
913 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
914 */
David Gibsond28513b2009-11-26 18:56:04 +0000915static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100916{
David Gibsond28513b2009-11-26 18:56:04 +0000917 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +1100918 u32 spp = 0;
919 u32 **sbpm, *sbpp;
920
921 if (ea >= spt->maxaddr)
922 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +1000923 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100924 /* addresses below 4GB use spt->low_prot */
925 sbpm = spt->low_prot;
926 } else {
927 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
928 if (!sbpm)
929 return 0;
930 }
931 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
932 if (!sbpp)
933 return 0;
934 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
935
936 /* extract 2-bit bitfield for this 4k subpage */
937 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
938
939 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
940 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
941 return spp;
942}
943
944#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +0000945static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100946{
947 return 0;
948}
949#endif
950
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000951void hash_failure_debug(unsigned long ea, unsigned long access,
952 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000953 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000954{
955 if (!printk_ratelimit())
956 return;
957 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
958 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000959 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
960 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000961}
962
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963/* Result code is:
964 * 0 - handled
965 * 1 - normal page fault
966 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100967 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 */
969int hash_page(unsigned long ea, unsigned long access, unsigned long trap)
970{
Li Zhongba12eed2013-05-13 16:16:41 +0000971 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +0000972 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 unsigned long vsid;
974 struct mm_struct *mm;
975 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +0000976 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +0000977 const struct cpumask *tmp;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100978 int rc, user_region = 0, local = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000979 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100981 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
982 ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -0700983
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100984 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 switch (REGION_ID(ea)) {
986 case USER_REGION_ID:
987 user_region = 1;
988 mm = current->mm;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100989 if (! mm) {
990 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +0000991 rc = 1;
992 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100993 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000994 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +1000995 ssize = user_segment_size(ea);
996 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 case VMALLOC_REGION_ID:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 mm = &init_mm;
Paul Mackerras1189be62007-10-11 20:37:10 +10001000 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001001 if (ea < VMALLOC_END)
1002 psize = mmu_vmalloc_psize;
1003 else
1004 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +10001005 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 default:
1008 /* Not a valid range
1009 * Send the problem up to do_page_fault
1010 */
Li Zhongba12eed2013-05-13 16:16:41 +00001011 rc = 1;
1012 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001014 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001016 /* Bad address. */
1017 if (!vsid) {
1018 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001019 rc = 1;
1020 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001021 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001022 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001024 if (pgdir == NULL) {
1025 rc = 1;
1026 goto bail;
1027 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001029 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001030 tmp = cpumask_of(smp_processor_id());
1031 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 local = 1;
1033
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001034#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001035 /* If we use 4K pages and our psize is not 4K, then we might
1036 * be hitting a special driver mapping, and need to align the
1037 * address before we fetch the PTE.
1038 *
1039 * It could also be a hugepage mapping, in which case this is
1040 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001041 */
1042 if (psize != MMU_PAGE_4K)
1043 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1044#endif /* CONFIG_PPC_64K_PAGES */
1045
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001046 /* Get PTE and page size from page tables */
David Gibsona4fe3ce2009-10-26 19:24:31 +00001047 ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001048 if (ptep == NULL || !pte_present(*ptep)) {
1049 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001050 rc = 1;
1051 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001052 }
1053
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001054 /* Add _PAGE_PRESENT to the required access perm */
1055 access |= _PAGE_PRESENT;
1056
1057 /* Pre-check access permissions (will be re-checked atomically
1058 * in __hash_page_XX but this pre-check is a fast path
1059 */
1060 if (access & ~pte_val(*ptep)) {
1061 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001062 rc = 1;
1063 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001064 }
1065
Li Zhongba12eed2013-05-13 16:16:41 +00001066 if (hugeshift) {
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301067 if (pmd_trans_huge(*(pmd_t *)ptep))
1068 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
1069 trap, local, ssize, psize);
1070#ifdef CONFIG_HUGETLB_PAGE
1071 else
1072 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
1073 local, ssize, hugeshift, psize);
1074#else
1075 else {
1076 /*
1077 * if we have hugeshift, and is not transhuge with
1078 * hugetlb disabled, something is really wrong.
1079 */
1080 rc = 1;
1081 WARN_ON(1);
1082 }
1083#endif
Li Zhongba12eed2013-05-13 16:16:41 +00001084 goto bail;
1085 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001086
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001087#ifndef CONFIG_PPC_64K_PAGES
1088 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1089#else
1090 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1091 pte_val(*(ptep + PTRS_PER_PTE)));
1092#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001093 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001094#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +10001095 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001096 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001097 demote_segment_4k(mm, ea);
1098 psize = MMU_PAGE_4K;
1099 }
1100
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001101 /* If this PTE is non-cacheable and we have restrictions on
1102 * using non cacheable large pages, then we switch to 4k
1103 */
1104 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1105 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1106 if (user_region) {
1107 demote_segment_4k(mm, ea);
1108 psize = MMU_PAGE_4K;
1109 } else if (ea < VMALLOC_END) {
1110 /*
1111 * some driver did a non-cacheable mapping
1112 * in vmalloc space, so switch vmalloc
1113 * to 4k pages
1114 */
1115 printk(KERN_ALERT "Reducing vmalloc segment "
1116 "to 4kB pages because of "
1117 "non-cacheable mapping\n");
1118 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Geert Uytterhoeven1e57ba82007-07-17 02:35:38 +10001119#ifdef CONFIG_SPU_BASE
Benjamin Herrenschmidt94b2a432007-03-10 00:05:37 +01001120 spu_flush_all_slbs(mm);
1121#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001122 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001123 }
1124 if (user_region) {
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001125 if (psize != get_paca_psize(ea)) {
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001126 get_paca()->context = mm->context;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001127 slb_flush_and_rebolt();
1128 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001129 } else if (get_paca()->vmalloc_sllp !=
1130 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1131 get_paca()->vmalloc_sllp =
1132 mmu_psize_defs[mmu_vmalloc_psize].sllp;
Michael Neuling67439b72007-08-03 11:55:39 +10001133 slb_vmalloc_update();
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001134 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001135#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001136
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001137#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001138 if (psize == MMU_PAGE_64K)
Paul Mackerras1189be62007-10-11 20:37:10 +10001139 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001140 else
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001141#endif /* CONFIG_PPC_HAS_HASH_64K */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001142 {
David Gibsona1128f82009-12-16 14:29:56 +00001143 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001144 if (access & spp)
1145 rc = -2;
1146 else
1147 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
1148 local, ssize, spp);
1149 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001150
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001151 /* Dump some info in case of hash insertion failure, they should
1152 * never happen so it is really useful to know if/when they do
1153 */
1154 if (rc == -1)
1155 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001156 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001157#ifndef CONFIG_PPC_64K_PAGES
1158 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1159#else
1160 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1161 pte_val(*(ptep + PTRS_PER_PTE)));
1162#endif
1163 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001164
1165bail:
1166 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001167 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001169EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001171void hash_preload(struct mm_struct *mm, unsigned long ea,
1172 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301174 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001175 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001176 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001177 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001178 unsigned long flags;
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001179 int rc, ssize, local = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001181 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1182
1183#ifdef CONFIG_PPC_MM_SLICES
1184 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001185 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001186 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001187#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001188
1189 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1190 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1191
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001192 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001193 pgdir = mm->pgd;
1194 if (pgdir == NULL)
1195 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301196
1197 /* Get VSID */
1198 ssize = user_segment_size(ea);
1199 vsid = get_vsid(mm->context.id, ea, ssize);
1200 if (!vsid)
1201 return;
1202 /*
1203 * Hash doesn't like irqs. Walking linux page table with irq disabled
1204 * saves us from holding multiple locks.
1205 */
1206 local_irq_save(flags);
1207
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301208 /*
1209 * THP pages use update_mmu_cache_pmd. We don't do
1210 * hash preload there. Hence can ignore THP here
1211 */
1212 ptep = find_linux_pte_or_hugepte(pgdir, ea, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001213 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301214 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001215
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301216 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001217#ifdef CONFIG_PPC_64K_PAGES
1218 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1219 * a 64K kernel), then we don't preload, hash_page() will take
1220 * care of it once we actually try to access the page.
1221 * That way we don't have to duplicate all of the logic for segment
1222 * page size demotion here
1223 */
1224 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301225 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001226#endif /* CONFIG_PPC_64K_PAGES */
1227
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001228 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001229 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001230 local = 1;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001231
1232 /* Hash it in */
1233#ifdef CONFIG_PPC_HAS_HASH_64K
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001234 if (mm->context.user_psize == MMU_PAGE_64K)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001235 rc = __hash_page_64K(ea, access, vsid, ptep, trap, local, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 else
Jon Tollefson5b825832007-05-17 04:43:02 +10001237#endif /* CONFIG_PPC_HAS_HASH_64K */
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001238 rc = __hash_page_4K(ea, access, vsid, ptep, trap, local, ssize,
Michael Neuling1c2c25c2010-11-17 16:32:59 +00001239 subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001240
1241 /* Dump some info in case of hash insertion failure, they should
1242 * never happen so it is really useful to know if/when they do
1243 */
1244 if (rc == -1)
1245 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001246 mm->context.user_psize,
1247 mm->context.user_psize,
1248 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301249out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001250 local_irq_restore(flags);
1251}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001253/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1254 * do not forget to update the assembly call site !
1255 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001256void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Paul Mackerras1189be62007-10-11 20:37:10 +10001257 int local)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001258{
1259 unsigned long hash, index, shift, hidx, slot;
1260
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001261 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1262 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1263 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001264 hidx = __rpte_to_hidx(pte, index);
1265 if (hidx & _PTEIDX_SECONDARY)
1266 hash = ~hash;
1267 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1268 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001269 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301270 /*
1271 * We use same base page size and actual psize, because we don't
1272 * use these functions for hugepage
1273 */
1274 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001275 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001276
1277#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1278 /* Transactions are not aborted by tlbiel, only tlbie.
1279 * Without, syncing a page back to a block device w/ PIO could pick up
1280 * transactional data (bad!) so we force an abort here. Before the
1281 * sync the page will be made read-only, which will flush_hash_page.
1282 * BIG ISSUE here: if the kernel uses a page from userspace without
1283 * unmapping it first, it may see the speculated version.
1284 */
1285 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001286 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001287 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1288 tm_enable();
1289 tm_abort(TM_CAUSE_TLBI);
1290 }
1291#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292}
1293
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001294void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001296 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001297 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001298 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001300 struct ppc64_tlb_batch *batch =
1301 &__get_cpu_var(ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
1303 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001304 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001305 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 }
1307}
1308
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309/*
1310 * low_hash_fault is called when we the low level hash code failed
1311 * to instert a PTE due to an hypervisor error
1312 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001313void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314{
Li Zhongba12eed2013-05-13 16:16:41 +00001315 enum ctx_state prev_state = exception_enter();
1316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001318#ifdef CONFIG_PPC_SUBPAGE_PROT
1319 if (rc == -2)
1320 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1321 else
1322#endif
1323 _exception(SIGBUS, regs, BUS_ADRERR, address);
1324 } else
1325 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001326
1327 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001329
Li Zhongb170bd32013-04-15 16:53:19 +00001330long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1331 unsigned long pa, unsigned long rflags,
1332 unsigned long vflags, int psize, int ssize)
1333{
1334 unsigned long hpte_group;
1335 long slot;
1336
1337repeat:
1338 hpte_group = ((hash & htab_hash_mask) *
1339 HPTES_PER_GROUP) & ~0x7UL;
1340
1341 /* Insert into the hash table, primary slot */
1342 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001343 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001344
1345 /* Primary is full, try the secondary */
1346 if (unlikely(slot == -1)) {
1347 hpte_group = ((~hash & htab_hash_mask) *
1348 HPTES_PER_GROUP) & ~0x7UL;
1349 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1350 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001351 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001352 if (slot == -1) {
1353 if (mftb() & 0x1)
1354 hpte_group = ((hash & htab_hash_mask) *
1355 HPTES_PER_GROUP)&~0x7UL;
1356
1357 ppc_md.hpte_remove(hpte_group);
1358 goto repeat;
1359 }
1360 }
1361
1362 return slot;
1363}
1364
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001365#ifdef CONFIG_DEBUG_PAGEALLOC
1366static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1367{
Li Zhong016af592013-04-15 16:53:20 +00001368 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001369 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001370 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +10001371 unsigned long mode = htab_convert_pte_flags(PAGE_KERNEL);
Li Zhong016af592013-04-15 16:53:20 +00001372 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001373
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001374 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001375
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001376 /* Don't create HPTE entries for bad address */
1377 if (!vsid)
1378 return;
Li Zhong016af592013-04-15 16:53:20 +00001379
1380 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1381 HPTE_V_BOLTED,
1382 mmu_linear_psize, mmu_kernel_ssize);
1383
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001384 BUG_ON (ret < 0);
1385 spin_lock(&linear_map_hash_lock);
1386 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1387 linear_map_hash_slots[lmi] = ret | 0x80;
1388 spin_unlock(&linear_map_hash_lock);
1389}
1390
1391static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1392{
Paul Mackerras1189be62007-10-11 20:37:10 +10001393 unsigned long hash, hidx, slot;
1394 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001395 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001396
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001397 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001398 spin_lock(&linear_map_hash_lock);
1399 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1400 hidx = linear_map_hash_slots[lmi] & 0x7f;
1401 linear_map_hash_slots[lmi] = 0;
1402 spin_unlock(&linear_map_hash_lock);
1403 if (hidx & _PTEIDX_SECONDARY)
1404 hash = ~hash;
1405 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1406 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301407 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1408 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001409}
1410
1411void kernel_map_pages(struct page *page, int numpages, int enable)
1412{
1413 unsigned long flags, vaddr, lmi;
1414 int i;
1415
1416 local_irq_save(flags);
1417 for (i = 0; i < numpages; i++, page++) {
1418 vaddr = (unsigned long)page_address(page);
1419 lmi = __pa(vaddr) >> PAGE_SHIFT;
1420 if (lmi >= linear_map_hash_count)
1421 continue;
1422 if (enable)
1423 kernel_map_linear_page(vaddr, lmi);
1424 else
1425 kernel_unmap_linear_page(vaddr, lmi);
1426 }
1427 local_irq_restore(flags);
1428}
1429#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001430
1431void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1432 phys_addr_t first_memblock_size)
1433{
1434 /* We don't currently support the first MEMBLOCK not mapping 0
1435 * physical on those processors
1436 */
1437 BUG_ON(first_memblock_base != 0);
1438
1439 /* On LPAR systems, the first entry is our RMA region,
1440 * non-LPAR 64-bit hash MMU systems don't have a limitation
1441 * on real mode access, but using the first entry works well
1442 * enough. We also clamp it to 1G to avoid some funky things
1443 * such as RTAS bugs etc...
1444 */
1445 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1446
1447 /* Finally limit subsequent allocations */
1448 memblock_set_current_limit(ppc64_rma_size);
1449}