blob: d152ceca5d37709263c655e9f524ae679744b1db [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100033#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020039#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041#define PFP_UCODE_SIZE 576
42#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050043#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100044#define R700_PFP_UCODE_SIZE 848
45#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050046#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040047#define EVERGREEN_PFP_UCODE_SIZE 1120
48#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040049#define EVERGREEN_RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100050
51/* Firmware Names */
52MODULE_FIRMWARE("radeon/R600_pfp.bin");
53MODULE_FIRMWARE("radeon/R600_me.bin");
54MODULE_FIRMWARE("radeon/RV610_pfp.bin");
55MODULE_FIRMWARE("radeon/RV610_me.bin");
56MODULE_FIRMWARE("radeon/RV630_pfp.bin");
57MODULE_FIRMWARE("radeon/RV630_me.bin");
58MODULE_FIRMWARE("radeon/RV620_pfp.bin");
59MODULE_FIRMWARE("radeon/RV620_me.bin");
60MODULE_FIRMWARE("radeon/RV635_pfp.bin");
61MODULE_FIRMWARE("radeon/RV635_me.bin");
62MODULE_FIRMWARE("radeon/RV670_pfp.bin");
63MODULE_FIRMWARE("radeon/RV670_me.bin");
64MODULE_FIRMWARE("radeon/RS780_pfp.bin");
65MODULE_FIRMWARE("radeon/RS780_me.bin");
66MODULE_FIRMWARE("radeon/RV770_pfp.bin");
67MODULE_FIRMWARE("radeon/RV770_me.bin");
68MODULE_FIRMWARE("radeon/RV730_pfp.bin");
69MODULE_FIRMWARE("radeon/RV730_me.bin");
70MODULE_FIRMWARE("radeon/RV710_pfp.bin");
71MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050072MODULE_FIRMWARE("radeon/R600_rlc.bin");
73MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040074MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
75MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040076MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
78MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
81MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100083MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040084MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100086
87int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020088
Jerome Glisse1a029b72009-10-06 19:04:30 +020089/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090int r600_mc_wait_for_idle(struct radeon_device *rdev);
91void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100092void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -040093void r600_irq_disable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020094
Alex Deucherce8f5372010-05-07 15:10:16 -040095void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -040096{
97 int i;
98
Alex Deucherce8f5372010-05-07 15:10:16 -040099 rdev->pm.dynpm_can_upclock = true;
100 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400101
102 /* power state array is low to high, default is first */
103 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
104 int min_power_state_index = 0;
105
106 if (rdev->pm.num_power_states > 2)
107 min_power_state_index = 1;
108
Alex Deucherce8f5372010-05-07 15:10:16 -0400109 switch (rdev->pm.dynpm_planned_action) {
110 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400111 rdev->pm.requested_power_state_index = min_power_state_index;
112 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400113 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400114 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400115 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400116 if (rdev->pm.current_power_state_index == min_power_state_index) {
117 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400118 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400119 } else {
120 if (rdev->pm.active_crtc_count > 1) {
121 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400122 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400123 continue;
124 else if (i >= rdev->pm.current_power_state_index) {
125 rdev->pm.requested_power_state_index =
126 rdev->pm.current_power_state_index;
127 break;
128 } else {
129 rdev->pm.requested_power_state_index = i;
130 break;
131 }
132 }
133 } else
134 rdev->pm.requested_power_state_index =
135 rdev->pm.current_power_state_index - 1;
136 }
137 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400138 /* don't use the power state if crtcs are active and no display flag is set */
139 if ((rdev->pm.active_crtc_count > 0) &&
140 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
141 clock_info[rdev->pm.requested_clock_mode_index].flags &
142 RADEON_PM_MODE_NO_DISPLAY)) {
143 rdev->pm.requested_power_state_index++;
144 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400145 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400146 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400147 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
148 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400149 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400150 } else {
151 if (rdev->pm.active_crtc_count > 1) {
152 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400153 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400154 continue;
155 else if (i <= rdev->pm.current_power_state_index) {
156 rdev->pm.requested_power_state_index =
157 rdev->pm.current_power_state_index;
158 break;
159 } else {
160 rdev->pm.requested_power_state_index = i;
161 break;
162 }
163 }
164 } else
165 rdev->pm.requested_power_state_index =
166 rdev->pm.current_power_state_index + 1;
167 }
168 rdev->pm.requested_clock_mode_index = 0;
169 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400170 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400171 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
172 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400173 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400174 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400175 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400176 default:
177 DRM_ERROR("Requested mode for not defined action\n");
178 return;
179 }
180 } else {
181 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
182 /* for now just select the first power state and switch between clock modes */
183 /* power state array is low to high, default is first (0) */
184 if (rdev->pm.active_crtc_count > 1) {
185 rdev->pm.requested_power_state_index = -1;
186 /* start at 1 as we don't want the default mode */
187 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400188 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400189 continue;
190 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
191 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
192 rdev->pm.requested_power_state_index = i;
193 break;
194 }
195 }
196 /* if nothing selected, grab the default state. */
197 if (rdev->pm.requested_power_state_index == -1)
198 rdev->pm.requested_power_state_index = 0;
199 } else
200 rdev->pm.requested_power_state_index = 1;
201
Alex Deucherce8f5372010-05-07 15:10:16 -0400202 switch (rdev->pm.dynpm_planned_action) {
203 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400204 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400205 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400206 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400207 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400208 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
209 if (rdev->pm.current_clock_mode_index == 0) {
210 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400211 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400212 } else
213 rdev->pm.requested_clock_mode_index =
214 rdev->pm.current_clock_mode_index - 1;
215 } else {
216 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400217 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 }
Alex Deucherd7311172010-05-03 01:13:14 -0400219 /* don't use the power state if crtcs are active and no display flag is set */
220 if ((rdev->pm.active_crtc_count > 0) &&
221 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
222 clock_info[rdev->pm.requested_clock_mode_index].flags &
223 RADEON_PM_MODE_NO_DISPLAY)) {
224 rdev->pm.requested_clock_mode_index++;
225 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400226 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400227 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400228 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
229 if (rdev->pm.current_clock_mode_index ==
230 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
231 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400232 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400233 } else
234 rdev->pm.requested_clock_mode_index =
235 rdev->pm.current_clock_mode_index + 1;
236 } else {
237 rdev->pm.requested_clock_mode_index =
238 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400239 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400240 }
241 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400242 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400243 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
244 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400245 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400246 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400247 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400248 default:
249 DRM_ERROR("Requested mode for not defined action\n");
250 return;
251 }
252 }
253
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400254 DRM_DEBUG("Requested: e: %d m: %d p: %d\n",
255 rdev->pm.power_state[rdev->pm.requested_power_state_index].
256 clock_info[rdev->pm.requested_clock_mode_index].sclk,
257 rdev->pm.power_state[rdev->pm.requested_power_state_index].
258 clock_info[rdev->pm.requested_clock_mode_index].mclk,
259 rdev->pm.power_state[rdev->pm.requested_power_state_index].
260 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400261}
262
Alex Deucherce8f5372010-05-07 15:10:16 -0400263static int r600_pm_get_type_index(struct radeon_device *rdev,
264 enum radeon_pm_state_type ps_type,
265 int instance)
Alex Deucherbae6b5622010-04-22 13:38:05 -0400266{
Alex Deucherce8f5372010-05-07 15:10:16 -0400267 int i;
268 int found_instance = -1;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400269
Alex Deucherce8f5372010-05-07 15:10:16 -0400270 for (i = 0; i < rdev->pm.num_power_states; i++) {
271 if (rdev->pm.power_state[i].type == ps_type) {
272 found_instance++;
273 if (found_instance == instance)
274 return i;
Alex Deuchera4248162010-04-24 14:50:23 -0400275 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400276 }
277 /* return default if no match */
278 return rdev->pm.default_power_state_index;
279}
Alex Deucherbae6b5622010-04-22 13:38:05 -0400280
Alex Deucherce8f5372010-05-07 15:10:16 -0400281void rs780_pm_init_profile(struct radeon_device *rdev)
282{
283 if (rdev->pm.num_power_states == 2) {
284 /* default */
285 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
286 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
287 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
288 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
289 /* low sh */
290 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
291 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
292 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
293 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400294 /* mid sh */
295 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
296 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
297 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
298 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400299 /* high sh */
300 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
301 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
302 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
304 /* low mh */
305 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
306 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400309 /* mid mh */
310 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
311 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
313 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400314 /* high mh */
315 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
316 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
317 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
319 } else if (rdev->pm.num_power_states == 3) {
320 /* default */
321 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
322 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
323 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
325 /* low sh */
326 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
327 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
328 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400330 /* mid sh */
331 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
332 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
333 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
334 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400335 /* high sh */
336 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
337 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
338 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
339 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
340 /* low mh */
341 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
342 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
343 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
344 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400345 /* mid mh */
346 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
347 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
349 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400350 /* high mh */
351 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
352 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
353 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
354 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
355 } else {
356 /* default */
357 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
358 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
359 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
360 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
361 /* low sh */
362 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
363 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
364 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
365 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400366 /* mid sh */
367 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
368 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
369 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
370 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400371 /* high sh */
372 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
373 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
374 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
375 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
376 /* low mh */
377 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
378 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
379 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
380 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400381 /* mid mh */
382 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
383 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
384 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
385 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400386 /* high mh */
387 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
388 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
389 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
391 }
392}
393
394void r600_pm_init_profile(struct radeon_device *rdev)
395{
396 if (rdev->family == CHIP_R600) {
397 /* XXX */
398 /* default */
399 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
400 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
401 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400402 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400403 /* low sh */
404 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
405 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
406 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400407 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400408 /* mid sh */
409 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
410 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
411 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
412 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400413 /* high sh */
414 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
415 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
416 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400417 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400418 /* low mh */
419 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
420 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
421 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400422 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400423 /* mid mh */
424 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
425 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
426 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
427 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400428 /* high mh */
429 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
430 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
431 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400432 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400433 } else {
434 if (rdev->pm.num_power_states < 4) {
435 /* default */
436 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
437 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
439 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
440 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
442 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
443 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400444 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
445 /* mid sh */
446 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
447 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
448 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
449 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400450 /* high sh */
451 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
452 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
453 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
454 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
455 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400456 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
457 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400458 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400459 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
460 /* low mh */
461 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
462 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
463 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
464 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400465 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400466 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
467 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
468 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
469 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
470 } else {
471 /* default */
472 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
473 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
474 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
475 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
476 /* low sh */
477 if (rdev->flags & RADEON_IS_MOBILITY) {
478 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
479 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
480 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
481 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
482 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400483 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400484 } else {
485 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
486 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
487 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
488 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
489 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400490 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
491 }
492 /* mid sh */
493 if (rdev->flags & RADEON_IS_MOBILITY) {
494 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
495 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
496 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
497 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
498 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
500 } else {
501 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
502 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
503 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
504 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
505 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
506 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400507 }
508 /* high sh */
509 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
510 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
511 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
512 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
513 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
514 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
515 /* low mh */
516 if (rdev->flags & RADEON_IS_MOBILITY) {
517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
518 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
519 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
520 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
521 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400522 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 } else {
524 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
525 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
526 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
527 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
528 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400529 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
530 }
531 /* mid mh */
532 if (rdev->flags & RADEON_IS_MOBILITY) {
533 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
534 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
535 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
536 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
537 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
538 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
539 } else {
540 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
541 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
542 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
543 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
544 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
545 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400546 }
547 /* high mh */
548 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
549 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
550 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
551 r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
Alex Deucherce8f5372010-05-07 15:10:16 -0400552 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
553 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
554 }
555 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400556}
557
Alex Deucher49e02b72010-04-23 17:57:27 -0400558void r600_pm_misc(struct radeon_device *rdev)
559{
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400560 int requested_index = rdev->pm.requested_power_state_index;
561 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
562 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
563
564 if ((voltage->type == VOLTAGE_SW) && voltage->voltage)
565 radeon_atom_set_voltage(rdev, voltage->voltage);
Alex Deucher49e02b72010-04-23 17:57:27 -0400566
567}
568
Alex Deucherdef9ba92010-04-22 12:39:58 -0400569bool r600_gui_idle(struct radeon_device *rdev)
570{
571 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
572 return false;
573 else
574 return true;
575}
576
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500577/* hpd for digital panel detect/disconnect */
578bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
579{
580 bool connected = false;
581
582 if (ASIC_IS_DCE3(rdev)) {
583 switch (hpd) {
584 case RADEON_HPD_1:
585 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_2:
589 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 case RADEON_HPD_3:
593 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
594 connected = true;
595 break;
596 case RADEON_HPD_4:
597 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
598 connected = true;
599 break;
600 /* DCE 3.2 */
601 case RADEON_HPD_5:
602 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
603 connected = true;
604 break;
605 case RADEON_HPD_6:
606 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
607 connected = true;
608 break;
609 default:
610 break;
611 }
612 } else {
613 switch (hpd) {
614 case RADEON_HPD_1:
615 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
616 connected = true;
617 break;
618 case RADEON_HPD_2:
619 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
620 connected = true;
621 break;
622 case RADEON_HPD_3:
623 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
624 connected = true;
625 break;
626 default:
627 break;
628 }
629 }
630 return connected;
631}
632
633void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500634 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500635{
636 u32 tmp;
637 bool connected = r600_hpd_sense(rdev, hpd);
638
639 if (ASIC_IS_DCE3(rdev)) {
640 switch (hpd) {
641 case RADEON_HPD_1:
642 tmp = RREG32(DC_HPD1_INT_CONTROL);
643 if (connected)
644 tmp &= ~DC_HPDx_INT_POLARITY;
645 else
646 tmp |= DC_HPDx_INT_POLARITY;
647 WREG32(DC_HPD1_INT_CONTROL, tmp);
648 break;
649 case RADEON_HPD_2:
650 tmp = RREG32(DC_HPD2_INT_CONTROL);
651 if (connected)
652 tmp &= ~DC_HPDx_INT_POLARITY;
653 else
654 tmp |= DC_HPDx_INT_POLARITY;
655 WREG32(DC_HPD2_INT_CONTROL, tmp);
656 break;
657 case RADEON_HPD_3:
658 tmp = RREG32(DC_HPD3_INT_CONTROL);
659 if (connected)
660 tmp &= ~DC_HPDx_INT_POLARITY;
661 else
662 tmp |= DC_HPDx_INT_POLARITY;
663 WREG32(DC_HPD3_INT_CONTROL, tmp);
664 break;
665 case RADEON_HPD_4:
666 tmp = RREG32(DC_HPD4_INT_CONTROL);
667 if (connected)
668 tmp &= ~DC_HPDx_INT_POLARITY;
669 else
670 tmp |= DC_HPDx_INT_POLARITY;
671 WREG32(DC_HPD4_INT_CONTROL, tmp);
672 break;
673 case RADEON_HPD_5:
674 tmp = RREG32(DC_HPD5_INT_CONTROL);
675 if (connected)
676 tmp &= ~DC_HPDx_INT_POLARITY;
677 else
678 tmp |= DC_HPDx_INT_POLARITY;
679 WREG32(DC_HPD5_INT_CONTROL, tmp);
680 break;
681 /* DCE 3.2 */
682 case RADEON_HPD_6:
683 tmp = RREG32(DC_HPD6_INT_CONTROL);
684 if (connected)
685 tmp &= ~DC_HPDx_INT_POLARITY;
686 else
687 tmp |= DC_HPDx_INT_POLARITY;
688 WREG32(DC_HPD6_INT_CONTROL, tmp);
689 break;
690 default:
691 break;
692 }
693 } else {
694 switch (hpd) {
695 case RADEON_HPD_1:
696 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
697 if (connected)
698 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
699 else
700 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
701 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
702 break;
703 case RADEON_HPD_2:
704 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
705 if (connected)
706 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
707 else
708 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
709 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
710 break;
711 case RADEON_HPD_3:
712 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
713 if (connected)
714 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
715 else
716 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
717 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
718 break;
719 default:
720 break;
721 }
722 }
723}
724
725void r600_hpd_init(struct radeon_device *rdev)
726{
727 struct drm_device *dev = rdev->ddev;
728 struct drm_connector *connector;
729
730 if (ASIC_IS_DCE3(rdev)) {
731 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
732 if (ASIC_IS_DCE32(rdev))
733 tmp |= DC_HPDx_EN;
734
735 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
736 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
737 switch (radeon_connector->hpd.hpd) {
738 case RADEON_HPD_1:
739 WREG32(DC_HPD1_CONTROL, tmp);
740 rdev->irq.hpd[0] = true;
741 break;
742 case RADEON_HPD_2:
743 WREG32(DC_HPD2_CONTROL, tmp);
744 rdev->irq.hpd[1] = true;
745 break;
746 case RADEON_HPD_3:
747 WREG32(DC_HPD3_CONTROL, tmp);
748 rdev->irq.hpd[2] = true;
749 break;
750 case RADEON_HPD_4:
751 WREG32(DC_HPD4_CONTROL, tmp);
752 rdev->irq.hpd[3] = true;
753 break;
754 /* DCE 3.2 */
755 case RADEON_HPD_5:
756 WREG32(DC_HPD5_CONTROL, tmp);
757 rdev->irq.hpd[4] = true;
758 break;
759 case RADEON_HPD_6:
760 WREG32(DC_HPD6_CONTROL, tmp);
761 rdev->irq.hpd[5] = true;
762 break;
763 default:
764 break;
765 }
766 }
767 } else {
768 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
769 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
770 switch (radeon_connector->hpd.hpd) {
771 case RADEON_HPD_1:
772 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
773 rdev->irq.hpd[0] = true;
774 break;
775 case RADEON_HPD_2:
776 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
777 rdev->irq.hpd[1] = true;
778 break;
779 case RADEON_HPD_3:
780 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
781 rdev->irq.hpd[2] = true;
782 break;
783 default:
784 break;
785 }
786 }
787 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100788 if (rdev->irq.installed)
789 r600_irq_set(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500790}
791
792void r600_hpd_fini(struct radeon_device *rdev)
793{
794 struct drm_device *dev = rdev->ddev;
795 struct drm_connector *connector;
796
797 if (ASIC_IS_DCE3(rdev)) {
798 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
799 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
800 switch (radeon_connector->hpd.hpd) {
801 case RADEON_HPD_1:
802 WREG32(DC_HPD1_CONTROL, 0);
803 rdev->irq.hpd[0] = false;
804 break;
805 case RADEON_HPD_2:
806 WREG32(DC_HPD2_CONTROL, 0);
807 rdev->irq.hpd[1] = false;
808 break;
809 case RADEON_HPD_3:
810 WREG32(DC_HPD3_CONTROL, 0);
811 rdev->irq.hpd[2] = false;
812 break;
813 case RADEON_HPD_4:
814 WREG32(DC_HPD4_CONTROL, 0);
815 rdev->irq.hpd[3] = false;
816 break;
817 /* DCE 3.2 */
818 case RADEON_HPD_5:
819 WREG32(DC_HPD5_CONTROL, 0);
820 rdev->irq.hpd[4] = false;
821 break;
822 case RADEON_HPD_6:
823 WREG32(DC_HPD6_CONTROL, 0);
824 rdev->irq.hpd[5] = false;
825 break;
826 default:
827 break;
828 }
829 }
830 } else {
831 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
832 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
833 switch (radeon_connector->hpd.hpd) {
834 case RADEON_HPD_1:
835 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
836 rdev->irq.hpd[0] = false;
837 break;
838 case RADEON_HPD_2:
839 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
840 rdev->irq.hpd[1] = false;
841 break;
842 case RADEON_HPD_3:
843 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
844 rdev->irq.hpd[2] = false;
845 break;
846 default:
847 break;
848 }
849 }
850 }
851}
852
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000854 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200855 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000856void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000858 unsigned i;
859 u32 tmp;
860
Dave Airlie2e98f102010-02-15 15:54:45 +1000861 /* flush hdp cache so updates hit vram */
862 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
863
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000864 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
865 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
866 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
867 for (i = 0; i < rdev->usec_timeout; i++) {
868 /* read MC_STATUS */
869 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
870 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
871 if (tmp == 2) {
872 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
873 return;
874 }
875 if (tmp) {
876 return;
877 }
878 udelay(1);
879 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200880}
881
Jerome Glisse4aac0472009-09-14 18:29:49 +0200882int r600_pcie_gart_init(struct radeon_device *rdev)
883{
884 int r;
885
886 if (rdev->gart.table.vram.robj) {
887 WARN(1, "R600 PCIE GART already initialized.\n");
888 return 0;
889 }
890 /* Initialize common gart structure */
891 r = radeon_gart_init(rdev);
892 if (r)
893 return r;
894 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
895 return radeon_gart_table_vram_alloc(rdev);
896}
897
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000898int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200899{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000900 u32 tmp;
901 int r, i;
902
Jerome Glisse4aac0472009-09-14 18:29:49 +0200903 if (rdev->gart.table.vram.robj == NULL) {
904 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
905 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000906 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200907 r = radeon_gart_table_vram_pin(rdev);
908 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000909 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000910 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000911
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000912 /* Setup L2 cache */
913 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
914 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
915 EFFECTIVE_L2_QUEUE_SIZE(7));
916 WREG32(VM_L2_CNTL2, 0);
917 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
918 /* Setup TLB control */
919 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
920 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
921 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
922 ENABLE_WAIT_L2_QUERY;
923 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
924 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
925 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
926 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
927 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
928 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
929 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
930 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
931 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
932 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
933 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
934 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
935 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
936 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
937 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200938 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000939 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
940 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
941 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
942 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
943 (u32)(rdev->dummy_page.addr >> 12));
944 for (i = 1; i < 7; i++)
945 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
946
947 r600_pcie_gart_tlb_flush(rdev);
948 rdev->gart.ready = true;
949 return 0;
950}
951
952void r600_pcie_gart_disable(struct radeon_device *rdev)
953{
954 u32 tmp;
Jerome Glisse4c788672009-11-20 14:29:23 +0100955 int i, r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000956
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000957 /* Disable all tables */
958 for (i = 0; i < 7; i++)
959 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
960
961 /* Disable L2 cache */
962 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
963 EFFECTIVE_L2_QUEUE_SIZE(7));
964 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
965 /* Setup L1 TLB control */
966 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
967 ENABLE_WAIT_L2_QUERY;
968 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
971 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
972 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
973 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
974 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200982 if (rdev->gart.table.vram.robj) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100983 r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
984 if (likely(r == 0)) {
985 radeon_bo_kunmap(rdev->gart.table.vram.robj);
986 radeon_bo_unpin(rdev->gart.table.vram.robj);
987 radeon_bo_unreserve(rdev->gart.table.vram.robj);
988 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200989 }
990}
991
992void r600_pcie_gart_fini(struct radeon_device *rdev)
993{
Jerome Glissef9274562010-03-17 14:44:29 +0000994 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200995 r600_pcie_gart_disable(rdev);
996 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997}
998
Jerome Glisse1a029b72009-10-06 19:04:30 +0200999void r600_agp_enable(struct radeon_device *rdev)
1000{
1001 u32 tmp;
1002 int i;
1003
1004 /* Setup L2 cache */
1005 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1006 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1007 EFFECTIVE_L2_QUEUE_SIZE(7));
1008 WREG32(VM_L2_CNTL2, 0);
1009 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1010 /* Setup TLB control */
1011 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1012 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1013 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1014 ENABLE_WAIT_L2_QUERY;
1015 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1016 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1017 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1018 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1019 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1023 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1024 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1025 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1026 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1027 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1028 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1029 for (i = 0; i < 7; i++)
1030 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1031}
1032
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001033int r600_mc_wait_for_idle(struct radeon_device *rdev)
1034{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001035 unsigned i;
1036 u32 tmp;
1037
1038 for (i = 0; i < rdev->usec_timeout; i++) {
1039 /* read MC_STATUS */
1040 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1041 if (!tmp)
1042 return 0;
1043 udelay(1);
1044 }
1045 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001046}
1047
Jerome Glissea3c19452009-10-01 18:02:13 +02001048static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049{
Jerome Glissea3c19452009-10-01 18:02:13 +02001050 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001051 u32 tmp;
1052 int i, j;
1053
1054 /* Initialize HDP */
1055 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1056 WREG32((0x2c14 + j), 0x00000000);
1057 WREG32((0x2c18 + j), 0x00000000);
1058 WREG32((0x2c1c + j), 0x00000000);
1059 WREG32((0x2c20 + j), 0x00000000);
1060 WREG32((0x2c24 + j), 0x00000000);
1061 }
1062 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1063
Jerome Glissea3c19452009-10-01 18:02:13 +02001064 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001065 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001066 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001067 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001068 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001069 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001070 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001071 if (rdev->flags & RADEON_IS_AGP) {
1072 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1073 /* VRAM before AGP */
1074 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1075 rdev->mc.vram_start >> 12);
1076 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1077 rdev->mc.gtt_end >> 12);
1078 } else {
1079 /* VRAM after AGP */
1080 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1081 rdev->mc.gtt_start >> 12);
1082 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1083 rdev->mc.vram_end >> 12);
1084 }
1085 } else {
1086 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1087 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1088 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001090 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001091 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1092 WREG32(MC_VM_FB_LOCATION, tmp);
1093 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1094 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse1a029b72009-10-06 19:04:30 +02001095 WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001096 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001097 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1098 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001099 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1100 } else {
1101 WREG32(MC_VM_AGP_BASE, 0);
1102 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1103 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1104 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001105 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001106 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001107 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001108 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001109 /* we need to own VRAM, so turn off the VGA renderer here
1110 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001111 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001112}
1113
Jerome Glissed594e462010-02-17 21:54:29 +00001114/**
1115 * r600_vram_gtt_location - try to find VRAM & GTT location
1116 * @rdev: radeon device structure holding all necessary informations
1117 * @mc: memory controller structure holding memory informations
1118 *
1119 * Function will place try to place VRAM at same place as in CPU (PCI)
1120 * address space as some GPU seems to have issue when we reprogram at
1121 * different address space.
1122 *
1123 * If there is not enough space to fit the unvisible VRAM after the
1124 * aperture then we limit the VRAM size to the aperture.
1125 *
1126 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1127 * them to be in one from GPU point of view so that we can program GPU to
1128 * catch access outside them (weird GPU policy see ??).
1129 *
1130 * This function will never fails, worst case are limiting VRAM or GTT.
1131 *
1132 * Note: GTT start, end, size should be initialized before calling this
1133 * function on AGP platform.
1134 */
1135void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
1136{
1137 u64 size_bf, size_af;
1138
1139 if (mc->mc_vram_size > 0xE0000000) {
1140 /* leave room for at least 512M GTT */
1141 dev_warn(rdev->dev, "limiting VRAM\n");
1142 mc->real_vram_size = 0xE0000000;
1143 mc->mc_vram_size = 0xE0000000;
1144 }
1145 if (rdev->flags & RADEON_IS_AGP) {
1146 size_bf = mc->gtt_start;
1147 size_af = 0xFFFFFFFF - mc->gtt_end + 1;
1148 if (size_bf > size_af) {
1149 if (mc->mc_vram_size > size_bf) {
1150 dev_warn(rdev->dev, "limiting VRAM\n");
1151 mc->real_vram_size = size_bf;
1152 mc->mc_vram_size = size_bf;
1153 }
1154 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1155 } else {
1156 if (mc->mc_vram_size > size_af) {
1157 dev_warn(rdev->dev, "limiting VRAM\n");
1158 mc->real_vram_size = size_af;
1159 mc->mc_vram_size = size_af;
1160 }
1161 mc->vram_start = mc->gtt_end;
1162 }
1163 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1164 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1165 mc->mc_vram_size >> 20, mc->vram_start,
1166 mc->vram_end, mc->real_vram_size >> 20);
1167 } else {
1168 u64 base = 0;
1169 if (rdev->flags & RADEON_IS_IGP)
1170 base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
1171 radeon_vram_location(rdev, &rdev->mc, base);
1172 radeon_gtt_location(rdev, mc);
1173 }
1174}
1175
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001176int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001177{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001178 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001179 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001180
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001181 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001182 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001183 tmp = RREG32(RAMCFG);
1184 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001185 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001186 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187 chansize = 64;
1188 } else {
1189 chansize = 32;
1190 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001191 tmp = RREG32(CHMAP);
1192 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1193 case 0:
1194 default:
1195 numchan = 1;
1196 break;
1197 case 1:
1198 numchan = 2;
1199 break;
1200 case 2:
1201 numchan = 4;
1202 break;
1203 case 3:
1204 numchan = 8;
1205 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001206 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001207 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001208 /* Could aper size report 0 ? */
1209 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
1210 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001211 /* Setup GPU memory space */
1212 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1213 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001214 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001215 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001216
Alex Deucher06b64762010-01-05 11:27:29 -05001217 if (rdev->flags & RADEON_IS_IGP)
1218 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001219 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001220 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221}
1222
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001223/* We doesn't check that the GPU really needs a reset we simply do the
1224 * reset, it's up to the caller to determine if the GPU needs one. We
1225 * might add an helper function to check that.
1226 */
1227int r600_gpu_soft_reset(struct radeon_device *rdev)
1228{
Jerome Glissea3c19452009-10-01 18:02:13 +02001229 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001230 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1231 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1232 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1233 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1234 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1235 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1236 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1237 S_008010_GUI_ACTIVE(1);
1238 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1239 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1240 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1241 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1242 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1243 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1244 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1245 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001246 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001247
Jerome Glisse1a029b72009-10-06 19:04:30 +02001248 dev_info(rdev->dev, "GPU softreset \n");
1249 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1250 RREG32(R_008010_GRBM_STATUS));
1251 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001252 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +02001253 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1254 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001255 rv515_mc_stop(rdev, &save);
1256 if (r600_mc_wait_for_idle(rdev)) {
1257 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1258 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001259 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001260 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001261 /* Check if any of the rendering block is busy and reset it */
1262 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1263 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001264 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001265 S_008020_SOFT_RESET_DB(1) |
1266 S_008020_SOFT_RESET_CB(1) |
1267 S_008020_SOFT_RESET_PA(1) |
1268 S_008020_SOFT_RESET_SC(1) |
1269 S_008020_SOFT_RESET_SMX(1) |
1270 S_008020_SOFT_RESET_SPI(1) |
1271 S_008020_SOFT_RESET_SX(1) |
1272 S_008020_SOFT_RESET_SH(1) |
1273 S_008020_SOFT_RESET_TC(1) |
1274 S_008020_SOFT_RESET_TA(1) |
1275 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001276 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001277 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001278 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001279 RREG32(R_008020_GRBM_SOFT_RESET);
1280 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001281 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001282 }
1283 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001284 tmp = S_008020_SOFT_RESET_CP(1);
1285 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1286 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001287 RREG32(R_008020_GRBM_SOFT_RESET);
1288 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001289 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001290 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001291 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001292 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1293 RREG32(R_008010_GRBM_STATUS));
1294 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1295 RREG32(R_008014_GRBM_STATUS2));
1296 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1297 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001298 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001299 return 0;
1300}
1301
Jerome Glisse225758d2010-03-09 14:45:10 +00001302bool r600_gpu_is_lockup(struct radeon_device *rdev)
1303{
1304 u32 srbm_status;
1305 u32 grbm_status;
1306 u32 grbm_status2;
1307 int r;
1308
1309 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1310 grbm_status = RREG32(R_008010_GRBM_STATUS);
1311 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1312 if (!G_008010_GUI_ACTIVE(grbm_status)) {
1313 r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
1314 return false;
1315 }
1316 /* force CP activities */
1317 r = radeon_ring_lock(rdev, 2);
1318 if (!r) {
1319 /* PACKET2 NOP */
1320 radeon_ring_write(rdev, 0x80000000);
1321 radeon_ring_write(rdev, 0x80000000);
1322 radeon_ring_unlock_commit(rdev);
1323 }
1324 rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
1325 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
1326}
1327
Jerome Glissea2d07b72010-03-09 14:45:11 +00001328int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001329{
1330 return r600_gpu_soft_reset(rdev);
1331}
1332
1333static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
1334 u32 num_backends,
1335 u32 backend_disable_mask)
1336{
1337 u32 backend_map = 0;
1338 u32 enabled_backends_mask;
1339 u32 enabled_backends_count;
1340 u32 cur_pipe;
1341 u32 swizzle_pipe[R6XX_MAX_PIPES];
1342 u32 cur_backend;
1343 u32 i;
1344
1345 if (num_tile_pipes > R6XX_MAX_PIPES)
1346 num_tile_pipes = R6XX_MAX_PIPES;
1347 if (num_tile_pipes < 1)
1348 num_tile_pipes = 1;
1349 if (num_backends > R6XX_MAX_BACKENDS)
1350 num_backends = R6XX_MAX_BACKENDS;
1351 if (num_backends < 1)
1352 num_backends = 1;
1353
1354 enabled_backends_mask = 0;
1355 enabled_backends_count = 0;
1356 for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
1357 if (((backend_disable_mask >> i) & 1) == 0) {
1358 enabled_backends_mask |= (1 << i);
1359 ++enabled_backends_count;
1360 }
1361 if (enabled_backends_count == num_backends)
1362 break;
1363 }
1364
1365 if (enabled_backends_count == 0) {
1366 enabled_backends_mask = 1;
1367 enabled_backends_count = 1;
1368 }
1369
1370 if (enabled_backends_count != num_backends)
1371 num_backends = enabled_backends_count;
1372
1373 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
1374 switch (num_tile_pipes) {
1375 case 1:
1376 swizzle_pipe[0] = 0;
1377 break;
1378 case 2:
1379 swizzle_pipe[0] = 0;
1380 swizzle_pipe[1] = 1;
1381 break;
1382 case 3:
1383 swizzle_pipe[0] = 0;
1384 swizzle_pipe[1] = 1;
1385 swizzle_pipe[2] = 2;
1386 break;
1387 case 4:
1388 swizzle_pipe[0] = 0;
1389 swizzle_pipe[1] = 1;
1390 swizzle_pipe[2] = 2;
1391 swizzle_pipe[3] = 3;
1392 break;
1393 case 5:
1394 swizzle_pipe[0] = 0;
1395 swizzle_pipe[1] = 1;
1396 swizzle_pipe[2] = 2;
1397 swizzle_pipe[3] = 3;
1398 swizzle_pipe[4] = 4;
1399 break;
1400 case 6:
1401 swizzle_pipe[0] = 0;
1402 swizzle_pipe[1] = 2;
1403 swizzle_pipe[2] = 4;
1404 swizzle_pipe[3] = 5;
1405 swizzle_pipe[4] = 1;
1406 swizzle_pipe[5] = 3;
1407 break;
1408 case 7:
1409 swizzle_pipe[0] = 0;
1410 swizzle_pipe[1] = 2;
1411 swizzle_pipe[2] = 4;
1412 swizzle_pipe[3] = 6;
1413 swizzle_pipe[4] = 1;
1414 swizzle_pipe[5] = 3;
1415 swizzle_pipe[6] = 5;
1416 break;
1417 case 8:
1418 swizzle_pipe[0] = 0;
1419 swizzle_pipe[1] = 2;
1420 swizzle_pipe[2] = 4;
1421 swizzle_pipe[3] = 6;
1422 swizzle_pipe[4] = 1;
1423 swizzle_pipe[5] = 3;
1424 swizzle_pipe[6] = 5;
1425 swizzle_pipe[7] = 7;
1426 break;
1427 }
1428
1429 cur_backend = 0;
1430 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1431 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1432 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1433
1434 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
1435
1436 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1437 }
1438
1439 return backend_map;
1440}
1441
1442int r600_count_pipe_bits(uint32_t val)
1443{
1444 int i, ret = 0;
1445
1446 for (i = 0; i < 32; i++) {
1447 ret += val & 1;
1448 val >>= 1;
1449 }
1450 return ret;
1451}
1452
1453void r600_gpu_init(struct radeon_device *rdev)
1454{
1455 u32 tiling_config;
1456 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001457 u32 backend_map;
1458 u32 cc_rb_backend_disable;
1459 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001460 u32 tmp;
1461 int i, j;
1462 u32 sq_config;
1463 u32 sq_gpr_resource_mgmt_1 = 0;
1464 u32 sq_gpr_resource_mgmt_2 = 0;
1465 u32 sq_thread_resource_mgmt = 0;
1466 u32 sq_stack_resource_mgmt_1 = 0;
1467 u32 sq_stack_resource_mgmt_2 = 0;
1468
1469 /* FIXME: implement */
1470 switch (rdev->family) {
1471 case CHIP_R600:
1472 rdev->config.r600.max_pipes = 4;
1473 rdev->config.r600.max_tile_pipes = 8;
1474 rdev->config.r600.max_simds = 4;
1475 rdev->config.r600.max_backends = 4;
1476 rdev->config.r600.max_gprs = 256;
1477 rdev->config.r600.max_threads = 192;
1478 rdev->config.r600.max_stack_entries = 256;
1479 rdev->config.r600.max_hw_contexts = 8;
1480 rdev->config.r600.max_gs_threads = 16;
1481 rdev->config.r600.sx_max_export_size = 128;
1482 rdev->config.r600.sx_max_export_pos_size = 16;
1483 rdev->config.r600.sx_max_export_smx_size = 128;
1484 rdev->config.r600.sq_num_cf_insts = 2;
1485 break;
1486 case CHIP_RV630:
1487 case CHIP_RV635:
1488 rdev->config.r600.max_pipes = 2;
1489 rdev->config.r600.max_tile_pipes = 2;
1490 rdev->config.r600.max_simds = 3;
1491 rdev->config.r600.max_backends = 1;
1492 rdev->config.r600.max_gprs = 128;
1493 rdev->config.r600.max_threads = 192;
1494 rdev->config.r600.max_stack_entries = 128;
1495 rdev->config.r600.max_hw_contexts = 8;
1496 rdev->config.r600.max_gs_threads = 4;
1497 rdev->config.r600.sx_max_export_size = 128;
1498 rdev->config.r600.sx_max_export_pos_size = 16;
1499 rdev->config.r600.sx_max_export_smx_size = 128;
1500 rdev->config.r600.sq_num_cf_insts = 2;
1501 break;
1502 case CHIP_RV610:
1503 case CHIP_RV620:
1504 case CHIP_RS780:
1505 case CHIP_RS880:
1506 rdev->config.r600.max_pipes = 1;
1507 rdev->config.r600.max_tile_pipes = 1;
1508 rdev->config.r600.max_simds = 2;
1509 rdev->config.r600.max_backends = 1;
1510 rdev->config.r600.max_gprs = 128;
1511 rdev->config.r600.max_threads = 192;
1512 rdev->config.r600.max_stack_entries = 128;
1513 rdev->config.r600.max_hw_contexts = 4;
1514 rdev->config.r600.max_gs_threads = 4;
1515 rdev->config.r600.sx_max_export_size = 128;
1516 rdev->config.r600.sx_max_export_pos_size = 16;
1517 rdev->config.r600.sx_max_export_smx_size = 128;
1518 rdev->config.r600.sq_num_cf_insts = 1;
1519 break;
1520 case CHIP_RV670:
1521 rdev->config.r600.max_pipes = 4;
1522 rdev->config.r600.max_tile_pipes = 4;
1523 rdev->config.r600.max_simds = 4;
1524 rdev->config.r600.max_backends = 4;
1525 rdev->config.r600.max_gprs = 192;
1526 rdev->config.r600.max_threads = 192;
1527 rdev->config.r600.max_stack_entries = 256;
1528 rdev->config.r600.max_hw_contexts = 8;
1529 rdev->config.r600.max_gs_threads = 16;
1530 rdev->config.r600.sx_max_export_size = 128;
1531 rdev->config.r600.sx_max_export_pos_size = 16;
1532 rdev->config.r600.sx_max_export_smx_size = 128;
1533 rdev->config.r600.sq_num_cf_insts = 2;
1534 break;
1535 default:
1536 break;
1537 }
1538
1539 /* Initialize HDP */
1540 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1541 WREG32((0x2c14 + j), 0x00000000);
1542 WREG32((0x2c18 + j), 0x00000000);
1543 WREG32((0x2c1c + j), 0x00000000);
1544 WREG32((0x2c20 + j), 0x00000000);
1545 WREG32((0x2c24 + j), 0x00000000);
1546 }
1547
1548 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1549
1550 /* Setup tiling */
1551 tiling_config = 0;
1552 ramcfg = RREG32(RAMCFG);
1553 switch (rdev->config.r600.max_tile_pipes) {
1554 case 1:
1555 tiling_config |= PIPE_TILING(0);
1556 break;
1557 case 2:
1558 tiling_config |= PIPE_TILING(1);
1559 break;
1560 case 4:
1561 tiling_config |= PIPE_TILING(2);
1562 break;
1563 case 8:
1564 tiling_config |= PIPE_TILING(3);
1565 break;
1566 default:
1567 break;
1568 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001569 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001570 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001571 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
1572 tiling_config |= GROUP_SIZE(0);
Jerome Glisse961fb592010-02-10 22:30:05 +00001573 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001574 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1575 if (tmp > 3) {
1576 tiling_config |= ROW_TILING(3);
1577 tiling_config |= SAMPLE_SPLIT(3);
1578 } else {
1579 tiling_config |= ROW_TILING(tmp);
1580 tiling_config |= SAMPLE_SPLIT(tmp);
1581 }
1582 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001583
1584 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1585 cc_rb_backend_disable |=
1586 BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
1587
1588 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
1589 cc_gc_shader_pipe_config |=
1590 INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
1591 cc_gc_shader_pipe_config |=
1592 INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
1593
1594 backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
1595 (R6XX_MAX_BACKENDS -
1596 r600_count_pipe_bits((cc_rb_backend_disable &
1597 R6XX_MAX_BACKENDS_MASK) >> 16)),
1598 (cc_rb_backend_disable >> 16));
1599
1600 tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001601 WREG32(GB_TILING_CONFIG, tiling_config);
1602 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1603 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1604
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001605 /* Setup pipes */
Alex Deucherd03f5d52010-02-19 16:22:31 -05001606 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1607 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -05001608 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001609
Alex Deucherd03f5d52010-02-19 16:22:31 -05001610 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001611 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1612 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1613
1614 /* Setup some CP states */
1615 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1616 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1617
1618 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1619 SYNC_WALKER | SYNC_ALIGNER));
1620 /* Setup various GPU states */
1621 if (rdev->family == CHIP_RV670)
1622 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1623
1624 tmp = RREG32(SX_DEBUG_1);
1625 tmp |= SMX_EVENT_RELEASE;
1626 if ((rdev->family > CHIP_R600))
1627 tmp |= ENABLE_NEW_SMX_ADDRESS;
1628 WREG32(SX_DEBUG_1, tmp);
1629
1630 if (((rdev->family) == CHIP_R600) ||
1631 ((rdev->family) == CHIP_RV630) ||
1632 ((rdev->family) == CHIP_RV610) ||
1633 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001634 ((rdev->family) == CHIP_RS780) ||
1635 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001636 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1637 } else {
1638 WREG32(DB_DEBUG, 0);
1639 }
1640 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1641 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1642
1643 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1644 WREG32(VGT_NUM_INSTANCES, 0);
1645
1646 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1647 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1648
1649 tmp = RREG32(SQ_MS_FIFO_SIZES);
1650 if (((rdev->family) == CHIP_RV610) ||
1651 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001652 ((rdev->family) == CHIP_RS780) ||
1653 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001654 tmp = (CACHE_FIFO_SIZE(0xa) |
1655 FETCH_FIFO_HIWATER(0xa) |
1656 DONE_FIFO_HIWATER(0xe0) |
1657 ALU_UPDATE_FIFO_HIWATER(0x8));
1658 } else if (((rdev->family) == CHIP_R600) ||
1659 ((rdev->family) == CHIP_RV630)) {
1660 tmp &= ~DONE_FIFO_HIWATER(0xff);
1661 tmp |= DONE_FIFO_HIWATER(0x4);
1662 }
1663 WREG32(SQ_MS_FIFO_SIZES, tmp);
1664
1665 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1666 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1667 */
1668 sq_config = RREG32(SQ_CONFIG);
1669 sq_config &= ~(PS_PRIO(3) |
1670 VS_PRIO(3) |
1671 GS_PRIO(3) |
1672 ES_PRIO(3));
1673 sq_config |= (DX9_CONSTS |
1674 VC_ENABLE |
1675 PS_PRIO(0) |
1676 VS_PRIO(1) |
1677 GS_PRIO(2) |
1678 ES_PRIO(3));
1679
1680 if ((rdev->family) == CHIP_R600) {
1681 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1682 NUM_VS_GPRS(124) |
1683 NUM_CLAUSE_TEMP_GPRS(4));
1684 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1685 NUM_ES_GPRS(0));
1686 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1687 NUM_VS_THREADS(48) |
1688 NUM_GS_THREADS(4) |
1689 NUM_ES_THREADS(4));
1690 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1691 NUM_VS_STACK_ENTRIES(128));
1692 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1693 NUM_ES_STACK_ENTRIES(0));
1694 } else if (((rdev->family) == CHIP_RV610) ||
1695 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001696 ((rdev->family) == CHIP_RS780) ||
1697 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001698 /* no vertex cache */
1699 sq_config &= ~VC_ENABLE;
1700
1701 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1702 NUM_VS_GPRS(44) |
1703 NUM_CLAUSE_TEMP_GPRS(2));
1704 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1705 NUM_ES_GPRS(17));
1706 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1707 NUM_VS_THREADS(78) |
1708 NUM_GS_THREADS(4) |
1709 NUM_ES_THREADS(31));
1710 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1711 NUM_VS_STACK_ENTRIES(40));
1712 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1713 NUM_ES_STACK_ENTRIES(16));
1714 } else if (((rdev->family) == CHIP_RV630) ||
1715 ((rdev->family) == CHIP_RV635)) {
1716 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1717 NUM_VS_GPRS(44) |
1718 NUM_CLAUSE_TEMP_GPRS(2));
1719 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1720 NUM_ES_GPRS(18));
1721 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1722 NUM_VS_THREADS(78) |
1723 NUM_GS_THREADS(4) |
1724 NUM_ES_THREADS(31));
1725 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1726 NUM_VS_STACK_ENTRIES(40));
1727 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1728 NUM_ES_STACK_ENTRIES(16));
1729 } else if ((rdev->family) == CHIP_RV670) {
1730 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1731 NUM_VS_GPRS(44) |
1732 NUM_CLAUSE_TEMP_GPRS(2));
1733 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1734 NUM_ES_GPRS(17));
1735 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1736 NUM_VS_THREADS(78) |
1737 NUM_GS_THREADS(4) |
1738 NUM_ES_THREADS(31));
1739 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1740 NUM_VS_STACK_ENTRIES(64));
1741 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1742 NUM_ES_STACK_ENTRIES(64));
1743 }
1744
1745 WREG32(SQ_CONFIG, sq_config);
1746 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1747 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1748 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1749 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1750 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1751
1752 if (((rdev->family) == CHIP_RV610) ||
1753 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001754 ((rdev->family) == CHIP_RS780) ||
1755 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001756 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1757 } else {
1758 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1759 }
1760
1761 /* More default values. 2D/3D driver should adjust as needed */
1762 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1763 S1_X(0x4) | S1_Y(0xc)));
1764 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1765 S1_X(0x2) | S1_Y(0x2) |
1766 S2_X(0xa) | S2_Y(0x6) |
1767 S3_X(0x6) | S3_Y(0xa)));
1768 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1769 S1_X(0x4) | S1_Y(0xc) |
1770 S2_X(0x1) | S2_Y(0x6) |
1771 S3_X(0xa) | S3_Y(0xe)));
1772 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1773 S5_X(0x0) | S5_Y(0x0) |
1774 S6_X(0xb) | S6_Y(0x4) |
1775 S7_X(0x7) | S7_Y(0x8)));
1776
1777 WREG32(VGT_STRMOUT_EN, 0);
1778 tmp = rdev->config.r600.max_pipes * 16;
1779 switch (rdev->family) {
1780 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001781 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001782 case CHIP_RS780:
1783 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001784 tmp += 32;
1785 break;
1786 case CHIP_RV670:
1787 tmp += 128;
1788 break;
1789 default:
1790 break;
1791 }
1792 if (tmp > 256) {
1793 tmp = 256;
1794 }
1795 WREG32(VGT_ES_PER_GS, 128);
1796 WREG32(VGT_GS_PER_ES, tmp);
1797 WREG32(VGT_GS_PER_VS, 2);
1798 WREG32(VGT_GS_VERTEX_REUSE, 16);
1799
1800 /* more default values. 2D/3D driver should adjust as needed */
1801 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1802 WREG32(VGT_STRMOUT_EN, 0);
1803 WREG32(SX_MISC, 0);
1804 WREG32(PA_SC_MODE_CNTL, 0);
1805 WREG32(PA_SC_AA_CONFIG, 0);
1806 WREG32(PA_SC_LINE_STIPPLE, 0);
1807 WREG32(SPI_INPUT_Z, 0);
1808 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1809 WREG32(CB_COLOR7_FRAG, 0);
1810
1811 /* Clear render buffer base addresses */
1812 WREG32(CB_COLOR0_BASE, 0);
1813 WREG32(CB_COLOR1_BASE, 0);
1814 WREG32(CB_COLOR2_BASE, 0);
1815 WREG32(CB_COLOR3_BASE, 0);
1816 WREG32(CB_COLOR4_BASE, 0);
1817 WREG32(CB_COLOR5_BASE, 0);
1818 WREG32(CB_COLOR6_BASE, 0);
1819 WREG32(CB_COLOR7_BASE, 0);
1820 WREG32(CB_COLOR7_FRAG, 0);
1821
1822 switch (rdev->family) {
1823 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001824 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001825 case CHIP_RS780:
1826 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001827 tmp = TC_L2_SIZE(8);
1828 break;
1829 case CHIP_RV630:
1830 case CHIP_RV635:
1831 tmp = TC_L2_SIZE(4);
1832 break;
1833 case CHIP_R600:
1834 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1835 break;
1836 default:
1837 tmp = TC_L2_SIZE(0);
1838 break;
1839 }
1840 WREG32(TC_CNTL, tmp);
1841
1842 tmp = RREG32(HDP_HOST_PATH_CNTL);
1843 WREG32(HDP_HOST_PATH_CNTL, tmp);
1844
1845 tmp = RREG32(ARB_POP);
1846 tmp |= ENABLE_TC128;
1847 WREG32(ARB_POP, tmp);
1848
1849 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1850 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1851 NUM_CLIP_SEQ(3)));
1852 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1853}
1854
1855
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001856/*
1857 * Indirect registers accessor
1858 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001859u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001860{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001861 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001862
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001863 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1864 (void)RREG32(PCIE_PORT_INDEX);
1865 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001866 return r;
1867}
1868
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001869void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001870{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001871 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1872 (void)RREG32(PCIE_PORT_INDEX);
1873 WREG32(PCIE_PORT_DATA, (v));
1874 (void)RREG32(PCIE_PORT_DATA);
1875}
1876
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001877/*
1878 * CP & Ring
1879 */
1880void r600_cp_stop(struct radeon_device *rdev)
1881{
1882 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1883}
1884
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001885int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001886{
1887 struct platform_device *pdev;
1888 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001889 const char *rlc_chip_name;
1890 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001891 char fw_name[30];
1892 int err;
1893
1894 DRM_DEBUG("\n");
1895
1896 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1897 err = IS_ERR(pdev);
1898 if (err) {
1899 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1900 return -EINVAL;
1901 }
1902
1903 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001904 case CHIP_R600:
1905 chip_name = "R600";
1906 rlc_chip_name = "R600";
1907 break;
1908 case CHIP_RV610:
1909 chip_name = "RV610";
1910 rlc_chip_name = "R600";
1911 break;
1912 case CHIP_RV630:
1913 chip_name = "RV630";
1914 rlc_chip_name = "R600";
1915 break;
1916 case CHIP_RV620:
1917 chip_name = "RV620";
1918 rlc_chip_name = "R600";
1919 break;
1920 case CHIP_RV635:
1921 chip_name = "RV635";
1922 rlc_chip_name = "R600";
1923 break;
1924 case CHIP_RV670:
1925 chip_name = "RV670";
1926 rlc_chip_name = "R600";
1927 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001928 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001929 case CHIP_RS880:
1930 chip_name = "RS780";
1931 rlc_chip_name = "R600";
1932 break;
1933 case CHIP_RV770:
1934 chip_name = "RV770";
1935 rlc_chip_name = "R700";
1936 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001937 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001938 case CHIP_RV740:
1939 chip_name = "RV730";
1940 rlc_chip_name = "R700";
1941 break;
1942 case CHIP_RV710:
1943 chip_name = "RV710";
1944 rlc_chip_name = "R700";
1945 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04001946 case CHIP_CEDAR:
1947 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04001948 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04001949 break;
1950 case CHIP_REDWOOD:
1951 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04001952 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04001953 break;
1954 case CHIP_JUNIPER:
1955 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04001956 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04001957 break;
1958 case CHIP_CYPRESS:
1959 case CHIP_HEMLOCK:
1960 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04001961 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04001962 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001963 default: BUG();
1964 }
1965
Alex Deucherfe251e22010-03-24 13:36:43 -04001966 if (rdev->family >= CHIP_CEDAR) {
1967 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
1968 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04001969 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04001970 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001971 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
1972 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001973 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001974 } else {
1975 pfp_req_size = PFP_UCODE_SIZE * 4;
1976 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001977 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001978 }
1979
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001980 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001981
1982 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
1983 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
1984 if (err)
1985 goto out;
1986 if (rdev->pfp_fw->size != pfp_req_size) {
1987 printk(KERN_ERR
1988 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
1989 rdev->pfp_fw->size, fw_name);
1990 err = -EINVAL;
1991 goto out;
1992 }
1993
1994 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
1995 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
1996 if (err)
1997 goto out;
1998 if (rdev->me_fw->size != me_req_size) {
1999 printk(KERN_ERR
2000 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2001 rdev->me_fw->size, fw_name);
2002 err = -EINVAL;
2003 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002004
2005 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2006 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2007 if (err)
2008 goto out;
2009 if (rdev->rlc_fw->size != rlc_req_size) {
2010 printk(KERN_ERR
2011 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2012 rdev->rlc_fw->size, fw_name);
2013 err = -EINVAL;
2014 }
2015
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002016out:
2017 platform_device_unregister(pdev);
2018
2019 if (err) {
2020 if (err != -EINVAL)
2021 printk(KERN_ERR
2022 "r600_cp: Failed to load firmware \"%s\"\n",
2023 fw_name);
2024 release_firmware(rdev->pfp_fw);
2025 rdev->pfp_fw = NULL;
2026 release_firmware(rdev->me_fw);
2027 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002028 release_firmware(rdev->rlc_fw);
2029 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002030 }
2031 return err;
2032}
2033
2034static int r600_cp_load_microcode(struct radeon_device *rdev)
2035{
2036 const __be32 *fw_data;
2037 int i;
2038
2039 if (!rdev->me_fw || !rdev->pfp_fw)
2040 return -EINVAL;
2041
2042 r600_cp_stop(rdev);
2043
2044 WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
2045
2046 /* Reset cp */
2047 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2048 RREG32(GRBM_SOFT_RESET);
2049 mdelay(15);
2050 WREG32(GRBM_SOFT_RESET, 0);
2051
2052 WREG32(CP_ME_RAM_WADDR, 0);
2053
2054 fw_data = (const __be32 *)rdev->me_fw->data;
2055 WREG32(CP_ME_RAM_WADDR, 0);
2056 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2057 WREG32(CP_ME_RAM_DATA,
2058 be32_to_cpup(fw_data++));
2059
2060 fw_data = (const __be32 *)rdev->pfp_fw->data;
2061 WREG32(CP_PFP_UCODE_ADDR, 0);
2062 for (i = 0; i < PFP_UCODE_SIZE; i++)
2063 WREG32(CP_PFP_UCODE_DATA,
2064 be32_to_cpup(fw_data++));
2065
2066 WREG32(CP_PFP_UCODE_ADDR, 0);
2067 WREG32(CP_ME_RAM_WADDR, 0);
2068 WREG32(CP_ME_RAM_RADDR, 0);
2069 return 0;
2070}
2071
2072int r600_cp_start(struct radeon_device *rdev)
2073{
2074 int r;
2075 uint32_t cp_me;
2076
2077 r = radeon_ring_lock(rdev, 7);
2078 if (r) {
2079 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2080 return r;
2081 }
2082 radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
2083 radeon_ring_write(rdev, 0x1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002084 if (rdev->family >= CHIP_CEDAR) {
2085 radeon_ring_write(rdev, 0x0);
2086 radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
2087 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002088 radeon_ring_write(rdev, 0x0);
2089 radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002090 } else {
2091 radeon_ring_write(rdev, 0x3);
2092 radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002093 }
2094 radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2095 radeon_ring_write(rdev, 0);
2096 radeon_ring_write(rdev, 0);
2097 radeon_ring_unlock_commit(rdev);
2098
2099 cp_me = 0xff;
2100 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2101 return 0;
2102}
2103
2104int r600_cp_resume(struct radeon_device *rdev)
2105{
2106 u32 tmp;
2107 u32 rb_bufsz;
2108 int r;
2109
2110 /* Reset cp */
2111 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2112 RREG32(GRBM_SOFT_RESET);
2113 mdelay(15);
2114 WREG32(GRBM_SOFT_RESET, 0);
2115
2116 /* Set ring buffer size */
2117 rb_bufsz = drm_order(rdev->cp.ring_size / 8);
Alex Deucherd6f28932009-11-02 16:01:27 -05002118 tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002119#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002120 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002121#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002122 WREG32(CP_RB_CNTL, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002123 WREG32(CP_SEM_WAIT_TIMER, 0x4);
2124
2125 /* Set the write pointer delay */
2126 WREG32(CP_RB_WPTR_DELAY, 0);
2127
2128 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002129 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2130 WREG32(CP_RB_RPTR_WR, 0);
2131 WREG32(CP_RB_WPTR, 0);
2132 WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
2133 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
2134 mdelay(1);
2135 WREG32(CP_RB_CNTL, tmp);
2136
2137 WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
2138 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2139
2140 rdev->cp.rptr = RREG32(CP_RB_RPTR);
2141 rdev->cp.wptr = RREG32(CP_RB_WPTR);
2142
2143 r600_cp_start(rdev);
2144 rdev->cp.ready = true;
2145 r = radeon_ring_test(rdev);
2146 if (r) {
2147 rdev->cp.ready = false;
2148 return r;
2149 }
2150 return 0;
2151}
2152
2153void r600_cp_commit(struct radeon_device *rdev)
2154{
2155 WREG32(CP_RB_WPTR, rdev->cp.wptr);
2156 (void)RREG32(CP_RB_WPTR);
2157}
2158
2159void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
2160{
2161 u32 rb_bufsz;
2162
2163 /* Align ring size */
2164 rb_bufsz = drm_order(ring_size / 8);
2165 ring_size = (1 << (rb_bufsz + 1)) * 4;
2166 rdev->cp.ring_size = ring_size;
2167 rdev->cp.align_mask = 16 - 1;
2168}
2169
Jerome Glisse655efd32010-02-02 11:51:45 +01002170void r600_cp_fini(struct radeon_device *rdev)
2171{
2172 r600_cp_stop(rdev);
2173 radeon_ring_fini(rdev);
2174}
2175
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002176
2177/*
2178 * GPU scratch registers helpers function.
2179 */
2180void r600_scratch_init(struct radeon_device *rdev)
2181{
2182 int i;
2183
2184 rdev->scratch.num_reg = 7;
2185 for (i = 0; i < rdev->scratch.num_reg; i++) {
2186 rdev->scratch.free[i] = true;
2187 rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
2188 }
2189}
2190
2191int r600_ring_test(struct radeon_device *rdev)
2192{
2193 uint32_t scratch;
2194 uint32_t tmp = 0;
2195 unsigned i;
2196 int r;
2197
2198 r = radeon_scratch_get(rdev, &scratch);
2199 if (r) {
2200 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2201 return r;
2202 }
2203 WREG32(scratch, 0xCAFEDEAD);
2204 r = radeon_ring_lock(rdev, 3);
2205 if (r) {
2206 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2207 radeon_scratch_free(rdev, scratch);
2208 return r;
2209 }
2210 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2211 radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2212 radeon_ring_write(rdev, 0xDEADBEEF);
2213 radeon_ring_unlock_commit(rdev);
2214 for (i = 0; i < rdev->usec_timeout; i++) {
2215 tmp = RREG32(scratch);
2216 if (tmp == 0xDEADBEEF)
2217 break;
2218 DRM_UDELAY(1);
2219 }
2220 if (i < rdev->usec_timeout) {
2221 DRM_INFO("ring test succeeded in %d usecs\n", i);
2222 } else {
2223 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
2224 scratch, tmp);
2225 r = -EINVAL;
2226 }
2227 radeon_scratch_free(rdev, scratch);
2228 return r;
2229}
2230
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002231void r600_wb_disable(struct radeon_device *rdev)
2232{
Jerome Glisse4c788672009-11-20 14:29:23 +01002233 int r;
2234
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002235 WREG32(SCRATCH_UMSK, 0);
2236 if (rdev->wb.wb_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002237 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
2238 if (unlikely(r != 0))
2239 return;
2240 radeon_bo_kunmap(rdev->wb.wb_obj);
2241 radeon_bo_unpin(rdev->wb.wb_obj);
2242 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002243 }
2244}
2245
2246void r600_wb_fini(struct radeon_device *rdev)
2247{
2248 r600_wb_disable(rdev);
2249 if (rdev->wb.wb_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002250 radeon_bo_unref(&rdev->wb.wb_obj);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002251 rdev->wb.wb = NULL;
2252 rdev->wb.wb_obj = NULL;
2253 }
2254}
2255
2256int r600_wb_enable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002257{
2258 int r;
2259
2260 if (rdev->wb.wb_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002261 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
2262 RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002263 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002264 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002265 return r;
2266 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002267 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
2268 if (unlikely(r != 0)) {
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002269 r600_wb_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002270 return r;
2271 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002272 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
2273 &rdev->wb.gpu_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002274 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002275 radeon_bo_unreserve(rdev->wb.wb_obj);
2276 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
2277 r600_wb_fini(rdev);
2278 return r;
2279 }
2280 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
2281 radeon_bo_unreserve(rdev->wb.wb_obj);
2282 if (r) {
2283 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002284 r600_wb_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002285 return r;
2286 }
2287 }
2288 WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
2289 WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
2290 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
2291 WREG32(SCRATCH_UMSK, 0xff);
2292 return 0;
2293}
2294
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002295void r600_fence_ring_emit(struct radeon_device *rdev,
2296 struct radeon_fence *fence)
2297{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002298 /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
Alex Deucher44224c32010-02-04 11:01:52 -05002299
2300 radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
2301 radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
2302 /* wait for 3D idle clean */
2303 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2304 radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2305 radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002306 /* Emit fence sequence & fire IRQ */
2307 radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2308 radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2309 radeon_ring_write(rdev, fence->seq);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002310 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
2311 radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
2312 radeon_ring_write(rdev, RB_INT_STAT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002313}
2314
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002315int r600_copy_blit(struct radeon_device *rdev,
2316 uint64_t src_offset, uint64_t dst_offset,
2317 unsigned num_pages, struct radeon_fence *fence)
2318{
Jerome Glisseff82f052010-01-22 15:19:00 +01002319 int r;
2320
2321 mutex_lock(&rdev->r600_blit.mutex);
2322 rdev->r600_blit.vb_ib = NULL;
2323 r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
2324 if (r) {
2325 if (rdev->r600_blit.vb_ib)
2326 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
2327 mutex_unlock(&rdev->r600_blit.mutex);
2328 return r;
2329 }
Matt Turnera77f1712009-10-14 00:34:41 -04002330 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002331 r600_blit_done_copy(rdev, fence);
Jerome Glisseff82f052010-01-22 15:19:00 +01002332 mutex_unlock(&rdev->r600_blit.mutex);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002333 return 0;
2334}
2335
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002336int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2337 uint32_t tiling_flags, uint32_t pitch,
2338 uint32_t offset, uint32_t obj_size)
2339{
2340 /* FIXME: implement */
2341 return 0;
2342}
2343
2344void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2345{
2346 /* FIXME: implement */
2347}
2348
2349
2350bool r600_card_posted(struct radeon_device *rdev)
2351{
2352 uint32_t reg;
2353
2354 /* first check CRTCs */
2355 reg = RREG32(D1CRTC_CONTROL) |
2356 RREG32(D2CRTC_CONTROL);
2357 if (reg & CRTC_EN)
2358 return true;
2359
2360 /* then check MEM_SIZE, in case the crtcs are off */
2361 if (RREG32(CONFIG_MEMSIZE))
2362 return true;
2363
2364 return false;
2365}
2366
Dave Airliefc30b8e2009-09-18 15:19:37 +10002367int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002368{
2369 int r;
2370
Alex Deucher779720a2009-12-09 19:31:44 -05002371 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2372 r = r600_init_microcode(rdev);
2373 if (r) {
2374 DRM_ERROR("Failed to load firmware!\n");
2375 return r;
2376 }
2377 }
2378
Jerome Glissea3c19452009-10-01 18:02:13 +02002379 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002380 if (rdev->flags & RADEON_IS_AGP) {
2381 r600_agp_enable(rdev);
2382 } else {
2383 r = r600_pcie_gart_enable(rdev);
2384 if (r)
2385 return r;
2386 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002387 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002388 r = r600_blit_init(rdev);
2389 if (r) {
2390 r600_blit_fini(rdev);
2391 rdev->asic->copy = NULL;
2392 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2393 }
Jerome Glisseff82f052010-01-22 15:19:00 +01002394 /* pin copy shader into vram */
2395 if (rdev->r600_blit.shader_obj) {
2396 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2397 if (unlikely(r != 0))
2398 return r;
2399 r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
2400 &rdev->r600_blit.shader_gpu_addr);
2401 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
Alex Deucher7923c612009-12-15 17:15:07 -05002402 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01002403 dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
Alex Deucher7923c612009-12-15 17:15:07 -05002404 return r;
2405 }
2406 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002407 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002408 r = r600_irq_init(rdev);
2409 if (r) {
2410 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2411 radeon_irq_kms_fini(rdev);
2412 return r;
2413 }
2414 r600_irq_set(rdev);
2415
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002416 r = radeon_ring_init(rdev, rdev->cp.ring_size);
2417 if (r)
2418 return r;
2419 r = r600_cp_load_microcode(rdev);
2420 if (r)
2421 return r;
2422 r = r600_cp_resume(rdev);
2423 if (r)
2424 return r;
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002425 /* write back buffer are not vital so don't worry about failure */
2426 r600_wb_enable(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002427 return 0;
2428}
2429
Dave Airlie28d52042009-09-21 14:33:58 +10002430void r600_vga_set_state(struct radeon_device *rdev, bool state)
2431{
2432 uint32_t temp;
2433
2434 temp = RREG32(CONFIG_CNTL);
2435 if (state == false) {
2436 temp &= ~(1<<0);
2437 temp |= (1<<1);
2438 } else {
2439 temp &= ~(1<<1);
2440 }
2441 WREG32(CONFIG_CNTL, temp);
2442}
2443
Dave Airliefc30b8e2009-09-18 15:19:37 +10002444int r600_resume(struct radeon_device *rdev)
2445{
2446 int r;
2447
Jerome Glisse1a029b72009-10-06 19:04:30 +02002448 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2449 * posting will perform necessary task to bring back GPU into good
2450 * shape.
2451 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002452 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002453 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002454 /* Initialize clocks */
2455 r = radeon_clocks_init(rdev);
2456 if (r) {
2457 return r;
2458 }
2459
2460 r = r600_startup(rdev);
2461 if (r) {
2462 DRM_ERROR("r600 startup failed on resume\n");
2463 return r;
2464 }
2465
Jerome Glisse62a8ea32009-10-01 18:02:11 +02002466 r = r600_ib_test(rdev);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002467 if (r) {
2468 DRM_ERROR("radeon: failled testing IB (%d).\n", r);
2469 return r;
2470 }
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002471
2472 r = r600_audio_init(rdev);
2473 if (r) {
2474 DRM_ERROR("radeon: audio resume failed\n");
2475 return r;
2476 }
2477
Dave Airliefc30b8e2009-09-18 15:19:37 +10002478 return r;
2479}
2480
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002481int r600_suspend(struct radeon_device *rdev)
2482{
Jerome Glisse4c788672009-11-20 14:29:23 +01002483 int r;
2484
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002485 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002486 /* FIXME: we should wait for ring to be empty */
2487 r600_cp_stop(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002488 rdev->cp.ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01002489 r600_irq_suspend(rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02002490 r600_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002491 r600_pcie_gart_disable(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +10002492 /* unpin shaders bo */
Jerome Glisse30d2d9a2010-01-13 10:29:27 +01002493 if (rdev->r600_blit.shader_obj) {
2494 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2495 if (!r) {
2496 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2497 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2498 }
2499 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002500 return 0;
2501}
2502
2503/* Plan is to move initialization in that function and use
2504 * helper function so that radeon_device_init pretty much
2505 * do nothing more than calling asic specific function. This
2506 * should also allow to remove a bunch of callback function
2507 * like vram_info.
2508 */
2509int r600_init(struct radeon_device *rdev)
2510{
2511 int r;
2512
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002513 r = radeon_dummy_page_init(rdev);
2514 if (r)
2515 return r;
2516 if (r600_debugfs_mc_info_init(rdev)) {
2517 DRM_ERROR("Failed to register debugfs file for mc !\n");
2518 }
2519 /* This don't do much */
2520 r = radeon_gem_init(rdev);
2521 if (r)
2522 return r;
2523 /* Read BIOS */
2524 if (!radeon_get_bios(rdev)) {
2525 if (ASIC_IS_AVIVO(rdev))
2526 return -EINVAL;
2527 }
2528 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002529 if (!rdev->is_atom_bios) {
2530 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002531 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002532 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002533 r = radeon_atombios_init(rdev);
2534 if (r)
2535 return r;
2536 /* Post card if necessary */
Dave Airlie72542d72009-12-01 14:06:31 +10002537 if (!r600_card_posted(rdev)) {
2538 if (!rdev->bios) {
2539 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2540 return -EINVAL;
2541 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002542 DRM_INFO("GPU not posted. posting now...\n");
2543 atom_asic_init(rdev->mode_info.atom_context);
2544 }
2545 /* Initialize scratch registers */
2546 r600_scratch_init(rdev);
2547 /* Initialize surface registers */
2548 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002549 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002550 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002551 r = radeon_clocks_init(rdev);
2552 if (r)
2553 return r;
2554 /* Fence driver */
2555 r = radeon_fence_driver_init(rdev);
2556 if (r)
2557 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002558 if (rdev->flags & RADEON_IS_AGP) {
2559 r = radeon_agp_init(rdev);
2560 if (r)
2561 radeon_agp_disable(rdev);
2562 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002563 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002564 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002565 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002566 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002567 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002568 if (r)
2569 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002570
2571 r = radeon_irq_kms_init(rdev);
2572 if (r)
2573 return r;
2574
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002575 rdev->cp.ring_obj = NULL;
2576 r600_ring_init(rdev, 1024 * 1024);
2577
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002578 rdev->ih.ring_obj = NULL;
2579 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002580
Jerome Glisse4aac0472009-09-14 18:29:49 +02002581 r = r600_pcie_gart_init(rdev);
2582 if (r)
2583 return r;
2584
Alex Deucher779720a2009-12-09 19:31:44 -05002585 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002586 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002587 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002588 dev_err(rdev->dev, "disabling GPU acceleration\n");
2589 r600_cp_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002590 r600_wb_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002591 r600_irq_fini(rdev);
2592 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002593 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002594 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002595 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002596 if (rdev->accel_working) {
2597 r = radeon_ib_pool_init(rdev);
2598 if (r) {
Jerome Glissedb963802010-01-17 21:21:56 +01002599 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisse733289c2009-09-16 15:24:21 +02002600 rdev->accel_working = false;
Jerome Glissedb963802010-01-17 21:21:56 +01002601 } else {
2602 r = r600_ib_test(rdev);
2603 if (r) {
2604 dev_err(rdev->dev, "IB test failed (%d).\n", r);
2605 rdev->accel_working = false;
2606 }
Jerome Glisse733289c2009-09-16 15:24:21 +02002607 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002608 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002609
2610 r = r600_audio_init(rdev);
2611 if (r)
2612 return r; /* TODO error handling */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002613 return 0;
2614}
2615
2616void r600_fini(struct radeon_device *rdev)
2617{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002618 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002619 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002620 r600_cp_fini(rdev);
2621 r600_wb_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002622 r600_irq_fini(rdev);
2623 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002624 r600_pcie_gart_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002625 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002626 radeon_gem_fini(rdev);
2627 radeon_fence_driver_fini(rdev);
2628 radeon_clocks_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002629 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002630 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002631 kfree(rdev->bios);
2632 rdev->bios = NULL;
2633 radeon_dummy_page_fini(rdev);
2634}
2635
2636
2637/*
2638 * CS stuff
2639 */
2640void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2641{
2642 /* FIXME: implement */
2643 radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2644 radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
2645 radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
2646 radeon_ring_write(rdev, ib->length_dw);
2647}
2648
2649int r600_ib_test(struct radeon_device *rdev)
2650{
2651 struct radeon_ib *ib;
2652 uint32_t scratch;
2653 uint32_t tmp = 0;
2654 unsigned i;
2655 int r;
2656
2657 r = radeon_scratch_get(rdev, &scratch);
2658 if (r) {
2659 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2660 return r;
2661 }
2662 WREG32(scratch, 0xCAFEDEAD);
2663 r = radeon_ib_get(rdev, &ib);
2664 if (r) {
2665 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2666 return r;
2667 }
2668 ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2669 ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2670 ib->ptr[2] = 0xDEADBEEF;
2671 ib->ptr[3] = PACKET2(0);
2672 ib->ptr[4] = PACKET2(0);
2673 ib->ptr[5] = PACKET2(0);
2674 ib->ptr[6] = PACKET2(0);
2675 ib->ptr[7] = PACKET2(0);
2676 ib->ptr[8] = PACKET2(0);
2677 ib->ptr[9] = PACKET2(0);
2678 ib->ptr[10] = PACKET2(0);
2679 ib->ptr[11] = PACKET2(0);
2680 ib->ptr[12] = PACKET2(0);
2681 ib->ptr[13] = PACKET2(0);
2682 ib->ptr[14] = PACKET2(0);
2683 ib->ptr[15] = PACKET2(0);
2684 ib->length_dw = 16;
2685 r = radeon_ib_schedule(rdev, ib);
2686 if (r) {
2687 radeon_scratch_free(rdev, scratch);
2688 radeon_ib_free(rdev, &ib);
2689 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2690 return r;
2691 }
2692 r = radeon_fence_wait(ib->fence, false);
2693 if (r) {
2694 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2695 return r;
2696 }
2697 for (i = 0; i < rdev->usec_timeout; i++) {
2698 tmp = RREG32(scratch);
2699 if (tmp == 0xDEADBEEF)
2700 break;
2701 DRM_UDELAY(1);
2702 }
2703 if (i < rdev->usec_timeout) {
2704 DRM_INFO("ib test succeeded in %u usecs\n", i);
2705 } else {
2706 DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
2707 scratch, tmp);
2708 r = -EINVAL;
2709 }
2710 radeon_scratch_free(rdev, scratch);
2711 radeon_ib_free(rdev, &ib);
2712 return r;
2713}
2714
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002715/*
2716 * Interrupts
2717 *
2718 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2719 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2720 * writing to the ring and the GPU consuming, the GPU writes to the ring
2721 * and host consumes. As the host irq handler processes interrupts, it
2722 * increments the rptr. When the rptr catches up with the wptr, all the
2723 * current interrupts have been processed.
2724 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002725
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002726void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2727{
2728 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002729
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002730 /* Align ring size */
2731 rb_bufsz = drm_order(ring_size / 4);
2732 ring_size = (1 << rb_bufsz) * 4;
2733 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01002734 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2735 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002736}
2737
Jerome Glisse0c452492010-01-15 14:44:37 +01002738static int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002739{
2740 int r;
2741
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002742 /* Allocate ring buffer */
2743 if (rdev->ih.ring_obj == NULL) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002744 r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
2745 true,
2746 RADEON_GEM_DOMAIN_GTT,
2747 &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002748 if (r) {
2749 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2750 return r;
2751 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002752 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2753 if (unlikely(r != 0))
2754 return r;
2755 r = radeon_bo_pin(rdev->ih.ring_obj,
2756 RADEON_GEM_DOMAIN_GTT,
2757 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002758 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002759 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002760 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2761 return r;
2762 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002763 r = radeon_bo_kmap(rdev->ih.ring_obj,
2764 (void **)&rdev->ih.ring);
2765 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002766 if (r) {
2767 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2768 return r;
2769 }
2770 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002771 return 0;
2772}
2773
2774static void r600_ih_ring_fini(struct radeon_device *rdev)
2775{
Jerome Glisse4c788672009-11-20 14:29:23 +01002776 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002777 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002778 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2779 if (likely(r == 0)) {
2780 radeon_bo_kunmap(rdev->ih.ring_obj);
2781 radeon_bo_unpin(rdev->ih.ring_obj);
2782 radeon_bo_unreserve(rdev->ih.ring_obj);
2783 }
2784 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002785 rdev->ih.ring = NULL;
2786 rdev->ih.ring_obj = NULL;
2787 }
2788}
2789
Alex Deucher45f9a392010-03-24 13:55:51 -04002790void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002791{
2792
Alex Deucher45f9a392010-03-24 13:55:51 -04002793 if ((rdev->family >= CHIP_RV770) &&
2794 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002795 /* r7xx asics need to soft reset RLC before halting */
2796 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2797 RREG32(SRBM_SOFT_RESET);
2798 udelay(15000);
2799 WREG32(SRBM_SOFT_RESET, 0);
2800 RREG32(SRBM_SOFT_RESET);
2801 }
2802
2803 WREG32(RLC_CNTL, 0);
2804}
2805
2806static void r600_rlc_start(struct radeon_device *rdev)
2807{
2808 WREG32(RLC_CNTL, RLC_ENABLE);
2809}
2810
2811static int r600_rlc_init(struct radeon_device *rdev)
2812{
2813 u32 i;
2814 const __be32 *fw_data;
2815
2816 if (!rdev->rlc_fw)
2817 return -EINVAL;
2818
2819 r600_rlc_stop(rdev);
2820
2821 WREG32(RLC_HB_BASE, 0);
2822 WREG32(RLC_HB_CNTL, 0);
2823 WREG32(RLC_HB_RPTR, 0);
2824 WREG32(RLC_HB_WPTR, 0);
2825 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2826 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2827 WREG32(RLC_MC_CNTL, 0);
2828 WREG32(RLC_UCODE_CNTL, 0);
2829
2830 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher45f9a392010-03-24 13:55:51 -04002831 if (rdev->family >= CHIP_CEDAR) {
2832 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2833 WREG32(RLC_UCODE_ADDR, i);
2834 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2835 }
2836 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002837 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2838 WREG32(RLC_UCODE_ADDR, i);
2839 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2840 }
2841 } else {
2842 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2843 WREG32(RLC_UCODE_ADDR, i);
2844 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2845 }
2846 }
2847 WREG32(RLC_UCODE_ADDR, 0);
2848
2849 r600_rlc_start(rdev);
2850
2851 return 0;
2852}
2853
2854static void r600_enable_interrupts(struct radeon_device *rdev)
2855{
2856 u32 ih_cntl = RREG32(IH_CNTL);
2857 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2858
2859 ih_cntl |= ENABLE_INTR;
2860 ih_rb_cntl |= IH_RB_ENABLE;
2861 WREG32(IH_CNTL, ih_cntl);
2862 WREG32(IH_RB_CNTL, ih_rb_cntl);
2863 rdev->ih.enabled = true;
2864}
2865
Alex Deucher45f9a392010-03-24 13:55:51 -04002866void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002867{
2868 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2869 u32 ih_cntl = RREG32(IH_CNTL);
2870
2871 ih_rb_cntl &= ~IH_RB_ENABLE;
2872 ih_cntl &= ~ENABLE_INTR;
2873 WREG32(IH_RB_CNTL, ih_rb_cntl);
2874 WREG32(IH_CNTL, ih_cntl);
2875 /* set rptr, wptr to 0 */
2876 WREG32(IH_RB_RPTR, 0);
2877 WREG32(IH_RB_WPTR, 0);
2878 rdev->ih.enabled = false;
2879 rdev->ih.wptr = 0;
2880 rdev->ih.rptr = 0;
2881}
2882
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002883static void r600_disable_interrupt_state(struct radeon_device *rdev)
2884{
2885 u32 tmp;
2886
2887 WREG32(CP_INT_CNTL, 0);
2888 WREG32(GRBM_INT_CNTL, 0);
2889 WREG32(DxMODE_INT_MASK, 0);
2890 if (ASIC_IS_DCE3(rdev)) {
2891 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2892 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2893 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2894 WREG32(DC_HPD1_INT_CONTROL, tmp);
2895 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2896 WREG32(DC_HPD2_INT_CONTROL, tmp);
2897 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2898 WREG32(DC_HPD3_INT_CONTROL, tmp);
2899 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2900 WREG32(DC_HPD4_INT_CONTROL, tmp);
2901 if (ASIC_IS_DCE32(rdev)) {
2902 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002903 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002904 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002905 WREG32(DC_HPD6_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002906 }
2907 } else {
2908 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2909 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2910 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002911 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002912 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002913 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002914 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002915 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002916 }
2917}
2918
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002919int r600_irq_init(struct radeon_device *rdev)
2920{
2921 int ret = 0;
2922 int rb_bufsz;
2923 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
2924
2925 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01002926 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002927 if (ret)
2928 return ret;
2929
2930 /* disable irqs */
2931 r600_disable_interrupts(rdev);
2932
2933 /* init rlc */
2934 ret = r600_rlc_init(rdev);
2935 if (ret) {
2936 r600_ih_ring_fini(rdev);
2937 return ret;
2938 }
2939
2940 /* setup interrupt control */
2941 /* set dummy read address to ring address */
2942 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
2943 interrupt_cntl = RREG32(INTERRUPT_CNTL);
2944 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
2945 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
2946 */
2947 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
2948 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
2949 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
2950 WREG32(INTERRUPT_CNTL, interrupt_cntl);
2951
2952 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
2953 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
2954
2955 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
2956 IH_WPTR_OVERFLOW_CLEAR |
2957 (rb_bufsz << 1));
2958 /* WPTR writeback, not yet */
2959 /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
2960 WREG32(IH_RB_WPTR_ADDR_LO, 0);
2961 WREG32(IH_RB_WPTR_ADDR_HI, 0);
2962
2963 WREG32(IH_RB_CNTL, ih_rb_cntl);
2964
2965 /* set rptr, wptr to 0 */
2966 WREG32(IH_RB_RPTR, 0);
2967 WREG32(IH_RB_WPTR, 0);
2968
2969 /* Default settings for IH_CNTL (disabled at first) */
2970 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
2971 /* RPTR_REARM only works if msi's are enabled */
2972 if (rdev->msi_enabled)
2973 ih_cntl |= RPTR_REARM;
2974
2975#ifdef __BIG_ENDIAN
2976 ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
2977#endif
2978 WREG32(IH_CNTL, ih_cntl);
2979
2980 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04002981 if (rdev->family >= CHIP_CEDAR)
2982 evergreen_disable_interrupt_state(rdev);
2983 else
2984 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002985
2986 /* enable irqs */
2987 r600_enable_interrupts(rdev);
2988
2989 return ret;
2990}
2991
Jerome Glisse0c452492010-01-15 14:44:37 +01002992void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002993{
Alex Deucher45f9a392010-03-24 13:55:51 -04002994 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002995 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01002996}
2997
2998void r600_irq_fini(struct radeon_device *rdev)
2999{
3000 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003001 r600_ih_ring_fini(rdev);
3002}
3003
3004int r600_irq_set(struct radeon_device *rdev)
3005{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003006 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3007 u32 mode_int = 0;
3008 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003009 u32 grbm_int_cntl = 0;
Christian Koenigf2594932010-04-10 03:13:16 +02003010 u32 hdmi1, hdmi2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003011
Jerome Glisse003e69f2010-01-07 15:39:14 +01003012 if (!rdev->irq.installed) {
3013 WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
3014 return -EINVAL;
3015 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003016 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003017 if (!rdev->ih.enabled) {
3018 r600_disable_interrupts(rdev);
3019 /* force the active interrupt state to all disabled */
3020 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003021 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003022 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003023
Christian Koenigf2594932010-04-10 03:13:16 +02003024 hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003025 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003026 hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003027 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3028 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3029 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3030 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3031 if (ASIC_IS_DCE32(rdev)) {
3032 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3033 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
3034 }
3035 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003036 hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003037 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3038 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3039 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3040 }
3041
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003042 if (rdev->irq.sw_int) {
3043 DRM_DEBUG("r600_irq_set: sw int\n");
3044 cp_int_cntl |= RB_INT_ENABLE;
3045 }
3046 if (rdev->irq.crtc_vblank_int[0]) {
3047 DRM_DEBUG("r600_irq_set: vblank 0\n");
3048 mode_int |= D1MODE_VBLANK_INT_MASK;
3049 }
3050 if (rdev->irq.crtc_vblank_int[1]) {
3051 DRM_DEBUG("r600_irq_set: vblank 1\n");
3052 mode_int |= D2MODE_VBLANK_INT_MASK;
3053 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003054 if (rdev->irq.hpd[0]) {
3055 DRM_DEBUG("r600_irq_set: hpd 1\n");
3056 hpd1 |= DC_HPDx_INT_EN;
3057 }
3058 if (rdev->irq.hpd[1]) {
3059 DRM_DEBUG("r600_irq_set: hpd 2\n");
3060 hpd2 |= DC_HPDx_INT_EN;
3061 }
3062 if (rdev->irq.hpd[2]) {
3063 DRM_DEBUG("r600_irq_set: hpd 3\n");
3064 hpd3 |= DC_HPDx_INT_EN;
3065 }
3066 if (rdev->irq.hpd[3]) {
3067 DRM_DEBUG("r600_irq_set: hpd 4\n");
3068 hpd4 |= DC_HPDx_INT_EN;
3069 }
3070 if (rdev->irq.hpd[4]) {
3071 DRM_DEBUG("r600_irq_set: hpd 5\n");
3072 hpd5 |= DC_HPDx_INT_EN;
3073 }
3074 if (rdev->irq.hpd[5]) {
3075 DRM_DEBUG("r600_irq_set: hpd 6\n");
3076 hpd6 |= DC_HPDx_INT_EN;
3077 }
Christian Koenigf2594932010-04-10 03:13:16 +02003078 if (rdev->irq.hdmi[0]) {
3079 DRM_DEBUG("r600_irq_set: hdmi 1\n");
3080 hdmi1 |= R600_HDMI_INT_EN;
3081 }
3082 if (rdev->irq.hdmi[1]) {
3083 DRM_DEBUG("r600_irq_set: hdmi 2\n");
3084 hdmi2 |= R600_HDMI_INT_EN;
3085 }
Alex Deucher2031f772010-04-22 12:52:11 -04003086 if (rdev->irq.gui_idle) {
3087 DRM_DEBUG("gui idle\n");
3088 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
3089 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003090
3091 WREG32(CP_INT_CNTL, cp_int_cntl);
3092 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher2031f772010-04-22 12:52:11 -04003093 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Christian Koenigf2594932010-04-10 03:13:16 +02003094 WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003095 if (ASIC_IS_DCE3(rdev)) {
Christian Koenigf2594932010-04-10 03:13:16 +02003096 WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003097 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3098 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3099 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3100 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3101 if (ASIC_IS_DCE32(rdev)) {
3102 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3103 WREG32(DC_HPD6_INT_CONTROL, hpd6);
3104 }
3105 } else {
Christian Koenigf2594932010-04-10 03:13:16 +02003106 WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003107 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3108 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3109 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
3110 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003111
3112 return 0;
3113}
3114
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003115static inline void r600_irq_ack(struct radeon_device *rdev,
3116 u32 *disp_int,
3117 u32 *disp_int_cont,
3118 u32 *disp_int_cont2)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003119{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003120 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003121
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003122 if (ASIC_IS_DCE3(rdev)) {
3123 *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3124 *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3125 *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
3126 } else {
3127 *disp_int = RREG32(DISP_INTERRUPT_STATUS);
3128 *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3129 *disp_int_cont2 = 0;
3130 }
3131
3132 if (*disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003133 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003134 if (*disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003135 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003136 if (*disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003137 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003138 if (*disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003139 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003140 if (*disp_int & DC_HPD1_INTERRUPT) {
3141 if (ASIC_IS_DCE3(rdev)) {
3142 tmp = RREG32(DC_HPD1_INT_CONTROL);
3143 tmp |= DC_HPDx_INT_ACK;
3144 WREG32(DC_HPD1_INT_CONTROL, tmp);
3145 } else {
3146 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3147 tmp |= DC_HPDx_INT_ACK;
3148 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3149 }
3150 }
3151 if (*disp_int & DC_HPD2_INTERRUPT) {
3152 if (ASIC_IS_DCE3(rdev)) {
3153 tmp = RREG32(DC_HPD2_INT_CONTROL);
3154 tmp |= DC_HPDx_INT_ACK;
3155 WREG32(DC_HPD2_INT_CONTROL, tmp);
3156 } else {
3157 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3158 tmp |= DC_HPDx_INT_ACK;
3159 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3160 }
3161 }
3162 if (*disp_int_cont & DC_HPD3_INTERRUPT) {
3163 if (ASIC_IS_DCE3(rdev)) {
3164 tmp = RREG32(DC_HPD3_INT_CONTROL);
3165 tmp |= DC_HPDx_INT_ACK;
3166 WREG32(DC_HPD3_INT_CONTROL, tmp);
3167 } else {
3168 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3169 tmp |= DC_HPDx_INT_ACK;
3170 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3171 }
3172 }
3173 if (*disp_int_cont & DC_HPD4_INTERRUPT) {
3174 tmp = RREG32(DC_HPD4_INT_CONTROL);
3175 tmp |= DC_HPDx_INT_ACK;
3176 WREG32(DC_HPD4_INT_CONTROL, tmp);
3177 }
3178 if (ASIC_IS_DCE32(rdev)) {
3179 if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
3180 tmp = RREG32(DC_HPD5_INT_CONTROL);
3181 tmp |= DC_HPDx_INT_ACK;
3182 WREG32(DC_HPD5_INT_CONTROL, tmp);
3183 }
3184 if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
3185 tmp = RREG32(DC_HPD5_INT_CONTROL);
3186 tmp |= DC_HPDx_INT_ACK;
3187 WREG32(DC_HPD6_INT_CONTROL, tmp);
3188 }
3189 }
Christian Koenigf2594932010-04-10 03:13:16 +02003190 if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3191 WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3192 }
3193 if (ASIC_IS_DCE3(rdev)) {
3194 if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3195 WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3196 }
3197 } else {
3198 if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
3199 WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
3200 }
3201 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003202}
3203
3204void r600_irq_disable(struct radeon_device *rdev)
3205{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003206 u32 disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003207
3208 r600_disable_interrupts(rdev);
3209 /* Wait and acknowledge irq */
3210 mdelay(1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003211 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
3212 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003213}
3214
3215static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
3216{
3217 u32 wptr, tmp;
3218
3219 /* XXX use writeback */
3220 wptr = RREG32(IH_RB_WPTR);
3221
3222 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003223 /* When a ring buffer overflow happen start parsing interrupt
3224 * from the last not overwritten vector (wptr + 16). Hopefully
3225 * this should allow us to catchup.
3226 */
3227 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3228 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3229 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003230 tmp = RREG32(IH_RB_CNTL);
3231 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3232 WREG32(IH_RB_CNTL, tmp);
3233 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003234 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003235}
3236
3237/* r600 IV Ring
3238 * Each IV ring entry is 128 bits:
3239 * [7:0] - interrupt source id
3240 * [31:8] - reserved
3241 * [59:32] - interrupt source data
3242 * [127:60] - reserved
3243 *
3244 * The basic interrupt vector entries
3245 * are decoded as follows:
3246 * src_id src_data description
3247 * 1 0 D1 Vblank
3248 * 1 1 D1 Vline
3249 * 5 0 D2 Vblank
3250 * 5 1 D2 Vline
3251 * 19 0 FP Hot plug detection A
3252 * 19 1 FP Hot plug detection B
3253 * 19 2 DAC A auto-detection
3254 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003255 * 21 4 HDMI block A
3256 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003257 * 176 - CP_INT RB
3258 * 177 - CP_INT IB1
3259 * 178 - CP_INT IB2
3260 * 181 - EOP Interrupt
3261 * 233 - GUI Idle
3262 *
3263 * Note, these are based on r600 and may need to be
3264 * adjusted or added to on newer asics
3265 */
3266
3267int r600_irq_process(struct radeon_device *rdev)
3268{
3269 u32 wptr = r600_get_ih_wptr(rdev);
3270 u32 rptr = rdev->ih.rptr;
3271 u32 src_id, src_data;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003272 u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003273 unsigned long flags;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003274 bool queue_hotplug = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003275
3276 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003277 if (!rdev->ih.enabled)
3278 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003279
3280 spin_lock_irqsave(&rdev->ih.lock, flags);
3281
3282 if (rptr == wptr) {
3283 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3284 return IRQ_NONE;
3285 }
3286 if (rdev->shutdown) {
3287 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3288 return IRQ_NONE;
3289 }
3290
3291restart_ih:
3292 /* display interrupts */
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003293 r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003294
3295 rdev->ih.wptr = wptr;
3296 while (rptr != wptr) {
3297 /* wptr/rptr are in bytes! */
3298 ring_index = rptr / 4;
3299 src_id = rdev->ih.ring[ring_index] & 0xff;
3300 src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
3301
3302 switch (src_id) {
3303 case 1: /* D1 vblank/vline */
3304 switch (src_data) {
3305 case 0: /* D1 vblank */
3306 if (disp_int & LB_D1_VBLANK_INTERRUPT) {
3307 drm_handle_vblank(rdev->ddev, 0);
Rafał Miłecki839461d2010-03-02 22:06:51 +01003308 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01003309 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003310 disp_int &= ~LB_D1_VBLANK_INTERRUPT;
3311 DRM_DEBUG("IH: D1 vblank\n");
3312 }
3313 break;
3314 case 1: /* D1 vline */
3315 if (disp_int & LB_D1_VLINE_INTERRUPT) {
3316 disp_int &= ~LB_D1_VLINE_INTERRUPT;
3317 DRM_DEBUG("IH: D1 vline\n");
3318 }
3319 break;
3320 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003321 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003322 break;
3323 }
3324 break;
3325 case 5: /* D2 vblank/vline */
3326 switch (src_data) {
3327 case 0: /* D2 vblank */
3328 if (disp_int & LB_D2_VBLANK_INTERRUPT) {
3329 drm_handle_vblank(rdev->ddev, 1);
Rafał Miłecki839461d2010-03-02 22:06:51 +01003330 rdev->pm.vblank_sync = true;
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01003331 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003332 disp_int &= ~LB_D2_VBLANK_INTERRUPT;
3333 DRM_DEBUG("IH: D2 vblank\n");
3334 }
3335 break;
3336 case 1: /* D1 vline */
3337 if (disp_int & LB_D2_VLINE_INTERRUPT) {
3338 disp_int &= ~LB_D2_VLINE_INTERRUPT;
3339 DRM_DEBUG("IH: D2 vline\n");
3340 }
3341 break;
3342 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003343 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003344 break;
3345 }
3346 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003347 case 19: /* HPD/DAC hotplug */
3348 switch (src_data) {
3349 case 0:
3350 if (disp_int & DC_HPD1_INTERRUPT) {
3351 disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003352 queue_hotplug = true;
3353 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003354 }
3355 break;
3356 case 1:
3357 if (disp_int & DC_HPD2_INTERRUPT) {
3358 disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003359 queue_hotplug = true;
3360 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003361 }
3362 break;
3363 case 4:
3364 if (disp_int_cont & DC_HPD3_INTERRUPT) {
3365 disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003366 queue_hotplug = true;
3367 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003368 }
3369 break;
3370 case 5:
3371 if (disp_int_cont & DC_HPD4_INTERRUPT) {
3372 disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003373 queue_hotplug = true;
3374 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003375 }
3376 break;
3377 case 10:
3378 if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04003379 disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003380 queue_hotplug = true;
3381 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003382 }
3383 break;
3384 case 12:
3385 if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deucher5898b1f2010-03-24 13:57:29 -04003386 disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003387 queue_hotplug = true;
3388 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003389 }
3390 break;
3391 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003392 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003393 break;
3394 }
3395 break;
Christian Koenigf2594932010-04-10 03:13:16 +02003396 case 21: /* HDMI */
3397 DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
3398 r600_audio_schedule_polling(rdev);
3399 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003400 case 176: /* CP_INT in ring buffer */
3401 case 177: /* CP_INT in IB1 */
3402 case 178: /* CP_INT in IB2 */
3403 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
3404 radeon_fence_process(rdev);
3405 break;
3406 case 181: /* CP EOP event */
3407 DRM_DEBUG("IH: CP EOP\n");
3408 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003409 case 233: /* GUI IDLE */
3410 DRM_DEBUG("IH: CP EOP\n");
3411 rdev->pm.gui_idle = true;
3412 wake_up(&rdev->irq.idle_queue);
3413 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003414 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003415 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003416 break;
3417 }
3418
3419 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003420 rptr += 16;
3421 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003422 }
3423 /* make sure wptr hasn't changed while processing */
3424 wptr = r600_get_ih_wptr(rdev);
3425 if (wptr != rdev->ih.wptr)
3426 goto restart_ih;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003427 if (queue_hotplug)
3428 queue_work(rdev->wq, &rdev->hotplug_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003429 rdev->ih.rptr = rptr;
3430 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3431 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3432 return IRQ_HANDLED;
3433}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003434
3435/*
3436 * Debugfs info
3437 */
3438#if defined(CONFIG_DEBUG_FS)
3439
3440static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
3441{
3442 struct drm_info_node *node = (struct drm_info_node *) m->private;
3443 struct drm_device *dev = node->minor->dev;
3444 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003445 unsigned count, i, j;
3446
3447 radeon_ring_free_size(rdev);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003448 count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003449 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
Rafał Miłeckid6840762009-11-10 22:26:21 +01003450 seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
3451 seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
3452 seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
3453 seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003454 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
3455 seq_printf(m, "%u dwords in ring\n", count);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003456 i = rdev->cp.rptr;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003457 for (j = 0; j <= count; j++) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003458 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
Rafał Miłeckid6840762009-11-10 22:26:21 +01003459 i = (i + 1) & rdev->cp.ptr_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003460 }
3461 return 0;
3462}
3463
3464static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3465{
3466 struct drm_info_node *node = (struct drm_info_node *) m->private;
3467 struct drm_device *dev = node->minor->dev;
3468 struct radeon_device *rdev = dev->dev_private;
3469
3470 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3471 DREG32_SYS(m, rdev, VM_L2_STATUS);
3472 return 0;
3473}
3474
3475static struct drm_info_list r600_mc_info_list[] = {
3476 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
3477 {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
3478};
3479#endif
3480
3481int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3482{
3483#if defined(CONFIG_DEBUG_FS)
3484 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3485#else
3486 return 0;
3487#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003488}
Jerome Glisse062b3892010-02-04 20:36:39 +01003489
3490/**
3491 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3492 * rdev: radeon device structure
3493 * bo: buffer object struct which userspace is waiting for idle
3494 *
3495 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3496 * through ring buffer, this leads to corruption in rendering, see
3497 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3498 * directly perform HDP flush by writing register through MMIO.
3499 */
3500void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3501{
3502 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
3503}