blob: 50f750989258110a1099a9eb08a482a36020fd52 [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/interrupt.h>
21#include <linux/io.h>
22#include <linux/gpio.h>
23#include <linux/module.h>
24#include <linux/delay.h>
25#include <linux/platform_device.h>
26#include <linux/err.h>
27#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040028#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000029#include <linux/dma-mapping.h>
Matt Porter048177c2012-08-22 21:09:36 -040030#include <linux/edma.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050031#include <linux/of.h>
32#include <linux/of_device.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000033#include <linux/spi/spi.h>
34#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000036
Arnd Bergmannec2a0832012-08-24 15:11:34 +020037#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000038
39#define SPI_NO_RESOURCE ((resource_size_t)-1)
40
41#define SPI_MAX_CHIPSELECT 2
42
43#define CS_DEFAULT 0xFF
44
Sandeep Paulraj358934a2009-12-16 22:02:18 +000045#define SPIFMT_PHASE_MASK BIT(16)
46#define SPIFMT_POLARITY_MASK BIT(17)
47#define SPIFMT_DISTIMER_MASK BIT(18)
48#define SPIFMT_SHIFTDIR_MASK BIT(20)
49#define SPIFMT_WAITENA_MASK BIT(21)
50#define SPIFMT_PARITYENA_MASK BIT(22)
51#define SPIFMT_ODD_PARITY_MASK BIT(23)
52#define SPIFMT_WDELAY_MASK 0x3f000000u
53#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053054#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000055
Sandeep Paulraj358934a2009-12-16 22:02:18 +000056/* SPIPC0 */
57#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
58#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
59#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
60#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000061
62#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053063#define SPIINT_MASKINT 0x0000015F
64#define SPI_INTLVL_1 0x000001FF
65#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000066
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053067/* SPIDAT1 (upper 16 bit defines) */
68#define SPIDAT1_CSHOLD_MASK BIT(12)
69
70/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000071#define SPIGCR1_CLKMOD_MASK BIT(1)
72#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053073#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000074#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053075#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000076
77/* SPIBUF */
78#define SPIBUF_TXFULL_MASK BIT(29)
79#define SPIBUF_RXEMPTY_MASK BIT(31)
80
Brian Niebuhr7abbf232010-08-19 15:07:38 +053081/* SPIDELAY */
82#define SPIDELAY_C2TDELAY_SHIFT 24
83#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
84#define SPIDELAY_T2CDELAY_SHIFT 16
85#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
86#define SPIDELAY_T2EDELAY_SHIFT 8
87#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
88#define SPIDELAY_C2EDELAY_SHIFT 0
89#define SPIDELAY_C2EDELAY_MASK 0xFF
90
Sandeep Paulraj358934a2009-12-16 22:02:18 +000091/* Error Masks */
92#define SPIFLG_DLEN_ERR_MASK BIT(0)
93#define SPIFLG_TIMEOUT_MASK BIT(1)
94#define SPIFLG_PARERR_MASK BIT(2)
95#define SPIFLG_DESYNC_MASK BIT(3)
96#define SPIFLG_BITERR_MASK BIT(4)
97#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000098#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053099#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
100 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
101 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
102 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000103
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000104#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000105
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000106/* SPI Controller registers */
107#define SPIGCR0 0x00
108#define SPIGCR1 0x04
109#define SPIINT 0x08
110#define SPILVL 0x0c
111#define SPIFLG 0x10
112#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000113#define SPIDAT1 0x3c
114#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000115#define SPIDELAY 0x48
116#define SPIDEF 0x4c
117#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000118
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000119/* SPI Controller driver's private data. */
120struct davinci_spi {
121 struct spi_bitbang bitbang;
122 struct clk *clk;
123
124 u8 version;
125 resource_size_t pbase;
126 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530127 u32 irq;
128 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000129
130 const void *tx;
131 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530132 int rcount;
133 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400134
135 struct dma_chan *dma_rx;
136 struct dma_chan *dma_tx;
137 int dma_rx_chnum;
138 int dma_tx_chnum;
139
Murali Karicheriaae71472012-12-11 16:20:39 -0500140 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000141
142 void (*get_rx)(u32 rx_data, struct davinci_spi *);
143 u32 (*get_tx)(struct davinci_spi *);
144
Brian Niebuhrcda987e2010-08-19 16:16:28 +0530145 u8 bytes_per_word[SPI_MAX_CHIPSELECT];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000146};
147
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530148static struct davinci_spi_config davinci_spi_default_cfg;
149
Sekhar Nori212d4b62010-10-11 10:41:39 +0530150static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000151{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530152 if (dspi->rx) {
153 u8 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530154 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530155 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530156 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000157}
158
Sekhar Nori212d4b62010-10-11 10:41:39 +0530159static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000160{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530161 if (dspi->rx) {
162 u16 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530163 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530164 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530165 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000166}
167
Sekhar Nori212d4b62010-10-11 10:41:39 +0530168static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000169{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530170 u32 data = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530171 if (dspi->tx) {
172 const u8 *tx = dspi->tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530173 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530174 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530175 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000176 return data;
177}
178
Sekhar Nori212d4b62010-10-11 10:41:39 +0530179static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000180{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530181 u32 data = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530182 if (dspi->tx) {
183 const u16 *tx = dspi->tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530184 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530185 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530186 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000187 return data;
188}
189
190static inline void set_io_bits(void __iomem *addr, u32 bits)
191{
192 u32 v = ioread32(addr);
193
194 v |= bits;
195 iowrite32(v, addr);
196}
197
198static inline void clear_io_bits(void __iomem *addr, u32 bits)
199{
200 u32 v = ioread32(addr);
201
202 v &= ~bits;
203 iowrite32(v, addr);
204}
205
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000206/*
207 * Interface to control the chip select signal
208 */
209static void davinci_spi_chipselect(struct spi_device *spi, int value)
210{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530211 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000212 struct davinci_spi_platform_data *pdata;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530213 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530214 u16 spidat1 = CS_DEFAULT;
Brian Niebuhr23853972010-08-13 10:57:44 +0530215 bool gpio_chipsel = false;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000216
Sekhar Nori212d4b62010-10-11 10:41:39 +0530217 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500218 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000219
Brian Niebuhr23853972010-08-13 10:57:44 +0530220 if (pdata->chip_sel && chip_sel < pdata->num_chipselect &&
221 pdata->chip_sel[chip_sel] != SPI_INTERN_CS)
222 gpio_chipsel = true;
223
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000224 /*
225 * Board specific chip select logic decides the polarity and cs
226 * line for the controller
227 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530228 if (gpio_chipsel) {
229 if (value == BITBANG_CS_ACTIVE)
230 gpio_set_value(pdata->chip_sel[chip_sel], 0);
231 else
232 gpio_set_value(pdata->chip_sel[chip_sel], 1);
233 } else {
234 if (value == BITBANG_CS_ACTIVE) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530235 spidat1 |= SPIDAT1_CSHOLD_MASK;
236 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530237 }
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530238
Sekhar Nori212d4b62010-10-11 10:41:39 +0530239 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Brian Niebuhr23853972010-08-13 10:57:44 +0530240 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000241}
242
243/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530244 * davinci_spi_get_prescale - Calculates the correct prescale value
245 * @maxspeed_hz: the maximum rate the SPI clock can run at
246 *
247 * This function calculates the prescale value that generates a clock rate
248 * less than or equal to the specified maximum.
249 *
250 * Returns: calculated prescale - 1 for easy programming into SPI registers
251 * or negative error number if valid prescalar cannot be updated.
252 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530253static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530254 u32 max_speed_hz)
255{
256 int ret;
257
Sekhar Nori212d4b62010-10-11 10:41:39 +0530258 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530259
260 if (ret < 3 || ret > 256)
261 return -EINVAL;
262
263 return ret - 1;
264}
265
266/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000267 * davinci_spi_setup_transfer - This functions will determine transfer method
268 * @spi: spi device on which data transfer to be done
269 * @t: spi transfer in which transfer info is filled
270 *
271 * This function determines data transfer method (8/16/32 bit transfer).
272 * It will also set the SPI Clock Control register according to
273 * SPI slave device freq.
274 */
275static int davinci_spi_setup_transfer(struct spi_device *spi,
276 struct spi_transfer *t)
277{
278
Sekhar Nori212d4b62010-10-11 10:41:39 +0530279 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530280 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000281 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530282 u32 hz = 0, spifmt = 0;
283 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000284
Sekhar Nori212d4b62010-10-11 10:41:39 +0530285 dspi = spi_master_get_devdata(spi->master);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530286 spicfg = (struct davinci_spi_config *)spi->controller_data;
287 if (!spicfg)
288 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000289
290 if (t) {
291 bits_per_word = t->bits_per_word;
292 hz = t->speed_hz;
293 }
294
295 /* if bits_per_word is not set then set it default */
296 if (!bits_per_word)
297 bits_per_word = spi->bits_per_word;
298
299 /*
300 * Assign function pointer to appropriate transfer method
301 * 8bit, 16bit or 32bit transfer
302 */
Stephen Warren24778be2013-05-21 20:36:35 -0600303 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530304 dspi->get_rx = davinci_spi_rx_buf_u8;
305 dspi->get_tx = davinci_spi_tx_buf_u8;
306 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600307 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530308 dspi->get_rx = davinci_spi_rx_buf_u16;
309 dspi->get_tx = davinci_spi_tx_buf_u16;
310 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600311 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000312
313 if (!hz)
314 hz = spi->max_speed_hz;
315
Brian Niebuhr25f33512010-08-19 12:15:22 +0530316 /* Set up SPIFMTn register, unique to this chipselect. */
317
Sekhar Nori212d4b62010-10-11 10:41:39 +0530318 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530319 if (prescale < 0)
320 return prescale;
321
Brian Niebuhr25f33512010-08-19 12:15:22 +0530322 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000323
Brian Niebuhr25f33512010-08-19 12:15:22 +0530324 if (spi->mode & SPI_LSB_FIRST)
325 spifmt |= SPIFMT_SHIFTDIR_MASK;
326
327 if (spi->mode & SPI_CPOL)
328 spifmt |= SPIFMT_POLARITY_MASK;
329
330 if (!(spi->mode & SPI_CPHA))
331 spifmt |= SPIFMT_PHASE_MASK;
332
333 /*
334 * Version 1 hardware supports two basic SPI modes:
335 * - Standard SPI mode uses 4 pins, with chipselect
336 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
337 * (distinct from SPI_3WIRE, with just one data wire;
338 * or similar variants without MOSI or without MISO)
339 *
340 * Version 2 hardware supports an optional handshaking signal,
341 * so it can support two more modes:
342 * - 5 pin SPI variant is standard SPI plus SPI_READY
343 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
344 */
345
Sekhar Nori212d4b62010-10-11 10:41:39 +0530346 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530347
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530348 u32 delay = 0;
349
Brian Niebuhr25f33512010-08-19 12:15:22 +0530350 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
351 & SPIFMT_WDELAY_MASK);
352
353 if (spicfg->odd_parity)
354 spifmt |= SPIFMT_ODD_PARITY_MASK;
355
356 if (spicfg->parity_enable)
357 spifmt |= SPIFMT_PARITYENA_MASK;
358
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530359 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530360 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530361 } else {
362 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
363 & SPIDELAY_C2TDELAY_MASK;
364 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
365 & SPIDELAY_T2CDELAY_MASK;
366 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530367
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530368 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530369 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530370 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
371 & SPIDELAY_T2EDELAY_MASK;
372 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
373 & SPIDELAY_C2EDELAY_MASK;
374 }
375
Sekhar Nori212d4b62010-10-11 10:41:39 +0530376 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530377 }
378
Sekhar Nori212d4b62010-10-11 10:41:39 +0530379 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000380
381 return 0;
382}
383
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000384/**
385 * davinci_spi_setup - This functions will set default transfer method
386 * @spi: spi device on which data transfer to be done
387 *
388 * This functions sets the default transfer method.
389 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000390static int davinci_spi_setup(struct spi_device *spi)
391{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530392 int retval = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530393 struct davinci_spi *dspi;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530394 struct davinci_spi_platform_data *pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000395
Sekhar Nori212d4b62010-10-11 10:41:39 +0530396 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500397 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000398
Brian Niebuhrbe884712010-09-03 12:15:28 +0530399 if (!(spi->mode & SPI_NO_CS)) {
400 if ((pdata->chip_sel == NULL) ||
401 (pdata->chip_sel[spi->chip_select] == SPI_INTERN_CS))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530402 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530403
404 }
405
406 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530407 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530408
409 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530410 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530411 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530412 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530413
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000414 return retval;
415}
416
Sekhar Nori212d4b62010-10-11 10:41:39 +0530417static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000418{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530419 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000420
421 if (int_status & SPIFLG_TIMEOUT_MASK) {
422 dev_dbg(sdev, "SPI Time-out Error\n");
423 return -ETIMEDOUT;
424 }
425 if (int_status & SPIFLG_DESYNC_MASK) {
426 dev_dbg(sdev, "SPI Desynchronization Error\n");
427 return -EIO;
428 }
429 if (int_status & SPIFLG_BITERR_MASK) {
430 dev_dbg(sdev, "SPI Bit error\n");
431 return -EIO;
432 }
433
Sekhar Nori212d4b62010-10-11 10:41:39 +0530434 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000435 if (int_status & SPIFLG_DLEN_ERR_MASK) {
436 dev_dbg(sdev, "SPI Data Length Error\n");
437 return -EIO;
438 }
439 if (int_status & SPIFLG_PARERR_MASK) {
440 dev_dbg(sdev, "SPI Parity Error\n");
441 return -EIO;
442 }
443 if (int_status & SPIFLG_OVRRUN_MASK) {
444 dev_dbg(sdev, "SPI Data Overrun error\n");
445 return -EIO;
446 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000447 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
448 dev_dbg(sdev, "SPI Buffer Init Active\n");
449 return -EBUSY;
450 }
451 }
452
453 return 0;
454}
455
456/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530457 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530458 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530459 *
460 * This function will check the SPIFLG register and handle any events that are
461 * detected there
462 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530463static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530464{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530465 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530466
Sekhar Nori212d4b62010-10-11 10:41:39 +0530467 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530468
Sekhar Nori212d4b62010-10-11 10:41:39 +0530469 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
470 dspi->get_rx(buf & 0xFFFF, dspi);
471 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530472 }
473
Sekhar Nori212d4b62010-10-11 10:41:39 +0530474 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530475
476 if (unlikely(status & SPIFLG_ERROR_MASK)) {
477 errors = status & SPIFLG_ERROR_MASK;
478 goto out;
479 }
480
Sekhar Nori212d4b62010-10-11 10:41:39 +0530481 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
482 spidat1 = ioread32(dspi->base + SPIDAT1);
483 dspi->wcount--;
484 spidat1 &= ~0xFFFF;
485 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
486 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530487 }
488
489out:
490 return errors;
491}
492
Matt Porter048177c2012-08-22 21:09:36 -0400493static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530494{
Matt Porter048177c2012-08-22 21:09:36 -0400495 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530496
Matt Porter048177c2012-08-22 21:09:36 -0400497 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530498
Matt Porter048177c2012-08-22 21:09:36 -0400499 if (!dspi->wcount && !dspi->rcount)
500 complete(&dspi->done);
501}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530502
Matt Porter048177c2012-08-22 21:09:36 -0400503static void davinci_spi_dma_tx_callback(void *data)
504{
505 struct davinci_spi *dspi = (struct davinci_spi *)data;
506
507 dspi->wcount = 0;
508
509 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530510 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530511}
512
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530513/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000514 * davinci_spi_bufs - functions which will handle transfer data
515 * @spi: spi device on which data transfer to be done
516 * @t: spi transfer in which transfer info is filled
517 *
518 * This function will put data to be transferred into data register
519 * of SPI controller and then wait until the completion will be marked
520 * by the IRQ Handler.
521 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530522static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000523{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530524 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400525 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530526 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530527 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530528 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000529 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530530 unsigned uninitialized_var(rx_buf_count);
Matt Porter048177c2012-08-22 21:09:36 -0400531 void *dummy_buf = NULL;
532 struct scatterlist sg_rx, sg_tx;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000533
Sekhar Nori212d4b62010-10-11 10:41:39 +0530534 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500535 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530536 spicfg = (struct davinci_spi_config *)spi->controller_data;
537 if (!spicfg)
538 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530539
540 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530541 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000542
Sekhar Nori212d4b62010-10-11 10:41:39 +0530543 dspi->tx = t->tx_buf;
544 dspi->rx = t->rx_buf;
545 dspi->wcount = t->len / data_type;
546 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530547
Sekhar Nori212d4b62010-10-11 10:41:39 +0530548 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530549
Sekhar Nori212d4b62010-10-11 10:41:39 +0530550 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
551 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000552
Wolfram Sang16735d02013-11-14 14:32:02 -0800553 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530554
555 if (spicfg->io_type == SPI_IO_TYPE_INTR)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530556 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530557
558 if (spicfg->io_type != SPI_IO_TYPE_DMA) {
559 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530560 dspi->wcount--;
561 tx_data = dspi->get_tx(dspi);
562 spidat1 &= 0xFFFF0000;
563 spidat1 |= tx_data & 0xFFFF;
564 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530565 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400566 struct dma_slave_config dma_rx_conf = {
567 .direction = DMA_DEV_TO_MEM,
568 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
569 .src_addr_width = data_type,
570 .src_maxburst = 1,
571 };
572 struct dma_slave_config dma_tx_conf = {
573 .direction = DMA_MEM_TO_DEV,
574 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
575 .dst_addr_width = data_type,
576 .dst_maxburst = 1,
577 };
578 struct dma_async_tx_descriptor *rxdesc;
579 struct dma_async_tx_descriptor *txdesc;
580 void *buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530581
Matt Porter048177c2012-08-22 21:09:36 -0400582 dummy_buf = kzalloc(t->len, GFP_KERNEL);
583 if (!dummy_buf)
584 goto err_alloc_dummy_buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530585
Matt Porter048177c2012-08-22 21:09:36 -0400586 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
587 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530588
Matt Porter048177c2012-08-22 21:09:36 -0400589 sg_init_table(&sg_rx, 1);
590 if (!t->rx_buf)
591 buf = dummy_buf;
Michael Williamsonb1178b22011-03-14 11:49:02 -0400592 else
Matt Porter048177c2012-08-22 21:09:36 -0400593 buf = t->rx_buf;
594 t->rx_dma = dma_map_single(&spi->dev, buf,
595 t->len, DMA_FROM_DEVICE);
596 if (!t->rx_dma) {
597 ret = -EFAULT;
598 goto err_rx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530599 }
Matt Porter048177c2012-08-22 21:09:36 -0400600 sg_dma_address(&sg_rx) = t->rx_dma;
601 sg_dma_len(&sg_rx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530602
Matt Porter048177c2012-08-22 21:09:36 -0400603 sg_init_table(&sg_tx, 1);
604 if (!t->tx_buf)
605 buf = dummy_buf;
606 else
607 buf = (void *)t->tx_buf;
608 t->tx_dma = dma_map_single(&spi->dev, buf,
Christian Eggers89c66ee2013-07-29 20:54:09 +0200609 t->len, DMA_TO_DEVICE);
Matt Porter048177c2012-08-22 21:09:36 -0400610 if (!t->tx_dma) {
611 ret = -EFAULT;
612 goto err_tx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530613 }
Matt Porter048177c2012-08-22 21:09:36 -0400614 sg_dma_address(&sg_tx) = t->tx_dma;
615 sg_dma_len(&sg_tx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530616
Matt Porter048177c2012-08-22 21:09:36 -0400617 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
618 &sg_rx, 1, DMA_DEV_TO_MEM,
619 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
620 if (!rxdesc)
621 goto err_desc;
622
623 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
624 &sg_tx, 1, DMA_MEM_TO_DEV,
625 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
626 if (!txdesc)
627 goto err_desc;
628
629 rxdesc->callback = davinci_spi_dma_rx_callback;
630 rxdesc->callback_param = (void *)dspi;
631 txdesc->callback = davinci_spi_dma_tx_callback;
632 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530633
634 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530635 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530636
Matt Porter048177c2012-08-22 21:09:36 -0400637 dmaengine_submit(rxdesc);
638 dmaengine_submit(txdesc);
639
640 dma_async_issue_pending(dspi->dma_rx);
641 dma_async_issue_pending(dspi->dma_tx);
642
Sekhar Nori212d4b62010-10-11 10:41:39 +0530643 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530644 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530645
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530646 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530647 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530648 wait_for_completion_interruptible(&(dspi->done));
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530649 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530650 while (dspi->rcount > 0 || dspi->wcount > 0) {
651 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530652 if (errors)
653 break;
654 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000655 }
656 }
657
Sekhar Nori212d4b62010-10-11 10:41:39 +0530658 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530659 if (spicfg->io_type == SPI_IO_TYPE_DMA) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530660 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400661
662 dma_unmap_single(&spi->dev, t->rx_dma,
663 t->len, DMA_FROM_DEVICE);
664 dma_unmap_single(&spi->dev, t->tx_dma,
665 t->len, DMA_TO_DEVICE);
666 kfree(dummy_buf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530667 }
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530668
Sekhar Nori212d4b62010-10-11 10:41:39 +0530669 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
670 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530671
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000672 /*
673 * Check for bit error, desync error,parity error,timeout error and
674 * receive overflow errors
675 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530676 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530677 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530678 WARN(!ret, "%s: error reported but no error found!\n",
679 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000680 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530681 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000682
Sekhar Nori212d4b62010-10-11 10:41:39 +0530683 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400684 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530685 return -EIO;
686 }
687
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000688 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400689
690err_desc:
691 dma_unmap_single(&spi->dev, t->tx_dma, t->len, DMA_TO_DEVICE);
692err_tx_map:
693 dma_unmap_single(&spi->dev, t->rx_dma, t->len, DMA_FROM_DEVICE);
694err_rx_map:
695 kfree(dummy_buf);
696err_alloc_dummy_buf:
697 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000698}
699
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530700/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500701 * dummy_thread_fn - dummy thread function
702 * @irq: IRQ number for this SPI Master
703 * @context_data: structure for SPI Master controller davinci_spi
704 *
705 * This is to satisfy the request_threaded_irq() API so that the irq
706 * handler is called in interrupt context.
707 */
708static irqreturn_t dummy_thread_fn(s32 irq, void *data)
709{
710 return IRQ_HANDLED;
711}
712
713/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530714 * davinci_spi_irq - Interrupt handler for SPI Master Controller
715 * @irq: IRQ number for this SPI Master
716 * @context_data: structure for SPI Master controller davinci_spi
717 *
718 * ISR will determine that interrupt arrives either for READ or WRITE command.
719 * According to command it will do the appropriate action. It will check
720 * transfer length and if it is not zero then dispatch transfer command again.
721 * If transfer length is zero then it will indicate the COMPLETION so that
722 * davinci_spi_bufs function can go ahead.
723 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530724static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530725{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530726 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530727 int status;
728
Sekhar Nori212d4b62010-10-11 10:41:39 +0530729 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530730 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530731 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530732
Sekhar Nori212d4b62010-10-11 10:41:39 +0530733 if ((!dspi->rcount && !dspi->wcount) || status)
734 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530735
736 return IRQ_HANDLED;
737}
738
Sekhar Nori212d4b62010-10-11 10:41:39 +0530739static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530740{
Matt Porter048177c2012-08-22 21:09:36 -0400741 dma_cap_mask_t mask;
742 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530743 int r;
744
Matt Porter048177c2012-08-22 21:09:36 -0400745 dma_cap_zero(mask);
746 dma_cap_set(DMA_SLAVE, mask);
747
748 dspi->dma_rx = dma_request_channel(mask, edma_filter_fn,
749 &dspi->dma_rx_chnum);
750 if (!dspi->dma_rx) {
751 dev_err(sdev, "request RX DMA channel failed\n");
752 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530753 goto rx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530754 }
755
Matt Porter048177c2012-08-22 21:09:36 -0400756 dspi->dma_tx = dma_request_channel(mask, edma_filter_fn,
757 &dspi->dma_tx_chnum);
758 if (!dspi->dma_tx) {
759 dev_err(sdev, "request TX DMA channel failed\n");
760 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530761 goto tx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530762 }
763
764 return 0;
Matt Porter048177c2012-08-22 21:09:36 -0400765
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530766tx_dma_failed:
Matt Porter048177c2012-08-22 21:09:36 -0400767 dma_release_channel(dspi->dma_rx);
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530768rx_dma_failed:
769 return r;
Sekhar Nori903ca252010-10-01 14:51:40 +0530770}
771
Murali Karicheriaae71472012-12-11 16:20:39 -0500772#if defined(CONFIG_OF)
773static const struct of_device_id davinci_spi_of_match[] = {
774 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530775 .compatible = "ti,dm6441-spi",
Murali Karicheriaae71472012-12-11 16:20:39 -0500776 },
777 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530778 .compatible = "ti,da830-spi",
Murali Karicheriaae71472012-12-11 16:20:39 -0500779 .data = (void *)SPI_VERSION_2,
780 },
781 { },
782};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530783MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500784
785/**
786 * spi_davinci_get_pdata - Get platform data from DTS binding
787 * @pdev: ptr to platform data
788 * @dspi: ptr to driver data
789 *
790 * Parses and populates pdata in dspi from device tree bindings.
791 *
792 * NOTE: Not all platform data params are supported currently.
793 */
794static int spi_davinci_get_pdata(struct platform_device *pdev,
795 struct davinci_spi *dspi)
796{
797 struct device_node *node = pdev->dev.of_node;
798 struct davinci_spi_platform_data *pdata;
799 unsigned int num_cs, intr_line = 0;
800 const struct of_device_id *match;
801
802 pdata = &dspi->pdata;
803
804 pdata->version = SPI_VERSION_1;
Axel Linb53b34f2014-02-06 11:45:08 +0800805 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500806 if (!match)
807 return -ENODEV;
808
809 /* match data has the SPI version number for SPI_VERSION_2 */
810 if (match->data == (void *)SPI_VERSION_2)
811 pdata->version = SPI_VERSION_2;
812
813 /*
814 * default num_cs is 1 and all chipsel are internal to the chip
815 * indicated by chip_sel being NULL. GPIO based CS is not
816 * supported yet in DT bindings.
817 */
818 num_cs = 1;
819 of_property_read_u32(node, "num-cs", &num_cs);
820 pdata->num_chipselect = num_cs;
821 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
822 pdata->intr_line = intr_line;
823 return 0;
824}
825#else
Murali Karicheriaae71472012-12-11 16:20:39 -0500826static struct davinci_spi_platform_data
827 *spi_davinci_get_pdata(struct platform_device *pdev,
828 struct davinci_spi *dspi)
829{
830 return -ENODEV;
831}
832#endif
833
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000834/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000835 * davinci_spi_probe - probe function for SPI Master Controller
836 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530837 *
838 * According to Linux Device Model this function will be invoked by Linux
839 * with platform_device struct which contains the device specific info.
840 * This function will map the SPI controller's memory, register IRQ,
841 * Reset SPI controller and setting its registers to default value.
842 * It will invoke spi_bitbang_start to create work queue so that client driver
843 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000844 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000845static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000846{
847 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530848 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000849 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900850 struct resource *r;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000851 resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
852 resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000853 int i = 0, ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530854 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000855
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000856 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
857 if (master == NULL) {
858 ret = -ENOMEM;
859 goto err;
860 }
861
Jingoo Han24b5a822013-05-23 19:20:40 +0900862 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000863
Sekhar Nori212d4b62010-10-11 10:41:39 +0530864 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000865
Jingoo Han8074cf02013-07-30 16:58:59 +0900866 if (dev_get_platdata(&pdev->dev)) {
867 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500868 dspi->pdata = *pdata;
869 } else {
870 /* update dspi pdata with that from the DT */
871 ret = spi_davinci_get_pdata(pdev, dspi);
872 if (ret < 0)
873 goto free_master;
874 }
875
876 /* pdata in dspi is now updated and point pdata to that */
877 pdata = &dspi->pdata;
878
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000879 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
880 if (r == NULL) {
881 ret = -ENOENT;
882 goto free_master;
883 }
884
Sekhar Nori212d4b62010-10-11 10:41:39 +0530885 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000886
Jingoo Han5b3bb592013-12-09 19:12:03 +0900887 dspi->base = devm_ioremap_resource(&pdev->dev, r);
888 if (IS_ERR(dspi->base)) {
889 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000890 goto free_master;
891 }
892
Sekhar Nori212d4b62010-10-11 10:41:39 +0530893 dspi->irq = platform_get_irq(pdev, 0);
894 if (dspi->irq <= 0) {
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530895 ret = -EINVAL;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900896 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530897 }
898
Jingoo Han5b3bb592013-12-09 19:12:03 +0900899 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
900 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530901 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900902 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530903
Axel Lin94c69f72013-09-10 15:43:41 +0800904 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000905
Jingoo Han5b3bb592013-12-09 19:12:03 +0900906 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530907 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000908 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900909 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000910 }
Murali Karicheriaae71472012-12-11 16:20:39 -0500911 clk_prepare_enable(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000912
Murali Karicheriaae71472012-12-11 16:20:39 -0500913 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000914 master->bus_num = pdev->id;
915 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -0600916 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000917 master->setup = davinci_spi_setup;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000918
Sekhar Nori212d4b62010-10-11 10:41:39 +0530919 dspi->bitbang.chipselect = davinci_spi_chipselect;
920 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000921
Sekhar Nori212d4b62010-10-11 10:41:39 +0530922 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000923
Sekhar Nori212d4b62010-10-11 10:41:39 +0530924 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
925 if (dspi->version == SPI_VERSION_2)
926 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000927
Sekhar Nori903ca252010-10-01 14:51:40 +0530928 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
929 if (r)
930 dma_rx_chan = r->start;
931 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
932 if (r)
933 dma_tx_chan = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000934
Sekhar Nori212d4b62010-10-11 10:41:39 +0530935 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Sekhar Nori903ca252010-10-01 14:51:40 +0530936 if (dma_rx_chan != SPI_NO_RESOURCE &&
Michael Williamson2e3e2a52011-02-08 07:59:55 -0500937 dma_tx_chan != SPI_NO_RESOURCE) {
Matt Porter048177c2012-08-22 21:09:36 -0400938 dspi->dma_rx_chnum = dma_rx_chan;
939 dspi->dma_tx_chnum = dma_tx_chan;
Brian Niebuhr96fd8812010-09-27 22:23:23 +0530940
Sekhar Nori212d4b62010-10-11 10:41:39 +0530941 ret = davinci_spi_request_dma(dspi);
Sekhar Nori903ca252010-10-01 14:51:40 +0530942 if (ret)
943 goto free_clk;
944
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530945 dev_info(&pdev->dev, "DMA: supported\n");
Santosh Shilimkara4ee96e2013-09-30 14:52:59 -0400946 dev_info(&pdev->dev, "DMA: RX channel: %pa, TX channel: %pa, "
947 "event queue: %d\n", &dma_rx_chan, &dma_tx_chan,
Michael Williamson2e3e2a52011-02-08 07:59:55 -0500948 pdata->dma_event_q);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000949 }
950
Sekhar Nori212d4b62010-10-11 10:41:39 +0530951 dspi->get_rx = davinci_spi_rx_buf_u8;
952 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000953
Sekhar Nori212d4b62010-10-11 10:41:39 +0530954 init_completion(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530955
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000956 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530957 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000958 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +0530959 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000960
Brian Niebuhrbe884712010-09-03 12:15:28 +0530961 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530962 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530963 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530964
Brian Niebuhr23853972010-08-13 10:57:44 +0530965 /* initialize chip selects */
966 if (pdata->chip_sel) {
967 for (i = 0; i < pdata->num_chipselect; i++) {
968 if (pdata->chip_sel[i] != SPI_INTERN_CS)
969 gpio_direction_output(pdata->chip_sel[i], 1);
970 }
971 }
972
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530973 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530974 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530975 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530976 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530977
Sekhar Nori212d4b62010-10-11 10:41:39 +0530978 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +0530979
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000980 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530981 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
982 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
983 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000984
Sekhar Nori212d4b62010-10-11 10:41:39 +0530985 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000986 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +0530987 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000988
Sekhar Nori212d4b62010-10-11 10:41:39 +0530989 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000990
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000991 return ret;
992
Sekhar Nori903ca252010-10-01 14:51:40 +0530993free_dma:
Matt Porter048177c2012-08-22 21:09:36 -0400994 dma_release_channel(dspi->dma_rx);
995 dma_release_channel(dspi->dma_tx);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000996free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -0500997 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000998free_master:
Axel Lin94c69f72013-09-10 15:43:41 +0800999 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001000err:
1001 return ret;
1002}
1003
1004/**
1005 * davinci_spi_remove - remove function for SPI Master Controller
1006 * @pdev: platform_device structure which contains plateform specific data
1007 *
1008 * This function will do the reverse action of davinci_spi_probe function
1009 * It will free the IRQ and SPI controller's memory region.
1010 * It will also call spi_bitbang_stop to destroy the work queue which was
1011 * created by spi_bitbang_start.
1012 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001013static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001014{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301015 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001016 struct spi_master *master;
1017
Jingoo Han24b5a822013-05-23 19:20:40 +09001018 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301019 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001020
Sekhar Nori212d4b62010-10-11 10:41:39 +05301021 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001022
Murali Karicheriaae71472012-12-11 16:20:39 -05001023 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001024 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001025
1026 return 0;
1027}
1028
1029static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301030 .driver = {
1031 .name = "spi_davinci",
1032 .owner = THIS_MODULE,
Axel Linb53b34f2014-02-06 11:45:08 +08001033 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301034 },
Grant Likely940ab882011-10-05 11:29:49 -06001035 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001036 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001037};
Grant Likely940ab882011-10-05 11:29:49 -06001038module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001039
1040MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1041MODULE_LICENSE("GPL");