blob: ab9fa8126b7b239b18e31f185f59fb7c7c27a036 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Buesche4d6b792007-09-18 15:39:42 -04007 Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
8 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
11 Some parts of the code in this file are derived from the ipw2200
12 driver Copyright(c) 2003 - 2004 Intel Corporation.
13
14 This program is free software; you can redistribute it and/or modify
15 it under the terms of the GNU General Public License as published by
16 the Free Software Foundation; either version 2 of the License, or
17 (at your option) any later version.
18
19 This program is distributed in the hope that it will be useful,
20 but WITHOUT ANY WARRANTY; without even the implied warranty of
21 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 GNU General Public License for more details.
23
24 You should have received a copy of the GNU General Public License
25 along with this program; see the file COPYING. If not, write to
26 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
27 Boston, MA 02110-1301, USA.
28
29*/
30
31#include <linux/delay.h>
32#include <linux/init.h>
33#include <linux/moduleparam.h>
34#include <linux/if_arp.h>
35#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040036#include <linux/firmware.h>
37#include <linux/wireless.h>
38#include <linux/workqueue.h>
39#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080040#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040041#include <linux/dma-mapping.h>
42#include <asm/unaligned.h>
43
44#include "b43.h"
45#include "main.h"
46#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020047#include "phy_common.h"
48#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020049#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040050#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010051#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040052#include "sysfs.h"
53#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "lo.h"
55#include "pcmcia.h"
56
57MODULE_DESCRIPTION("Broadcom B43 wireless driver");
58MODULE_AUTHOR("Martin Langer");
59MODULE_AUTHOR("Stefano Brivio");
60MODULE_AUTHOR("Michael Buesch");
61MODULE_LICENSE("GPL");
62
Michael Buesch9c7d99d2008-02-09 10:23:49 +010063MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
64
Michael Buesche4d6b792007-09-18 15:39:42 -040065
66static int modparam_bad_frames_preempt;
67module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
68MODULE_PARM_DESC(bad_frames_preempt,
69 "enable(1) / disable(0) Bad Frames Preemption");
70
Michael Buesche4d6b792007-09-18 15:39:42 -040071static char modparam_fwpostfix[16];
72module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
73MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
74
Michael Buesche4d6b792007-09-18 15:39:42 -040075static int modparam_hwpctl;
76module_param_named(hwpctl, modparam_hwpctl, int, 0444);
77MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
78
79static int modparam_nohwcrypt;
80module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
81MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
82
Michael Buesche6f5b932008-03-05 21:18:49 +010083int b43_modparam_qos = 1;
84module_param_named(qos, b43_modparam_qos, int, 0444);
85MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
86
Michael Buesch1855ba72008-04-18 20:51:41 +020087static int modparam_btcoex = 1;
88module_param_named(btcoex, modparam_btcoex, int, 0444);
89MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
90
Michael Buesche6f5b932008-03-05 21:18:49 +010091
Michael Buesche4d6b792007-09-18 15:39:42 -040092static const struct ssb_device_id b43_ssb_tbl[] = {
93 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
94 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
95 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
96 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
97 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +010098 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Larry Finger013978b2007-11-26 10:29:47 -060099 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesche4d6b792007-09-18 15:39:42 -0400100 SSB_DEVTABLE_END
101};
102
103MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
104
105/* Channel and ratetables are shared for all devices.
106 * They can't be const, because ieee80211 puts some precalculated
107 * data in there. This data is the same for all devices, so we don't
108 * get concurrency issues */
109#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100110 { \
111 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
112 .hw_value = (_rateid), \
113 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400114 }
Johannes Berg8318d782008-01-24 19:38:38 +0100115
116/*
117 * NOTE: When changing this, sync with xmit.c's
118 * b43_plcp_get_bitrate_idx_* functions!
119 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400120static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100121 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
122 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
123 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
124 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
125 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
126 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
127 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
128 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
129 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
130 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
131 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
132 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400133};
134
135#define b43_a_ratetable (__b43_ratetable + 4)
136#define b43_a_ratetable_size 8
137#define b43_b_ratetable (__b43_ratetable + 0)
138#define b43_b_ratetable_size 4
139#define b43_g_ratetable (__b43_ratetable + 0)
140#define b43_g_ratetable_size 12
141
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100142#define CHAN4G(_channel, _freq, _flags) { \
143 .band = IEEE80211_BAND_2GHZ, \
144 .center_freq = (_freq), \
145 .hw_value = (_channel), \
146 .flags = (_flags), \
147 .max_antenna_gain = 0, \
148 .max_power = 30, \
149}
Michael Buesch96c755a2008-01-06 00:09:46 +0100150static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100151 CHAN4G(1, 2412, 0),
152 CHAN4G(2, 2417, 0),
153 CHAN4G(3, 2422, 0),
154 CHAN4G(4, 2427, 0),
155 CHAN4G(5, 2432, 0),
156 CHAN4G(6, 2437, 0),
157 CHAN4G(7, 2442, 0),
158 CHAN4G(8, 2447, 0),
159 CHAN4G(9, 2452, 0),
160 CHAN4G(10, 2457, 0),
161 CHAN4G(11, 2462, 0),
162 CHAN4G(12, 2467, 0),
163 CHAN4G(13, 2472, 0),
164 CHAN4G(14, 2484, 0),
165};
166#undef CHAN4G
167
168#define CHAN5G(_channel, _flags) { \
169 .band = IEEE80211_BAND_5GHZ, \
170 .center_freq = 5000 + (5 * (_channel)), \
171 .hw_value = (_channel), \
172 .flags = (_flags), \
173 .max_antenna_gain = 0, \
174 .max_power = 30, \
175}
176static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
177 CHAN5G(32, 0), CHAN5G(34, 0),
178 CHAN5G(36, 0), CHAN5G(38, 0),
179 CHAN5G(40, 0), CHAN5G(42, 0),
180 CHAN5G(44, 0), CHAN5G(46, 0),
181 CHAN5G(48, 0), CHAN5G(50, 0),
182 CHAN5G(52, 0), CHAN5G(54, 0),
183 CHAN5G(56, 0), CHAN5G(58, 0),
184 CHAN5G(60, 0), CHAN5G(62, 0),
185 CHAN5G(64, 0), CHAN5G(66, 0),
186 CHAN5G(68, 0), CHAN5G(70, 0),
187 CHAN5G(72, 0), CHAN5G(74, 0),
188 CHAN5G(76, 0), CHAN5G(78, 0),
189 CHAN5G(80, 0), CHAN5G(82, 0),
190 CHAN5G(84, 0), CHAN5G(86, 0),
191 CHAN5G(88, 0), CHAN5G(90, 0),
192 CHAN5G(92, 0), CHAN5G(94, 0),
193 CHAN5G(96, 0), CHAN5G(98, 0),
194 CHAN5G(100, 0), CHAN5G(102, 0),
195 CHAN5G(104, 0), CHAN5G(106, 0),
196 CHAN5G(108, 0), CHAN5G(110, 0),
197 CHAN5G(112, 0), CHAN5G(114, 0),
198 CHAN5G(116, 0), CHAN5G(118, 0),
199 CHAN5G(120, 0), CHAN5G(122, 0),
200 CHAN5G(124, 0), CHAN5G(126, 0),
201 CHAN5G(128, 0), CHAN5G(130, 0),
202 CHAN5G(132, 0), CHAN5G(134, 0),
203 CHAN5G(136, 0), CHAN5G(138, 0),
204 CHAN5G(140, 0), CHAN5G(142, 0),
205 CHAN5G(144, 0), CHAN5G(145, 0),
206 CHAN5G(146, 0), CHAN5G(147, 0),
207 CHAN5G(148, 0), CHAN5G(149, 0),
208 CHAN5G(150, 0), CHAN5G(151, 0),
209 CHAN5G(152, 0), CHAN5G(153, 0),
210 CHAN5G(154, 0), CHAN5G(155, 0),
211 CHAN5G(156, 0), CHAN5G(157, 0),
212 CHAN5G(158, 0), CHAN5G(159, 0),
213 CHAN5G(160, 0), CHAN5G(161, 0),
214 CHAN5G(162, 0), CHAN5G(163, 0),
215 CHAN5G(164, 0), CHAN5G(165, 0),
216 CHAN5G(166, 0), CHAN5G(168, 0),
217 CHAN5G(170, 0), CHAN5G(172, 0),
218 CHAN5G(174, 0), CHAN5G(176, 0),
219 CHAN5G(178, 0), CHAN5G(180, 0),
220 CHAN5G(182, 0), CHAN5G(184, 0),
221 CHAN5G(186, 0), CHAN5G(188, 0),
222 CHAN5G(190, 0), CHAN5G(192, 0),
223 CHAN5G(194, 0), CHAN5G(196, 0),
224 CHAN5G(198, 0), CHAN5G(200, 0),
225 CHAN5G(202, 0), CHAN5G(204, 0),
226 CHAN5G(206, 0), CHAN5G(208, 0),
227 CHAN5G(210, 0), CHAN5G(212, 0),
228 CHAN5G(214, 0), CHAN5G(216, 0),
229 CHAN5G(218, 0), CHAN5G(220, 0),
230 CHAN5G(222, 0), CHAN5G(224, 0),
231 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400232};
233
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100234static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
235 CHAN5G(34, 0), CHAN5G(36, 0),
236 CHAN5G(38, 0), CHAN5G(40, 0),
237 CHAN5G(42, 0), CHAN5G(44, 0),
238 CHAN5G(46, 0), CHAN5G(48, 0),
239 CHAN5G(52, 0), CHAN5G(56, 0),
240 CHAN5G(60, 0), CHAN5G(64, 0),
241 CHAN5G(100, 0), CHAN5G(104, 0),
242 CHAN5G(108, 0), CHAN5G(112, 0),
243 CHAN5G(116, 0), CHAN5G(120, 0),
244 CHAN5G(124, 0), CHAN5G(128, 0),
245 CHAN5G(132, 0), CHAN5G(136, 0),
246 CHAN5G(140, 0), CHAN5G(149, 0),
247 CHAN5G(153, 0), CHAN5G(157, 0),
248 CHAN5G(161, 0), CHAN5G(165, 0),
249 CHAN5G(184, 0), CHAN5G(188, 0),
250 CHAN5G(192, 0), CHAN5G(196, 0),
251 CHAN5G(200, 0), CHAN5G(204, 0),
252 CHAN5G(208, 0), CHAN5G(212, 0),
253 CHAN5G(216, 0),
254};
255#undef CHAN5G
256
257static struct ieee80211_supported_band b43_band_5GHz_nphy = {
258 .band = IEEE80211_BAND_5GHZ,
259 .channels = b43_5ghz_nphy_chantable,
260 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
261 .bitrates = b43_a_ratetable,
262 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400263};
Johannes Berg8318d782008-01-24 19:38:38 +0100264
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100265static struct ieee80211_supported_band b43_band_5GHz_aphy = {
266 .band = IEEE80211_BAND_5GHZ,
267 .channels = b43_5ghz_aphy_chantable,
268 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
269 .bitrates = b43_a_ratetable,
270 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100271};
Michael Buesche4d6b792007-09-18 15:39:42 -0400272
Johannes Berg8318d782008-01-24 19:38:38 +0100273static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100274 .band = IEEE80211_BAND_2GHZ,
275 .channels = b43_2ghz_chantable,
276 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
277 .bitrates = b43_g_ratetable,
278 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100279};
280
Michael Buesche4d6b792007-09-18 15:39:42 -0400281static void b43_wireless_core_exit(struct b43_wldev *dev);
282static int b43_wireless_core_init(struct b43_wldev *dev);
283static void b43_wireless_core_stop(struct b43_wldev *dev);
284static int b43_wireless_core_start(struct b43_wldev *dev);
285
286static int b43_ratelimit(struct b43_wl *wl)
287{
288 if (!wl || !wl->current_dev)
289 return 1;
290 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
291 return 1;
292 /* We are up and running.
293 * Ratelimit the messages to avoid DoS over the net. */
294 return net_ratelimit();
295}
296
297void b43info(struct b43_wl *wl, const char *fmt, ...)
298{
299 va_list args;
300
301 if (!b43_ratelimit(wl))
302 return;
303 va_start(args, fmt);
304 printk(KERN_INFO "b43-%s: ",
305 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
306 vprintk(fmt, args);
307 va_end(args);
308}
309
310void b43err(struct b43_wl *wl, const char *fmt, ...)
311{
312 va_list args;
313
314 if (!b43_ratelimit(wl))
315 return;
316 va_start(args, fmt);
317 printk(KERN_ERR "b43-%s ERROR: ",
318 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
319 vprintk(fmt, args);
320 va_end(args);
321}
322
323void b43warn(struct b43_wl *wl, const char *fmt, ...)
324{
325 va_list args;
326
327 if (!b43_ratelimit(wl))
328 return;
329 va_start(args, fmt);
330 printk(KERN_WARNING "b43-%s warning: ",
331 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
332 vprintk(fmt, args);
333 va_end(args);
334}
335
336#if B43_DEBUG
337void b43dbg(struct b43_wl *wl, const char *fmt, ...)
338{
339 va_list args;
340
341 va_start(args, fmt);
342 printk(KERN_DEBUG "b43-%s debug: ",
343 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
344 vprintk(fmt, args);
345 va_end(args);
346}
347#endif /* DEBUG */
348
349static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
350{
351 u32 macctl;
352
353 B43_WARN_ON(offset % 4 != 0);
354
355 macctl = b43_read32(dev, B43_MMIO_MACCTL);
356 if (macctl & B43_MACCTL_BE)
357 val = swab32(val);
358
359 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
360 mmiowb();
361 b43_write32(dev, B43_MMIO_RAM_DATA, val);
362}
363
Michael Buesch280d0e12007-12-26 18:26:17 +0100364static inline void b43_shm_control_word(struct b43_wldev *dev,
365 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400366{
367 u32 control;
368
369 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400370 control = routing;
371 control <<= 16;
372 control |= offset;
373 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
374}
375
Michael Buesch6bbc3212008-06-19 19:33:51 +0200376u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400377{
378 u32 ret;
379
380 if (routing == B43_SHM_SHARED) {
381 B43_WARN_ON(offset & 0x0001);
382 if (offset & 0x0003) {
383 /* Unaligned access */
384 b43_shm_control_word(dev, routing, offset >> 2);
385 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
386 ret <<= 16;
387 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
388 ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
389
Michael Buesch280d0e12007-12-26 18:26:17 +0100390 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400391 }
392 offset >>= 2;
393 }
394 b43_shm_control_word(dev, routing, offset);
395 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100396out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200397 return ret;
398}
399
400u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
401{
402 struct b43_wl *wl = dev->wl;
403 unsigned long flags;
404 u32 ret;
405
406 spin_lock_irqsave(&wl->shm_lock, flags);
407 ret = __b43_shm_read32(dev, routing, offset);
Michael Buesch280d0e12007-12-26 18:26:17 +0100408 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400409
410 return ret;
411}
412
Michael Buesch6bbc3212008-06-19 19:33:51 +0200413u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400414{
415 u16 ret;
416
417 if (routing == B43_SHM_SHARED) {
418 B43_WARN_ON(offset & 0x0001);
419 if (offset & 0x0003) {
420 /* Unaligned access */
421 b43_shm_control_word(dev, routing, offset >> 2);
422 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
423
Michael Buesch280d0e12007-12-26 18:26:17 +0100424 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400425 }
426 offset >>= 2;
427 }
428 b43_shm_control_word(dev, routing, offset);
429 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100430out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200431 return ret;
432}
433
434u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
435{
436 struct b43_wl *wl = dev->wl;
437 unsigned long flags;
438 u16 ret;
439
440 spin_lock_irqsave(&wl->shm_lock, flags);
441 ret = __b43_shm_read16(dev, routing, offset);
Michael Buesch280d0e12007-12-26 18:26:17 +0100442 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400443
444 return ret;
445}
446
Michael Buesch6bbc3212008-06-19 19:33:51 +0200447void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400448{
449 if (routing == B43_SHM_SHARED) {
450 B43_WARN_ON(offset & 0x0001);
451 if (offset & 0x0003) {
452 /* Unaligned access */
453 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400454 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
455 (value >> 16) & 0xffff);
Michael Buesche4d6b792007-09-18 15:39:42 -0400456 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400457 b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200458 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400459 }
460 offset >>= 2;
461 }
462 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400463 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200464}
465
466void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
467{
468 struct b43_wl *wl = dev->wl;
469 unsigned long flags;
470
471 spin_lock_irqsave(&wl->shm_lock, flags);
472 __b43_shm_write32(dev, routing, offset, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100473 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400474}
475
Michael Buesch6bbc3212008-06-19 19:33:51 +0200476void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
477{
478 if (routing == B43_SHM_SHARED) {
479 B43_WARN_ON(offset & 0x0001);
480 if (offset & 0x0003) {
481 /* Unaligned access */
482 b43_shm_control_word(dev, routing, offset >> 2);
483 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
484 return;
485 }
486 offset >>= 2;
487 }
488 b43_shm_control_word(dev, routing, offset);
489 b43_write16(dev, B43_MMIO_SHM_DATA, value);
490}
491
Michael Buesche4d6b792007-09-18 15:39:42 -0400492void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
493{
Michael Buesch280d0e12007-12-26 18:26:17 +0100494 struct b43_wl *wl = dev->wl;
495 unsigned long flags;
496
497 spin_lock_irqsave(&wl->shm_lock, flags);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200498 __b43_shm_write16(dev, routing, offset, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100499 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400500}
501
502/* Read HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100503u64 b43_hf_read(struct b43_wldev * dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400504{
Michael Buesch35f0d352008-02-13 14:31:08 +0100505 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400506
507 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
508 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100509 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
510 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400511 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
512
513 return ret;
514}
515
516/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100517void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400518{
Michael Buesch35f0d352008-02-13 14:31:08 +0100519 u16 lo, mi, hi;
520
521 lo = (value & 0x00000000FFFFULL);
522 mi = (value & 0x0000FFFF0000ULL) >> 16;
523 hi = (value & 0xFFFF00000000ULL) >> 32;
524 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
525 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
526 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400527}
528
529void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
530{
531 /* We need to be careful. As we read the TSF from multiple
532 * registers, we should take care of register overflows.
533 * In theory, the whole tsf read process should be atomic.
534 * We try to be atomic here, by restaring the read process,
535 * if any of the high registers changed (overflew).
536 */
537 if (dev->dev->id.revision >= 3) {
538 u32 low, high, high2;
539
540 do {
541 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
542 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
543 high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
544 } while (unlikely(high != high2));
545
546 *tsf = high;
547 *tsf <<= 32;
548 *tsf |= low;
549 } else {
550 u64 tmp;
551 u16 v0, v1, v2, v3;
552 u16 test1, test2, test3;
553
554 do {
555 v3 = b43_read16(dev, B43_MMIO_TSF_3);
556 v2 = b43_read16(dev, B43_MMIO_TSF_2);
557 v1 = b43_read16(dev, B43_MMIO_TSF_1);
558 v0 = b43_read16(dev, B43_MMIO_TSF_0);
559
560 test3 = b43_read16(dev, B43_MMIO_TSF_3);
561 test2 = b43_read16(dev, B43_MMIO_TSF_2);
562 test1 = b43_read16(dev, B43_MMIO_TSF_1);
563 } while (v3 != test3 || v2 != test2 || v1 != test1);
564
565 *tsf = v3;
566 *tsf <<= 48;
567 tmp = v2;
568 tmp <<= 32;
569 *tsf |= tmp;
570 tmp = v1;
571 tmp <<= 16;
572 *tsf |= tmp;
573 *tsf |= v0;
574 }
575}
576
577static void b43_time_lock(struct b43_wldev *dev)
578{
579 u32 macctl;
580
581 macctl = b43_read32(dev, B43_MMIO_MACCTL);
582 macctl |= B43_MACCTL_TBTTHOLD;
583 b43_write32(dev, B43_MMIO_MACCTL, macctl);
584 /* Commit the write */
585 b43_read32(dev, B43_MMIO_MACCTL);
586}
587
588static void b43_time_unlock(struct b43_wldev *dev)
589{
590 u32 macctl;
591
592 macctl = b43_read32(dev, B43_MMIO_MACCTL);
593 macctl &= ~B43_MACCTL_TBTTHOLD;
594 b43_write32(dev, B43_MMIO_MACCTL, macctl);
595 /* Commit the write */
596 b43_read32(dev, B43_MMIO_MACCTL);
597}
598
599static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
600{
601 /* Be careful with the in-progress timer.
602 * First zero out the low register, so we have a full
603 * register-overflow duration to complete the operation.
604 */
605 if (dev->dev->id.revision >= 3) {
606 u32 lo = (tsf & 0x00000000FFFFFFFFULL);
607 u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
608
609 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
610 mmiowb();
611 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
612 mmiowb();
613 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
614 } else {
615 u16 v0 = (tsf & 0x000000000000FFFFULL);
616 u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
617 u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
618 u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
619
620 b43_write16(dev, B43_MMIO_TSF_0, 0);
621 mmiowb();
622 b43_write16(dev, B43_MMIO_TSF_3, v3);
623 mmiowb();
624 b43_write16(dev, B43_MMIO_TSF_2, v2);
625 mmiowb();
626 b43_write16(dev, B43_MMIO_TSF_1, v1);
627 mmiowb();
628 b43_write16(dev, B43_MMIO_TSF_0, v0);
629 }
630}
631
632void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
633{
634 b43_time_lock(dev);
635 b43_tsf_write_locked(dev, tsf);
636 b43_time_unlock(dev);
637}
638
639static
640void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
641{
642 static const u8 zero_addr[ETH_ALEN] = { 0 };
643 u16 data;
644
645 if (!mac)
646 mac = zero_addr;
647
648 offset |= 0x0020;
649 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
650
651 data = mac[0];
652 data |= mac[1] << 8;
653 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
654 data = mac[2];
655 data |= mac[3] << 8;
656 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
657 data = mac[4];
658 data |= mac[5] << 8;
659 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
660}
661
662static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
663{
664 const u8 *mac;
665 const u8 *bssid;
666 u8 mac_bssid[ETH_ALEN * 2];
667 int i;
668 u32 tmp;
669
670 bssid = dev->wl->bssid;
671 mac = dev->wl->mac_addr;
672
673 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
674
675 memcpy(mac_bssid, mac, ETH_ALEN);
676 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
677
678 /* Write our MAC address and BSSID to template ram */
679 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
680 tmp = (u32) (mac_bssid[i + 0]);
681 tmp |= (u32) (mac_bssid[i + 1]) << 8;
682 tmp |= (u32) (mac_bssid[i + 2]) << 16;
683 tmp |= (u32) (mac_bssid[i + 3]) << 24;
684 b43_ram_write(dev, 0x20 + i, tmp);
685 }
686}
687
Johannes Berg4150c572007-09-17 01:29:23 -0400688static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400689{
Michael Buesche4d6b792007-09-18 15:39:42 -0400690 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400691 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400692}
693
694static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
695{
696 /* slot_time is in usec. */
697 if (dev->phy.type != B43_PHYTYPE_G)
698 return;
699 b43_write16(dev, 0x684, 510 + slot_time);
700 b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
701}
702
703static void b43_short_slot_timing_enable(struct b43_wldev *dev)
704{
705 b43_set_slot_time(dev, 9);
706 dev->short_slot = 1;
707}
708
709static void b43_short_slot_timing_disable(struct b43_wldev *dev)
710{
711 b43_set_slot_time(dev, 20);
712 dev->short_slot = 0;
713}
714
715/* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
716 * Returns the _previously_ enabled IRQ mask.
717 */
718static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
719{
720 u32 old_mask;
721
722 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
723 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
724
725 return old_mask;
726}
727
728/* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
729 * Returns the _previously_ enabled IRQ mask.
730 */
731static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
732{
733 u32 old_mask;
734
735 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
736 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
737
738 return old_mask;
739}
740
741/* Synchronize IRQ top- and bottom-half.
742 * IRQs must be masked before calling this.
743 * This must not be called with the irq_lock held.
744 */
745static void b43_synchronize_irq(struct b43_wldev *dev)
746{
747 synchronize_irq(dev->dev->irq);
748 tasklet_kill(&dev->isr_tasklet);
749}
750
751/* DummyTransmission function, as documented on
752 * http://bcm-specs.sipsolutions.net/DummyTransmission
753 */
754void b43_dummy_transmission(struct b43_wldev *dev)
755{
Michael Buesch21a75d72008-04-25 19:29:08 +0200756 struct b43_wl *wl = dev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -0400757 struct b43_phy *phy = &dev->phy;
758 unsigned int i, max_loop;
759 u16 value;
760 u32 buffer[5] = {
761 0x00000000,
762 0x00D40000,
763 0x00000000,
764 0x01000000,
765 0x00000000,
766 };
767
768 switch (phy->type) {
769 case B43_PHYTYPE_A:
770 max_loop = 0x1E;
771 buffer[0] = 0x000201CC;
772 break;
773 case B43_PHYTYPE_B:
774 case B43_PHYTYPE_G:
775 max_loop = 0xFA;
776 buffer[0] = 0x000B846E;
777 break;
778 default:
779 B43_WARN_ON(1);
780 return;
781 }
782
Michael Buesch21a75d72008-04-25 19:29:08 +0200783 spin_lock_irq(&wl->irq_lock);
784 write_lock(&wl->tx_lock);
785
Michael Buesche4d6b792007-09-18 15:39:42 -0400786 for (i = 0; i < 5; i++)
787 b43_ram_write(dev, i * 4, buffer[i]);
788
789 /* Commit writes */
790 b43_read32(dev, B43_MMIO_MACCTL);
791
792 b43_write16(dev, 0x0568, 0x0000);
793 b43_write16(dev, 0x07C0, 0x0000);
794 value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
795 b43_write16(dev, 0x050C, value);
796 b43_write16(dev, 0x0508, 0x0000);
797 b43_write16(dev, 0x050A, 0x0000);
798 b43_write16(dev, 0x054C, 0x0000);
799 b43_write16(dev, 0x056A, 0x0014);
800 b43_write16(dev, 0x0568, 0x0826);
801 b43_write16(dev, 0x0500, 0x0000);
802 b43_write16(dev, 0x0502, 0x0030);
803
804 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
805 b43_radio_write16(dev, 0x0051, 0x0017);
806 for (i = 0x00; i < max_loop; i++) {
807 value = b43_read16(dev, 0x050E);
808 if (value & 0x0080)
809 break;
810 udelay(10);
811 }
812 for (i = 0x00; i < 0x0A; i++) {
813 value = b43_read16(dev, 0x050E);
814 if (value & 0x0400)
815 break;
816 udelay(10);
817 }
818 for (i = 0x00; i < 0x0A; i++) {
819 value = b43_read16(dev, 0x0690);
820 if (!(value & 0x0100))
821 break;
822 udelay(10);
823 }
824 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
825 b43_radio_write16(dev, 0x0051, 0x0037);
Michael Buesch21a75d72008-04-25 19:29:08 +0200826
827 write_unlock(&wl->tx_lock);
828 spin_unlock_irq(&wl->irq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -0400829}
830
831static void key_write(struct b43_wldev *dev,
832 u8 index, u8 algorithm, const u8 * key)
833{
834 unsigned int i;
835 u32 offset;
836 u16 value;
837 u16 kidx;
838
839 /* Key index/algo block */
840 kidx = b43_kidx_to_fw(dev, index);
841 value = ((kidx << 4) | algorithm);
842 b43_shm_write16(dev, B43_SHM_SHARED,
843 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
844
845 /* Write the key to the Key Table Pointer offset */
846 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
847 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
848 value = key[i];
849 value |= (u16) (key[i + 1]) << 8;
850 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
851 }
852}
853
854static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
855{
856 u32 addrtmp[2] = { 0, 0, };
857 u8 per_sta_keys_start = 8;
858
859 if (b43_new_kidx_api(dev))
860 per_sta_keys_start = 4;
861
862 B43_WARN_ON(index < per_sta_keys_start);
863 /* We have two default TX keys and possibly two default RX keys.
864 * Physical mac 0 is mapped to physical key 4 or 8, depending
865 * on the firmware version.
866 * So we must adjust the index here.
867 */
868 index -= per_sta_keys_start;
869
870 if (addr) {
871 addrtmp[0] = addr[0];
872 addrtmp[0] |= ((u32) (addr[1]) << 8);
873 addrtmp[0] |= ((u32) (addr[2]) << 16);
874 addrtmp[0] |= ((u32) (addr[3]) << 24);
875 addrtmp[1] = addr[4];
876 addrtmp[1] |= ((u32) (addr[5]) << 8);
877 }
878
879 if (dev->dev->id.revision >= 5) {
880 /* Receive match transmitter address mechanism */
881 b43_shm_write32(dev, B43_SHM_RCMTA,
882 (index * 2) + 0, addrtmp[0]);
883 b43_shm_write16(dev, B43_SHM_RCMTA,
884 (index * 2) + 1, addrtmp[1]);
885 } else {
886 /* RXE (Receive Engine) and
887 * PSM (Programmable State Machine) mechanism
888 */
889 if (index < 8) {
890 /* TODO write to RCM 16, 19, 22 and 25 */
891 } else {
892 b43_shm_write32(dev, B43_SHM_SHARED,
893 B43_SHM_SH_PSM + (index * 6) + 0,
894 addrtmp[0]);
895 b43_shm_write16(dev, B43_SHM_SHARED,
896 B43_SHM_SH_PSM + (index * 6) + 4,
897 addrtmp[1]);
898 }
899 }
900}
901
902static void do_key_write(struct b43_wldev *dev,
903 u8 index, u8 algorithm,
904 const u8 * key, size_t key_len, const u8 * mac_addr)
905{
906 u8 buf[B43_SEC_KEYSIZE] = { 0, };
907 u8 per_sta_keys_start = 8;
908
909 if (b43_new_kidx_api(dev))
910 per_sta_keys_start = 4;
911
912 B43_WARN_ON(index >= dev->max_nr_keys);
913 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
914
915 if (index >= per_sta_keys_start)
916 keymac_write(dev, index, NULL); /* First zero out mac. */
917 if (key)
918 memcpy(buf, key, key_len);
919 key_write(dev, index, algorithm, buf);
920 if (index >= per_sta_keys_start)
921 keymac_write(dev, index, mac_addr);
922
923 dev->key[index].algorithm = algorithm;
924}
925
926static int b43_key_write(struct b43_wldev *dev,
927 int index, u8 algorithm,
928 const u8 * key, size_t key_len,
929 const u8 * mac_addr,
930 struct ieee80211_key_conf *keyconf)
931{
932 int i;
933 int sta_keys_start;
934
935 if (key_len > B43_SEC_KEYSIZE)
936 return -EINVAL;
937 for (i = 0; i < dev->max_nr_keys; i++) {
938 /* Check that we don't already have this key. */
939 B43_WARN_ON(dev->key[i].keyconf == keyconf);
940 }
941 if (index < 0) {
942 /* Either pairwise key or address is 00:00:00:00:00:00
943 * for transmit-only keys. Search the index. */
944 if (b43_new_kidx_api(dev))
945 sta_keys_start = 4;
946 else
947 sta_keys_start = 8;
948 for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
949 if (!dev->key[i].keyconf) {
950 /* found empty */
951 index = i;
952 break;
953 }
954 }
955 if (index < 0) {
956 b43err(dev->wl, "Out of hardware key memory\n");
957 return -ENOSPC;
958 }
959 } else
960 B43_WARN_ON(index > 3);
961
962 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
963 if ((index <= 3) && !b43_new_kidx_api(dev)) {
964 /* Default RX key */
965 B43_WARN_ON(mac_addr);
966 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
967 }
968 keyconf->hw_key_idx = index;
969 dev->key[index].keyconf = keyconf;
970
971 return 0;
972}
973
974static int b43_key_clear(struct b43_wldev *dev, int index)
975{
976 if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
977 return -EINVAL;
978 do_key_write(dev, index, B43_SEC_ALGO_NONE,
979 NULL, B43_SEC_KEYSIZE, NULL);
980 if ((index <= 3) && !b43_new_kidx_api(dev)) {
981 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
982 NULL, B43_SEC_KEYSIZE, NULL);
983 }
984 dev->key[index].keyconf = NULL;
985
986 return 0;
987}
988
989static void b43_clear_keys(struct b43_wldev *dev)
990{
991 int i;
992
993 for (i = 0; i < dev->max_nr_keys; i++)
994 b43_key_clear(dev, i);
995}
996
997void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
998{
999 u32 macctl;
1000 u16 ucstat;
1001 bool hwps;
1002 bool awake;
1003 int i;
1004
1005 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1006 (ps_flags & B43_PS_DISABLED));
1007 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1008
1009 if (ps_flags & B43_PS_ENABLED) {
1010 hwps = 1;
1011 } else if (ps_flags & B43_PS_DISABLED) {
1012 hwps = 0;
1013 } else {
1014 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1015 // and thus is not an AP and we are associated, set bit 25
1016 }
1017 if (ps_flags & B43_PS_AWAKE) {
1018 awake = 1;
1019 } else if (ps_flags & B43_PS_ASLEEP) {
1020 awake = 0;
1021 } else {
1022 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1023 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1024 // successful, set bit26
1025 }
1026
1027/* FIXME: For now we force awake-on and hwps-off */
1028 hwps = 0;
1029 awake = 1;
1030
1031 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1032 if (hwps)
1033 macctl |= B43_MACCTL_HWPS;
1034 else
1035 macctl &= ~B43_MACCTL_HWPS;
1036 if (awake)
1037 macctl |= B43_MACCTL_AWAKE;
1038 else
1039 macctl &= ~B43_MACCTL_AWAKE;
1040 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1041 /* Commit write */
1042 b43_read32(dev, B43_MMIO_MACCTL);
1043 if (awake && dev->dev->id.revision >= 5) {
1044 /* Wait for the microcode to wake up. */
1045 for (i = 0; i < 100; i++) {
1046 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1047 B43_SHM_SH_UCODESTAT);
1048 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1049 break;
1050 udelay(10);
1051 }
1052 }
1053}
1054
Michael Buesche4d6b792007-09-18 15:39:42 -04001055void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
1056{
1057 u32 tmslow;
1058 u32 macctl;
1059
1060 flags |= B43_TMSLOW_PHYCLKEN;
1061 flags |= B43_TMSLOW_PHYRESET;
1062 ssb_device_enable(dev->dev, flags);
1063 msleep(2); /* Wait for the PLL to turn on. */
1064
1065 /* Now take the PHY out of Reset again */
1066 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
1067 tmslow |= SSB_TMSLOW_FGC;
1068 tmslow &= ~B43_TMSLOW_PHYRESET;
1069 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1070 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1071 msleep(1);
1072 tmslow &= ~SSB_TMSLOW_FGC;
1073 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1074 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1075 msleep(1);
1076
Michael Bueschfb111372008-09-02 13:00:34 +02001077 /* Turn Analog ON, but only if we already know the PHY-type.
1078 * This protects against very early setup where we don't know the
1079 * PHY-type, yet. wireless_core_reset will be called once again later,
1080 * when we know the PHY-type. */
1081 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001082 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001083
1084 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1085 macctl &= ~B43_MACCTL_GMODE;
1086 if (flags & B43_TMSLOW_GMODE)
1087 macctl |= B43_MACCTL_GMODE;
1088 macctl |= B43_MACCTL_IHR_ENABLED;
1089 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1090}
1091
1092static void handle_irq_transmit_status(struct b43_wldev *dev)
1093{
1094 u32 v0, v1;
1095 u16 tmp;
1096 struct b43_txstatus stat;
1097
1098 while (1) {
1099 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1100 if (!(v0 & 0x00000001))
1101 break;
1102 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1103
1104 stat.cookie = (v0 >> 16);
1105 stat.seq = (v1 & 0x0000FFFF);
1106 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1107 tmp = (v0 & 0x0000FFFF);
1108 stat.frame_count = ((tmp & 0xF000) >> 12);
1109 stat.rts_count = ((tmp & 0x0F00) >> 8);
1110 stat.supp_reason = ((tmp & 0x001C) >> 2);
1111 stat.pm_indicated = !!(tmp & 0x0080);
1112 stat.intermediate = !!(tmp & 0x0040);
1113 stat.for_ampdu = !!(tmp & 0x0020);
1114 stat.acked = !!(tmp & 0x0002);
1115
1116 b43_handle_txstatus(dev, &stat);
1117 }
1118}
1119
1120static void drain_txstatus_queue(struct b43_wldev *dev)
1121{
1122 u32 dummy;
1123
1124 if (dev->dev->id.revision < 5)
1125 return;
1126 /* Read all entries from the microcode TXstatus FIFO
1127 * and throw them away.
1128 */
1129 while (1) {
1130 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1131 if (!(dummy & 0x00000001))
1132 break;
1133 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1134 }
1135}
1136
1137static u32 b43_jssi_read(struct b43_wldev *dev)
1138{
1139 u32 val = 0;
1140
1141 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1142 val <<= 16;
1143 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1144
1145 return val;
1146}
1147
1148static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1149{
1150 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1151 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1152}
1153
1154static void b43_generate_noise_sample(struct b43_wldev *dev)
1155{
1156 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001157 b43_write32(dev, B43_MMIO_MACCMD,
1158 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001159}
1160
1161static void b43_calculate_link_quality(struct b43_wldev *dev)
1162{
1163 /* Top half of Link Quality calculation. */
1164
Michael Bueschef1a6282008-08-27 18:53:02 +02001165 if (dev->phy.type != B43_PHYTYPE_G)
1166 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001167 if (dev->noisecalc.calculation_running)
1168 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001169 dev->noisecalc.calculation_running = 1;
1170 dev->noisecalc.nr_samples = 0;
1171
1172 b43_generate_noise_sample(dev);
1173}
1174
1175static void handle_irq_noise(struct b43_wldev *dev)
1176{
Michael Bueschef1a6282008-08-27 18:53:02 +02001177 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001178 u16 tmp;
1179 u8 noise[4];
1180 u8 i, j;
1181 s32 average;
1182
1183 /* Bottom half of Link Quality calculation. */
1184
Michael Bueschef1a6282008-08-27 18:53:02 +02001185 if (dev->phy.type != B43_PHYTYPE_G)
1186 return;
1187
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001188 /* Possible race condition: It might be possible that the user
1189 * changed to a different channel in the meantime since we
1190 * started the calculation. We ignore that fact, since it's
1191 * not really that much of a problem. The background noise is
1192 * an estimation only anyway. Slightly wrong results will get damped
1193 * by the averaging of the 8 sample rounds. Additionally the
1194 * value is shortlived. So it will be replaced by the next noise
1195 * calculation round soon. */
1196
Michael Buesche4d6b792007-09-18 15:39:42 -04001197 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001198 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001199 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1200 noise[2] == 0x7F || noise[3] == 0x7F)
1201 goto generate_new;
1202
1203 /* Get the noise samples. */
1204 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1205 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001206 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1207 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1208 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1209 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001210 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1211 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1212 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1213 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1214 dev->noisecalc.nr_samples++;
1215 if (dev->noisecalc.nr_samples == 8) {
1216 /* Calculate the Link Quality by the noise samples. */
1217 average = 0;
1218 for (i = 0; i < 8; i++) {
1219 for (j = 0; j < 4; j++)
1220 average += dev->noisecalc.samples[i][j];
1221 }
1222 average /= (8 * 4);
1223 average *= 125;
1224 average += 64;
1225 average /= 128;
1226 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1227 tmp = (tmp / 128) & 0x1F;
1228 if (tmp >= 8)
1229 average += 2;
1230 else
1231 average -= 25;
1232 if (tmp == 8)
1233 average -= 72;
1234 else
1235 average -= 48;
1236
1237 dev->stats.link_noise = average;
Michael Buesche4d6b792007-09-18 15:39:42 -04001238 dev->noisecalc.calculation_running = 0;
1239 return;
1240 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001241generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001242 b43_generate_noise_sample(dev);
1243}
1244
1245static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1246{
1247 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
1248 ///TODO: PS TBTT
1249 } else {
1250 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1251 b43_power_saving_ctl_bits(dev, 0);
1252 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001253 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001254 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001255}
1256
1257static void handle_irq_atim_end(struct b43_wldev *dev)
1258{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001259 if (dev->dfq_valid) {
1260 b43_write32(dev, B43_MMIO_MACCMD,
1261 b43_read32(dev, B43_MMIO_MACCMD)
1262 | B43_MACCMD_DFQ_VALID);
1263 dev->dfq_valid = 0;
1264 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001265}
1266
1267static void handle_irq_pmq(struct b43_wldev *dev)
1268{
1269 u32 tmp;
1270
1271 //TODO: AP mode.
1272
1273 while (1) {
1274 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1275 if (!(tmp & 0x00000008))
1276 break;
1277 }
1278 /* 16bit write is odd, but correct. */
1279 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1280}
1281
1282static void b43_write_template_common(struct b43_wldev *dev,
1283 const u8 * data, u16 size,
1284 u16 ram_offset,
1285 u16 shm_size_offset, u8 rate)
1286{
1287 u32 i, tmp;
1288 struct b43_plcp_hdr4 plcp;
1289
1290 plcp.data = 0;
1291 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1292 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1293 ram_offset += sizeof(u32);
1294 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1295 * So leave the first two bytes of the next write blank.
1296 */
1297 tmp = (u32) (data[0]) << 16;
1298 tmp |= (u32) (data[1]) << 24;
1299 b43_ram_write(dev, ram_offset, tmp);
1300 ram_offset += sizeof(u32);
1301 for (i = 2; i < size; i += sizeof(u32)) {
1302 tmp = (u32) (data[i + 0]);
1303 if (i + 1 < size)
1304 tmp |= (u32) (data[i + 1]) << 8;
1305 if (i + 2 < size)
1306 tmp |= (u32) (data[i + 2]) << 16;
1307 if (i + 3 < size)
1308 tmp |= (u32) (data[i + 3]) << 24;
1309 b43_ram_write(dev, ram_offset + i - 2, tmp);
1310 }
1311 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1312 size + sizeof(struct b43_plcp_hdr6));
1313}
1314
Michael Buesch5042c502008-04-05 15:05:00 +02001315/* Check if the use of the antenna that ieee80211 told us to
1316 * use is possible. This will fall back to DEFAULT.
1317 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1318u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1319 u8 antenna_nr)
1320{
1321 u8 antenna_mask;
1322
1323 if (antenna_nr == 0) {
1324 /* Zero means "use default antenna". That's always OK. */
1325 return 0;
1326 }
1327
1328 /* Get the mask of available antennas. */
1329 if (dev->phy.gmode)
1330 antenna_mask = dev->dev->bus->sprom.ant_available_bg;
1331 else
1332 antenna_mask = dev->dev->bus->sprom.ant_available_a;
1333
1334 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1335 /* This antenna is not available. Fall back to default. */
1336 return 0;
1337 }
1338
1339 return antenna_nr;
1340}
1341
1342static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
1343{
1344 antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
1345 switch (antenna) {
1346 case 0: /* default/diversity */
1347 return B43_ANTENNA_DEFAULT;
1348 case 1: /* Antenna 0 */
1349 return B43_ANTENNA0;
1350 case 2: /* Antenna 1 */
1351 return B43_ANTENNA1;
1352 case 3: /* Antenna 2 */
1353 return B43_ANTENNA2;
1354 case 4: /* Antenna 3 */
1355 return B43_ANTENNA3;
1356 default:
1357 return B43_ANTENNA_DEFAULT;
1358 }
1359}
1360
1361/* Convert a b43 antenna number value to the PHY TX control value. */
1362static u16 b43_antenna_to_phyctl(int antenna)
1363{
1364 switch (antenna) {
1365 case B43_ANTENNA0:
1366 return B43_TXH_PHY_ANT0;
1367 case B43_ANTENNA1:
1368 return B43_TXH_PHY_ANT1;
1369 case B43_ANTENNA2:
1370 return B43_TXH_PHY_ANT2;
1371 case B43_ANTENNA3:
1372 return B43_TXH_PHY_ANT3;
1373 case B43_ANTENNA_AUTO:
1374 return B43_TXH_PHY_ANT01AUTO;
1375 }
1376 B43_WARN_ON(1);
1377 return 0;
1378}
1379
Michael Buesche4d6b792007-09-18 15:39:42 -04001380static void b43_write_beacon_template(struct b43_wldev *dev,
1381 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001382 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001383{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001384 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001385 const struct ieee80211_mgmt *bcn;
1386 const u8 *ie;
1387 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001388 unsigned int rate;
1389 u16 ctl;
1390 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001391 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001392
Michael Buesche66fee62007-12-26 17:47:10 +01001393 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1394 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001395 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001396 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001397
1398 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001399 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001400
Michael Buesch5042c502008-04-05 15:05:00 +02001401 /* Write the PHY TX control parameters. */
Johannes Berge039fa42008-05-15 12:55:29 +02001402 antenna = b43_antenna_from_ieee80211(dev, info->antenna_sel_tx);
Michael Buesch5042c502008-04-05 15:05:00 +02001403 antenna = b43_antenna_to_phyctl(antenna);
1404 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1405 /* We can't send beacons with short preamble. Would get PHY errors. */
1406 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1407 ctl &= ~B43_TXH_PHY_ANT;
1408 ctl &= ~B43_TXH_PHY_ENC;
1409 ctl |= antenna;
1410 if (b43_is_cck_rate(rate))
1411 ctl |= B43_TXH_PHY_ENC_CCK;
1412 else
1413 ctl |= B43_TXH_PHY_ENC_OFDM;
1414 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1415
Michael Buesche66fee62007-12-26 17:47:10 +01001416 /* Find the position of the TIM and the DTIM_period value
1417 * and write them to SHM. */
1418 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001419 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1420 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001421 uint8_t ie_id, ie_len;
1422
1423 ie_id = ie[i];
1424 ie_len = ie[i + 1];
1425 if (ie_id == 5) {
1426 u16 tim_position;
1427 u16 dtim_period;
1428 /* This is the TIM Information Element */
1429
1430 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001431 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001432 break;
1433 /* A valid TIM is at least 4 bytes long. */
1434 if (ie_len < 4)
1435 break;
1436 tim_found = 1;
1437
1438 tim_position = sizeof(struct b43_plcp_hdr6);
1439 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1440 tim_position += i;
1441
1442 dtim_period = ie[i + 3];
1443
1444 b43_shm_write16(dev, B43_SHM_SHARED,
1445 B43_SHM_SH_TIMBPOS, tim_position);
1446 b43_shm_write16(dev, B43_SHM_SHARED,
1447 B43_SHM_SH_DTIMPER, dtim_period);
1448 break;
1449 }
1450 i += ie_len + 2;
1451 }
1452 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001453 /*
1454 * If ucode wants to modify TIM do it behind the beacon, this
1455 * will happen, for example, when doing mesh networking.
1456 */
1457 b43_shm_write16(dev, B43_SHM_SHARED,
1458 B43_SHM_SH_TIMBPOS,
1459 len + sizeof(struct b43_plcp_hdr6));
1460 b43_shm_write16(dev, B43_SHM_SHARED,
1461 B43_SHM_SH_DTIMPER, 0);
1462 }
1463 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001464}
1465
1466static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
Johannes Berg8318d782008-01-24 19:38:38 +01001467 u16 shm_offset, u16 size,
1468 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001469{
1470 struct b43_plcp_hdr4 plcp;
1471 u32 tmp;
1472 __le16 dur;
1473
1474 plcp.data = 0;
Johannes Berg8318d782008-01-24 19:38:38 +01001475 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001476 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001477 dev->wl->vif, size,
Johannes Berg8318d782008-01-24 19:38:38 +01001478 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001479 /* Write PLCP in two parts and timing for packet transfer */
1480 tmp = le32_to_cpu(plcp.data);
1481 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
1482 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
1483 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
1484}
1485
1486/* Instead of using custom probe response template, this function
1487 * just patches custom beacon template by:
1488 * 1) Changing packet type
1489 * 2) Patching duration field
1490 * 3) Stripping TIM
1491 */
Michael Buesche66fee62007-12-26 17:47:10 +01001492static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
Johannes Berg8318d782008-01-24 19:38:38 +01001493 u16 *dest_size,
1494 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001495{
1496 const u8 *src_data;
1497 u8 *dest_data;
1498 u16 src_size, elem_size, src_pos, dest_pos;
1499 __le16 dur;
1500 struct ieee80211_hdr *hdr;
Michael Buesche66fee62007-12-26 17:47:10 +01001501 size_t ie_start;
Michael Buesche4d6b792007-09-18 15:39:42 -04001502
Michael Buesche66fee62007-12-26 17:47:10 +01001503 src_size = dev->wl->current_beacon->len;
1504 src_data = (const u8 *)dev->wl->current_beacon->data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001505
Michael Buesche66fee62007-12-26 17:47:10 +01001506 /* Get the start offset of the variable IEs in the packet. */
1507 ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
1508 B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
1509
1510 if (B43_WARN_ON(src_size < ie_start))
Michael Buesche4d6b792007-09-18 15:39:42 -04001511 return NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04001512
1513 dest_data = kmalloc(src_size, GFP_ATOMIC);
1514 if (unlikely(!dest_data))
1515 return NULL;
1516
Michael Buesche66fee62007-12-26 17:47:10 +01001517 /* Copy the static data and all Information Elements, except the TIM. */
1518 memcpy(dest_data, src_data, ie_start);
1519 src_pos = ie_start;
1520 dest_pos = ie_start;
1521 for ( ; src_pos < src_size - 2; src_pos += elem_size) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001522 elem_size = src_data[src_pos + 1] + 2;
Michael Buesche66fee62007-12-26 17:47:10 +01001523 if (src_data[src_pos] == 5) {
1524 /* This is the TIM. */
1525 continue;
Michael Buesche4d6b792007-09-18 15:39:42 -04001526 }
Michael Buesche66fee62007-12-26 17:47:10 +01001527 memcpy(dest_data + dest_pos, src_data + src_pos,
1528 elem_size);
1529 dest_pos += elem_size;
Michael Buesche4d6b792007-09-18 15:39:42 -04001530 }
1531 *dest_size = dest_pos;
1532 hdr = (struct ieee80211_hdr *)dest_data;
1533
1534 /* Set the frame control. */
1535 hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
1536 IEEE80211_STYPE_PROBE_RESP);
1537 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001538 dev->wl->vif, *dest_size,
Johannes Berg8318d782008-01-24 19:38:38 +01001539 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001540 hdr->duration_id = dur;
1541
1542 return dest_data;
1543}
1544
1545static void b43_write_probe_resp_template(struct b43_wldev *dev,
1546 u16 ram_offset,
Johannes Berg8318d782008-01-24 19:38:38 +01001547 u16 shm_size_offset,
1548 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001549{
Michael Buesche66fee62007-12-26 17:47:10 +01001550 const u8 *probe_resp_data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001551 u16 size;
1552
Michael Buesche66fee62007-12-26 17:47:10 +01001553 size = dev->wl->current_beacon->len;
Michael Buesche4d6b792007-09-18 15:39:42 -04001554 probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
1555 if (unlikely(!probe_resp_data))
1556 return;
1557
1558 /* Looks like PLCP headers plus packet timings are stored for
1559 * all possible basic rates
1560 */
Johannes Berg8318d782008-01-24 19:38:38 +01001561 b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
1562 b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
1563 b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
1564 b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
Michael Buesche4d6b792007-09-18 15:39:42 -04001565
1566 size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
1567 b43_write_template_common(dev, probe_resp_data,
Johannes Berg8318d782008-01-24 19:38:38 +01001568 size, ram_offset, shm_size_offset,
1569 rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001570 kfree(probe_resp_data);
1571}
1572
Michael Buesch6b4bec012008-05-20 12:16:28 +02001573static void b43_upload_beacon0(struct b43_wldev *dev)
1574{
1575 struct b43_wl *wl = dev->wl;
1576
1577 if (wl->beacon0_uploaded)
1578 return;
1579 b43_write_beacon_template(dev, 0x68, 0x18);
1580 /* FIXME: Probe resp upload doesn't really belong here,
1581 * but we don't use that feature anyway. */
1582 b43_write_probe_resp_template(dev, 0x268, 0x4A,
1583 &__b43_ratetable[3]);
1584 wl->beacon0_uploaded = 1;
1585}
1586
1587static void b43_upload_beacon1(struct b43_wldev *dev)
1588{
1589 struct b43_wl *wl = dev->wl;
1590
1591 if (wl->beacon1_uploaded)
1592 return;
1593 b43_write_beacon_template(dev, 0x468, 0x1A);
1594 wl->beacon1_uploaded = 1;
1595}
1596
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001597static void handle_irq_beacon(struct b43_wldev *dev)
1598{
1599 struct b43_wl *wl = dev->wl;
1600 u32 cmd, beacon0_valid, beacon1_valid;
1601
Johannes Berg04dea132008-05-20 12:10:49 +02001602 if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP) &&
1603 !b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001604 return;
1605
1606 /* This is the bottom half of the asynchronous beacon update. */
1607
1608 /* Ignore interrupt in the future. */
1609 dev->irq_savedstate &= ~B43_IRQ_BEACON;
1610
1611 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1612 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1613 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1614
1615 /* Schedule interrupt manually, if busy. */
1616 if (beacon0_valid && beacon1_valid) {
1617 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
1618 dev->irq_savedstate |= B43_IRQ_BEACON;
1619 return;
1620 }
1621
Michael Buesch6b4bec012008-05-20 12:16:28 +02001622 if (unlikely(wl->beacon_templates_virgin)) {
1623 /* We never uploaded a beacon before.
1624 * Upload both templates now, but only mark one valid. */
1625 wl->beacon_templates_virgin = 0;
1626 b43_upload_beacon0(dev);
1627 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001628 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1629 cmd |= B43_MACCMD_BEACON0_VALID;
1630 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001631 } else {
1632 if (!beacon0_valid) {
1633 b43_upload_beacon0(dev);
1634 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1635 cmd |= B43_MACCMD_BEACON0_VALID;
1636 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1637 } else if (!beacon1_valid) {
1638 b43_upload_beacon1(dev);
1639 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1640 cmd |= B43_MACCMD_BEACON1_VALID;
1641 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001642 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001643 }
1644}
1645
Michael Buescha82d9922008-04-04 21:40:06 +02001646static void b43_beacon_update_trigger_work(struct work_struct *work)
1647{
1648 struct b43_wl *wl = container_of(work, struct b43_wl,
1649 beacon_update_trigger);
1650 struct b43_wldev *dev;
1651
1652 mutex_lock(&wl->mutex);
1653 dev = wl->current_dev;
1654 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Michael Buescha82d9922008-04-04 21:40:06 +02001655 spin_lock_irq(&wl->irq_lock);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001656 /* update beacon right away or defer to irq */
1657 dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1658 handle_irq_beacon(dev);
1659 /* The handler might have updated the IRQ mask. */
1660 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
1661 dev->irq_savedstate);
1662 mmiowb();
Michael Buescha82d9922008-04-04 21:40:06 +02001663 spin_unlock_irq(&wl->irq_lock);
1664 }
1665 mutex_unlock(&wl->mutex);
1666}
1667
Michael Bueschd4df6f12007-12-26 18:04:14 +01001668/* Asynchronously update the packet templates in template RAM.
1669 * Locking: Requires wl->irq_lock to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001670static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001671{
Johannes Berg9d139c82008-07-09 14:40:37 +02001672 struct sk_buff *beacon;
1673
Michael Buesche66fee62007-12-26 17:47:10 +01001674 /* This is the top half of the ansynchronous beacon update.
1675 * The bottom half is the beacon IRQ.
1676 * Beacon update must be asynchronous to avoid sending an
1677 * invalid beacon. This can happen for example, if the firmware
1678 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001679
Johannes Berg9d139c82008-07-09 14:40:37 +02001680 /* We could modify the existing beacon and set the aid bit in
1681 * the TIM field, but that would probably require resizing and
1682 * moving of data within the beacon template.
1683 * Simply request a new beacon and let mac80211 do the hard work. */
1684 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1685 if (unlikely(!beacon))
1686 return;
1687
Michael Buesche66fee62007-12-26 17:47:10 +01001688 if (wl->current_beacon)
1689 dev_kfree_skb_any(wl->current_beacon);
1690 wl->current_beacon = beacon;
1691 wl->beacon0_uploaded = 0;
1692 wl->beacon1_uploaded = 0;
Michael Buescha82d9922008-04-04 21:40:06 +02001693 queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001694}
1695
1696static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
1697{
1698 u32 tmp;
1699 u16 i, len;
1700
1701 len = min((u16) ssid_len, (u16) 0x100);
1702 for (i = 0; i < len; i += sizeof(u32)) {
1703 tmp = (u32) (ssid[i + 0]);
1704 if (i + 1 < len)
1705 tmp |= (u32) (ssid[i + 1]) << 8;
1706 if (i + 2 < len)
1707 tmp |= (u32) (ssid[i + 2]) << 16;
1708 if (i + 3 < len)
1709 tmp |= (u32) (ssid[i + 3]) << 24;
1710 b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
1711 }
1712 b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
1713}
1714
1715static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1716{
1717 b43_time_lock(dev);
1718 if (dev->dev->id.revision >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001719 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1720 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001721 } else {
1722 b43_write16(dev, 0x606, (beacon_int >> 6));
1723 b43_write16(dev, 0x610, beacon_int);
1724 }
1725 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001726 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001727}
1728
Michael Bueschafa83e22008-05-19 23:51:37 +02001729static void b43_handle_firmware_panic(struct b43_wldev *dev)
1730{
1731 u16 reason;
1732
1733 /* Read the register that contains the reason code for the panic. */
1734 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1735 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1736
1737 switch (reason) {
1738 default:
1739 b43dbg(dev->wl, "The panic reason is unknown.\n");
1740 /* fallthrough */
1741 case B43_FWPANIC_DIE:
1742 /* Do not restart the controller or firmware.
1743 * The device is nonfunctional from now on.
1744 * Restarting would result in this panic to trigger again,
1745 * so we avoid that recursion. */
1746 break;
1747 case B43_FWPANIC_RESTART:
1748 b43_controller_restart(dev, "Microcode panic");
1749 break;
1750 }
1751}
1752
Michael Buesche4d6b792007-09-18 15:39:42 -04001753static void handle_irq_ucode_debug(struct b43_wldev *dev)
1754{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001755 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001756 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001757 __le16 *buf;
1758
1759 /* The proprietary firmware doesn't have this IRQ. */
1760 if (!dev->fw.opensource)
1761 return;
1762
Michael Bueschafa83e22008-05-19 23:51:37 +02001763 /* Read the register that contains the reason code for this IRQ. */
1764 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1765
Michael Buesche48b0ee2008-05-17 22:44:35 +02001766 switch (reason) {
1767 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001768 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001769 break;
1770 case B43_DEBUGIRQ_DUMP_SHM:
1771 if (!B43_DEBUG)
1772 break; /* Only with driver debugging enabled. */
1773 buf = kmalloc(4096, GFP_ATOMIC);
1774 if (!buf) {
1775 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1776 goto out;
1777 }
1778 for (i = 0; i < 4096; i += 2) {
1779 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1780 buf[i / 2] = cpu_to_le16(tmp);
1781 }
1782 b43info(dev->wl, "Shared memory dump:\n");
1783 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1784 16, 2, buf, 4096, 1);
1785 kfree(buf);
1786 break;
1787 case B43_DEBUGIRQ_DUMP_REGS:
1788 if (!B43_DEBUG)
1789 break; /* Only with driver debugging enabled. */
1790 b43info(dev->wl, "Microcode register dump:\n");
1791 for (i = 0, cnt = 0; i < 64; i++) {
1792 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1793 if (cnt == 0)
1794 printk(KERN_INFO);
1795 printk("r%02u: 0x%04X ", i, tmp);
1796 cnt++;
1797 if (cnt == 6) {
1798 printk("\n");
1799 cnt = 0;
1800 }
1801 }
1802 printk("\n");
1803 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001804 case B43_DEBUGIRQ_MARKER:
1805 if (!B43_DEBUG)
1806 break; /* Only with driver debugging enabled. */
1807 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1808 B43_MARKER_ID_REG);
1809 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1810 B43_MARKER_LINE_REG);
1811 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1812 "at line number %u\n",
1813 marker_id, marker_line);
1814 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001815 default:
1816 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1817 reason);
1818 }
1819out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001820 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1821 b43_shm_write16(dev, B43_SHM_SCRATCH,
1822 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001823}
1824
1825/* Interrupt handler bottom-half */
1826static void b43_interrupt_tasklet(struct b43_wldev *dev)
1827{
1828 u32 reason;
1829 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1830 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001831 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001832 unsigned long flags;
1833
1834 spin_lock_irqsave(&dev->wl->irq_lock, flags);
1835
1836 B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
1837
1838 reason = dev->irq_reason;
1839 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1840 dma_reason[i] = dev->dma_reason[i];
1841 merged_dma_reason |= dma_reason[i];
1842 }
1843
1844 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1845 b43err(dev->wl, "MAC transmission error\n");
1846
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001847 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001848 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001849 rmb();
1850 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1851 atomic_set(&dev->phy.txerr_cnt,
1852 B43_PHY_TX_BADNESS_LIMIT);
1853 b43err(dev->wl, "Too many PHY TX errors, "
1854 "restarting the controller\n");
1855 b43_controller_restart(dev, "PHY TX errors");
1856 }
1857 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001858
1859 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1860 B43_DMAIRQ_NONFATALMASK))) {
1861 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1862 b43err(dev->wl, "Fatal DMA error: "
1863 "0x%08X, 0x%08X, 0x%08X, "
1864 "0x%08X, 0x%08X, 0x%08X\n",
1865 dma_reason[0], dma_reason[1],
1866 dma_reason[2], dma_reason[3],
1867 dma_reason[4], dma_reason[5]);
1868 b43_controller_restart(dev, "DMA error");
1869 mmiowb();
1870 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1871 return;
1872 }
1873 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1874 b43err(dev->wl, "DMA error: "
1875 "0x%08X, 0x%08X, 0x%08X, "
1876 "0x%08X, 0x%08X, 0x%08X\n",
1877 dma_reason[0], dma_reason[1],
1878 dma_reason[2], dma_reason[3],
1879 dma_reason[4], dma_reason[5]);
1880 }
1881 }
1882
1883 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1884 handle_irq_ucode_debug(dev);
1885 if (reason & B43_IRQ_TBTT_INDI)
1886 handle_irq_tbtt_indication(dev);
1887 if (reason & B43_IRQ_ATIM_END)
1888 handle_irq_atim_end(dev);
1889 if (reason & B43_IRQ_BEACON)
1890 handle_irq_beacon(dev);
1891 if (reason & B43_IRQ_PMQ)
1892 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001893 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1894 ;/* TODO */
1895 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001896 handle_irq_noise(dev);
1897
1898 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001899 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1900 if (b43_using_pio_transfers(dev))
1901 b43_pio_rx(dev->pio.rx_queue);
1902 else
1903 b43_dma_rx(dev->dma.rx_ring);
1904 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001905 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1906 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001907 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001908 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1909 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1910
Michael Buesch21954c32007-09-27 15:31:40 +02001911 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001912 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001913
Michael Buesche4d6b792007-09-18 15:39:42 -04001914 b43_interrupt_enable(dev, dev->irq_savedstate);
1915 mmiowb();
1916 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1917}
1918
Michael Buesche4d6b792007-09-18 15:39:42 -04001919static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
1920{
Michael Buesche4d6b792007-09-18 15:39:42 -04001921 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
1922
1923 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
1924 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
1925 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
1926 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
1927 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
1928 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
1929}
1930
1931/* Interrupt handler top-half */
1932static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
1933{
1934 irqreturn_t ret = IRQ_NONE;
1935 struct b43_wldev *dev = dev_id;
1936 u32 reason;
1937
1938 if (!dev)
1939 return IRQ_NONE;
1940
1941 spin_lock(&dev->wl->irq_lock);
1942
1943 if (b43_status(dev) < B43_STAT_STARTED)
1944 goto out;
1945 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1946 if (reason == 0xffffffff) /* shared IRQ */
1947 goto out;
1948 ret = IRQ_HANDLED;
1949 reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1950 if (!reason)
1951 goto out;
1952
1953 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1954 & 0x0001DC00;
1955 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1956 & 0x0000DC00;
1957 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1958 & 0x0000DC00;
1959 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1960 & 0x0001DC00;
1961 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1962 & 0x0000DC00;
1963 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
1964 & 0x0000DC00;
1965
1966 b43_interrupt_ack(dev, reason);
1967 /* disable all IRQs. They are enabled again in the bottom half. */
1968 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
1969 /* save the reason code and call our bottom half. */
1970 dev->irq_reason = reason;
1971 tasklet_schedule(&dev->isr_tasklet);
1972 out:
1973 mmiowb();
1974 spin_unlock(&dev->wl->irq_lock);
1975
1976 return ret;
1977}
1978
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001979static void do_release_fw(struct b43_firmware_file *fw)
1980{
1981 release_firmware(fw->data);
1982 fw->data = NULL;
1983 fw->filename = NULL;
1984}
1985
Michael Buesche4d6b792007-09-18 15:39:42 -04001986static void b43_release_firmware(struct b43_wldev *dev)
1987{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001988 do_release_fw(&dev->fw.ucode);
1989 do_release_fw(&dev->fw.pcm);
1990 do_release_fw(&dev->fw.initvals);
1991 do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04001992}
1993
Michael Buescheb189d8b2008-01-28 14:47:41 -08001994static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04001995{
Michael Buescheb189d8b2008-01-28 14:47:41 -08001996 const char *text;
1997
1998 text = "You must go to "
Stefano Brivio354807e2007-11-19 20:21:31 +01001999 "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
Michael Buescheb189d8b2008-01-28 14:47:41 -08002000 "and download the latest firmware (version 4).\n";
2001 if (error)
2002 b43err(wl, text);
2003 else
2004 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002005}
2006
2007static int do_request_fw(struct b43_wldev *dev,
2008 const char *name,
Michael Buesch68217832008-05-17 23:43:57 +02002009 struct b43_firmware_file *fw,
2010 bool silent)
Michael Buesche4d6b792007-09-18 15:39:42 -04002011{
Michael Buesch1a094042007-09-20 11:13:40 -07002012 char path[sizeof(modparam_fwpostfix) + 32];
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002013 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04002014 struct b43_fw_header *hdr;
2015 u32 size;
2016 int err;
2017
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002018 if (!name) {
2019 /* Don't fetch anything. Free possibly cached firmware. */
2020 do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002021 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002022 }
2023 if (fw->filename) {
2024 if (strcmp(fw->filename, name) == 0)
2025 return 0; /* Already have this fw. */
2026 /* Free the cached firmware first. */
2027 do_release_fw(fw);
2028 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002029
2030 snprintf(path, ARRAY_SIZE(path),
2031 "b43%s/%s.fw",
2032 modparam_fwpostfix, name);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002033 err = request_firmware(&blob, path, dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002034 if (err == -ENOENT) {
2035 if (!silent) {
2036 b43err(dev->wl, "Firmware file \"%s\" not found\n",
2037 path);
2038 }
2039 return err;
2040 } else if (err) {
2041 b43err(dev->wl, "Firmware file \"%s\" request failed (err=%d)\n",
2042 path, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002043 return err;
2044 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002045 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002046 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002047 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002048 switch (hdr->type) {
2049 case B43_FW_TYPE_UCODE:
2050 case B43_FW_TYPE_PCM:
2051 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002052 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002053 goto err_format;
2054 /* fallthrough */
2055 case B43_FW_TYPE_IV:
2056 if (hdr->ver != 1)
2057 goto err_format;
2058 break;
2059 default:
2060 goto err_format;
2061 }
2062
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002063 fw->data = blob;
2064 fw->filename = name;
2065
2066 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002067
2068err_format:
2069 b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002070 release_firmware(blob);
2071
Michael Buesche4d6b792007-09-18 15:39:42 -04002072 return -EPROTO;
2073}
2074
2075static int b43_request_firmware(struct b43_wldev *dev)
2076{
2077 struct b43_firmware *fw = &dev->fw;
2078 const u8 rev = dev->dev->id.revision;
2079 const char *filename;
2080 u32 tmshigh;
2081 int err;
2082
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002083 /* Get microcode */
Michael Buesche4d6b792007-09-18 15:39:42 -04002084 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002085 if ((rev >= 5) && (rev <= 10))
2086 filename = "ucode5";
2087 else if ((rev >= 11) && (rev <= 12))
2088 filename = "ucode11";
2089 else if (rev >= 13)
2090 filename = "ucode13";
2091 else
2092 goto err_no_ucode;
Michael Buesch68217832008-05-17 23:43:57 +02002093 err = do_request_fw(dev, filename, &fw->ucode, 0);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002094 if (err)
2095 goto err_load;
2096
2097 /* Get PCM code */
2098 if ((rev >= 5) && (rev <= 10))
2099 filename = "pcm5";
2100 else if (rev >= 11)
2101 filename = NULL;
2102 else
2103 goto err_no_pcm;
Michael Buesch68217832008-05-17 23:43:57 +02002104 fw->pcm_request_failed = 0;
2105 err = do_request_fw(dev, filename, &fw->pcm, 1);
2106 if (err == -ENOENT) {
2107 /* We did not find a PCM file? Not fatal, but
2108 * core rev <= 10 must do without hwcrypto then. */
2109 fw->pcm_request_failed = 1;
2110 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002111 goto err_load;
2112
2113 /* Get initvals */
2114 switch (dev->phy.type) {
2115 case B43_PHYTYPE_A:
2116 if ((rev >= 5) && (rev <= 10)) {
2117 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2118 filename = "a0g1initvals5";
2119 else
2120 filename = "a0g0initvals5";
2121 } else
2122 goto err_no_initvals;
2123 break;
2124 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002125 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002126 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002127 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002128 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002129 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002130 goto err_no_initvals;
2131 break;
2132 case B43_PHYTYPE_N:
2133 if ((rev >= 11) && (rev <= 12))
2134 filename = "n0initvals11";
2135 else
2136 goto err_no_initvals;
2137 break;
2138 default:
2139 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002140 }
Michael Buesch68217832008-05-17 23:43:57 +02002141 err = do_request_fw(dev, filename, &fw->initvals, 0);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002142 if (err)
2143 goto err_load;
2144
2145 /* Get bandswitch initvals */
2146 switch (dev->phy.type) {
2147 case B43_PHYTYPE_A:
2148 if ((rev >= 5) && (rev <= 10)) {
2149 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2150 filename = "a0g1bsinitvals5";
2151 else
2152 filename = "a0g0bsinitvals5";
2153 } else if (rev >= 11)
2154 filename = NULL;
2155 else
2156 goto err_no_initvals;
2157 break;
2158 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002159 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002160 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002161 else if (rev >= 11)
2162 filename = NULL;
2163 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002164 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002165 break;
2166 case B43_PHYTYPE_N:
2167 if ((rev >= 11) && (rev <= 12))
2168 filename = "n0bsinitvals11";
2169 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002170 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002171 break;
2172 default:
2173 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002174 }
Michael Buesch68217832008-05-17 23:43:57 +02002175 err = do_request_fw(dev, filename, &fw->initvals_band, 0);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002176 if (err)
2177 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002178
2179 return 0;
2180
2181err_load:
Michael Buescheb189d8b2008-01-28 14:47:41 -08002182 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002183 goto error;
2184
2185err_no_ucode:
2186 err = -ENODEV;
2187 b43err(dev->wl, "No microcode available for core rev %u\n", rev);
2188 goto error;
2189
2190err_no_pcm:
2191 err = -ENODEV;
2192 b43err(dev->wl, "No PCM available for core rev %u\n", rev);
2193 goto error;
2194
2195err_no_initvals:
2196 err = -ENODEV;
2197 b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
2198 "core rev %u\n", dev->phy.type, rev);
2199 goto error;
2200
2201error:
2202 b43_release_firmware(dev);
2203 return err;
2204}
2205
2206static int b43_upload_microcode(struct b43_wldev *dev)
2207{
2208 const size_t hdr_len = sizeof(struct b43_fw_header);
2209 const __be32 *data;
2210 unsigned int i, len;
2211 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002212 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002213 int err = 0;
2214
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002215 /* Jump the microcode PSM to offset 0 */
2216 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2217 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2218 macctl |= B43_MACCTL_PSM_JMP0;
2219 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2220 /* Zero out all microcode PSM registers and shared memory. */
2221 for (i = 0; i < 64; i++)
2222 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2223 for (i = 0; i < 4096; i += 2)
2224 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2225
Michael Buesche4d6b792007-09-18 15:39:42 -04002226 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002227 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2228 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002229 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2230 for (i = 0; i < len; i++) {
2231 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2232 udelay(10);
2233 }
2234
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002235 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002236 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002237 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2238 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002239 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2240 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2241 /* No need for autoinc bit in SHM_HW */
2242 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2243 for (i = 0; i < len; i++) {
2244 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2245 udelay(10);
2246 }
2247 }
2248
2249 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002250
2251 /* Start the microcode PSM */
2252 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2253 macctl &= ~B43_MACCTL_PSM_JMP0;
2254 macctl |= B43_MACCTL_PSM_RUN;
2255 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002256
2257 /* Wait for the microcode to load and respond */
2258 i = 0;
2259 while (1) {
2260 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2261 if (tmp == B43_IRQ_MAC_SUSPENDED)
2262 break;
2263 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002264 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002265 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002266 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002267 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002268 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002269 }
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002270 msleep_interruptible(50);
2271 if (signal_pending(current)) {
2272 err = -EINTR;
2273 goto error;
2274 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002275 }
2276 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2277
2278 /* Get and check the revisions. */
2279 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2280 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2281 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2282 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2283
2284 if (fwrev <= 0x128) {
2285 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2286 "binary drivers older than version 4.x is unsupported. "
2287 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002288 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002289 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002290 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002291 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002292 dev->fw.rev = fwrev;
2293 dev->fw.patch = fwpatch;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002294 dev->fw.opensource = (fwdate == 0xFFFF);
2295
2296 if (dev->fw.opensource) {
2297 /* Patchlevel info is encoded in the "time" field. */
2298 dev->fw.patch = fwtime;
Michael Buesch68217832008-05-17 23:43:57 +02002299 b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
2300 dev->fw.rev, dev->fw.patch,
2301 dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002302 } else {
2303 b43info(dev->wl, "Loading firmware version %u.%u "
2304 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2305 fwrev, fwpatch,
2306 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2307 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002308 if (dev->fw.pcm_request_failed) {
2309 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2310 "Hardware accelerated cryptography is disabled.\n");
2311 b43_print_fw_helptext(dev->wl, 0);
2312 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002313 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002314
Michael Buescheb189d8b2008-01-28 14:47:41 -08002315 if (b43_is_old_txhdr_format(dev)) {
2316 b43warn(dev->wl, "You are using an old firmware image. "
2317 "Support for old firmware will be removed in July 2008.\n");
2318 b43_print_fw_helptext(dev->wl, 0);
2319 }
2320
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002321 return 0;
2322
2323error:
2324 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2325 macctl &= ~B43_MACCTL_PSM_RUN;
2326 macctl |= B43_MACCTL_PSM_JMP0;
2327 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2328
Michael Buesche4d6b792007-09-18 15:39:42 -04002329 return err;
2330}
2331
2332static int b43_write_initvals(struct b43_wldev *dev,
2333 const struct b43_iv *ivals,
2334 size_t count,
2335 size_t array_size)
2336{
2337 const struct b43_iv *iv;
2338 u16 offset;
2339 size_t i;
2340 bool bit32;
2341
2342 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2343 iv = ivals;
2344 for (i = 0; i < count; i++) {
2345 if (array_size < sizeof(iv->offset_size))
2346 goto err_format;
2347 array_size -= sizeof(iv->offset_size);
2348 offset = be16_to_cpu(iv->offset_size);
2349 bit32 = !!(offset & B43_IV_32BIT);
2350 offset &= B43_IV_OFFSET_MASK;
2351 if (offset >= 0x1000)
2352 goto err_format;
2353 if (bit32) {
2354 u32 value;
2355
2356 if (array_size < sizeof(iv->data.d32))
2357 goto err_format;
2358 array_size -= sizeof(iv->data.d32);
2359
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002360 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002361 b43_write32(dev, offset, value);
2362
2363 iv = (const struct b43_iv *)((const uint8_t *)iv +
2364 sizeof(__be16) +
2365 sizeof(__be32));
2366 } else {
2367 u16 value;
2368
2369 if (array_size < sizeof(iv->data.d16))
2370 goto err_format;
2371 array_size -= sizeof(iv->data.d16);
2372
2373 value = be16_to_cpu(iv->data.d16);
2374 b43_write16(dev, offset, value);
2375
2376 iv = (const struct b43_iv *)((const uint8_t *)iv +
2377 sizeof(__be16) +
2378 sizeof(__be16));
2379 }
2380 }
2381 if (array_size)
2382 goto err_format;
2383
2384 return 0;
2385
2386err_format:
2387 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002388 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002389
2390 return -EPROTO;
2391}
2392
2393static int b43_upload_initvals(struct b43_wldev *dev)
2394{
2395 const size_t hdr_len = sizeof(struct b43_fw_header);
2396 const struct b43_fw_header *hdr;
2397 struct b43_firmware *fw = &dev->fw;
2398 const struct b43_iv *ivals;
2399 size_t count;
2400 int err;
2401
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002402 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2403 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002404 count = be32_to_cpu(hdr->size);
2405 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002406 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002407 if (err)
2408 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002409 if (fw->initvals_band.data) {
2410 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2411 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002412 count = be32_to_cpu(hdr->size);
2413 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002414 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002415 if (err)
2416 goto out;
2417 }
2418out:
2419
2420 return err;
2421}
2422
2423/* Initialize the GPIOs
2424 * http://bcm-specs.sipsolutions.net/GPIO
2425 */
2426static int b43_gpio_init(struct b43_wldev *dev)
2427{
2428 struct ssb_bus *bus = dev->dev->bus;
2429 struct ssb_device *gpiodev, *pcidev = NULL;
2430 u32 mask, set;
2431
2432 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2433 & ~B43_MACCTL_GPOUTSMSK);
2434
Michael Buesche4d6b792007-09-18 15:39:42 -04002435 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2436 | 0x000F);
2437
2438 mask = 0x0000001F;
2439 set = 0x0000000F;
2440 if (dev->dev->bus->chip_id == 0x4301) {
2441 mask |= 0x0060;
2442 set |= 0x0060;
2443 }
2444 if (0 /* FIXME: conditional unknown */ ) {
2445 b43_write16(dev, B43_MMIO_GPIO_MASK,
2446 b43_read16(dev, B43_MMIO_GPIO_MASK)
2447 | 0x0100);
2448 mask |= 0x0180;
2449 set |= 0x0180;
2450 }
Larry Finger95de2842007-11-09 16:57:18 -06002451 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002452 b43_write16(dev, B43_MMIO_GPIO_MASK,
2453 b43_read16(dev, B43_MMIO_GPIO_MASK)
2454 | 0x0200);
2455 mask |= 0x0200;
2456 set |= 0x0200;
2457 }
2458 if (dev->dev->id.revision >= 2)
2459 mask |= 0x0010; /* FIXME: This is redundant. */
2460
2461#ifdef CONFIG_SSB_DRIVER_PCICORE
2462 pcidev = bus->pcicore.dev;
2463#endif
2464 gpiodev = bus->chipco.dev ? : pcidev;
2465 if (!gpiodev)
2466 return 0;
2467 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2468 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2469 & mask) | set);
2470
2471 return 0;
2472}
2473
2474/* Turn off all GPIO stuff. Call this on module unload, for example. */
2475static void b43_gpio_cleanup(struct b43_wldev *dev)
2476{
2477 struct ssb_bus *bus = dev->dev->bus;
2478 struct ssb_device *gpiodev, *pcidev = NULL;
2479
2480#ifdef CONFIG_SSB_DRIVER_PCICORE
2481 pcidev = bus->pcicore.dev;
2482#endif
2483 gpiodev = bus->chipco.dev ? : pcidev;
2484 if (!gpiodev)
2485 return;
2486 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2487}
2488
2489/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002490void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002491{
Michael Buesch923fd702008-06-20 18:02:08 +02002492 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2493 u16 fwstate;
2494
2495 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2496 B43_SHM_SH_UCODESTAT);
2497 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2498 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2499 b43err(dev->wl, "b43_mac_enable(): The firmware "
2500 "should be suspended, but current state is %u\n",
2501 fwstate);
2502 }
2503 }
2504
Michael Buesche4d6b792007-09-18 15:39:42 -04002505 dev->mac_suspended--;
2506 B43_WARN_ON(dev->mac_suspended < 0);
2507 if (dev->mac_suspended == 0) {
2508 b43_write32(dev, B43_MMIO_MACCTL,
2509 b43_read32(dev, B43_MMIO_MACCTL)
2510 | B43_MACCTL_ENABLED);
2511 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2512 B43_IRQ_MAC_SUSPENDED);
2513 /* Commit writes */
2514 b43_read32(dev, B43_MMIO_MACCTL);
2515 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2516 b43_power_saving_ctl_bits(dev, 0);
2517 }
2518}
2519
2520/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002521void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002522{
2523 int i;
2524 u32 tmp;
2525
Michael Buesch05b64b32007-09-28 16:19:03 +02002526 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002527 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002528
Michael Buesche4d6b792007-09-18 15:39:42 -04002529 if (dev->mac_suspended == 0) {
2530 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2531 b43_write32(dev, B43_MMIO_MACCTL,
2532 b43_read32(dev, B43_MMIO_MACCTL)
2533 & ~B43_MACCTL_ENABLED);
2534 /* force pci to flush the write */
2535 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002536 for (i = 35; i; i--) {
2537 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2538 if (tmp & B43_IRQ_MAC_SUSPENDED)
2539 goto out;
2540 udelay(10);
2541 }
2542 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002543 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002544 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2545 if (tmp & B43_IRQ_MAC_SUSPENDED)
2546 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002547 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002548 }
2549 b43err(dev->wl, "MAC suspend failed\n");
2550 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002551out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002552 dev->mac_suspended++;
2553}
2554
2555static void b43_adjust_opmode(struct b43_wldev *dev)
2556{
2557 struct b43_wl *wl = dev->wl;
2558 u32 ctl;
2559 u16 cfp_pretbtt;
2560
2561 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2562 /* Reset status to STA infrastructure mode. */
2563 ctl &= ~B43_MACCTL_AP;
2564 ctl &= ~B43_MACCTL_KEEP_CTL;
2565 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2566 ctl &= ~B43_MACCTL_KEEP_BAD;
2567 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002568 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002569 ctl |= B43_MACCTL_INFRA;
2570
Johannes Berg04dea132008-05-20 12:10:49 +02002571 if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
2572 b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002573 ctl |= B43_MACCTL_AP;
2574 else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
2575 ctl &= ~B43_MACCTL_INFRA;
2576
2577 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002578 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002579 if (wl->filter_flags & FIF_FCSFAIL)
2580 ctl |= B43_MACCTL_KEEP_BAD;
2581 if (wl->filter_flags & FIF_PLCPFAIL)
2582 ctl |= B43_MACCTL_KEEP_BADPLCP;
2583 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002584 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002585 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2586 ctl |= B43_MACCTL_BEACPROMISC;
2587
Michael Buesche4d6b792007-09-18 15:39:42 -04002588 /* Workaround: On old hardware the HW-MAC-address-filter
2589 * doesn't work properly, so always run promisc in filter
2590 * it in software. */
2591 if (dev->dev->id.revision <= 4)
2592 ctl |= B43_MACCTL_PROMISC;
2593
2594 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2595
2596 cfp_pretbtt = 2;
2597 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
2598 if (dev->dev->bus->chip_id == 0x4306 &&
2599 dev->dev->bus->chip_rev == 3)
2600 cfp_pretbtt = 100;
2601 else
2602 cfp_pretbtt = 50;
2603 }
2604 b43_write16(dev, 0x612, cfp_pretbtt);
2605}
2606
2607static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2608{
2609 u16 offset;
2610
2611 if (is_ofdm) {
2612 offset = 0x480;
2613 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2614 } else {
2615 offset = 0x4C0;
2616 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2617 }
2618 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2619 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2620}
2621
2622static void b43_rate_memory_init(struct b43_wldev *dev)
2623{
2624 switch (dev->phy.type) {
2625 case B43_PHYTYPE_A:
2626 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002627 case B43_PHYTYPE_N:
Michael Buesche4d6b792007-09-18 15:39:42 -04002628 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2629 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2630 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2631 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2632 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2633 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2634 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2635 if (dev->phy.type == B43_PHYTYPE_A)
2636 break;
2637 /* fallthrough */
2638 case B43_PHYTYPE_B:
2639 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2640 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2641 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2642 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2643 break;
2644 default:
2645 B43_WARN_ON(1);
2646 }
2647}
2648
Michael Buesch5042c502008-04-05 15:05:00 +02002649/* Set the default values for the PHY TX Control Words. */
2650static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2651{
2652 u16 ctl = 0;
2653
2654 ctl |= B43_TXH_PHY_ENC_CCK;
2655 ctl |= B43_TXH_PHY_ANT01AUTO;
2656 ctl |= B43_TXH_PHY_TXPWR;
2657
2658 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2659 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2660 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2661}
2662
Michael Buesche4d6b792007-09-18 15:39:42 -04002663/* Set the TX-Antenna for management frames sent by firmware. */
2664static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2665{
Michael Buesch5042c502008-04-05 15:05:00 +02002666 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002667 u16 tmp;
2668
Michael Buesch5042c502008-04-05 15:05:00 +02002669 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002670
Michael Buesche4d6b792007-09-18 15:39:42 -04002671 /* For ACK/CTS */
2672 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002673 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002674 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
2675 /* For Probe Resposes */
2676 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002677 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002678 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
2679}
2680
2681/* This is the opposite of b43_chip_init() */
2682static void b43_chip_exit(struct b43_wldev *dev)
2683{
Michael Bueschfb111372008-09-02 13:00:34 +02002684 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002685 b43_gpio_cleanup(dev);
2686 /* firmware is released later */
2687}
2688
2689/* Initialize the chip
2690 * http://bcm-specs.sipsolutions.net/ChipInit
2691 */
2692static int b43_chip_init(struct b43_wldev *dev)
2693{
2694 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02002695 int err;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002696 u32 value32, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002697 u16 value16;
2698
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002699 /* Initialize the MAC control */
2700 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
2701 if (dev->phy.gmode)
2702 macctl |= B43_MACCTL_GMODE;
2703 macctl |= B43_MACCTL_INFRA;
2704 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002705
2706 err = b43_request_firmware(dev);
2707 if (err)
2708 goto out;
2709 err = b43_upload_microcode(dev);
2710 if (err)
2711 goto out; /* firmware is released later */
2712
2713 err = b43_gpio_init(dev);
2714 if (err)
2715 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02002716
Michael Buesche4d6b792007-09-18 15:39:42 -04002717 err = b43_upload_initvals(dev);
2718 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01002719 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002720
2721 b43_write16(dev, 0x03E6, 0x0000);
2722 err = b43_phy_init(dev);
2723 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02002724 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002725
Michael Bueschef1a6282008-08-27 18:53:02 +02002726 /* Disable Interference Mitigation. */
2727 if (phy->ops->interf_mitigation)
2728 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04002729
Michael Bueschef1a6282008-08-27 18:53:02 +02002730 /* Select the antennae */
2731 if (phy->ops->set_rx_antenna)
2732 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04002733 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
2734
2735 if (phy->type == B43_PHYTYPE_B) {
2736 value16 = b43_read16(dev, 0x005E);
2737 value16 |= 0x0004;
2738 b43_write16(dev, 0x005E, value16);
2739 }
2740 b43_write32(dev, 0x0100, 0x01000000);
2741 if (dev->dev->id.revision < 5)
2742 b43_write32(dev, 0x010C, 0x01000000);
2743
2744 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2745 & ~B43_MACCTL_INFRA);
2746 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2747 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04002748
Michael Buesche4d6b792007-09-18 15:39:42 -04002749 /* Probe Response Timeout value */
2750 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2751 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
2752
2753 /* Initially set the wireless operation mode. */
2754 b43_adjust_opmode(dev);
2755
2756 if (dev->dev->id.revision < 3) {
2757 b43_write16(dev, 0x060E, 0x0000);
2758 b43_write16(dev, 0x0610, 0x8000);
2759 b43_write16(dev, 0x0604, 0x0000);
2760 b43_write16(dev, 0x0606, 0x0200);
2761 } else {
2762 b43_write32(dev, 0x0188, 0x80000000);
2763 b43_write32(dev, 0x018C, 0x02000000);
2764 }
2765 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
2766 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2767 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2768 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2769 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2770 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2771 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2772
2773 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2774 value32 |= 0x00100000;
2775 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2776
2777 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
2778 dev->dev->bus->chipco.fast_pwrup_delay);
2779
2780 err = 0;
2781 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02002782out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002783 return err;
2784
Larry Finger1a8d1222007-12-14 13:59:11 +01002785err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04002786 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02002787 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002788}
2789
Michael Buesche4d6b792007-09-18 15:39:42 -04002790static void b43_periodic_every60sec(struct b43_wldev *dev)
2791{
Michael Bueschef1a6282008-08-27 18:53:02 +02002792 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04002793
Michael Bueschef1a6282008-08-27 18:53:02 +02002794 if (ops->pwork_60sec)
2795 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02002796
2797 /* Force check the TX power emission now. */
2798 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04002799}
2800
2801static void b43_periodic_every30sec(struct b43_wldev *dev)
2802{
2803 /* Update device statistics. */
2804 b43_calculate_link_quality(dev);
2805}
2806
2807static void b43_periodic_every15sec(struct b43_wldev *dev)
2808{
2809 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02002810 u16 wdr;
2811
2812 if (dev->fw.opensource) {
2813 /* Check if the firmware is still alive.
2814 * It will reset the watchdog counter to 0 in its idle loop. */
2815 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
2816 if (unlikely(wdr)) {
2817 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
2818 b43_controller_restart(dev, "Firmware watchdog");
2819 return;
2820 } else {
2821 b43_shm_write16(dev, B43_SHM_SCRATCH,
2822 B43_WATCHDOG_REG, 1);
2823 }
2824 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002825
Michael Bueschef1a6282008-08-27 18:53:02 +02002826 if (phy->ops->pwork_15sec)
2827 phy->ops->pwork_15sec(dev);
2828
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01002829 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
2830 wmb();
Michael Buesche4d6b792007-09-18 15:39:42 -04002831}
2832
Michael Buesche4d6b792007-09-18 15:39:42 -04002833static void do_periodic_work(struct b43_wldev *dev)
2834{
2835 unsigned int state;
2836
2837 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002838 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002839 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002840 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002841 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002842 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002843}
2844
Michael Buesch05b64b32007-09-28 16:19:03 +02002845/* Periodic work locking policy:
2846 * The whole periodic work handler is protected by
2847 * wl->mutex. If another lock is needed somewhere in the
2848 * pwork callchain, it's aquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04002849 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002850static void b43_periodic_work_handler(struct work_struct *work)
2851{
Michael Buesch05b64b32007-09-28 16:19:03 +02002852 struct b43_wldev *dev = container_of(work, struct b43_wldev,
2853 periodic_work.work);
2854 struct b43_wl *wl = dev->wl;
2855 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04002856
Michael Buesch05b64b32007-09-28 16:19:03 +02002857 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002858
2859 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
2860 goto out;
2861 if (b43_debug(dev, B43_DBG_PWORK_STOP))
2862 goto out_requeue;
2863
Michael Buesch05b64b32007-09-28 16:19:03 +02002864 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002865
Michael Buesche4d6b792007-09-18 15:39:42 -04002866 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002867out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04002868 if (b43_debug(dev, B43_DBG_PWORK_FAST))
2869 delay = msecs_to_jiffies(50);
2870 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05002871 delay = round_jiffies_relative(HZ * 15);
Michael Buesch05b64b32007-09-28 16:19:03 +02002872 queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002873out:
Michael Buesch05b64b32007-09-28 16:19:03 +02002874 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002875}
2876
2877static void b43_periodic_tasks_setup(struct b43_wldev *dev)
2878{
2879 struct delayed_work *work = &dev->periodic_work;
2880
2881 dev->periodic_state = 0;
2882 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
2883 queue_delayed_work(dev->wl->hw->workqueue, work, 0);
2884}
2885
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002886/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002887static int b43_validate_chipaccess(struct b43_wldev *dev)
2888{
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002889 u32 v, backup;
Michael Buesche4d6b792007-09-18 15:39:42 -04002890
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002891 backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
2892
2893 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002894 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
2895 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
2896 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002897 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
2898 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04002899 goto error;
2900
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002901 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
2902
2903 if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
2904 /* The 32bit register shadows the two 16bit registers
2905 * with update sideeffects. Validate this. */
2906 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
2907 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
2908 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
2909 goto error;
2910 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
2911 goto error;
2912 }
2913 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
2914
2915 v = b43_read32(dev, B43_MMIO_MACCTL);
2916 v |= B43_MACCTL_GMODE;
2917 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04002918 goto error;
2919
2920 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002921error:
Michael Buesche4d6b792007-09-18 15:39:42 -04002922 b43err(dev->wl, "Failed to validate the chipaccess\n");
2923 return -ENODEV;
2924}
2925
2926static void b43_security_init(struct b43_wldev *dev)
2927{
2928 dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
2929 B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
2930 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
2931 /* KTP is a word address, but we address SHM bytewise.
2932 * So multiply by two.
2933 */
2934 dev->ktp *= 2;
2935 if (dev->dev->id.revision >= 5) {
2936 /* Number of RCMTA address slots */
2937 b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
2938 }
2939 b43_clear_keys(dev);
2940}
2941
2942static int b43_rng_read(struct hwrng *rng, u32 * data)
2943{
2944 struct b43_wl *wl = (struct b43_wl *)rng->priv;
2945 unsigned long flags;
2946
2947 /* Don't take wl->mutex here, as it could deadlock with
2948 * hwrng internal locking. It's not needed to take
2949 * wl->mutex here, anyway. */
2950
2951 spin_lock_irqsave(&wl->irq_lock, flags);
2952 *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
2953 spin_unlock_irqrestore(&wl->irq_lock, flags);
2954
2955 return (sizeof(u16));
2956}
2957
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01002958static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04002959{
2960 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01002961 hwrng_unregister(&wl->rng);
Michael Buesche4d6b792007-09-18 15:39:42 -04002962}
2963
2964static int b43_rng_init(struct b43_wl *wl)
2965{
2966 int err;
2967
2968 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
2969 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
2970 wl->rng.name = wl->rng_name;
2971 wl->rng.data_read = b43_rng_read;
2972 wl->rng.priv = (unsigned long)wl;
2973 wl->rng_initialized = 1;
2974 err = hwrng_register(&wl->rng);
2975 if (err) {
2976 wl->rng_initialized = 0;
2977 b43err(wl, "Failed to register the random "
2978 "number generator (%d)\n", err);
2979 }
2980
2981 return err;
2982}
2983
Michael Buesch40faacc2007-10-28 16:29:32 +01002984static int b43_op_tx(struct ieee80211_hw *hw,
Johannes Berge039fa42008-05-15 12:55:29 +02002985 struct sk_buff *skb)
Michael Buesche4d6b792007-09-18 15:39:42 -04002986{
2987 struct b43_wl *wl = hw_to_b43_wl(hw);
2988 struct b43_wldev *dev = wl->current_dev;
Michael Buesch21a75d72008-04-25 19:29:08 +02002989 unsigned long flags;
2990 int err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002991
Michael Buesch5100d5a2008-03-29 21:01:16 +01002992 if (unlikely(skb->len < 2 + 2 + 6)) {
2993 /* Too short, this can't be a valid frame. */
Michael Bueschc9e8eae2008-06-15 15:17:29 +02002994 goto drop_packet;
Michael Buesch5100d5a2008-03-29 21:01:16 +01002995 }
2996 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
Michael Buesche4d6b792007-09-18 15:39:42 -04002997 if (unlikely(!dev))
Michael Bueschc9e8eae2008-06-15 15:17:29 +02002998 goto drop_packet;
Michael Buesch21a75d72008-04-25 19:29:08 +02002999
3000 /* Transmissions on seperate queues can run concurrently. */
3001 read_lock_irqsave(&wl->tx_lock, flags);
3002
3003 err = -ENODEV;
3004 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
3005 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02003006 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003007 else
Johannes Berge039fa42008-05-15 12:55:29 +02003008 err = b43_dma_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003009 }
3010
3011 read_unlock_irqrestore(&wl->tx_lock, flags);
3012
Michael Buesche4d6b792007-09-18 15:39:42 -04003013 if (unlikely(err))
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003014 goto drop_packet;
3015 return NETDEV_TX_OK;
3016
3017drop_packet:
3018 /* We can not transmit this packet. Drop it. */
3019 dev_kfree_skb_any(skb);
Michael Buesche4d6b792007-09-18 15:39:42 -04003020 return NETDEV_TX_OK;
3021}
3022
Michael Buesche6f5b932008-03-05 21:18:49 +01003023/* Locking: wl->irq_lock */
3024static void b43_qos_params_upload(struct b43_wldev *dev,
3025 const struct ieee80211_tx_queue_params *p,
3026 u16 shm_offset)
3027{
3028 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003029 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003030 unsigned int i;
3031
Johannes Berg0b576642008-07-15 02:08:24 -07003032 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003033
3034 memset(&params, 0, sizeof(params));
3035
3036 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003037 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3038 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3039 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3040 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003041 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003042 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003043
3044 for (i = 0; i < ARRAY_SIZE(params); i++) {
3045 if (i == B43_QOSPARAM_STATUS) {
3046 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3047 shm_offset + (i * 2));
3048 /* Mark the parameters as updated. */
3049 tmp |= 0x100;
3050 b43_shm_write16(dev, B43_SHM_SHARED,
3051 shm_offset + (i * 2),
3052 tmp);
3053 } else {
3054 b43_shm_write16(dev, B43_SHM_SHARED,
3055 shm_offset + (i * 2),
3056 params[i]);
3057 }
3058 }
3059}
3060
3061/* Update the QOS parameters in hardware. */
3062static void b43_qos_update(struct b43_wldev *dev)
3063{
3064 struct b43_wl *wl = dev->wl;
3065 struct b43_qos_params *params;
3066 unsigned long flags;
3067 unsigned int i;
3068
3069 /* Mapping of mac80211 queues to b43 SHM offsets. */
3070 static const u16 qos_shm_offsets[] = {
3071 [0] = B43_QOS_VOICE,
3072 [1] = B43_QOS_VIDEO,
3073 [2] = B43_QOS_BESTEFFORT,
3074 [3] = B43_QOS_BACKGROUND,
3075 };
3076 BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
3077
3078 b43_mac_suspend(dev);
3079 spin_lock_irqsave(&wl->irq_lock, flags);
3080
3081 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3082 params = &(wl->qos_params[i]);
3083 if (params->need_hw_update) {
3084 b43_qos_params_upload(dev, &(params->p),
3085 qos_shm_offsets[i]);
3086 params->need_hw_update = 0;
3087 }
3088 }
3089
3090 spin_unlock_irqrestore(&wl->irq_lock, flags);
3091 b43_mac_enable(dev);
3092}
3093
3094static void b43_qos_clear(struct b43_wl *wl)
3095{
3096 struct b43_qos_params *params;
3097 unsigned int i;
3098
3099 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3100 params = &(wl->qos_params[i]);
3101
3102 memset(&(params->p), 0, sizeof(params->p));
3103 params->p.aifs = -1;
3104 params->need_hw_update = 1;
3105 }
3106}
3107
3108/* Initialize the core's QOS capabilities */
3109static void b43_qos_init(struct b43_wldev *dev)
3110{
3111 struct b43_wl *wl = dev->wl;
3112 unsigned int i;
3113
3114 /* Upload the current QOS parameters. */
3115 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
3116 wl->qos_params[i].need_hw_update = 1;
3117 b43_qos_update(dev);
3118
3119 /* Enable QOS support. */
3120 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3121 b43_write16(dev, B43_MMIO_IFSCTL,
3122 b43_read16(dev, B43_MMIO_IFSCTL)
3123 | B43_MMIO_IFSCTL_USE_EDCF);
3124}
3125
3126static void b43_qos_update_work(struct work_struct *work)
3127{
3128 struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
3129 struct b43_wldev *dev;
3130
3131 mutex_lock(&wl->mutex);
3132 dev = wl->current_dev;
3133 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
3134 b43_qos_update(dev);
3135 mutex_unlock(&wl->mutex);
3136}
3137
Johannes Berge100bb62008-04-30 18:51:21 +02003138static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003139 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003140{
Michael Buesche6f5b932008-03-05 21:18:49 +01003141 struct b43_wl *wl = hw_to_b43_wl(hw);
3142 unsigned long flags;
3143 unsigned int queue = (unsigned int)_queue;
3144 struct b43_qos_params *p;
3145
3146 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3147 /* Queue not available or don't support setting
3148 * params on this queue. Return success to not
3149 * confuse mac80211. */
3150 return 0;
3151 }
3152
3153 spin_lock_irqsave(&wl->irq_lock, flags);
3154 p = &(wl->qos_params[queue]);
3155 memcpy(&(p->p), params, sizeof(p->p));
3156 p->need_hw_update = 1;
3157 spin_unlock_irqrestore(&wl->irq_lock, flags);
3158
3159 queue_work(hw->workqueue, &wl->qos_update_work);
3160
Michael Buesche4d6b792007-09-18 15:39:42 -04003161 return 0;
3162}
3163
Michael Buesch40faacc2007-10-28 16:29:32 +01003164static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
3165 struct ieee80211_tx_queue_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003166{
3167 struct b43_wl *wl = hw_to_b43_wl(hw);
3168 struct b43_wldev *dev = wl->current_dev;
3169 unsigned long flags;
3170 int err = -ENODEV;
3171
3172 if (!dev)
3173 goto out;
3174 spin_lock_irqsave(&wl->irq_lock, flags);
3175 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01003176 if (b43_using_pio_transfers(dev))
3177 b43_pio_get_tx_stats(dev, stats);
3178 else
3179 b43_dma_get_tx_stats(dev, stats);
Michael Buesche4d6b792007-09-18 15:39:42 -04003180 err = 0;
3181 }
3182 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesch40faacc2007-10-28 16:29:32 +01003183out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003184 return err;
3185}
3186
Michael Buesch40faacc2007-10-28 16:29:32 +01003187static int b43_op_get_stats(struct ieee80211_hw *hw,
3188 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003189{
3190 struct b43_wl *wl = hw_to_b43_wl(hw);
3191 unsigned long flags;
3192
3193 spin_lock_irqsave(&wl->irq_lock, flags);
3194 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
3195 spin_unlock_irqrestore(&wl->irq_lock, flags);
3196
3197 return 0;
3198}
3199
Michael Buesche4d6b792007-09-18 15:39:42 -04003200static void b43_put_phy_into_reset(struct b43_wldev *dev)
3201{
3202 struct ssb_device *sdev = dev->dev;
3203 u32 tmslow;
3204
3205 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3206 tmslow &= ~B43_TMSLOW_GMODE;
3207 tmslow |= B43_TMSLOW_PHYRESET;
3208 tmslow |= SSB_TMSLOW_FGC;
3209 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3210 msleep(1);
3211
3212 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3213 tmslow &= ~SSB_TMSLOW_FGC;
3214 tmslow |= B43_TMSLOW_PHYRESET;
3215 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3216 msleep(1);
3217}
3218
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003219static const char * band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003220{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003221 switch (band) {
3222 case IEEE80211_BAND_5GHZ:
3223 return "5";
3224 case IEEE80211_BAND_2GHZ:
3225 return "2.4";
3226 default:
3227 break;
3228 }
3229 B43_WARN_ON(1);
3230 return "";
3231}
3232
3233/* Expects wl->mutex locked */
3234static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3235{
3236 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003237 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003238 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003239 int err;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003240 bool gmode;
Michael Buesche4d6b792007-09-18 15:39:42 -04003241 int prev_status;
3242
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003243 /* Find a device and PHY which supports the band. */
3244 list_for_each_entry(d, &wl->devlist, list) {
3245 switch (chan->band) {
3246 case IEEE80211_BAND_5GHZ:
3247 if (d->phy.supports_5ghz) {
3248 up_dev = d;
3249 gmode = 0;
3250 }
3251 break;
3252 case IEEE80211_BAND_2GHZ:
3253 if (d->phy.supports_2ghz) {
3254 up_dev = d;
3255 gmode = 1;
3256 }
3257 break;
3258 default:
3259 B43_WARN_ON(1);
3260 return -EINVAL;
3261 }
3262 if (up_dev)
3263 break;
3264 }
3265 if (!up_dev) {
3266 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3267 band_to_string(chan->band));
3268 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003269 }
3270 if ((up_dev == wl->current_dev) &&
3271 (!!wl->current_dev->phy.gmode == !!gmode)) {
3272 /* This device is already running. */
3273 return 0;
3274 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003275 b43dbg(wl, "Switching to %s-GHz band\n",
3276 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003277 down_dev = wl->current_dev;
3278
3279 prev_status = b43_status(down_dev);
3280 /* Shutdown the currently running core. */
3281 if (prev_status >= B43_STAT_STARTED)
3282 b43_wireless_core_stop(down_dev);
3283 if (prev_status >= B43_STAT_INITIALIZED)
3284 b43_wireless_core_exit(down_dev);
3285
3286 if (down_dev != up_dev) {
3287 /* We switch to a different core, so we put PHY into
3288 * RESET on the old core. */
3289 b43_put_phy_into_reset(down_dev);
3290 }
3291
3292 /* Now start the new core. */
3293 up_dev->phy.gmode = gmode;
3294 if (prev_status >= B43_STAT_INITIALIZED) {
3295 err = b43_wireless_core_init(up_dev);
3296 if (err) {
3297 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003298 "selected %s-GHz band\n",
3299 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003300 goto init_failure;
3301 }
3302 }
3303 if (prev_status >= B43_STAT_STARTED) {
3304 err = b43_wireless_core_start(up_dev);
3305 if (err) {
3306 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003307 "selected %s-GHz band\n",
3308 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003309 b43_wireless_core_exit(up_dev);
3310 goto init_failure;
3311 }
3312 }
3313 B43_WARN_ON(b43_status(up_dev) != prev_status);
3314
3315 wl->current_dev = up_dev;
3316
3317 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003318init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003319 /* Whoops, failed to init the new core. No core is operating now. */
3320 wl->current_dev = NULL;
3321 return err;
3322}
3323
Michael Buesch40faacc2007-10-28 16:29:32 +01003324static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04003325{
3326 struct b43_wl *wl = hw_to_b43_wl(hw);
3327 struct b43_wldev *dev;
3328 struct b43_phy *phy;
3329 unsigned long flags;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003330 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003331 int err = 0;
3332 u32 savedirqs;
3333
Michael Buesche4d6b792007-09-18 15:39:42 -04003334 mutex_lock(&wl->mutex);
3335
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003336 /* Switch the band (if necessary). This might change the active core. */
3337 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003338 if (err)
3339 goto out_unlock_mutex;
3340 dev = wl->current_dev;
3341 phy = &dev->phy;
3342
3343 /* Disable IRQs while reconfiguring the device.
3344 * This makes it possible to drop the spinlock throughout
3345 * the reconfiguration process. */
3346 spin_lock_irqsave(&wl->irq_lock, flags);
3347 if (b43_status(dev) < B43_STAT_STARTED) {
3348 spin_unlock_irqrestore(&wl->irq_lock, flags);
3349 goto out_unlock_mutex;
3350 }
3351 savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
3352 spin_unlock_irqrestore(&wl->irq_lock, flags);
3353 b43_synchronize_irq(dev);
3354
3355 /* Switch to the requested channel.
3356 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003357 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003358 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003359
3360 /* Enable/Disable ShortSlot timing. */
3361 if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
3362 dev->short_slot) {
3363 B43_WARN_ON(phy->type != B43_PHYTYPE_G);
3364 if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
3365 b43_short_slot_timing_enable(dev);
3366 else
3367 b43_short_slot_timing_disable(dev);
3368 }
3369
Johannes Bergd42ce842007-11-23 14:50:51 +01003370 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
3371
Michael Buesche4d6b792007-09-18 15:39:42 -04003372 /* Adjust the desired TX power level. */
3373 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003374 spin_lock_irqsave(&wl->irq_lock, flags);
3375 if (conf->power_level != phy->desired_txpower) {
3376 phy->desired_txpower = conf->power_level;
3377 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3378 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003379 }
Michael Buesch18c8ade2008-08-28 19:33:40 +02003380 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003381 }
3382
3383 /* Antennas for RX and management frame TX. */
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003384 antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
3385 b43_mgmtframe_txantenna(dev, antenna);
3386 antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
Michael Bueschef1a6282008-08-27 18:53:02 +02003387 if (phy->ops->set_rx_antenna)
3388 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003389
Johannes Berg04dea132008-05-20 12:10:49 +02003390 /* Update templates for AP/mesh mode. */
3391 if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
3392 b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
Michael Buesche4d6b792007-09-18 15:39:42 -04003393 b43_set_beacon_int(dev, conf->beacon_int);
3394
Michael Bueschfda9abc2007-09-20 22:14:18 +02003395 if (!!conf->radio_enabled != phy->radio_on) {
3396 if (conf->radio_enabled) {
Michael Bueschef1a6282008-08-27 18:53:02 +02003397 b43_software_rfkill(dev, RFKILL_STATE_UNBLOCKED);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003398 b43info(dev->wl, "Radio turned on by software\n");
3399 if (!dev->radio_hw_enable) {
3400 b43info(dev->wl, "The hardware RF-kill button "
3401 "still turns the radio physically off. "
3402 "Press the button to turn it on.\n");
3403 }
3404 } else {
Michael Bueschef1a6282008-08-27 18:53:02 +02003405 b43_software_rfkill(dev, RFKILL_STATE_SOFT_BLOCKED);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003406 b43info(dev->wl, "Radio turned off by software\n");
3407 }
3408 }
3409
Michael Buesche4d6b792007-09-18 15:39:42 -04003410 spin_lock_irqsave(&wl->irq_lock, flags);
3411 b43_interrupt_enable(dev, savedirqs);
3412 mmiowb();
3413 spin_unlock_irqrestore(&wl->irq_lock, flags);
3414 out_unlock_mutex:
3415 mutex_unlock(&wl->mutex);
3416
3417 return err;
3418}
3419
Michael Buesch40faacc2007-10-28 16:29:32 +01003420static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Berg4150c572007-09-17 01:29:23 -04003421 const u8 *local_addr, const u8 *addr,
3422 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003423{
3424 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003425 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003426 unsigned long flags;
3427 u8 algorithm;
3428 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003429 int err;
Joe Perches0795af52007-10-03 17:59:30 -07003430 DECLARE_MAC_BUF(mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04003431
3432 if (modparam_nohwcrypt)
3433 return -ENOSPC; /* User disabled HW-crypto */
3434
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003435 mutex_lock(&wl->mutex);
3436 spin_lock_irqsave(&wl->irq_lock, flags);
3437
3438 dev = wl->current_dev;
3439 err = -ENODEV;
3440 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3441 goto out_unlock;
3442
Michael Buesch68217832008-05-17 23:43:57 +02003443 if (dev->fw.pcm_request_failed) {
3444 /* We don't have firmware for the crypto engine.
3445 * Must use software-crypto. */
3446 err = -EOPNOTSUPP;
3447 goto out_unlock;
3448 }
3449
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003450 err = -EINVAL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003451 switch (key->alg) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003452 case ALG_WEP:
3453 if (key->keylen == 5)
3454 algorithm = B43_SEC_ALGO_WEP40;
3455 else
3456 algorithm = B43_SEC_ALGO_WEP104;
3457 break;
3458 case ALG_TKIP:
3459 algorithm = B43_SEC_ALGO_TKIP;
3460 break;
3461 case ALG_CCMP:
3462 algorithm = B43_SEC_ALGO_AES;
3463 break;
3464 default:
3465 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003466 goto out_unlock;
3467 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003468 index = (u8) (key->keyidx);
3469 if (index > 3)
3470 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003471
3472 switch (cmd) {
3473 case SET_KEY:
3474 if (algorithm == B43_SEC_ALGO_TKIP) {
3475 /* FIXME: No TKIP hardware encryption for now. */
3476 err = -EOPNOTSUPP;
3477 goto out_unlock;
3478 }
3479
3480 if (is_broadcast_ether_addr(addr)) {
3481 /* addr is FF:FF:FF:FF:FF:FF for default keys */
3482 err = b43_key_write(dev, index, algorithm,
3483 key->key, key->keylen, NULL, key);
3484 } else {
3485 /*
3486 * either pairwise key or address is 00:00:00:00:00:00
3487 * for transmit-only keys
3488 */
3489 err = b43_key_write(dev, -1, algorithm,
3490 key->key, key->keylen, addr, key);
3491 }
3492 if (err)
3493 goto out_unlock;
3494
3495 if (algorithm == B43_SEC_ALGO_WEP40 ||
3496 algorithm == B43_SEC_ALGO_WEP104) {
3497 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
3498 } else {
3499 b43_hf_write(dev,
3500 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
3501 }
3502 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3503 break;
3504 case DISABLE_KEY: {
3505 err = b43_key_clear(dev, key->hw_key_idx);
3506 if (err)
3507 goto out_unlock;
3508 break;
3509 }
3510 default:
3511 B43_WARN_ON(1);
3512 }
3513out_unlock:
3514 spin_unlock_irqrestore(&wl->irq_lock, flags);
3515 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003516 if (!err) {
3517 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Joe Perches0795af52007-10-03 17:59:30 -07003518 "mac: %s\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04003519 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Joe Perches0795af52007-10-03 17:59:30 -07003520 print_mac(mac, addr));
Michael Buesche4d6b792007-09-18 15:39:42 -04003521 }
3522 return err;
3523}
3524
Michael Buesch40faacc2007-10-28 16:29:32 +01003525static void b43_op_configure_filter(struct ieee80211_hw *hw,
3526 unsigned int changed, unsigned int *fflags,
3527 int mc_count, struct dev_addr_list *mc_list)
Michael Buesche4d6b792007-09-18 15:39:42 -04003528{
3529 struct b43_wl *wl = hw_to_b43_wl(hw);
3530 struct b43_wldev *dev = wl->current_dev;
3531 unsigned long flags;
3532
Johannes Berg4150c572007-09-17 01:29:23 -04003533 if (!dev) {
3534 *fflags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003535 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04003536 }
Johannes Berg4150c572007-09-17 01:29:23 -04003537
3538 spin_lock_irqsave(&wl->irq_lock, flags);
3539 *fflags &= FIF_PROMISC_IN_BSS |
3540 FIF_ALLMULTI |
3541 FIF_FCSFAIL |
3542 FIF_PLCPFAIL |
3543 FIF_CONTROL |
3544 FIF_OTHER_BSS |
3545 FIF_BCN_PRBRESP_PROMISC;
3546
3547 changed &= FIF_PROMISC_IN_BSS |
3548 FIF_ALLMULTI |
3549 FIF_FCSFAIL |
3550 FIF_PLCPFAIL |
3551 FIF_CONTROL |
3552 FIF_OTHER_BSS |
3553 FIF_BCN_PRBRESP_PROMISC;
3554
3555 wl->filter_flags = *fflags;
3556
3557 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
3558 b43_adjust_opmode(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003559 spin_unlock_irqrestore(&wl->irq_lock, flags);
3560}
3561
Michael Buesch40faacc2007-10-28 16:29:32 +01003562static int b43_op_config_interface(struct ieee80211_hw *hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01003563 struct ieee80211_vif *vif,
Michael Buesch40faacc2007-10-28 16:29:32 +01003564 struct ieee80211_if_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04003565{
3566 struct b43_wl *wl = hw_to_b43_wl(hw);
3567 struct b43_wldev *dev = wl->current_dev;
3568 unsigned long flags;
3569
3570 if (!dev)
3571 return -ENODEV;
3572 mutex_lock(&wl->mutex);
3573 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berg32bfd352007-12-19 01:31:26 +01003574 B43_WARN_ON(wl->vif != vif);
Johannes Berg4150c572007-09-17 01:29:23 -04003575 if (conf->bssid)
3576 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3577 else
3578 memset(wl->bssid, 0, ETH_ALEN);
3579 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
Johannes Berg04dea132008-05-20 12:10:49 +02003580 if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
3581 b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT)) {
Johannes Berg9d139c82008-07-09 14:40:37 +02003582 B43_WARN_ON(vif->type != wl->if_type);
3583 if (conf->changed & IEEE80211_IFCC_SSID)
3584 b43_set_ssid(dev, conf->ssid, conf->ssid_len);
3585 if (conf->changed & IEEE80211_IFCC_BEACON)
3586 b43_update_templates(wl);
3587 } else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS)) {
3588 if (conf->changed & IEEE80211_IFCC_BEACON)
3589 b43_update_templates(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04003590 }
Johannes Berg4150c572007-09-17 01:29:23 -04003591 b43_write_mac_bssid_templates(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003592 }
3593 spin_unlock_irqrestore(&wl->irq_lock, flags);
3594 mutex_unlock(&wl->mutex);
3595
3596 return 0;
3597}
3598
3599/* Locking: wl->mutex */
3600static void b43_wireless_core_stop(struct b43_wldev *dev)
3601{
3602 struct b43_wl *wl = dev->wl;
3603 unsigned long flags;
3604
3605 if (b43_status(dev) < B43_STAT_STARTED)
3606 return;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01003607
3608 /* Disable and sync interrupts. We must do this before than
3609 * setting the status to INITIALIZED, as the interrupt handler
3610 * won't care about IRQs then. */
3611 spin_lock_irqsave(&wl->irq_lock, flags);
3612 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
3613 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
3614 spin_unlock_irqrestore(&wl->irq_lock, flags);
3615 b43_synchronize_irq(dev);
3616
Michael Buesch21a75d72008-04-25 19:29:08 +02003617 write_lock_irqsave(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003618 b43_set_status(dev, B43_STAT_INITIALIZED);
Michael Buesch21a75d72008-04-25 19:29:08 +02003619 write_unlock_irqrestore(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003620
Michael Buesch5100d5a2008-03-29 21:01:16 +01003621 b43_pio_stop(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003622 mutex_unlock(&wl->mutex);
3623 /* Must unlock as it would otherwise deadlock. No races here.
3624 * Cancel the possibly running self-rearming periodic work. */
3625 cancel_delayed_work_sync(&dev->periodic_work);
3626 mutex_lock(&wl->mutex);
3627
Michael Buesche4d6b792007-09-18 15:39:42 -04003628 b43_mac_suspend(dev);
3629 free_irq(dev->dev->irq, dev);
3630 b43dbg(wl, "Wireless interface stopped\n");
3631}
3632
3633/* Locking: wl->mutex */
3634static int b43_wireless_core_start(struct b43_wldev *dev)
3635{
3636 int err;
3637
3638 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
3639
3640 drain_txstatus_queue(dev);
3641 err = request_irq(dev->dev->irq, b43_interrupt_handler,
3642 IRQF_SHARED, KBUILD_MODNAME, dev);
3643 if (err) {
3644 b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
3645 goto out;
3646 }
3647
3648 /* We are ready to run. */
3649 b43_set_status(dev, B43_STAT_STARTED);
3650
3651 /* Start data flow (TX/RX). */
3652 b43_mac_enable(dev);
3653 b43_interrupt_enable(dev, dev->irq_savedstate);
Michael Buesche4d6b792007-09-18 15:39:42 -04003654
3655 /* Start maintainance work */
3656 b43_periodic_tasks_setup(dev);
3657
3658 b43dbg(dev->wl, "Wireless interface started\n");
3659 out:
3660 return err;
3661}
3662
3663/* Get PHY and RADIO versioning numbers */
3664static int b43_phy_versioning(struct b43_wldev *dev)
3665{
3666 struct b43_phy *phy = &dev->phy;
3667 u32 tmp;
3668 u8 analog_type;
3669 u8 phy_type;
3670 u8 phy_rev;
3671 u16 radio_manuf;
3672 u16 radio_ver;
3673 u16 radio_rev;
3674 int unsupported = 0;
3675
3676 /* Get PHY versioning */
3677 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
3678 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
3679 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
3680 phy_rev = (tmp & B43_PHYVER_VERSION);
3681 switch (phy_type) {
3682 case B43_PHYTYPE_A:
3683 if (phy_rev >= 4)
3684 unsupported = 1;
3685 break;
3686 case B43_PHYTYPE_B:
3687 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
3688 && phy_rev != 7)
3689 unsupported = 1;
3690 break;
3691 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06003692 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04003693 unsupported = 1;
3694 break;
Michael Bueschd5c71e42008-01-04 17:06:29 +01003695#ifdef CONFIG_B43_NPHY
3696 case B43_PHYTYPE_N:
3697 if (phy_rev > 1)
3698 unsupported = 1;
3699 break;
3700#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003701 default:
3702 unsupported = 1;
3703 };
3704 if (unsupported) {
3705 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
3706 "(Analog %u, Type %u, Revision %u)\n",
3707 analog_type, phy_type, phy_rev);
3708 return -EOPNOTSUPP;
3709 }
3710 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
3711 analog_type, phy_type, phy_rev);
3712
3713 /* Get RADIO versioning */
3714 if (dev->dev->bus->chip_id == 0x4317) {
3715 if (dev->dev->bus->chip_rev == 0)
3716 tmp = 0x3205017F;
3717 else if (dev->dev->bus->chip_rev == 1)
3718 tmp = 0x4205017F;
3719 else
3720 tmp = 0x5205017F;
3721 } else {
3722 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003723 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04003724 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003725 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -04003726 }
3727 radio_manuf = (tmp & 0x00000FFF);
3728 radio_ver = (tmp & 0x0FFFF000) >> 12;
3729 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesch96c755a2008-01-06 00:09:46 +01003730 if (radio_manuf != 0x17F /* Broadcom */)
3731 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003732 switch (phy_type) {
3733 case B43_PHYTYPE_A:
3734 if (radio_ver != 0x2060)
3735 unsupported = 1;
3736 if (radio_rev != 1)
3737 unsupported = 1;
3738 if (radio_manuf != 0x17F)
3739 unsupported = 1;
3740 break;
3741 case B43_PHYTYPE_B:
3742 if ((radio_ver & 0xFFF0) != 0x2050)
3743 unsupported = 1;
3744 break;
3745 case B43_PHYTYPE_G:
3746 if (radio_ver != 0x2050)
3747 unsupported = 1;
3748 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01003749 case B43_PHYTYPE_N:
Michael Buesch243dcfc2008-01-13 14:12:44 +01003750 if (radio_ver != 0x2055)
Michael Buesch96c755a2008-01-06 00:09:46 +01003751 unsupported = 1;
3752 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04003753 default:
3754 B43_WARN_ON(1);
3755 }
3756 if (unsupported) {
3757 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
3758 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
3759 radio_manuf, radio_ver, radio_rev);
3760 return -EOPNOTSUPP;
3761 }
3762 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
3763 radio_manuf, radio_ver, radio_rev);
3764
3765 phy->radio_manuf = radio_manuf;
3766 phy->radio_ver = radio_ver;
3767 phy->radio_rev = radio_rev;
3768
3769 phy->analog = analog_type;
3770 phy->type = phy_type;
3771 phy->rev = phy_rev;
3772
3773 return 0;
3774}
3775
3776static void setup_struct_phy_for_init(struct b43_wldev *dev,
3777 struct b43_phy *phy)
3778{
Michael Buesche4d6b792007-09-18 15:39:42 -04003779 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02003780 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01003781 /* PHY TX errors counter. */
3782 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04003783}
3784
3785static void setup_struct_wldev_for_init(struct b43_wldev *dev)
3786{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01003787 dev->dfq_valid = 0;
3788
Michael Buesch6a724d62007-09-20 22:12:58 +02003789 /* Assume the radio is enabled. If it's not enabled, the state will
3790 * immediately get fixed on the first periodic work run. */
3791 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003792
3793 /* Stats */
3794 memset(&dev->stats, 0, sizeof(dev->stats));
3795
3796 setup_struct_phy_for_init(dev, &dev->phy);
3797
3798 /* IRQ related flags */
3799 dev->irq_reason = 0;
3800 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
3801 dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
3802
3803 dev->mac_suspended = 1;
3804
3805 /* Noise calculation context */
3806 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
3807}
3808
3809static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
3810{
3811 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02003812 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04003813
Michael Buesch1855ba72008-04-18 20:51:41 +02003814 if (!modparam_btcoex)
3815 return;
Larry Finger95de2842007-11-09 16:57:18 -06003816 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04003817 return;
3818 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
3819 return;
3820
3821 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06003822 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04003823 hf |= B43_HF_BTCOEXALT;
3824 else
3825 hf |= B43_HF_BTCOEX;
3826 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04003827}
3828
3829static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02003830{
3831 if (!modparam_btcoex)
3832 return;
3833 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04003834}
3835
3836static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
3837{
3838#ifdef CONFIG_SSB_DRIVER_PCICORE
3839 struct ssb_bus *bus = dev->dev->bus;
3840 u32 tmp;
3841
3842 if (bus->pcicore.dev &&
3843 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
3844 bus->pcicore.dev->id.revision <= 5) {
3845 /* IMCFGLO timeouts workaround. */
3846 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
3847 tmp &= ~SSB_IMCFGLO_REQTO;
3848 tmp &= ~SSB_IMCFGLO_SERTO;
3849 switch (bus->bustype) {
3850 case SSB_BUSTYPE_PCI:
3851 case SSB_BUSTYPE_PCMCIA:
3852 tmp |= 0x32;
3853 break;
3854 case SSB_BUSTYPE_SSB:
3855 tmp |= 0x53;
3856 break;
3857 }
3858 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
3859 }
3860#endif /* CONFIG_SSB_DRIVER_PCICORE */
3861}
3862
Michael Buesch74cfdba2007-10-28 16:19:44 +01003863/* Write the short and long frame retry limit values. */
3864static void b43_set_retry_limits(struct b43_wldev *dev,
3865 unsigned int short_retry,
3866 unsigned int long_retry)
3867{
3868 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3869 * the chip-internal counter. */
3870 short_retry = min(short_retry, (unsigned int)0xF);
3871 long_retry = min(long_retry, (unsigned int)0xF);
3872
3873 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3874 short_retry);
3875 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3876 long_retry);
3877}
3878
Michael Bueschd59f7202008-04-03 18:56:19 +02003879static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
3880{
3881 u16 pu_delay;
3882
3883 /* The time value is in microseconds. */
3884 if (dev->phy.type == B43_PHYTYPE_A)
3885 pu_delay = 3700;
3886 else
3887 pu_delay = 1050;
Michael Buesch8cf6a312008-04-05 15:19:36 +02003888 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02003889 pu_delay = 500;
3890 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
3891 pu_delay = max(pu_delay, (u16)2400);
3892
3893 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
3894}
3895
3896/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
3897static void b43_set_pretbtt(struct b43_wldev *dev)
3898{
3899 u16 pretbtt;
3900
3901 /* The time value is in microseconds. */
Michael Buesch8cf6a312008-04-05 15:19:36 +02003902 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02003903 pretbtt = 2;
3904 } else {
3905 if (dev->phy.type == B43_PHYTYPE_A)
3906 pretbtt = 120;
3907 else
3908 pretbtt = 250;
3909 }
3910 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
3911 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
3912}
3913
Michael Buesche4d6b792007-09-18 15:39:42 -04003914/* Shutdown a wireless core */
3915/* Locking: wl->mutex */
3916static void b43_wireless_core_exit(struct b43_wldev *dev)
3917{
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003918 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003919
3920 B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
3921 if (b43_status(dev) != B43_STAT_INITIALIZED)
3922 return;
3923 b43_set_status(dev, B43_STAT_UNINIT);
3924
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003925 /* Stop the microcode PSM. */
3926 macctl = b43_read32(dev, B43_MMIO_MACCTL);
3927 macctl &= ~B43_MACCTL_PSM_RUN;
3928 macctl |= B43_MACCTL_PSM_JMP0;
3929 b43_write32(dev, B43_MMIO_MACCTL, macctl);
3930
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08003931 if (!dev->suspend_in_progress) {
3932 b43_leds_exit(dev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003933 b43_rng_exit(dev->wl);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08003934 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003935 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01003936 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003937 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02003938 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01003939 if (dev->wl->current_beacon) {
3940 dev_kfree_skb_any(dev->wl->current_beacon);
3941 dev->wl->current_beacon = NULL;
3942 }
3943
Michael Buesche4d6b792007-09-18 15:39:42 -04003944 ssb_device_disable(dev->dev, 0);
3945 ssb_bus_may_powerdown(dev->dev->bus);
3946}
3947
3948/* Initialize a wireless core */
3949static int b43_wireless_core_init(struct b43_wldev *dev)
3950{
3951 struct b43_wl *wl = dev->wl;
3952 struct ssb_bus *bus = dev->dev->bus;
3953 struct ssb_sprom *sprom = &bus->sprom;
3954 struct b43_phy *phy = &dev->phy;
3955 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02003956 u64 hf;
3957 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04003958
3959 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
3960
3961 err = ssb_bus_powerup(bus, 0);
3962 if (err)
3963 goto out;
3964 if (!ssb_device_is_enabled(dev->dev)) {
3965 tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
3966 b43_wireless_core_reset(dev, tmp);
3967 }
3968
Michael Bueschfb111372008-09-02 13:00:34 +02003969 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003970 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02003971 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003972
3973 /* Enable IRQ routing to this device. */
3974 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
3975
3976 b43_imcfglo_timeouts_workaround(dev);
3977 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02003978 if (phy->ops->prepare_hardware) {
3979 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02003980 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02003981 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02003982 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003983 err = b43_chip_init(dev);
3984 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02003985 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04003986 b43_shm_write16(dev, B43_SHM_SHARED,
3987 B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
3988 hf = b43_hf_read(dev);
3989 if (phy->type == B43_PHYTYPE_G) {
3990 hf |= B43_HF_SYMW;
3991 if (phy->rev == 1)
3992 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06003993 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04003994 hf |= B43_HF_OFDMPABOOST;
3995 } else if (phy->type == B43_PHYTYPE_B) {
3996 hf |= B43_HF_SYMW;
3997 if (phy->rev >= 2 && phy->radio_ver == 0x2050)
3998 hf &= ~B43_HF_GDCW;
3999 }
4000 b43_hf_write(dev, hf);
4001
Michael Buesch74cfdba2007-10-28 16:19:44 +01004002 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4003 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004004 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4005 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4006
4007 /* Disable sending probe responses from firmware.
4008 * Setting the MaxTime to one usec will always trigger
4009 * a timeout, so we never send any probe resp.
4010 * A timeout of zero is infinite. */
4011 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4012
4013 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004014 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004015
4016 /* Minimum Contention Window */
4017 if (phy->type == B43_PHYTYPE_B) {
4018 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
4019 } else {
4020 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
4021 }
4022 /* Maximum Contention Window */
4023 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4024
Michael Buesch5100d5a2008-03-29 21:01:16 +01004025 if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
4026 dev->__using_pio_transfers = 1;
4027 err = b43_pio_init(dev);
4028 } else {
4029 dev->__using_pio_transfers = 0;
4030 err = b43_dma_init(dev);
4031 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004032 if (err)
4033 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004034 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004035 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004036 b43_bluetooth_coext_enable(dev);
4037
4038 ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
Johannes Berg4150c572007-09-17 01:29:23 -04004039 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004040 b43_security_init(dev);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004041 if (!dev->suspend_in_progress)
4042 b43_rng_init(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004043
4044 b43_set_status(dev, B43_STAT_INITIALIZED);
4045
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004046 if (!dev->suspend_in_progress)
4047 b43_leds_init(dev);
Larry Finger1a8d1222007-12-14 13:59:11 +01004048out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004049 return err;
4050
Michael Bueschef1a6282008-08-27 18:53:02 +02004051err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004052 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004053err_busdown:
Michael Buesche4d6b792007-09-18 15:39:42 -04004054 ssb_bus_may_powerdown(bus);
4055 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4056 return err;
4057}
4058
Michael Buesch40faacc2007-10-28 16:29:32 +01004059static int b43_op_add_interface(struct ieee80211_hw *hw,
4060 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004061{
4062 struct b43_wl *wl = hw_to_b43_wl(hw);
4063 struct b43_wldev *dev;
4064 unsigned long flags;
4065 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004066
4067 /* TODO: allow WDS/AP devices to coexist */
4068
4069 if (conf->type != IEEE80211_IF_TYPE_AP &&
Johannes Berg04dea132008-05-20 12:10:49 +02004070 conf->type != IEEE80211_IF_TYPE_MESH_POINT &&
Johannes Berg4150c572007-09-17 01:29:23 -04004071 conf->type != IEEE80211_IF_TYPE_STA &&
4072 conf->type != IEEE80211_IF_TYPE_WDS &&
4073 conf->type != IEEE80211_IF_TYPE_IBSS)
4074 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004075
4076 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004077 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004078 goto out_mutex_unlock;
4079
4080 b43dbg(wl, "Adding Interface type %d\n", conf->type);
4081
4082 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004083 wl->operating = 1;
Johannes Berg32bfd352007-12-19 01:31:26 +01004084 wl->vif = conf->vif;
Johannes Berg4150c572007-09-17 01:29:23 -04004085 wl->if_type = conf->type;
4086 memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004087
4088 spin_lock_irqsave(&wl->irq_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04004089 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004090 b43_set_pretbtt(dev);
4091 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004092 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004093 spin_unlock_irqrestore(&wl->irq_lock, flags);
4094
4095 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004096 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004097 mutex_unlock(&wl->mutex);
4098
4099 return err;
4100}
4101
Michael Buesch40faacc2007-10-28 16:29:32 +01004102static void b43_op_remove_interface(struct ieee80211_hw *hw,
4103 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004104{
4105 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004106 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004107 unsigned long flags;
4108
4109 b43dbg(wl, "Removing Interface type %d\n", conf->type);
4110
4111 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004112
4113 B43_WARN_ON(!wl->operating);
Johannes Berg32bfd352007-12-19 01:31:26 +01004114 B43_WARN_ON(wl->vif != conf->vif);
4115 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004116
4117 wl->operating = 0;
4118
4119 spin_lock_irqsave(&wl->irq_lock, flags);
4120 b43_adjust_opmode(dev);
4121 memset(wl->mac_addr, 0, ETH_ALEN);
4122 b43_upload_card_macaddress(dev);
4123 spin_unlock_irqrestore(&wl->irq_lock, flags);
4124
4125 mutex_unlock(&wl->mutex);
4126}
4127
Michael Buesch40faacc2007-10-28 16:29:32 +01004128static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004129{
4130 struct b43_wl *wl = hw_to_b43_wl(hw);
4131 struct b43_wldev *dev = wl->current_dev;
4132 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004133 int err = 0;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004134 bool do_rfkill_exit = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004135
Michael Buesch7be1bb62008-01-23 21:10:56 +01004136 /* Kill all old instance specific information to make sure
4137 * the card won't use it in the short timeframe between start
4138 * and mac80211 reconfiguring it. */
4139 memset(wl->bssid, 0, ETH_ALEN);
4140 memset(wl->mac_addr, 0, ETH_ALEN);
4141 wl->filter_flags = 0;
4142 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004143 b43_qos_clear(wl);
Michael Buesch6b4bec012008-05-20 12:16:28 +02004144 wl->beacon0_uploaded = 0;
4145 wl->beacon1_uploaded = 0;
4146 wl->beacon_templates_virgin = 1;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004147
Larry Finger1a8d1222007-12-14 13:59:11 +01004148 /* First register RFkill.
4149 * LEDs that are registered later depend on it. */
4150 b43_rfkill_init(dev);
4151
Johannes Berg4150c572007-09-17 01:29:23 -04004152 mutex_lock(&wl->mutex);
4153
4154 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4155 err = b43_wireless_core_init(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004156 if (err) {
4157 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004158 goto out_mutex_unlock;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004159 }
Johannes Berg4150c572007-09-17 01:29:23 -04004160 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004161 }
4162
Johannes Berg4150c572007-09-17 01:29:23 -04004163 if (b43_status(dev) < B43_STAT_STARTED) {
4164 err = b43_wireless_core_start(dev);
4165 if (err) {
4166 if (did_init)
4167 b43_wireless_core_exit(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004168 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004169 goto out_mutex_unlock;
4170 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004171 }
Johannes Berg4150c572007-09-17 01:29:23 -04004172
4173 out_mutex_unlock:
4174 mutex_unlock(&wl->mutex);
4175
Michael Buesch1946a2c2008-01-23 12:02:35 +01004176 if (do_rfkill_exit)
4177 b43_rfkill_exit(dev);
4178
Johannes Berg4150c572007-09-17 01:29:23 -04004179 return err;
4180}
4181
Michael Buesch40faacc2007-10-28 16:29:32 +01004182static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004183{
4184 struct b43_wl *wl = hw_to_b43_wl(hw);
4185 struct b43_wldev *dev = wl->current_dev;
4186
Larry Finger1a8d1222007-12-14 13:59:11 +01004187 b43_rfkill_exit(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01004188 cancel_work_sync(&(wl->qos_update_work));
Michael Buescha82d9922008-04-04 21:40:06 +02004189 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004190
Johannes Berg4150c572007-09-17 01:29:23 -04004191 mutex_lock(&wl->mutex);
4192 if (b43_status(dev) >= B43_STAT_STARTED)
4193 b43_wireless_core_stop(dev);
4194 b43_wireless_core_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004195 mutex_unlock(&wl->mutex);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004196
4197 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004198}
4199
Michael Buesch74cfdba2007-10-28 16:19:44 +01004200static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
4201 u32 short_retry_limit, u32 long_retry_limit)
4202{
4203 struct b43_wl *wl = hw_to_b43_wl(hw);
4204 struct b43_wldev *dev;
4205 int err = 0;
4206
4207 mutex_lock(&wl->mutex);
4208 dev = wl->current_dev;
4209 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
4210 err = -ENODEV;
4211 goto out_unlock;
4212 }
4213 b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
4214out_unlock:
4215 mutex_unlock(&wl->mutex);
4216
4217 return err;
4218}
4219
Michael Buesche66fee62007-12-26 17:47:10 +01004220static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
4221{
4222 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004223 unsigned long flags;
Michael Buesche66fee62007-12-26 17:47:10 +01004224
Michael Bueschd4df6f12007-12-26 18:04:14 +01004225 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berg9d139c82008-07-09 14:40:37 +02004226 b43_update_templates(wl);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004227 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche66fee62007-12-26 17:47:10 +01004228
4229 return 0;
4230}
4231
Johannes Berg38968d02008-02-25 16:27:50 +01004232static void b43_op_sta_notify(struct ieee80211_hw *hw,
4233 struct ieee80211_vif *vif,
4234 enum sta_notify_cmd notify_cmd,
4235 const u8 *addr)
4236{
4237 struct b43_wl *wl = hw_to_b43_wl(hw);
4238
4239 B43_WARN_ON(!vif || wl->vif != vif);
4240}
4241
Michael Buesche4d6b792007-09-18 15:39:42 -04004242static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004243 .tx = b43_op_tx,
4244 .conf_tx = b43_op_conf_tx,
4245 .add_interface = b43_op_add_interface,
4246 .remove_interface = b43_op_remove_interface,
4247 .config = b43_op_config,
4248 .config_interface = b43_op_config_interface,
4249 .configure_filter = b43_op_configure_filter,
4250 .set_key = b43_op_set_key,
4251 .get_stats = b43_op_get_stats,
4252 .get_tx_stats = b43_op_get_tx_stats,
4253 .start = b43_op_start,
4254 .stop = b43_op_stop,
Michael Buesch74cfdba2007-10-28 16:19:44 +01004255 .set_retry_limit = b43_op_set_retry_limit,
Michael Buesche66fee62007-12-26 17:47:10 +01004256 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004257 .sta_notify = b43_op_sta_notify,
Michael Buesche4d6b792007-09-18 15:39:42 -04004258};
4259
4260/* Hard-reset the chip. Do not call this directly.
4261 * Use b43_controller_restart()
4262 */
4263static void b43_chip_reset(struct work_struct *work)
4264{
4265 struct b43_wldev *dev =
4266 container_of(work, struct b43_wldev, restart_work);
4267 struct b43_wl *wl = dev->wl;
4268 int err = 0;
4269 int prev_status;
4270
4271 mutex_lock(&wl->mutex);
4272
4273 prev_status = b43_status(dev);
4274 /* Bring the device down... */
4275 if (prev_status >= B43_STAT_STARTED)
4276 b43_wireless_core_stop(dev);
4277 if (prev_status >= B43_STAT_INITIALIZED)
4278 b43_wireless_core_exit(dev);
4279
4280 /* ...and up again. */
4281 if (prev_status >= B43_STAT_INITIALIZED) {
4282 err = b43_wireless_core_init(dev);
4283 if (err)
4284 goto out;
4285 }
4286 if (prev_status >= B43_STAT_STARTED) {
4287 err = b43_wireless_core_start(dev);
4288 if (err) {
4289 b43_wireless_core_exit(dev);
4290 goto out;
4291 }
4292 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02004293out:
4294 if (err)
4295 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004296 mutex_unlock(&wl->mutex);
4297 if (err)
4298 b43err(wl, "Controller restart FAILED\n");
4299 else
4300 b43info(wl, "Controller restarted\n");
4301}
4302
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004303static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004304 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004305{
4306 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004307
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004308 if (have_2ghz_phy)
4309 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4310 if (dev->phy.type == B43_PHYTYPE_N) {
4311 if (have_5ghz_phy)
4312 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4313 } else {
4314 if (have_5ghz_phy)
4315 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4316 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004317
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004318 dev->phy.supports_2ghz = have_2ghz_phy;
4319 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004320
4321 return 0;
4322}
4323
4324static void b43_wireless_core_detach(struct b43_wldev *dev)
4325{
4326 /* We release firmware that late to not be required to re-request
4327 * is all the time when we reinit the core. */
4328 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004329 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004330}
4331
4332static int b43_wireless_core_attach(struct b43_wldev *dev)
4333{
4334 struct b43_wl *wl = dev->wl;
4335 struct ssb_bus *bus = dev->dev->bus;
4336 struct pci_dev *pdev = bus->host_pci;
4337 int err;
Michael Buesch96c755a2008-01-06 00:09:46 +01004338 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004339 u32 tmp;
4340
4341 /* Do NOT do any device initialization here.
4342 * Do it in wireless_core_init() instead.
4343 * This function is for gathering basic information about the HW, only.
4344 * Also some structs may be set up here. But most likely you want to have
4345 * that in core_init(), too.
4346 */
4347
4348 err = ssb_bus_powerup(bus, 0);
4349 if (err) {
4350 b43err(wl, "Bus powerup failed\n");
4351 goto out;
4352 }
4353 /* Get the PHY type. */
4354 if (dev->dev->id.revision >= 5) {
4355 u32 tmshigh;
4356
4357 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch96c755a2008-01-06 00:09:46 +01004358 have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
4359 have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
Michael Buesche4d6b792007-09-18 15:39:42 -04004360 } else
Michael Buesch96c755a2008-01-06 00:09:46 +01004361 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004362
Michael Buesch96c755a2008-01-06 00:09:46 +01004363 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004364 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4365 b43_wireless_core_reset(dev, tmp);
4366
4367 err = b43_phy_versioning(dev);
4368 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004369 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004370 /* Check if this device supports multiband. */
4371 if (!pdev ||
4372 (pdev->device != 0x4312 &&
4373 pdev->device != 0x4319 && pdev->device != 0x4324)) {
4374 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01004375 have_2ghz_phy = 0;
4376 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004377 switch (dev->phy.type) {
4378 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01004379 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004380 break;
4381 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01004382 case B43_PHYTYPE_N:
4383 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004384 break;
4385 default:
4386 B43_WARN_ON(1);
4387 }
4388 }
Michael Buesch96c755a2008-01-06 00:09:46 +01004389 if (dev->phy.type == B43_PHYTYPE_A) {
4390 /* FIXME */
4391 b43err(wl, "IEEE 802.11a devices are unsupported\n");
4392 err = -EOPNOTSUPP;
4393 goto err_powerdown;
4394 }
Michael Buesch2e35af12008-04-27 19:06:18 +02004395 if (1 /* disable A-PHY */) {
4396 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
4397 if (dev->phy.type != B43_PHYTYPE_N) {
4398 have_2ghz_phy = 1;
4399 have_5ghz_phy = 0;
4400 }
4401 }
4402
Michael Bueschfb111372008-09-02 13:00:34 +02004403 err = b43_phy_allocate(dev);
4404 if (err)
4405 goto err_powerdown;
4406
Michael Buesch96c755a2008-01-06 00:09:46 +01004407 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004408 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4409 b43_wireless_core_reset(dev, tmp);
4410
4411 err = b43_validate_chipaccess(dev);
4412 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004413 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004414 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04004415 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004416 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04004417
4418 /* Now set some default "current_dev" */
4419 if (!wl->current_dev)
4420 wl->current_dev = dev;
4421 INIT_WORK(&dev->restart_work, b43_chip_reset);
4422
Michael Bueschcb24f572008-09-03 12:12:20 +02004423 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004424 ssb_device_disable(dev->dev, 0);
4425 ssb_bus_may_powerdown(bus);
4426
4427out:
4428 return err;
4429
Michael Bueschfb111372008-09-02 13:00:34 +02004430err_phy_free:
4431 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004432err_powerdown:
4433 ssb_bus_may_powerdown(bus);
4434 return err;
4435}
4436
4437static void b43_one_core_detach(struct ssb_device *dev)
4438{
4439 struct b43_wldev *wldev;
4440 struct b43_wl *wl;
4441
Michael Buesch3bf0a322008-05-22 16:32:16 +02004442 /* Do not cancel ieee80211-workqueue based work here.
4443 * See comment in b43_remove(). */
4444
Michael Buesche4d6b792007-09-18 15:39:42 -04004445 wldev = ssb_get_drvdata(dev);
4446 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004447 b43_debugfs_remove_device(wldev);
4448 b43_wireless_core_detach(wldev);
4449 list_del(&wldev->list);
4450 wl->nr_devs--;
4451 ssb_set_drvdata(dev, NULL);
4452 kfree(wldev);
4453}
4454
4455static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
4456{
4457 struct b43_wldev *wldev;
4458 struct pci_dev *pdev;
4459 int err = -ENOMEM;
4460
4461 if (!list_empty(&wl->devlist)) {
4462 /* We are not the first core on this chip. */
4463 pdev = dev->bus->host_pci;
4464 /* Only special chips support more than one wireless
4465 * core, although some of the other chips have more than
4466 * one wireless core as well. Check for this and
4467 * bail out early.
4468 */
4469 if (!pdev ||
4470 ((pdev->device != 0x4321) &&
4471 (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
4472 b43dbg(wl, "Ignoring unconnected 802.11 core\n");
4473 return -ENODEV;
4474 }
4475 }
4476
4477 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
4478 if (!wldev)
4479 goto out;
4480
4481 wldev->dev = dev;
4482 wldev->wl = wl;
4483 b43_set_status(wldev, B43_STAT_UNINIT);
4484 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
4485 tasklet_init(&wldev->isr_tasklet,
4486 (void (*)(unsigned long))b43_interrupt_tasklet,
4487 (unsigned long)wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004488 INIT_LIST_HEAD(&wldev->list);
4489
4490 err = b43_wireless_core_attach(wldev);
4491 if (err)
4492 goto err_kfree_wldev;
4493
4494 list_add(&wldev->list, &wl->devlist);
4495 wl->nr_devs++;
4496 ssb_set_drvdata(dev, wldev);
4497 b43_debugfs_add_device(wldev);
4498
4499 out:
4500 return err;
4501
4502 err_kfree_wldev:
4503 kfree(wldev);
4504 return err;
4505}
4506
Michael Buesch9fc38452008-04-19 16:53:00 +02004507#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4508 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4509 (pdev->device == _device) && \
4510 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4511 (pdev->subsystem_device == _subdevice) )
4512
Michael Buesche4d6b792007-09-18 15:39:42 -04004513static void b43_sprom_fixup(struct ssb_bus *bus)
4514{
Michael Buesch1855ba72008-04-18 20:51:41 +02004515 struct pci_dev *pdev;
4516
Michael Buesche4d6b792007-09-18 15:39:42 -04004517 /* boardflags workarounds */
4518 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
4519 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06004520 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04004521 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
4522 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06004523 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02004524 if (bus->bustype == SSB_BUSTYPE_PCI) {
4525 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02004526 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05004527 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02004528 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05004529 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02004530 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013))
Michael Buesch1855ba72008-04-18 20:51:41 +02004531 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
4532 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004533}
4534
4535static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
4536{
4537 struct ieee80211_hw *hw = wl->hw;
4538
4539 ssb_set_devtypedata(dev, NULL);
4540 ieee80211_free_hw(hw);
4541}
4542
4543static int b43_wireless_init(struct ssb_device *dev)
4544{
4545 struct ssb_sprom *sprom = &dev->bus->sprom;
4546 struct ieee80211_hw *hw;
4547 struct b43_wl *wl;
4548 int err = -ENOMEM;
4549
4550 b43_sprom_fixup(dev->bus);
4551
4552 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
4553 if (!hw) {
4554 b43err(NULL, "Could not allocate ieee80211 device\n");
4555 goto out;
4556 }
4557
4558 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02004559 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bruno Randolf566bfe52008-05-08 19:15:40 +02004560 IEEE80211_HW_SIGNAL_DBM |
4561 IEEE80211_HW_NOISE_DBM;
4562
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07004563 hw->wiphy->interface_modes =
4564 BIT(NL80211_IFTYPE_AP) |
4565 BIT(NL80211_IFTYPE_MESH_POINT) |
4566 BIT(NL80211_IFTYPE_STATION) |
4567 BIT(NL80211_IFTYPE_WDS) |
4568 BIT(NL80211_IFTYPE_ADHOC);
4569
Michael Buesche6f5b932008-03-05 21:18:49 +01004570 hw->queues = b43_modparam_qos ? 4 : 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004571 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06004572 if (is_valid_ether_addr(sprom->et1mac))
4573 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004574 else
Larry Finger95de2842007-11-09 16:57:18 -06004575 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004576
4577 /* Get and initialize struct b43_wl */
4578 wl = hw_to_b43_wl(hw);
4579 memset(wl, 0, sizeof(*wl));
4580 wl->hw = hw;
4581 spin_lock_init(&wl->irq_lock);
Michael Buesch21a75d72008-04-25 19:29:08 +02004582 rwlock_init(&wl->tx_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004583 spin_lock_init(&wl->leds_lock);
Michael Buesch280d0e12007-12-26 18:26:17 +01004584 spin_lock_init(&wl->shm_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004585 mutex_init(&wl->mutex);
4586 INIT_LIST_HEAD(&wl->devlist);
Michael Buesche6f5b932008-03-05 21:18:49 +01004587 INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
Michael Buescha82d9922008-04-04 21:40:06 +02004588 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004589 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004590
4591 ssb_set_devtypedata(dev, wl);
4592 b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
4593 err = 0;
4594 out:
4595 return err;
4596}
4597
4598static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
4599{
4600 struct b43_wl *wl;
4601 int err;
4602 int first = 0;
4603
4604 wl = ssb_get_devtypedata(dev);
4605 if (!wl) {
4606 /* Probing the first core. Must setup common struct b43_wl */
4607 first = 1;
4608 err = b43_wireless_init(dev);
4609 if (err)
4610 goto out;
4611 wl = ssb_get_devtypedata(dev);
4612 B43_WARN_ON(!wl);
4613 }
4614 err = b43_one_core_attach(dev, wl);
4615 if (err)
4616 goto err_wireless_exit;
4617
4618 if (first) {
4619 err = ieee80211_register_hw(wl->hw);
4620 if (err)
4621 goto err_one_core_detach;
4622 }
4623
4624 out:
4625 return err;
4626
4627 err_one_core_detach:
4628 b43_one_core_detach(dev);
4629 err_wireless_exit:
4630 if (first)
4631 b43_wireless_exit(dev, wl);
4632 return err;
4633}
4634
4635static void b43_remove(struct ssb_device *dev)
4636{
4637 struct b43_wl *wl = ssb_get_devtypedata(dev);
4638 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4639
Michael Buesch3bf0a322008-05-22 16:32:16 +02004640 /* We must cancel any work here before unregistering from ieee80211,
4641 * as the ieee80211 unreg will destroy the workqueue. */
4642 cancel_work_sync(&wldev->restart_work);
4643
Michael Buesche4d6b792007-09-18 15:39:42 -04004644 B43_WARN_ON(!wl);
4645 if (wl->current_dev == wldev)
4646 ieee80211_unregister_hw(wl->hw);
4647
4648 b43_one_core_detach(dev);
4649
4650 if (list_empty(&wl->devlist)) {
4651 /* Last core on the chip unregistered.
4652 * We can destroy common struct b43_wl.
4653 */
4654 b43_wireless_exit(dev, wl);
4655 }
4656}
4657
4658/* Perform a hardware reset. This can be called from any context. */
4659void b43_controller_restart(struct b43_wldev *dev, const char *reason)
4660{
4661 /* Must avoid requeueing, if we are in shutdown. */
4662 if (b43_status(dev) < B43_STAT_INITIALIZED)
4663 return;
4664 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
4665 queue_work(dev->wl->hw->workqueue, &dev->restart_work);
4666}
4667
4668#ifdef CONFIG_PM
4669
4670static int b43_suspend(struct ssb_device *dev, pm_message_t state)
4671{
4672 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4673 struct b43_wl *wl = wldev->wl;
4674
4675 b43dbg(wl, "Suspending...\n");
4676
4677 mutex_lock(&wl->mutex);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004678 wldev->suspend_in_progress = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004679 wldev->suspend_init_status = b43_status(wldev);
4680 if (wldev->suspend_init_status >= B43_STAT_STARTED)
4681 b43_wireless_core_stop(wldev);
4682 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
4683 b43_wireless_core_exit(wldev);
4684 mutex_unlock(&wl->mutex);
4685
4686 b43dbg(wl, "Device suspended.\n");
4687
4688 return 0;
4689}
4690
4691static int b43_resume(struct ssb_device *dev)
4692{
4693 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4694 struct b43_wl *wl = wldev->wl;
4695 int err = 0;
4696
4697 b43dbg(wl, "Resuming...\n");
4698
4699 mutex_lock(&wl->mutex);
4700 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
4701 err = b43_wireless_core_init(wldev);
4702 if (err) {
4703 b43err(wl, "Resume failed at core init\n");
4704 goto out;
4705 }
4706 }
4707 if (wldev->suspend_init_status >= B43_STAT_STARTED) {
4708 err = b43_wireless_core_start(wldev);
4709 if (err) {
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004710 b43_leds_exit(wldev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01004711 b43_rng_exit(wldev->wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004712 b43_wireless_core_exit(wldev);
4713 b43err(wl, "Resume failed at core start\n");
4714 goto out;
4715 }
4716 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004717 b43dbg(wl, "Device resumed.\n");
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004718 out:
4719 wldev->suspend_in_progress = false;
4720 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004721 return err;
4722}
4723
4724#else /* CONFIG_PM */
4725# define b43_suspend NULL
4726# define b43_resume NULL
4727#endif /* CONFIG_PM */
4728
4729static struct ssb_driver b43_ssb_driver = {
4730 .name = KBUILD_MODNAME,
4731 .id_table = b43_ssb_tbl,
4732 .probe = b43_probe,
4733 .remove = b43_remove,
4734 .suspend = b43_suspend,
4735 .resume = b43_resume,
4736};
4737
Michael Buesch26bc7832008-02-09 00:18:35 +01004738static void b43_print_driverinfo(void)
4739{
4740 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
4741 *feat_leds = "", *feat_rfkill = "";
4742
4743#ifdef CONFIG_B43_PCI_AUTOSELECT
4744 feat_pci = "P";
4745#endif
4746#ifdef CONFIG_B43_PCMCIA
4747 feat_pcmcia = "M";
4748#endif
4749#ifdef CONFIG_B43_NPHY
4750 feat_nphy = "N";
4751#endif
4752#ifdef CONFIG_B43_LEDS
4753 feat_leds = "L";
4754#endif
4755#ifdef CONFIG_B43_RFKILL
4756 feat_rfkill = "R";
4757#endif
4758 printk(KERN_INFO "Broadcom 43xx driver loaded "
4759 "[ Features: %s%s%s%s%s, Firmware-ID: "
4760 B43_SUPPORTED_FIRMWARE_ID " ]\n",
4761 feat_pci, feat_pcmcia, feat_nphy,
4762 feat_leds, feat_rfkill);
4763}
4764
Michael Buesche4d6b792007-09-18 15:39:42 -04004765static int __init b43_init(void)
4766{
4767 int err;
4768
4769 b43_debugfs_init();
4770 err = b43_pcmcia_init();
4771 if (err)
4772 goto err_dfs_exit;
4773 err = ssb_driver_register(&b43_ssb_driver);
4774 if (err)
4775 goto err_pcmcia_exit;
Michael Buesch26bc7832008-02-09 00:18:35 +01004776 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04004777
4778 return err;
4779
4780err_pcmcia_exit:
4781 b43_pcmcia_exit();
4782err_dfs_exit:
4783 b43_debugfs_exit();
4784 return err;
4785}
4786
4787static void __exit b43_exit(void)
4788{
4789 ssb_driver_unregister(&b43_ssb_driver);
4790 b43_pcmcia_exit();
4791 b43_debugfs_exit();
4792}
4793
4794module_init(b43_init)
4795module_exit(b43_exit)