blob: 2c25ae306e7c6df132b5aa19b2fb130803f1b32e [file] [log] [blame]
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/acpi.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020022#include <linux/list.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010024#include <linux/syscore_ops.h>
Joerg Roedela80dc3e2008-09-11 16:51:41 +020025#include <linux/interrupt.h>
26#include <linux/msi.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020027#include <linux/amd-iommu.h>
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020028#include <asm/pci-direct.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +090031#include <asm/x86_init.h>
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -040032#include <asm/iommu_table.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020033
34#include "amd_iommu_proto.h"
35#include "amd_iommu_types.h"
36
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020037/*
38 * definitions for the ACPI scanning code
39 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020040#define IVRS_HEADER_LENGTH 48
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020041
42#define ACPI_IVHD_TYPE 0x10
43#define ACPI_IVMD_TYPE_ALL 0x20
44#define ACPI_IVMD_TYPE 0x21
45#define ACPI_IVMD_TYPE_RANGE 0x22
46
47#define IVHD_DEV_ALL 0x01
48#define IVHD_DEV_SELECT 0x02
49#define IVHD_DEV_SELECT_RANGE_START 0x03
50#define IVHD_DEV_RANGE_END 0x04
51#define IVHD_DEV_ALIAS 0x42
52#define IVHD_DEV_ALIAS_RANGE 0x43
53#define IVHD_DEV_EXT_SELECT 0x46
54#define IVHD_DEV_EXT_SELECT_RANGE 0x47
55
Joerg Roedel6da73422009-05-04 11:44:38 +020056#define IVHD_FLAG_HT_TUN_EN_MASK 0x01
57#define IVHD_FLAG_PASSPW_EN_MASK 0x02
58#define IVHD_FLAG_RESPASSPW_EN_MASK 0x04
59#define IVHD_FLAG_ISOC_EN_MASK 0x08
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020060
61#define IVMD_FLAG_EXCL_RANGE 0x08
62#define IVMD_FLAG_UNITY_MAP 0x01
63
64#define ACPI_DEVFLAG_INITPASS 0x01
65#define ACPI_DEVFLAG_EXTINT 0x02
66#define ACPI_DEVFLAG_NMI 0x04
67#define ACPI_DEVFLAG_SYSMGT1 0x10
68#define ACPI_DEVFLAG_SYSMGT2 0x20
69#define ACPI_DEVFLAG_LINT0 0x40
70#define ACPI_DEVFLAG_LINT1 0x80
71#define ACPI_DEVFLAG_ATSDIS 0x10000000
72
Joerg Roedelb65233a2008-07-11 17:14:21 +020073/*
74 * ACPI table definitions
75 *
76 * These data structures are laid over the table to parse the important values
77 * out of it.
78 */
79
80/*
81 * structure describing one IOMMU in the ACPI table. Typically followed by one
82 * or more ivhd_entrys.
83 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +020084struct ivhd_header {
85 u8 type;
86 u8 flags;
87 u16 length;
88 u16 devid;
89 u16 cap_ptr;
90 u64 mmio_phys;
91 u16 pci_seg;
92 u16 info;
93 u32 reserved;
94} __attribute__((packed));
95
Joerg Roedelb65233a2008-07-11 17:14:21 +020096/*
97 * A device entry describing which devices a specific IOMMU translates and
98 * which requestor ids they use.
99 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200100struct ivhd_entry {
101 u8 type;
102 u16 devid;
103 u8 flags;
104 u32 ext;
105} __attribute__((packed));
106
Joerg Roedelb65233a2008-07-11 17:14:21 +0200107/*
108 * An AMD IOMMU memory definition structure. It defines things like exclusion
109 * ranges for devices and regions that should be unity mapped.
110 */
Joerg Roedelf6e2e6b2008-06-26 21:27:39 +0200111struct ivmd_header {
112 u8 type;
113 u8 flags;
114 u16 length;
115 u16 devid;
116 u16 aux;
117 u64 resv;
118 u64 range_start;
119 u64 range_length;
120} __attribute__((packed));
121
Joerg Roedelfefda112009-05-20 12:21:42 +0200122bool amd_iommu_dump;
123
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200124static int __initdata amd_iommu_detected;
Joerg Roedela5235722010-05-11 17:12:33 +0200125static bool __initdata amd_iommu_disabled;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +0200126
Joerg Roedelb65233a2008-07-11 17:14:21 +0200127u16 amd_iommu_last_bdf; /* largest PCI device id we have
128 to handle */
Joerg Roedel2e228472008-07-11 17:14:31 +0200129LIST_HEAD(amd_iommu_unity_map); /* a list of required unity mappings
Joerg Roedelb65233a2008-07-11 17:14:21 +0200130 we find in ACPI */
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900131bool amd_iommu_unmap_flush; /* if true, flush on every unmap */
Joerg Roedel928abd22008-06-26 21:27:40 +0200132
Joerg Roedel2e228472008-07-11 17:14:31 +0200133LIST_HEAD(amd_iommu_list); /* list of all AMD IOMMUs in the
Joerg Roedelb65233a2008-07-11 17:14:21 +0200134 system */
135
Joerg Roedelbb527772009-11-20 14:31:51 +0100136/* Array to assign indices to IOMMUs*/
137struct amd_iommu *amd_iommus[MAX_IOMMUS];
138int amd_iommus_present;
139
Joerg Roedel318afd42009-11-23 18:32:38 +0100140/* IOMMUs have a non-present cache? */
141bool amd_iommu_np_cache __read_mostly;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200142bool amd_iommu_iotlb_sup __read_mostly = true;
Joerg Roedel318afd42009-11-23 18:32:38 +0100143
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100144u32 amd_iommu_max_pasids __read_mostly = ~0;
145
Joerg Roedelb65233a2008-07-11 17:14:21 +0200146/*
Joerg Roedel3551a702010-03-01 13:52:19 +0100147 * The ACPI table parsing functions set this variable on an error
Joerg Roedel0f764802009-12-21 15:51:23 +0100148 */
Joerg Roedel3551a702010-03-01 13:52:19 +0100149static int __initdata amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +0100150
151/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100152 * List of protection domains - used during resume
153 */
154LIST_HEAD(amd_iommu_pd_list);
155spinlock_t amd_iommu_pd_lock;
156
157/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200158 * Pointer to the device table which is shared by all AMD IOMMUs
159 * it is indexed by the PCI device id or the HT unit id and contains
160 * information about the domain the device belongs to as well as the
161 * page table root pointer.
162 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200163struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200164
165/*
166 * The alias table is a driver specific data structure which contains the
167 * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
168 * More than one device can share the same requestor id.
169 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200170u16 *amd_iommu_alias_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200171
172/*
173 * The rlookup table is used to find the IOMMU which is responsible
174 * for a specific device. It is also indexed by the PCI device id.
175 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200176struct amd_iommu **amd_iommu_rlookup_table;
Joerg Roedelb65233a2008-07-11 17:14:21 +0200177
178/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200179 * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
180 * to know which ones are already in use.
181 */
Joerg Roedel928abd22008-06-26 21:27:40 +0200182unsigned long *amd_iommu_pd_alloc_bitmap;
183
Joerg Roedelb65233a2008-07-11 17:14:21 +0200184static u32 dev_table_size; /* size of the device table */
185static u32 alias_table_size; /* size of the alias table */
186static u32 rlookup_table_size; /* size if the rlookup table */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200187
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +0200188/*
189 * This function flushes all internal caches of
190 * the IOMMU used by this driver.
191 */
192extern void iommu_flush_all_caches(struct amd_iommu *iommu);
193
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200194static inline void update_last_devid(u16 devid)
195{
196 if (devid > amd_iommu_last_bdf)
197 amd_iommu_last_bdf = devid;
198}
199
Joerg Roedelc5714842008-07-11 17:14:25 +0200200static inline unsigned long tbl_size(int entry_size)
201{
202 unsigned shift = PAGE_SHIFT +
Neil Turton421f9092009-05-14 14:00:35 +0100203 get_order(((int)amd_iommu_last_bdf + 1) * entry_size);
Joerg Roedelc5714842008-07-11 17:14:25 +0200204
205 return 1UL << shift;
206}
207
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400208/* Access to l1 and l2 indexed register spaces */
209
210static u32 iommu_read_l1(struct amd_iommu *iommu, u16 l1, u8 address)
211{
212 u32 val;
213
214 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
215 pci_read_config_dword(iommu->dev, 0xfc, &val);
216 return val;
217}
218
219static void iommu_write_l1(struct amd_iommu *iommu, u16 l1, u8 address, u32 val)
220{
221 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16 | 1 << 31));
222 pci_write_config_dword(iommu->dev, 0xfc, val);
223 pci_write_config_dword(iommu->dev, 0xf8, (address | l1 << 16));
224}
225
226static u32 iommu_read_l2(struct amd_iommu *iommu, u8 address)
227{
228 u32 val;
229
230 pci_write_config_dword(iommu->dev, 0xf0, address);
231 pci_read_config_dword(iommu->dev, 0xf4, &val);
232 return val;
233}
234
235static void iommu_write_l2(struct amd_iommu *iommu, u8 address, u32 val)
236{
237 pci_write_config_dword(iommu->dev, 0xf0, (address | 1 << 8));
238 pci_write_config_dword(iommu->dev, 0xf4, val);
239}
240
Joerg Roedelb65233a2008-07-11 17:14:21 +0200241/****************************************************************************
242 *
243 * AMD IOMMU MMIO register space handling functions
244 *
245 * These functions are used to program the IOMMU device registers in
246 * MMIO space required for that driver.
247 *
248 ****************************************************************************/
249
250/*
251 * This function set the exclusion range in the IOMMU. DMA accesses to the
252 * exclusion range are passed through untranslated
253 */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200254static void iommu_set_exclusion_range(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200255{
256 u64 start = iommu->exclusion_start & PAGE_MASK;
257 u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
258 u64 entry;
259
260 if (!iommu->exclusion_start)
261 return;
262
263 entry = start | MMIO_EXCL_ENABLE_MASK;
264 memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
265 &entry, sizeof(entry));
266
267 entry = limit;
268 memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
269 &entry, sizeof(entry));
270}
271
Joerg Roedelb65233a2008-07-11 17:14:21 +0200272/* Programs the physical address of the device table into the IOMMU hardware */
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200273static void __init iommu_set_device_table(struct amd_iommu *iommu)
274{
Andreas Herrmannf6098912008-10-16 16:27:36 +0200275 u64 entry;
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200276
277 BUG_ON(iommu->mmio_base == NULL);
278
279 entry = virt_to_phys(amd_iommu_dev_table);
280 entry |= (dev_table_size >> 12) - 1;
281 memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
282 &entry, sizeof(entry));
283}
284
Joerg Roedelb65233a2008-07-11 17:14:21 +0200285/* Generic functions to enable/disable certain features of the IOMMU. */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200286static void iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200287{
288 u32 ctrl;
289
290 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
291 ctrl |= (1 << bit);
292 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
293}
294
Joerg Roedelca0207112009-10-28 18:02:26 +0100295static void iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200296{
297 u32 ctrl;
298
Joerg Roedel199d0d52008-09-17 16:45:59 +0200299 ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200300 ctrl &= ~(1 << bit);
301 writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
302}
303
Joerg Roedelb65233a2008-07-11 17:14:21 +0200304/* Function to enable the hardware */
Joerg Roedel05f92db2009-05-12 09:52:46 +0200305static void iommu_enable(struct amd_iommu *iommu)
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200306{
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200307 static const char * const feat_str[] = {
308 "PreF", "PPR", "X2APIC", "NX", "GT", "[5]",
309 "IA", "GA", "HE", "PC", NULL
310 };
311 int i;
312
313 printk(KERN_INFO "AMD-Vi: Enabling IOMMU at %s cap 0x%hx",
Joerg Roedela4e267c2008-12-10 20:04:18 +0100314 dev_name(&iommu->dev->dev), iommu->cap_ptr);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200315
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200316 if (iommu->cap & (1 << IOMMU_CAP_EFR)) {
317 printk(KERN_CONT " extended features: ");
318 for (i = 0; feat_str[i]; ++i)
319 if (iommu_feature(iommu, (1ULL << i)))
320 printk(KERN_CONT " %s", feat_str[i]);
321 }
322 printk(KERN_CONT "\n");
323
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200324 iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
Joerg Roedelb2026aa2008-06-26 21:27:44 +0200325}
326
Joerg Roedel92ac4322009-05-19 19:06:27 +0200327static void iommu_disable(struct amd_iommu *iommu)
Joerg Roedel126c52b2008-09-09 16:47:35 +0200328{
Chris Wrighta8c485b2009-06-15 15:53:45 +0200329 /* Disable command buffer */
330 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
331
332 /* Disable event logging and event interrupts */
333 iommu_feature_disable(iommu, CONTROL_EVT_INT_EN);
334 iommu_feature_disable(iommu, CONTROL_EVT_LOG_EN);
335
336 /* Disable IOMMU hardware itself */
Joerg Roedel92ac4322009-05-19 19:06:27 +0200337 iommu_feature_disable(iommu, CONTROL_IOMMU_EN);
Joerg Roedel126c52b2008-09-09 16:47:35 +0200338}
339
Joerg Roedelb65233a2008-07-11 17:14:21 +0200340/*
341 * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
342 * the system has one.
343 */
Joerg Roedel6c567472008-06-26 21:27:43 +0200344static u8 * __init iommu_map_mmio_space(u64 address)
345{
346 u8 *ret;
347
Joerg Roedele82752d2010-05-28 14:26:48 +0200348 if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu")) {
349 pr_err("AMD-Vi: Can not reserve memory region %llx for mmio\n",
350 address);
351 pr_err("AMD-Vi: This is a BIOS bug. Please contact your hardware vendor\n");
Joerg Roedel6c567472008-06-26 21:27:43 +0200352 return NULL;
Joerg Roedele82752d2010-05-28 14:26:48 +0200353 }
Joerg Roedel6c567472008-06-26 21:27:43 +0200354
355 ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
356 if (ret != NULL)
357 return ret;
358
359 release_mem_region(address, MMIO_REGION_LENGTH);
360
361 return NULL;
362}
363
364static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
365{
366 if (iommu->mmio_base)
367 iounmap(iommu->mmio_base);
368 release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
369}
370
Joerg Roedelb65233a2008-07-11 17:14:21 +0200371/****************************************************************************
372 *
373 * The functions below belong to the first pass of AMD IOMMU ACPI table
374 * parsing. In this pass we try to find out the highest device id this
375 * code has to handle. Upon this information the size of the shared data
376 * structures is determined later.
377 *
378 ****************************************************************************/
379
380/*
Joerg Roedelb514e552008-09-17 17:14:27 +0200381 * This function calculates the length of a given IVHD entry
382 */
383static inline int ivhd_entry_length(u8 *ivhd)
384{
385 return 0x04 << (*ivhd >> 6);
386}
387
388/*
Joerg Roedelb65233a2008-07-11 17:14:21 +0200389 * This function reads the last device id the IOMMU has to handle from the PCI
390 * capability header for this IOMMU
391 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200392static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
393{
394 u32 cap;
395
396 cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200397 update_last_devid(calc_devid(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200398
399 return 0;
400}
401
Joerg Roedelb65233a2008-07-11 17:14:21 +0200402/*
403 * After reading the highest device id from the IOMMU PCI capability header
404 * this function looks if there is a higher device id defined in the ACPI table
405 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200406static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
407{
408 u8 *p = (void *)h, *end = (void *)h;
409 struct ivhd_entry *dev;
410
411 p += sizeof(*h);
412 end += h->length;
413
414 find_last_devid_on_pci(PCI_BUS(h->devid),
415 PCI_SLOT(h->devid),
416 PCI_FUNC(h->devid),
417 h->cap_ptr);
418
419 while (p < end) {
420 dev = (struct ivhd_entry *)p;
421 switch (dev->type) {
422 case IVHD_DEV_SELECT:
423 case IVHD_DEV_RANGE_END:
424 case IVHD_DEV_ALIAS:
425 case IVHD_DEV_EXT_SELECT:
Joerg Roedelb65233a2008-07-11 17:14:21 +0200426 /* all the above subfield types refer to device ids */
Joerg Roedel208ec8c2008-07-11 17:14:24 +0200427 update_last_devid(dev->devid);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200428 break;
429 default:
430 break;
431 }
Joerg Roedelb514e552008-09-17 17:14:27 +0200432 p += ivhd_entry_length(p);
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200433 }
434
435 WARN_ON(p != end);
436
437 return 0;
438}
439
Joerg Roedelb65233a2008-07-11 17:14:21 +0200440/*
441 * Iterate over all IVHD entries in the ACPI table and find the highest device
442 * id which we need to handle. This is the first of three functions which parse
443 * the ACPI table. So we check the checksum here.
444 */
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200445static int __init find_last_devid_acpi(struct acpi_table_header *table)
446{
447 int i;
448 u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
449 struct ivhd_header *h;
450
451 /*
452 * Validate checksum here so we don't need to do it when
453 * we actually parse the table
454 */
455 for (i = 0; i < table->length; ++i)
456 checksum += p[i];
Joerg Roedel3551a702010-03-01 13:52:19 +0100457 if (checksum != 0) {
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200458 /* ACPI table corrupt */
Joerg Roedel3551a702010-03-01 13:52:19 +0100459 amd_iommu_init_err = -ENODEV;
460 return 0;
461 }
Joerg Roedel3e8064b2008-06-26 21:27:41 +0200462
463 p += IVRS_HEADER_LENGTH;
464
465 end += table->length;
466 while (p < end) {
467 h = (struct ivhd_header *)p;
468 switch (h->type) {
469 case ACPI_IVHD_TYPE:
470 find_last_devid_from_ivhd(h);
471 break;
472 default:
473 break;
474 }
475 p += h->length;
476 }
477 WARN_ON(p != end);
478
479 return 0;
480}
481
Joerg Roedelb65233a2008-07-11 17:14:21 +0200482/****************************************************************************
483 *
484 * The following functions belong the the code path which parses the ACPI table
485 * the second time. In this ACPI parsing iteration we allocate IOMMU specific
486 * data structures, initialize the device/alias/rlookup table and also
487 * basically initialize the hardware.
488 *
489 ****************************************************************************/
490
491/*
492 * Allocates the command buffer. This buffer is per AMD IOMMU. We can
493 * write commands to that buffer later and the IOMMU will execute them
494 * asynchronously
495 */
Joerg Roedelb36ca912008-06-26 21:27:45 +0200496static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
497{
Joerg Roedeld0312b22008-07-11 17:14:29 +0200498 u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelb36ca912008-06-26 21:27:45 +0200499 get_order(CMD_BUFFER_SIZE));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200500
501 if (cmd_buf == NULL)
502 return NULL;
503
Chris Wright549c90d2010-04-02 18:27:53 -0700504 iommu->cmd_buf_size = CMD_BUFFER_SIZE | CMD_BUFFER_UNINITIALIZED;
Joerg Roedelb36ca912008-06-26 21:27:45 +0200505
Joerg Roedel58492e12009-05-04 18:41:16 +0200506 return cmd_buf;
507}
508
509/*
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200510 * This function resets the command buffer if the IOMMU stopped fetching
511 * commands from it.
512 */
513void amd_iommu_reset_cmd_buffer(struct amd_iommu *iommu)
514{
515 iommu_feature_disable(iommu, CONTROL_CMDBUF_EN);
516
517 writel(0x00, iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
518 writel(0x00, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
519
520 iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
521}
522
523/*
Joerg Roedel58492e12009-05-04 18:41:16 +0200524 * This function writes the command buffer address to the hardware and
525 * enables it.
526 */
527static void iommu_enable_command_buffer(struct amd_iommu *iommu)
528{
529 u64 entry;
530
531 BUG_ON(iommu->cmd_buf == NULL);
532
533 entry = (u64)virt_to_phys(iommu->cmd_buf);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200534 entry |= MMIO_CMD_SIZE_512;
Joerg Roedel58492e12009-05-04 18:41:16 +0200535
Joerg Roedelb36ca912008-06-26 21:27:45 +0200536 memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
Joerg Roedel58492e12009-05-04 18:41:16 +0200537 &entry, sizeof(entry));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200538
Joerg Roedel93f1cc672009-09-03 14:50:20 +0200539 amd_iommu_reset_cmd_buffer(iommu);
Chris Wright549c90d2010-04-02 18:27:53 -0700540 iommu->cmd_buf_size &= ~(CMD_BUFFER_UNINITIALIZED);
Joerg Roedelb36ca912008-06-26 21:27:45 +0200541}
542
543static void __init free_command_buffer(struct amd_iommu *iommu)
544{
Joerg Roedel23c17132008-09-17 17:18:17 +0200545 free_pages((unsigned long)iommu->cmd_buf,
Chris Wright549c90d2010-04-02 18:27:53 -0700546 get_order(iommu->cmd_buf_size & ~(CMD_BUFFER_UNINITIALIZED)));
Joerg Roedelb36ca912008-06-26 21:27:45 +0200547}
548
Joerg Roedel335503e2008-09-05 14:29:07 +0200549/* allocates the memory where the IOMMU will log its events to */
550static u8 * __init alloc_event_buffer(struct amd_iommu *iommu)
551{
Joerg Roedel335503e2008-09-05 14:29:07 +0200552 iommu->evt_buf = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
553 get_order(EVT_BUFFER_SIZE));
554
555 if (iommu->evt_buf == NULL)
556 return NULL;
557
Joerg Roedel1bc6f832009-07-02 18:32:05 +0200558 iommu->evt_buf_size = EVT_BUFFER_SIZE;
559
Joerg Roedel58492e12009-05-04 18:41:16 +0200560 return iommu->evt_buf;
561}
562
563static void iommu_enable_event_buffer(struct amd_iommu *iommu)
564{
565 u64 entry;
566
567 BUG_ON(iommu->evt_buf == NULL);
568
Joerg Roedel335503e2008-09-05 14:29:07 +0200569 entry = (u64)virt_to_phys(iommu->evt_buf) | EVT_LEN_MASK;
Joerg Roedel58492e12009-05-04 18:41:16 +0200570
Joerg Roedel335503e2008-09-05 14:29:07 +0200571 memcpy_toio(iommu->mmio_base + MMIO_EVT_BUF_OFFSET,
572 &entry, sizeof(entry));
573
Joerg Roedel090672072009-06-15 16:06:48 +0200574 /* set head and tail to zero manually */
575 writel(0x00, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
576 writel(0x00, iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
577
Joerg Roedel58492e12009-05-04 18:41:16 +0200578 iommu_feature_enable(iommu, CONTROL_EVT_LOG_EN);
Joerg Roedel335503e2008-09-05 14:29:07 +0200579}
580
581static void __init free_event_buffer(struct amd_iommu *iommu)
582{
583 free_pages((unsigned long)iommu->evt_buf, get_order(EVT_BUFFER_SIZE));
584}
585
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100586/* allocates the memory where the IOMMU will log its events to */
587static u8 * __init alloc_ppr_log(struct amd_iommu *iommu)
588{
589 iommu->ppr_log = (u8 *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
590 get_order(PPR_LOG_SIZE));
591
592 if (iommu->ppr_log == NULL)
593 return NULL;
594
595 return iommu->ppr_log;
596}
597
598static void iommu_enable_ppr_log(struct amd_iommu *iommu)
599{
600 u64 entry;
601
602 if (iommu->ppr_log == NULL)
603 return;
604
605 entry = (u64)virt_to_phys(iommu->ppr_log) | PPR_LOG_SIZE_512;
606
607 memcpy_toio(iommu->mmio_base + MMIO_PPR_LOG_OFFSET,
608 &entry, sizeof(entry));
609
610 /* set head and tail to zero manually */
611 writel(0x00, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
612 writel(0x00, iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
613
614 iommu_feature_enable(iommu, CONTROL_PPFLOG_EN);
615 iommu_feature_enable(iommu, CONTROL_PPR_EN);
616}
617
618static void __init free_ppr_log(struct amd_iommu *iommu)
619{
620 if (iommu->ppr_log == NULL)
621 return;
622
623 free_pages((unsigned long)iommu->ppr_log, get_order(PPR_LOG_SIZE));
624}
625
Joerg Roedelcbc33a92011-11-25 11:41:31 +0100626static void iommu_enable_gt(struct amd_iommu *iommu)
627{
628 if (!iommu_feature(iommu, FEATURE_GT))
629 return;
630
631 iommu_feature_enable(iommu, CONTROL_GT_EN);
632}
633
Joerg Roedelb65233a2008-07-11 17:14:21 +0200634/* sets a specific bit in the device table entry. */
Joerg Roedel3566b772008-06-26 21:27:46 +0200635static void set_dev_entry_bit(u16 devid, u8 bit)
636{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100637 int i = (bit >> 6) & 0x03;
638 int _bit = bit & 0x3f;
Joerg Roedel3566b772008-06-26 21:27:46 +0200639
Joerg Roedelee6c2862011-11-09 12:06:03 +0100640 amd_iommu_dev_table[devid].data[i] |= (1UL << _bit);
Joerg Roedel3566b772008-06-26 21:27:46 +0200641}
642
Joerg Roedelc5cca142009-10-09 18:31:20 +0200643static int get_dev_entry_bit(u16 devid, u8 bit)
644{
Joerg Roedelee6c2862011-11-09 12:06:03 +0100645 int i = (bit >> 6) & 0x03;
646 int _bit = bit & 0x3f;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200647
Joerg Roedelee6c2862011-11-09 12:06:03 +0100648 return (amd_iommu_dev_table[devid].data[i] & (1UL << _bit)) >> _bit;
Joerg Roedelc5cca142009-10-09 18:31:20 +0200649}
650
651
652void amd_iommu_apply_erratum_63(u16 devid)
653{
654 int sysmgt;
655
656 sysmgt = get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1) |
657 (get_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2) << 1);
658
659 if (sysmgt == 0x01)
660 set_dev_entry_bit(devid, DEV_ENTRY_IW);
661}
662
Joerg Roedel5ff47892008-07-14 20:11:18 +0200663/* Writes the specific IOMMU for a device into the rlookup table */
664static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
665{
666 amd_iommu_rlookup_table[devid] = iommu;
667}
668
Joerg Roedelb65233a2008-07-11 17:14:21 +0200669/*
670 * This function takes the device specific flags read from the ACPI
671 * table and sets up the device table entry with that information
672 */
Joerg Roedel5ff47892008-07-14 20:11:18 +0200673static void __init set_dev_entry_from_acpi(struct amd_iommu *iommu,
674 u16 devid, u32 flags, u32 ext_flags)
Joerg Roedel3566b772008-06-26 21:27:46 +0200675{
676 if (flags & ACPI_DEVFLAG_INITPASS)
677 set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
678 if (flags & ACPI_DEVFLAG_EXTINT)
679 set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
680 if (flags & ACPI_DEVFLAG_NMI)
681 set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
682 if (flags & ACPI_DEVFLAG_SYSMGT1)
683 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
684 if (flags & ACPI_DEVFLAG_SYSMGT2)
685 set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
686 if (flags & ACPI_DEVFLAG_LINT0)
687 set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
688 if (flags & ACPI_DEVFLAG_LINT1)
689 set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
Joerg Roedel3566b772008-06-26 21:27:46 +0200690
Joerg Roedelc5cca142009-10-09 18:31:20 +0200691 amd_iommu_apply_erratum_63(devid);
692
Joerg Roedel5ff47892008-07-14 20:11:18 +0200693 set_iommu_for_device(iommu, devid);
Joerg Roedel3566b772008-06-26 21:27:46 +0200694}
695
Joerg Roedelb65233a2008-07-11 17:14:21 +0200696/*
697 * Reads the device exclusion range from ACPI and initialize IOMMU with
698 * it
699 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200700static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
701{
702 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
703
704 if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
705 return;
706
707 if (iommu) {
Joerg Roedelb65233a2008-07-11 17:14:21 +0200708 /*
709 * We only can configure exclusion ranges per IOMMU, not
710 * per device. But we can enable the exclusion range per
711 * device. This is done here
712 */
Joerg Roedel3566b772008-06-26 21:27:46 +0200713 set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
714 iommu->exclusion_start = m->range_start;
715 iommu->exclusion_length = m->range_length;
716 }
717}
718
Joerg Roedelb65233a2008-07-11 17:14:21 +0200719/*
720 * This function reads some important data from the IOMMU PCI space and
721 * initializes the driver data structure with it. It reads the hardware
722 * capabilities and the first/last device entries
723 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200724static void __init init_iommu_from_pci(struct amd_iommu *iommu)
725{
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200726 int cap_ptr = iommu->cap_ptr;
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200727 u32 range, misc, low, high;
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400728 int i, j;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200729
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200730 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_CAP_HDR_OFFSET,
731 &iommu->cap);
732 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_RANGE_OFFSET,
733 &range);
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200734 pci_read_config_dword(iommu->dev, cap_ptr + MMIO_MISC_OFFSET,
735 &misc);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200736
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200737 iommu->first_device = calc_devid(MMIO_GET_BUS(range),
738 MMIO_GET_FD(range));
739 iommu->last_device = calc_devid(MMIO_GET_BUS(range),
740 MMIO_GET_LD(range));
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200741 iommu->evt_msi_num = MMIO_MSI_NUM(misc);
Joerg Roedel4c894f42010-09-23 15:15:19 +0200742
Joerg Roedel60f723b2011-04-05 12:50:24 +0200743 if (!(iommu->cap & (1 << IOMMU_CAP_IOTLB)))
744 amd_iommu_iotlb_sup = false;
745
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200746 /* read extended feature bits */
747 low = readl(iommu->mmio_base + MMIO_EXT_FEATURES);
748 high = readl(iommu->mmio_base + MMIO_EXT_FEATURES + 4);
749
750 iommu->features = ((u64)high << 32) | low;
751
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100752 if (iommu_feature(iommu, FEATURE_GT)) {
753 u32 pasids;
754 u64 shift;
755
756 shift = iommu->features & FEATURE_PASID_MASK;
757 shift >>= FEATURE_PASID_SHIFT;
758 pasids = (1 << shift);
759
760 amd_iommu_max_pasids = min(amd_iommu_max_pasids, pasids);
761 }
762
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400763 if (!is_rd890_iommu(iommu->dev))
764 return;
765
766 /*
767 * Some rd890 systems may not be fully reconfigured by the BIOS, so
768 * it's necessary for us to store this information so it can be
769 * reprogrammed on resume
770 */
771
772 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 4,
773 &iommu->stored_addr_lo);
774 pci_read_config_dword(iommu->dev, iommu->cap_ptr + 8,
775 &iommu->stored_addr_hi);
776
777 /* Low bit locks writes to configuration space */
778 iommu->stored_addr_lo &= ~1;
779
780 for (i = 0; i < 6; i++)
781 for (j = 0; j < 0x12; j++)
782 iommu->stored_l1[i][j] = iommu_read_l1(iommu, i, j);
783
784 for (i = 0; i < 0x83; i++)
785 iommu->stored_l2[i] = iommu_read_l2(iommu, i);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200786}
787
Joerg Roedelb65233a2008-07-11 17:14:21 +0200788/*
789 * Takes a pointer to an AMD IOMMU entry in the ACPI table and
790 * initializes the hardware and our data structures with it.
791 */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200792static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
793 struct ivhd_header *h)
794{
795 u8 *p = (u8 *)h;
796 u8 *end = p, flags = 0;
Joerg Roedel0de66d52011-06-06 16:04:02 +0200797 u16 devid = 0, devid_start = 0, devid_to = 0;
798 u32 dev_i, ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200799 bool alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200800 struct ivhd_entry *e;
801
802 /*
Joerg Roedele9bf5192010-09-20 14:33:07 +0200803 * First save the recommended feature enable bits from ACPI
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200804 */
Joerg Roedele9bf5192010-09-20 14:33:07 +0200805 iommu->acpi_flags = h->flags;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200806
807 /*
808 * Done. Now parse the device entries
809 */
810 p += sizeof(struct ivhd_header);
811 end += h->length;
812
Joerg Roedel42a698f2009-05-20 15:41:28 +0200813
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200814 while (p < end) {
815 e = (struct ivhd_entry *)p;
816 switch (e->type) {
817 case IVHD_DEV_ALL:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200818
819 DUMP_printk(" DEV_ALL\t\t\t first devid: %02x:%02x.%x"
820 " last device %02x:%02x.%x flags: %02x\n",
821 PCI_BUS(iommu->first_device),
822 PCI_SLOT(iommu->first_device),
823 PCI_FUNC(iommu->first_device),
824 PCI_BUS(iommu->last_device),
825 PCI_SLOT(iommu->last_device),
826 PCI_FUNC(iommu->last_device),
827 e->flags);
828
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200829 for (dev_i = iommu->first_device;
830 dev_i <= iommu->last_device; ++dev_i)
Joerg Roedel5ff47892008-07-14 20:11:18 +0200831 set_dev_entry_from_acpi(iommu, dev_i,
832 e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200833 break;
834 case IVHD_DEV_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200835
836 DUMP_printk(" DEV_SELECT\t\t\t devid: %02x:%02x.%x "
837 "flags: %02x\n",
838 PCI_BUS(e->devid),
839 PCI_SLOT(e->devid),
840 PCI_FUNC(e->devid),
841 e->flags);
842
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200843 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200844 set_dev_entry_from_acpi(iommu, devid, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200845 break;
846 case IVHD_DEV_SELECT_RANGE_START:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200847
848 DUMP_printk(" DEV_SELECT_RANGE_START\t "
849 "devid: %02x:%02x.%x flags: %02x\n",
850 PCI_BUS(e->devid),
851 PCI_SLOT(e->devid),
852 PCI_FUNC(e->devid),
853 e->flags);
854
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200855 devid_start = e->devid;
856 flags = e->flags;
857 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200858 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200859 break;
860 case IVHD_DEV_ALIAS:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200861
862 DUMP_printk(" DEV_ALIAS\t\t\t devid: %02x:%02x.%x "
863 "flags: %02x devid_to: %02x:%02x.%x\n",
864 PCI_BUS(e->devid),
865 PCI_SLOT(e->devid),
866 PCI_FUNC(e->devid),
867 e->flags,
868 PCI_BUS(e->ext >> 8),
869 PCI_SLOT(e->ext >> 8),
870 PCI_FUNC(e->ext >> 8));
871
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200872 devid = e->devid;
873 devid_to = e->ext >> 8;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200874 set_dev_entry_from_acpi(iommu, devid , e->flags, 0);
Neil Turton7455aab2009-05-14 14:08:11 +0100875 set_dev_entry_from_acpi(iommu, devid_to, e->flags, 0);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200876 amd_iommu_alias_table[devid] = devid_to;
877 break;
878 case IVHD_DEV_ALIAS_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200879
880 DUMP_printk(" DEV_ALIAS_RANGE\t\t "
881 "devid: %02x:%02x.%x flags: %02x "
882 "devid_to: %02x:%02x.%x\n",
883 PCI_BUS(e->devid),
884 PCI_SLOT(e->devid),
885 PCI_FUNC(e->devid),
886 e->flags,
887 PCI_BUS(e->ext >> 8),
888 PCI_SLOT(e->ext >> 8),
889 PCI_FUNC(e->ext >> 8));
890
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200891 devid_start = e->devid;
892 flags = e->flags;
893 devid_to = e->ext >> 8;
894 ext_flags = 0;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200895 alias = true;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200896 break;
897 case IVHD_DEV_EXT_SELECT:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200898
899 DUMP_printk(" DEV_EXT_SELECT\t\t devid: %02x:%02x.%x "
900 "flags: %02x ext: %08x\n",
901 PCI_BUS(e->devid),
902 PCI_SLOT(e->devid),
903 PCI_FUNC(e->devid),
904 e->flags, e->ext);
905
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200906 devid = e->devid;
Joerg Roedel5ff47892008-07-14 20:11:18 +0200907 set_dev_entry_from_acpi(iommu, devid, e->flags,
908 e->ext);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200909 break;
910 case IVHD_DEV_EXT_SELECT_RANGE:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200911
912 DUMP_printk(" DEV_EXT_SELECT_RANGE\t devid: "
913 "%02x:%02x.%x flags: %02x ext: %08x\n",
914 PCI_BUS(e->devid),
915 PCI_SLOT(e->devid),
916 PCI_FUNC(e->devid),
917 e->flags, e->ext);
918
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200919 devid_start = e->devid;
920 flags = e->flags;
921 ext_flags = e->ext;
Joerg Roedel58a3bee2008-07-11 17:14:30 +0200922 alias = false;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200923 break;
924 case IVHD_DEV_RANGE_END:
Joerg Roedel42a698f2009-05-20 15:41:28 +0200925
926 DUMP_printk(" DEV_RANGE_END\t\t devid: %02x:%02x.%x\n",
927 PCI_BUS(e->devid),
928 PCI_SLOT(e->devid),
929 PCI_FUNC(e->devid));
930
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200931 devid = e->devid;
932 for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200933 if (alias) {
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200934 amd_iommu_alias_table[dev_i] = devid_to;
Joerg Roedel7a6a3a02009-07-02 12:23:23 +0200935 set_dev_entry_from_acpi(iommu,
936 devid_to, flags, ext_flags);
937 }
938 set_dev_entry_from_acpi(iommu, dev_i,
939 flags, ext_flags);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200940 }
941 break;
942 default:
943 break;
944 }
945
Joerg Roedelb514e552008-09-17 17:14:27 +0200946 p += ivhd_entry_length(p);
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200947 }
948}
949
Joerg Roedelb65233a2008-07-11 17:14:21 +0200950/* Initializes the device->iommu mapping for the driver */
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200951static int __init init_iommu_devices(struct amd_iommu *iommu)
952{
Joerg Roedel0de66d52011-06-06 16:04:02 +0200953 u32 i;
Joerg Roedel5d0c8e42008-06-26 21:27:47 +0200954
955 for (i = iommu->first_device; i <= iommu->last_device; ++i)
956 set_iommu_for_device(iommu, i);
957
958 return 0;
959}
960
Joerg Roedele47d4022008-06-26 21:27:48 +0200961static void __init free_iommu_one(struct amd_iommu *iommu)
962{
963 free_command_buffer(iommu);
Joerg Roedel335503e2008-09-05 14:29:07 +0200964 free_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +0100965 free_ppr_log(iommu);
Joerg Roedele47d4022008-06-26 21:27:48 +0200966 iommu_unmap_mmio_space(iommu);
967}
968
969static void __init free_iommu_all(void)
970{
971 struct amd_iommu *iommu, *next;
972
Joerg Roedel3bd22172009-05-04 15:06:20 +0200973 for_each_iommu_safe(iommu, next) {
Joerg Roedele47d4022008-06-26 21:27:48 +0200974 list_del(&iommu->list);
975 free_iommu_one(iommu);
976 kfree(iommu);
977 }
978}
979
Joerg Roedelb65233a2008-07-11 17:14:21 +0200980/*
981 * This function clues the initialization function for one IOMMU
982 * together and also allocates the command buffer and programs the
983 * hardware. It does NOT enable the IOMMU. This is done afterwards.
984 */
Joerg Roedele47d4022008-06-26 21:27:48 +0200985static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
986{
987 spin_lock_init(&iommu->lock);
Joerg Roedelbb527772009-11-20 14:31:51 +0100988
989 /* Add IOMMU to internal data structures */
Joerg Roedele47d4022008-06-26 21:27:48 +0200990 list_add_tail(&iommu->list, &amd_iommu_list);
Joerg Roedelbb527772009-11-20 14:31:51 +0100991 iommu->index = amd_iommus_present++;
992
993 if (unlikely(iommu->index >= MAX_IOMMUS)) {
994 WARN(1, "AMD-Vi: System has more IOMMUs than supported by this driver\n");
995 return -ENOSYS;
996 }
997
998 /* Index is fine - add IOMMU to the array */
999 amd_iommus[iommu->index] = iommu;
Joerg Roedele47d4022008-06-26 21:27:48 +02001000
1001 /*
1002 * Copy data from ACPI table entry to the iommu struct
1003 */
Joerg Roedel3eaf28a2008-09-08 15:55:10 +02001004 iommu->dev = pci_get_bus_and_slot(PCI_BUS(h->devid), h->devid & 0xff);
1005 if (!iommu->dev)
1006 return 1;
1007
Joerg Roedele47d4022008-06-26 21:27:48 +02001008 iommu->cap_ptr = h->cap_ptr;
Joerg Roedelee893c22008-09-08 14:48:04 +02001009 iommu->pci_seg = h->pci_seg;
Joerg Roedele47d4022008-06-26 21:27:48 +02001010 iommu->mmio_phys = h->mmio_phys;
1011 iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
1012 if (!iommu->mmio_base)
1013 return -ENOMEM;
1014
Joerg Roedele47d4022008-06-26 21:27:48 +02001015 iommu->cmd_buf = alloc_command_buffer(iommu);
1016 if (!iommu->cmd_buf)
1017 return -ENOMEM;
1018
Joerg Roedel335503e2008-09-05 14:29:07 +02001019 iommu->evt_buf = alloc_event_buffer(iommu);
1020 if (!iommu->evt_buf)
1021 return -ENOMEM;
1022
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001023 iommu->int_enabled = false;
1024
Joerg Roedele47d4022008-06-26 21:27:48 +02001025 init_iommu_from_pci(iommu);
1026 init_iommu_from_acpi(iommu, h);
1027 init_iommu_devices(iommu);
1028
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001029 if (iommu_feature(iommu, FEATURE_PPR)) {
1030 iommu->ppr_log = alloc_ppr_log(iommu);
1031 if (!iommu->ppr_log)
1032 return -ENOMEM;
1033 }
1034
Joerg Roedel318afd42009-11-23 18:32:38 +01001035 if (iommu->cap & (1UL << IOMMU_CAP_NPCACHE))
1036 amd_iommu_np_cache = true;
1037
Ingo Molnar8a667122008-10-12 15:24:53 +02001038 return pci_enable_device(iommu->dev);
Joerg Roedele47d4022008-06-26 21:27:48 +02001039}
1040
Joerg Roedelb65233a2008-07-11 17:14:21 +02001041/*
1042 * Iterates over all IOMMU entries in the ACPI table, allocates the
1043 * IOMMU structure and initializes it with init_iommu_one()
1044 */
Joerg Roedele47d4022008-06-26 21:27:48 +02001045static int __init init_iommu_all(struct acpi_table_header *table)
1046{
1047 u8 *p = (u8 *)table, *end = (u8 *)table;
1048 struct ivhd_header *h;
1049 struct amd_iommu *iommu;
1050 int ret;
1051
Joerg Roedele47d4022008-06-26 21:27:48 +02001052 end += table->length;
1053 p += IVRS_HEADER_LENGTH;
1054
1055 while (p < end) {
1056 h = (struct ivhd_header *)p;
1057 switch (*p) {
1058 case ACPI_IVHD_TYPE:
Joerg Roedel9c720412009-05-20 13:53:57 +02001059
Joerg Roedelae908c22009-09-01 16:52:16 +02001060 DUMP_printk("device: %02x:%02x.%01x cap: %04x "
Joerg Roedel9c720412009-05-20 13:53:57 +02001061 "seg: %d flags: %01x info %04x\n",
1062 PCI_BUS(h->devid), PCI_SLOT(h->devid),
1063 PCI_FUNC(h->devid), h->cap_ptr,
1064 h->pci_seg, h->flags, h->info);
1065 DUMP_printk(" mmio-addr: %016llx\n",
1066 h->mmio_phys);
1067
Joerg Roedele47d4022008-06-26 21:27:48 +02001068 iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
Joerg Roedel3551a702010-03-01 13:52:19 +01001069 if (iommu == NULL) {
1070 amd_iommu_init_err = -ENOMEM;
1071 return 0;
1072 }
1073
Joerg Roedele47d4022008-06-26 21:27:48 +02001074 ret = init_iommu_one(iommu, h);
Joerg Roedel3551a702010-03-01 13:52:19 +01001075 if (ret) {
1076 amd_iommu_init_err = ret;
1077 return 0;
1078 }
Joerg Roedele47d4022008-06-26 21:27:48 +02001079 break;
1080 default:
1081 break;
1082 }
1083 p += h->length;
1084
1085 }
1086 WARN_ON(p != end);
1087
1088 return 0;
1089}
1090
Joerg Roedelb65233a2008-07-11 17:14:21 +02001091/****************************************************************************
1092 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001093 * The following functions initialize the MSI interrupts for all IOMMUs
1094 * in the system. Its a bit challenging because there could be multiple
1095 * IOMMUs per PCI BDF but we can call pci_enable_msi(x) only once per
1096 * pci_dev.
1097 *
1098 ****************************************************************************/
1099
Joerg Roedel9f800de2009-11-23 12:45:25 +01001100static int iommu_setup_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001101{
1102 int r;
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001103
1104 if (pci_enable_msi(iommu->dev))
1105 return 1;
1106
Joerg Roedel72fe00f2011-05-10 10:50:42 +02001107 r = request_threaded_irq(iommu->dev->irq,
1108 amd_iommu_int_handler,
1109 amd_iommu_int_thread,
1110 0, "AMD-Vi",
1111 iommu->dev);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001112
1113 if (r) {
1114 pci_disable_msi(iommu->dev);
1115 return 1;
1116 }
1117
Joerg Roedelfab6afa2009-05-04 18:46:34 +02001118 iommu->int_enabled = true;
Joerg Roedel58492e12009-05-04 18:41:16 +02001119 iommu_feature_enable(iommu, CONTROL_EVT_INT_EN);
1120
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001121 if (iommu->ppr_log != NULL)
1122 iommu_feature_enable(iommu, CONTROL_PPFINT_EN);
1123
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001124 return 0;
1125}
1126
Joerg Roedel05f92db2009-05-12 09:52:46 +02001127static int iommu_init_msi(struct amd_iommu *iommu)
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001128{
1129 if (iommu->int_enabled)
1130 return 0;
1131
Joerg Roedeld91cecd2009-05-04 18:51:00 +02001132 if (pci_find_capability(iommu->dev, PCI_CAP_ID_MSI))
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001133 return iommu_setup_msi(iommu);
1134
1135 return 1;
1136}
1137
1138/****************************************************************************
1139 *
Joerg Roedelb65233a2008-07-11 17:14:21 +02001140 * The next functions belong to the third pass of parsing the ACPI
1141 * table. In this last pass the memory mapping requirements are
1142 * gathered (like exclusion and unity mapping reanges).
1143 *
1144 ****************************************************************************/
1145
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001146static void __init free_unity_maps(void)
1147{
1148 struct unity_map_entry *entry, *next;
1149
1150 list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
1151 list_del(&entry->list);
1152 kfree(entry);
1153 }
1154}
1155
Joerg Roedelb65233a2008-07-11 17:14:21 +02001156/* called when we find an exclusion range definition in ACPI */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001157static int __init init_exclusion_range(struct ivmd_header *m)
1158{
1159 int i;
1160
1161 switch (m->type) {
1162 case ACPI_IVMD_TYPE:
1163 set_device_exclusion_range(m->devid, m);
1164 break;
1165 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001166 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001167 set_device_exclusion_range(i, m);
1168 break;
1169 case ACPI_IVMD_TYPE_RANGE:
1170 for (i = m->devid; i <= m->aux; ++i)
1171 set_device_exclusion_range(i, m);
1172 break;
1173 default:
1174 break;
1175 }
1176
1177 return 0;
1178}
1179
Joerg Roedelb65233a2008-07-11 17:14:21 +02001180/* called for unity map ACPI definition */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001181static int __init init_unity_map_range(struct ivmd_header *m)
1182{
1183 struct unity_map_entry *e = 0;
Joerg Roedel02acc432009-05-20 16:24:21 +02001184 char *s;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001185
1186 e = kzalloc(sizeof(*e), GFP_KERNEL);
1187 if (e == NULL)
1188 return -ENOMEM;
1189
1190 switch (m->type) {
1191 default:
Joerg Roedel0bc252f2009-05-22 12:48:05 +02001192 kfree(e);
1193 return 0;
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001194 case ACPI_IVMD_TYPE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001195 s = "IVMD_TYPEi\t\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001196 e->devid_start = e->devid_end = m->devid;
1197 break;
1198 case ACPI_IVMD_TYPE_ALL:
Joerg Roedel02acc432009-05-20 16:24:21 +02001199 s = "IVMD_TYPE_ALL\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001200 e->devid_start = 0;
1201 e->devid_end = amd_iommu_last_bdf;
1202 break;
1203 case ACPI_IVMD_TYPE_RANGE:
Joerg Roedel02acc432009-05-20 16:24:21 +02001204 s = "IVMD_TYPE_RANGE\t\t";
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001205 e->devid_start = m->devid;
1206 e->devid_end = m->aux;
1207 break;
1208 }
1209 e->address_start = PAGE_ALIGN(m->range_start);
1210 e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
1211 e->prot = m->flags >> 1;
1212
Joerg Roedel02acc432009-05-20 16:24:21 +02001213 DUMP_printk("%s devid_start: %02x:%02x.%x devid_end: %02x:%02x.%x"
1214 " range_start: %016llx range_end: %016llx flags: %x\n", s,
1215 PCI_BUS(e->devid_start), PCI_SLOT(e->devid_start),
1216 PCI_FUNC(e->devid_start), PCI_BUS(e->devid_end),
1217 PCI_SLOT(e->devid_end), PCI_FUNC(e->devid_end),
1218 e->address_start, e->address_end, m->flags);
1219
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001220 list_add_tail(&e->list, &amd_iommu_unity_map);
1221
1222 return 0;
1223}
1224
Joerg Roedelb65233a2008-07-11 17:14:21 +02001225/* iterates over all memory definitions we find in the ACPI table */
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001226static int __init init_memory_definitions(struct acpi_table_header *table)
1227{
1228 u8 *p = (u8 *)table, *end = (u8 *)table;
1229 struct ivmd_header *m;
1230
Joerg Roedelbe2a0222008-06-26 21:27:49 +02001231 end += table->length;
1232 p += IVRS_HEADER_LENGTH;
1233
1234 while (p < end) {
1235 m = (struct ivmd_header *)p;
1236 if (m->flags & IVMD_FLAG_EXCL_RANGE)
1237 init_exclusion_range(m);
1238 else if (m->flags & IVMD_FLAG_UNITY_MAP)
1239 init_unity_map_range(m);
1240
1241 p += m->length;
1242 }
1243
1244 return 0;
1245}
1246
Joerg Roedelb65233a2008-07-11 17:14:21 +02001247/*
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001248 * Init the device table to not allow DMA access for devices and
1249 * suppress all page faults
1250 */
1251static void init_device_table(void)
1252{
Joerg Roedel0de66d52011-06-06 16:04:02 +02001253 u32 devid;
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001254
1255 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid) {
1256 set_dev_entry_bit(devid, DEV_ENTRY_VALID);
1257 set_dev_entry_bit(devid, DEV_ENTRY_TRANSLATION);
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001258 }
1259}
1260
Joerg Roedele9bf5192010-09-20 14:33:07 +02001261static void iommu_init_flags(struct amd_iommu *iommu)
1262{
1263 iommu->acpi_flags & IVHD_FLAG_HT_TUN_EN_MASK ?
1264 iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
1265 iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
1266
1267 iommu->acpi_flags & IVHD_FLAG_PASSPW_EN_MASK ?
1268 iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
1269 iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
1270
1271 iommu->acpi_flags & IVHD_FLAG_RESPASSPW_EN_MASK ?
1272 iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
1273 iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
1274
1275 iommu->acpi_flags & IVHD_FLAG_ISOC_EN_MASK ?
1276 iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
1277 iommu_feature_disable(iommu, CONTROL_ISOC_EN);
1278
1279 /*
1280 * make IOMMU memory accesses cache coherent
1281 */
1282 iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
1283}
1284
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001285static void iommu_apply_resume_quirks(struct amd_iommu *iommu)
Joerg Roedel4c894f42010-09-23 15:15:19 +02001286{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001287 int i, j;
1288 u32 ioc_feature_control;
1289 struct pci_dev *pdev = NULL;
1290
1291 /* RD890 BIOSes may not have completely reconfigured the iommu */
1292 if (!is_rd890_iommu(iommu->dev))
1293 return;
1294
1295 /*
1296 * First, we need to ensure that the iommu is enabled. This is
1297 * controlled by a register in the northbridge
1298 */
1299 pdev = pci_get_bus_and_slot(iommu->dev->bus->number, PCI_DEVFN(0, 0));
1300
1301 if (!pdev)
1302 return;
1303
1304 /* Select Northbridge indirect register 0x75 and enable writing */
1305 pci_write_config_dword(pdev, 0x60, 0x75 | (1 << 7));
1306 pci_read_config_dword(pdev, 0x64, &ioc_feature_control);
1307
1308 /* Enable the iommu */
1309 if (!(ioc_feature_control & 0x1))
1310 pci_write_config_dword(pdev, 0x64, ioc_feature_control | 1);
1311
1312 pci_dev_put(pdev);
1313
1314 /* Restore the iommu BAR */
1315 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1316 iommu->stored_addr_lo);
1317 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 8,
1318 iommu->stored_addr_hi);
1319
1320 /* Restore the l1 indirect regs for each of the 6 l1s */
1321 for (i = 0; i < 6; i++)
1322 for (j = 0; j < 0x12; j++)
1323 iommu_write_l1(iommu, i, j, iommu->stored_l1[i][j]);
1324
1325 /* Restore the l2 indirect regs */
1326 for (i = 0; i < 0x83; i++)
1327 iommu_write_l2(iommu, i, iommu->stored_l2[i]);
1328
1329 /* Lock PCI setup registers */
1330 pci_write_config_dword(iommu->dev, iommu->cap_ptr + 4,
1331 iommu->stored_addr_lo | 1);
Joerg Roedel4c894f42010-09-23 15:15:19 +02001332}
1333
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001334/*
Joerg Roedelb65233a2008-07-11 17:14:21 +02001335 * This function finally enables all IOMMUs found in the system after
1336 * they have been initialized
1337 */
Joerg Roedel05f92db2009-05-12 09:52:46 +02001338static void enable_iommus(void)
Joerg Roedel87361972008-06-26 21:28:07 +02001339{
1340 struct amd_iommu *iommu;
1341
Joerg Roedel3bd22172009-05-04 15:06:20 +02001342 for_each_iommu(iommu) {
Chris Wrighta8c485b2009-06-15 15:53:45 +02001343 iommu_disable(iommu);
Joerg Roedele9bf5192010-09-20 14:33:07 +02001344 iommu_init_flags(iommu);
Joerg Roedel58492e12009-05-04 18:41:16 +02001345 iommu_set_device_table(iommu);
1346 iommu_enable_command_buffer(iommu);
1347 iommu_enable_event_buffer(iommu);
Joerg Roedel1a29ac02011-11-10 15:41:40 +01001348 iommu_enable_ppr_log(iommu);
Joerg Roedelcbc33a92011-11-25 11:41:31 +01001349 iommu_enable_gt(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001350 iommu_set_exclusion_range(iommu);
Joerg Roedela80dc3e2008-09-11 16:51:41 +02001351 iommu_init_msi(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001352 iommu_enable(iommu);
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001353 iommu_flush_all_caches(iommu);
Joerg Roedel87361972008-06-26 21:28:07 +02001354 }
1355}
1356
Joerg Roedel92ac4322009-05-19 19:06:27 +02001357static void disable_iommus(void)
1358{
1359 struct amd_iommu *iommu;
1360
1361 for_each_iommu(iommu)
1362 iommu_disable(iommu);
1363}
1364
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001365/*
1366 * Suspend/Resume support
1367 * disable suspend until real resume implemented
1368 */
1369
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001370static void amd_iommu_resume(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001371{
Matthew Garrett5bcd7572010-10-04 14:59:31 -04001372 struct amd_iommu *iommu;
1373
1374 for_each_iommu(iommu)
1375 iommu_apply_resume_quirks(iommu);
1376
Joerg Roedel736501e2009-05-12 09:56:12 +02001377 /* re-load the hardware */
1378 enable_iommus();
1379
1380 /*
1381 * we have to flush after the IOMMUs are enabled because a
1382 * disabled IOMMU will never execute the commands we send
1383 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001384 for_each_iommu(iommu)
1385 iommu_flush_all_caches(iommu);
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001386}
1387
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001388static int amd_iommu_suspend(void)
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001389{
Joerg Roedel736501e2009-05-12 09:56:12 +02001390 /* disable IOMMUs to go out of the way for BIOS */
1391 disable_iommus();
1392
1393 return 0;
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001394}
1395
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001396static struct syscore_ops amd_iommu_syscore_ops = {
Joerg Roedel7441e9c2008-06-30 20:18:02 +02001397 .suspend = amd_iommu_suspend,
1398 .resume = amd_iommu_resume,
1399};
1400
Joerg Roedelb65233a2008-07-11 17:14:21 +02001401/*
1402 * This is the core init function for AMD IOMMU hardware in the system.
1403 * This function is called from the generic x86 DMA layer initialization
1404 * code.
1405 *
1406 * This function basically parses the ACPI table for AMD IOMMU (IVRS)
1407 * three times:
1408 *
1409 * 1 pass) Find the highest PCI device id the driver has to handle.
1410 * Upon this information the size of the data structures is
1411 * determined that needs to be allocated.
1412 *
1413 * 2 pass) Initialize the data structures just allocated with the
1414 * information in the ACPI table about available AMD IOMMUs
1415 * in the system. It also maps the PCI devices in the
1416 * system to specific IOMMUs
1417 *
1418 * 3 pass) After the basic data structures are allocated and
1419 * initialized we update them with information about memory
1420 * remapping requirements parsed out of the ACPI table in
1421 * this last pass.
1422 *
1423 * After that the hardware is initialized and ready to go. In the last
1424 * step we do some Linux specific things like registering the driver in
1425 * the dma_ops interface and initializing the suspend/resume support
1426 * functions. Finally it prints some information about AMD IOMMUs and
1427 * the driver state and enables the hardware.
1428 */
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001429static int __init amd_iommu_init(void)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001430{
1431 int i, ret = 0;
1432
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001433 /*
1434 * First parse ACPI tables to find the largest Bus/Dev/Func
1435 * we need to handle. Upon this information the shared data
1436 * structures for the IOMMUs in the system will be allocated
1437 */
1438 if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
1439 return -ENODEV;
1440
Joerg Roedel3551a702010-03-01 13:52:19 +01001441 ret = amd_iommu_init_err;
1442 if (ret)
1443 goto out;
1444
Joerg Roedelc5714842008-07-11 17:14:25 +02001445 dev_table_size = tbl_size(DEV_TABLE_ENTRY_SIZE);
1446 alias_table_size = tbl_size(ALIAS_TABLE_ENTRY_SIZE);
1447 rlookup_table_size = tbl_size(RLOOKUP_TABLE_ENTRY_SIZE);
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001448
1449 ret = -ENOMEM;
1450
1451 /* Device table - directly used by all IOMMUs */
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001452 amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001453 get_order(dev_table_size));
1454 if (amd_iommu_dev_table == NULL)
1455 goto out;
1456
1457 /*
1458 * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
1459 * IOMMU see for that device
1460 */
1461 amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
1462 get_order(alias_table_size));
1463 if (amd_iommu_alias_table == NULL)
1464 goto free;
1465
1466 /* IOMMU rlookup table - find the IOMMU for a specific device */
Joerg Roedel83fd5cc2008-12-16 19:17:11 +01001467 amd_iommu_rlookup_table = (void *)__get_free_pages(
1468 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001469 get_order(rlookup_table_size));
1470 if (amd_iommu_rlookup_table == NULL)
1471 goto free;
1472
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001473 amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(
1474 GFP_KERNEL | __GFP_ZERO,
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001475 get_order(MAX_DOMAIN_ID/8));
1476 if (amd_iommu_pd_alloc_bitmap == NULL)
1477 goto free;
1478
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +02001479 /* init the device table */
1480 init_device_table();
1481
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001482 /*
Joerg Roedel5dc8bff2008-07-11 17:14:32 +02001483 * let all alias entries point to itself
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001484 */
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001485 for (i = 0; i <= amd_iommu_last_bdf; ++i)
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001486 amd_iommu_alias_table[i] = i;
1487
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001488 /*
1489 * never allocate domain 0 because its used as the non-allocated and
1490 * error value placeholder
1491 */
1492 amd_iommu_pd_alloc_bitmap[0] = 1;
1493
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001494 spin_lock_init(&amd_iommu_pd_lock);
1495
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001496 /*
1497 * now the data structures are allocated and basically initialized
1498 * start the real acpi table scan
1499 */
1500 ret = -ENODEV;
1501 if (acpi_table_parse("IVRS", init_iommu_all) != 0)
1502 goto free;
1503
Joerg Roedel3551a702010-03-01 13:52:19 +01001504 if (amd_iommu_init_err) {
1505 ret = amd_iommu_init_err;
Joerg Roedel0f764802009-12-21 15:51:23 +01001506 goto free;
Joerg Roedel3551a702010-03-01 13:52:19 +01001507 }
Joerg Roedel0f764802009-12-21 15:51:23 +01001508
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001509 if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
1510 goto free;
1511
Joerg Roedel3551a702010-03-01 13:52:19 +01001512 if (amd_iommu_init_err) {
1513 ret = amd_iommu_init_err;
1514 goto free;
1515 }
1516
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001517 ret = amd_iommu_init_devices();
1518 if (ret)
1519 goto free;
1520
Chris Wright75f66532010-04-02 18:27:52 -07001521 enable_iommus();
1522
Joerg Roedel4751a952009-09-01 15:53:54 +02001523 if (iommu_pass_through)
1524 ret = amd_iommu_init_passthrough();
1525 else
1526 ret = amd_iommu_init_dma_ops();
Joerg Roedelf5325092010-01-22 17:44:35 +01001527
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001528 if (ret)
Joerg Roedele82752d2010-05-28 14:26:48 +02001529 goto free_disable;
Joerg Roedel129d6ab2008-08-14 19:55:18 +02001530
Joerg Roedelf5325092010-01-22 17:44:35 +01001531 amd_iommu_init_api();
1532
Joerg Roedel8638c492009-12-10 11:12:25 +01001533 amd_iommu_init_notifier();
1534
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01001535 register_syscore_ops(&amd_iommu_syscore_ops);
1536
Joerg Roedel4751a952009-09-01 15:53:54 +02001537 if (iommu_pass_through)
1538 goto out;
1539
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001540 if (amd_iommu_unmap_flush)
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001541 printk(KERN_INFO "AMD-Vi: IO/TLB flush on unmap enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001542 else
Joerg Roedel4c6f40d2009-09-01 16:43:58 +02001543 printk(KERN_INFO "AMD-Vi: Lazy IO/TLB flushing enabled\n");
Joerg Roedel1c655772008-09-04 18:40:05 +02001544
FUJITA Tomonori338bac52009-10-27 16:34:44 +09001545 x86_platform.iommu_shutdown = disable_iommus;
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001546out:
1547 return ret;
1548
Joerg Roedele82752d2010-05-28 14:26:48 +02001549free_disable:
Chris Wright75f66532010-04-02 18:27:52 -07001550 disable_iommus();
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001551
Joerg Roedele82752d2010-05-28 14:26:48 +02001552free:
Joerg Roedelb7cc9552009-12-10 11:03:39 +01001553 amd_iommu_uninit_devices();
1554
Joerg Roedeld58befd2008-09-17 12:19:58 +02001555 free_pages((unsigned long)amd_iommu_pd_alloc_bitmap,
1556 get_order(MAX_DOMAIN_ID/8));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001557
Joerg Roedel9a836de2008-07-11 17:14:26 +02001558 free_pages((unsigned long)amd_iommu_rlookup_table,
1559 get_order(rlookup_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001560
Joerg Roedel9a836de2008-07-11 17:14:26 +02001561 free_pages((unsigned long)amd_iommu_alias_table,
1562 get_order(alias_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001563
Joerg Roedel9a836de2008-07-11 17:14:26 +02001564 free_pages((unsigned long)amd_iommu_dev_table,
1565 get_order(dev_table_size));
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001566
1567 free_iommu_all();
1568
1569 free_unity_maps();
1570
Joerg Roedeld7f07762010-05-31 15:05:20 +02001571#ifdef CONFIG_GART_IOMMU
1572 /*
1573 * We failed to initialize the AMD IOMMU - try fallback to GART
1574 * if possible.
1575 */
1576 gart_iommu_init();
1577
1578#endif
1579
Joerg Roedelfe74c9c2008-06-26 21:27:50 +02001580 goto out;
1581}
1582
Joerg Roedelb65233a2008-07-11 17:14:21 +02001583/****************************************************************************
1584 *
1585 * Early detect code. This code runs at IOMMU detection time in the DMA
1586 * layer. It just looks if there is an IVRS ACPI table to detect AMD
1587 * IOMMUs
1588 *
1589 ****************************************************************************/
Joerg Roedelae7877d2008-06-26 21:27:51 +02001590static int __init early_amd_iommu_detect(struct acpi_table_header *table)
1591{
1592 return 0;
1593}
1594
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001595int __init amd_iommu_detect(void)
Joerg Roedelae7877d2008-06-26 21:27:51 +02001596{
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09001597 if (no_iommu || (iommu_detected && !gart_iommu_aperture))
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001598 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001599
Joerg Roedela5235722010-05-11 17:12:33 +02001600 if (amd_iommu_disabled)
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001601 return -ENODEV;
Joerg Roedela5235722010-05-11 17:12:33 +02001602
Joerg Roedelae7877d2008-06-26 21:27:51 +02001603 if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
1604 iommu_detected = 1;
Joerg Roedelc1cbebe2008-07-03 19:35:10 +02001605 amd_iommu_detected = 1;
FUJITA Tomonoriea1b0d32009-11-10 19:46:15 +09001606 x86_init.iommu.iommu_init = amd_iommu_init;
Linus Torvalds11bd04f2009-12-11 12:18:16 -08001607
Chris Wright5d990b62009-12-04 12:15:21 -08001608 /* Make sure ACS will be enabled */
1609 pci_request_acs();
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001610 return 1;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001611 }
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -04001612 return -ENODEV;
Joerg Roedelae7877d2008-06-26 21:27:51 +02001613}
1614
Joerg Roedelb65233a2008-07-11 17:14:21 +02001615/****************************************************************************
1616 *
1617 * Parsing functions for the AMD IOMMU specific kernel command line
1618 * options.
1619 *
1620 ****************************************************************************/
1621
Joerg Roedelfefda112009-05-20 12:21:42 +02001622static int __init parse_amd_iommu_dump(char *str)
1623{
1624 amd_iommu_dump = true;
1625
1626 return 1;
1627}
1628
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001629static int __init parse_amd_iommu_options(char *str)
1630{
1631 for (; *str; ++str) {
Joerg Roedel695b5672008-11-17 15:16:43 +01001632 if (strncmp(str, "fullflush", 9) == 0)
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001633 amd_iommu_unmap_flush = true;
Joerg Roedela5235722010-05-11 17:12:33 +02001634 if (strncmp(str, "off", 3) == 0)
1635 amd_iommu_disabled = true;
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001636 }
1637
1638 return 1;
1639}
1640
Joerg Roedelfefda112009-05-20 12:21:42 +02001641__setup("amd_iommu_dump", parse_amd_iommu_dump);
Joerg Roedel918ad6c2008-06-26 21:27:52 +02001642__setup("amd_iommu=", parse_amd_iommu_options);
Konrad Rzeszutek Wilk22e6daf2010-08-26 13:58:03 -04001643
1644IOMMU_INIT_FINISH(amd_iommu_detect,
1645 gart_iommu_hole_init,
1646 0,
1647 0);