blob: 4f7a63213b33b524d7491b981cb7c22c4a45c532 [file] [log] [blame]
Ben Dooks0d1bb412009-06-14 13:52:37 +01001/* linux/drivers/mmc/host/sdhci-s3c.c
2 *
3 * Copyright 2008 Openmoko Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * SDHCI (HSMMC) support for Samsung SoC
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/delay.h>
16#include <linux/dma-mapping.h>
17#include <linux/platform_device.h>
Arnd Bergmanncc014f32013-03-04 18:28:21 +010018#include <linux/platform_data/mmc-sdhci-s3c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010020#include <linux/clk.h>
21#include <linux/io.h>
Marek Szyprowski17866e12010-08-10 18:01:58 -070022#include <linux/gpio.h>
Mark Brown55156d22011-07-29 15:35:00 +010023#include <linux/module.h>
Mark Brownd5e9c022012-03-03 00:46:41 +000024#include <linux/of.h>
25#include <linux/of_gpio.h>
26#include <linux/pm.h>
Mark Brown9f4e8152012-03-31 23:31:55 -040027#include <linux/pm_runtime.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010028
29#include <linux/mmc/host.h>
30
Arnd Bergmanncc014f32013-03-04 18:28:21 +010031#include "sdhci-s3c-regs.h"
Ben Dooks0d1bb412009-06-14 13:52:37 +010032#include "sdhci.h"
33
34#define MAX_BUS_CLK (4)
35
36/**
37 * struct sdhci_s3c - S3C SDHCI instance
38 * @host: The SDHCI host created
39 * @pdev: The platform device we where created from.
40 * @ioarea: The resource created when we claimed the IO area.
41 * @pdata: The platform data for this controller.
42 * @cur_clk: The index of the current bus clock.
43 * @clk_io: The clock for the internal bus interface.
44 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
45 */
46struct sdhci_s3c {
47 struct sdhci_host *host;
48 struct platform_device *pdev;
49 struct resource *ioarea;
50 struct s3c_sdhci_platdata *pdata;
Tomasz Figa3ac147f2014-01-11 22:39:05 +010051 int cur_clk;
Marek Szyprowski17866e12010-08-10 18:01:58 -070052 int ext_cd_irq;
53 int ext_cd_gpio;
Ben Dooks0d1bb412009-06-14 13:52:37 +010054
55 struct clk *clk_io;
56 struct clk *clk_bus[MAX_BUS_CLK];
Tomasz Figa6eb28bd2014-01-11 22:39:02 +010057 unsigned long clk_rates[MAX_BUS_CLK];
Russell King17710592014-04-25 12:58:55 +010058
59 bool no_divider;
Ben Dooks0d1bb412009-06-14 13:52:37 +010060};
61
Thomas Abraham3119936a2012-02-16 22:23:58 +090062/**
63 * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
64 * @sdhci_quirks: sdhci host specific quirks.
65 *
66 * Specifies platform specific configuration of sdhci controller.
67 * Note: A structure for driver specific platform data is used for future
68 * expansion of its usage.
69 */
70struct sdhci_s3c_drv_data {
71 unsigned int sdhci_quirks;
Russell King17710592014-04-25 12:58:55 +010072 bool no_divider;
Thomas Abraham3119936a2012-02-16 22:23:58 +090073};
74
Ben Dooks0d1bb412009-06-14 13:52:37 +010075static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
76{
77 return sdhci_priv(host);
78}
79
80/**
Ben Dooks0d1bb412009-06-14 13:52:37 +010081 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
82 * @host: The SDHCI host instance.
83 *
84 * Callback to return the maximum clock rate acheivable by the controller.
85*/
86static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
87{
88 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +010089 unsigned long rate, max = 0;
90 int src;
Ben Dooks0d1bb412009-06-14 13:52:37 +010091
Tomasz Figa222a13c2014-01-11 22:39:04 +010092 for (src = 0; src < MAX_BUS_CLK; src++) {
93 rate = ourhost->clk_rates[src];
Ben Dooks0d1bb412009-06-14 13:52:37 +010094 if (rate > max)
95 max = rate;
96 }
97
98 return max;
99}
100
Ben Dooks0d1bb412009-06-14 13:52:37 +0100101/**
102 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
103 * @ourhost: Our SDHCI instance.
104 * @src: The source clock index.
105 * @wanted: The clock frequency wanted.
106 */
107static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
108 unsigned int src,
109 unsigned int wanted)
110{
111 unsigned long rate;
112 struct clk *clksrc = ourhost->clk_bus[src];
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100113 int shift;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100114
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100115 if (IS_ERR(clksrc))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100116 return UINT_MAX;
117
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900118 /*
Thomas Abraham3119936a2012-02-16 22:23:58 +0900119 * If controller uses a non-standard clock division, find the best clock
120 * speed possible with selected clock source and skip the division.
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900121 */
Russell King17710592014-04-25 12:58:55 +0100122 if (ourhost->no_divider) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900123 rate = clk_round_rate(clksrc, wanted);
124 return wanted - rate;
125 }
126
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100127 rate = ourhost->clk_rates[src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100128
Tomasz Figa22003002014-01-11 22:39:06 +0100129 for (shift = 0; shift <= 8; ++shift) {
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100130 if ((rate >> shift) <= wanted)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100131 break;
132 }
133
Tomasz Figa22003002014-01-11 22:39:06 +0100134 if (shift > 8) {
135 dev_dbg(&ourhost->pdev->dev,
136 "clk %d: rate %ld, min rate %lu > wanted %u\n",
137 src, rate, rate / 256, wanted);
138 return UINT_MAX;
139 }
140
Ben Dooks0d1bb412009-06-14 13:52:37 +0100141 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100142 src, rate, wanted, rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100143
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100144 return wanted - (rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100145}
146
147/**
148 * sdhci_s3c_set_clock - callback on clock change
149 * @host: The SDHCI host being changed
150 * @clock: The clock rate being requested.
151 *
152 * When the card's clock is going to be changed, look at the new frequency
153 * and find the best clock source to go with it.
154*/
155static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
156{
157 struct sdhci_s3c *ourhost = to_s3c(host);
158 unsigned int best = UINT_MAX;
159 unsigned int delta;
160 int best_src = 0;
161 int src;
162 u32 ctrl;
163
Russell King1650d0c2014-04-25 12:58:50 +0100164 host->mmc->actual_clock = 0;
165
Ben Dooks0d1bb412009-06-14 13:52:37 +0100166 /* don't bother if the clock is going off. */
Russell King17710592014-04-25 12:58:55 +0100167 if (clock == 0) {
168 sdhci_set_clock(host, clock);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100169 return;
Russell King17710592014-04-25 12:58:55 +0100170 }
Ben Dooks0d1bb412009-06-14 13:52:37 +0100171
172 for (src = 0; src < MAX_BUS_CLK; src++) {
173 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
174 if (delta < best) {
175 best = delta;
176 best_src = src;
177 }
178 }
179
180 dev_dbg(&ourhost->pdev->dev,
181 "selected source %d, clock %d, delta %d\n",
182 best_src, clock, best);
183
184 /* select the new clock source */
Ben Dooks0d1bb412009-06-14 13:52:37 +0100185 if (ourhost->cur_clk != best_src) {
186 struct clk *clk = ourhost->clk_bus[best_src];
187
Thomas Abraham0f310a052012-10-03 08:35:43 +0900188 clk_prepare_enable(clk);
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100189 if (ourhost->cur_clk >= 0)
190 clk_disable_unprepare(
191 ourhost->clk_bus[ourhost->cur_clk]);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100192
193 ourhost->cur_clk = best_src;
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100194 host->max_clk = ourhost->clk_rates[best_src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100195 }
196
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100197 /* turn clock off to card before changing clock source */
198 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
199
200 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
201 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
202 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
203 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
204
Thomas Abraham6fe47172011-09-14 12:39:17 +0530205 /* reprogram default hardware configuration */
206 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
207 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100208
Thomas Abraham6fe47172011-09-14 12:39:17 +0530209 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
210 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
211 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
212 S3C_SDHCI_CTRL2_ENFBCLKRX |
213 S3C_SDHCI_CTRL2_DFCNT_NONE |
214 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
215 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100216
Thomas Abraham6fe47172011-09-14 12:39:17 +0530217 /* reconfigure the controller for new clock rate */
218 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
219 if (clock < 25 * 1000000)
220 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
221 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
Russell King17710592014-04-25 12:58:55 +0100222
223 sdhci_set_clock(host, clock);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100224}
225
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700226/**
227 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
228 * @host: The SDHCI host being queried
229 *
230 * To init mmc host properly a minimal clock value is needed. For high system
231 * bus clock's values the standard formula gives values out of allowed range.
232 * The clock still can be set to lower values, if clock source other then
233 * system bus is selected.
234*/
235static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
236{
237 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100238 unsigned long rate, min = ULONG_MAX;
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700239 int src;
240
241 for (src = 0; src < MAX_BUS_CLK; src++) {
Tomasz Figa222a13c2014-01-11 22:39:04 +0100242 rate = ourhost->clk_rates[src] / 256;
243 if (!rate)
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700244 continue;
Tomasz Figa222a13c2014-01-11 22:39:04 +0100245 if (rate < min)
246 min = rate;
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700247 }
Tomasz Figa222a13c2014-01-11 22:39:04 +0100248
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700249 return min;
250}
251
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900252/* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
253static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
254{
255 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100256 unsigned long rate, max = 0;
257 int src;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900258
Tomasz Figa222a13c2014-01-11 22:39:04 +0100259 for (src = 0; src < MAX_BUS_CLK; src++) {
260 struct clk *clk;
261
262 clk = ourhost->clk_bus[src];
263 if (IS_ERR(clk))
264 continue;
265
266 rate = clk_round_rate(clk, ULONG_MAX);
267 if (rate > max)
268 max = rate;
269 }
270
271 return max;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900272}
273
274/* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
275static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
276{
277 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100278 unsigned long rate, min = ULONG_MAX;
279 int src;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900280
Tomasz Figa222a13c2014-01-11 22:39:04 +0100281 for (src = 0; src < MAX_BUS_CLK; src++) {
282 struct clk *clk;
283
284 clk = ourhost->clk_bus[src];
285 if (IS_ERR(clk))
286 continue;
287
288 rate = clk_round_rate(clk, 0);
289 if (rate < min)
290 min = rate;
291 }
292
293 return min;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900294}
295
296/* sdhci_cmu_set_clock - callback on clock change.*/
297static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
298{
299 struct sdhci_s3c *ourhost = to_s3c(host);
Jingoo Han2ad0b242012-08-29 14:35:06 +0900300 struct device *dev = &ourhost->pdev->dev;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900301 unsigned long timeout;
302 u16 clk = 0;
Mark Browncd0cfdd2014-11-04 12:26:42 +0000303 int ret;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900304
Russell King1650d0c2014-04-25 12:58:50 +0100305 host->mmc->actual_clock = 0;
306
Jaehoon Chung7ef2a5e2013-08-02 23:08:58 +0900307 /* If the clock is going off, set to 0 at clock control register */
308 if (clock == 0) {
309 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900310 return;
Jaehoon Chung7ef2a5e2013-08-02 23:08:58 +0900311 }
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900312
313 sdhci_s3c_set_clock(host, clock);
314
Mark Browncd0cfdd2014-11-04 12:26:42 +0000315 ret = clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
316 if (ret != 0) {
317 dev_err(dev, "%s: failed to set clock rate %uHz\n",
318 mmc_hostname(host->mmc), clock);
319 return;
320 }
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900321
Thomas Abraham3119936a2012-02-16 22:23:58 +0900322 clk = SDHCI_CLOCK_INT_EN;
323 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
324
325 /* Wait max 20 ms */
326 timeout = 20;
327 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
328 & SDHCI_CLOCK_INT_STABLE)) {
329 if (timeout == 0) {
Jingoo Han2ad0b242012-08-29 14:35:06 +0900330 dev_err(dev, "%s: Internal clock never stabilised.\n",
331 mmc_hostname(host->mmc));
Thomas Abraham3119936a2012-02-16 22:23:58 +0900332 return;
333 }
334 timeout--;
335 mdelay(1);
336 }
337
338 clk |= SDHCI_CLOCK_CARD_EN;
339 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900340}
341
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900342/**
Russell King2317f562014-04-25 12:57:07 +0100343 * sdhci_s3c_set_bus_width - support 8bit buswidth
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900344 * @host: The SDHCI host being queried
345 * @width: MMC_BUS_WIDTH_ macro for the bus width being requested
346 *
347 * We have 8-bit width support but is not a v3 controller.
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800348 * So we add platform_bus_width() and support 8bit width.
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900349 */
Russell King2317f562014-04-25 12:57:07 +0100350static void sdhci_s3c_set_bus_width(struct sdhci_host *host, int width)
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900351{
352 u8 ctrl;
353
354 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
355
356 switch (width) {
357 case MMC_BUS_WIDTH_8:
358 ctrl |= SDHCI_CTRL_8BITBUS;
359 ctrl &= ~SDHCI_CTRL_4BITBUS;
360 break;
361 case MMC_BUS_WIDTH_4:
362 ctrl |= SDHCI_CTRL_4BITBUS;
363 ctrl &= ~SDHCI_CTRL_8BITBUS;
364 break;
365 default:
Girish K S49bb1e62011-08-26 14:58:18 +0530366 ctrl &= ~SDHCI_CTRL_4BITBUS;
367 ctrl &= ~SDHCI_CTRL_8BITBUS;
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900368 break;
369 }
370
371 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900372}
373
Ben Dooks0d1bb412009-06-14 13:52:37 +0100374static struct sdhci_ops sdhci_s3c_ops = {
375 .get_max_clock = sdhci_s3c_get_max_clk,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100376 .set_clock = sdhci_s3c_set_clock,
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700377 .get_min_clock = sdhci_s3c_get_min_clock,
Russell King2317f562014-04-25 12:57:07 +0100378 .set_bus_width = sdhci_s3c_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +0100379 .reset = sdhci_reset,
Russell King96d7b782014-04-25 12:59:26 +0100380 .set_uhs_signaling = sdhci_set_uhs_signaling,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100381};
382
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000383#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500384static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000385 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
386{
387 struct device_node *node = dev->of_node;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000388 u32 max_width;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000389
390 /* if the bus-width property is not specified, assume width as 1 */
391 if (of_property_read_u32(node, "bus-width", &max_width))
392 max_width = 1;
393 pdata->max_width = max_width;
394
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000395 /* get the card detection method */
Tushar Beheraab5023e2012-11-20 09:41:53 +0530396 if (of_get_property(node, "broken-cd", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000397 pdata->cd_type = S3C_SDHCI_CD_NONE;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530398 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000399 }
400
Tushar Beheraab5023e2012-11-20 09:41:53 +0530401 if (of_get_property(node, "non-removable", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000402 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530403 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000404 }
405
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900406 if (of_get_named_gpio(node, "cd-gpios", 0))
Thomas Abrahame19499a2013-03-06 17:06:16 +0530407 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000408
Tomasz Figab96efcc2012-11-16 15:28:17 +0100409 /* assuming internal card detect that will be configured by pinctrl */
410 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000411 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000412}
413#else
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500414static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000415 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
416{
417 return -EINVAL;
418}
419#endif
420
421static const struct of_device_id sdhci_s3c_dt_match[];
422
Thomas Abraham3119936a2012-02-16 22:23:58 +0900423static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
424 struct platform_device *pdev)
425{
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000426#ifdef CONFIG_OF
427 if (pdev->dev.of_node) {
428 const struct of_device_id *match;
429 match = of_match_node(sdhci_s3c_dt_match, pdev->dev.of_node);
430 return (struct sdhci_s3c_drv_data *)match->data;
431 }
432#endif
Thomas Abraham3119936a2012-02-16 22:23:58 +0900433 return (struct sdhci_s3c_drv_data *)
434 platform_get_device_id(pdev)->driver_data;
435}
436
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500437static int sdhci_s3c_probe(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100438{
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900439 struct s3c_sdhci_platdata *pdata;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900440 struct sdhci_s3c_drv_data *drv_data;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100441 struct device *dev = &pdev->dev;
442 struct sdhci_host *host;
443 struct sdhci_s3c *sc;
444 struct resource *res;
445 int ret, irq, ptr, clks;
446
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000447 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100448 dev_err(dev, "no device data specified\n");
449 return -ENOENT;
450 }
451
452 irq = platform_get_irq(pdev, 0);
453 if (irq < 0) {
454 dev_err(dev, "no irq specified\n");
455 return irq;
456 }
457
Ben Dooks0d1bb412009-06-14 13:52:37 +0100458 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
459 if (IS_ERR(host)) {
460 dev_err(dev, "sdhci_alloc_host() failed\n");
461 return PTR_ERR(host);
462 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000463 sc = sdhci_priv(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100464
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900465 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
466 if (!pdata) {
467 ret = -ENOMEM;
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500468 goto err_pdata_io_clk;
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900469 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000470
471 if (pdev->dev.of_node) {
472 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
473 if (ret)
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500474 goto err_pdata_io_clk;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000475 } else {
476 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
477 sc->ext_cd_gpio = -1; /* invalid gpio number */
478 }
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900479
Thomas Abraham3119936a2012-02-16 22:23:58 +0900480 drv_data = sdhci_s3c_get_driver_data(pdev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100481
482 sc->host = host;
483 sc->pdev = pdev;
484 sc->pdata = pdata;
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100485 sc->cur_clk = -1;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100486
487 platform_set_drvdata(pdev, host);
488
Jingoo Han3aaf7ba2013-02-12 12:24:39 +0900489 sc->clk_io = devm_clk_get(dev, "hsmmc");
Ben Dooks0d1bb412009-06-14 13:52:37 +0100490 if (IS_ERR(sc->clk_io)) {
491 dev_err(dev, "failed to get io clock\n");
492 ret = PTR_ERR(sc->clk_io);
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500493 goto err_pdata_io_clk;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100494 }
495
496 /* enable the local io clock and keep it running for the moment. */
Thomas Abraham0f310a052012-10-03 08:35:43 +0900497 clk_prepare_enable(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100498
499 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900500 char name[14];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100501
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900502 snprintf(name, 14, "mmc_busclk.%d", ptr);
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100503 sc->clk_bus[ptr] = devm_clk_get(dev, name);
504 if (IS_ERR(sc->clk_bus[ptr]))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100505 continue;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100506
507 clks++;
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100508 sc->clk_rates[ptr] = clk_get_rate(sc->clk_bus[ptr]);
509
Ben Dooks0d1bb412009-06-14 13:52:37 +0100510 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100511 ptr, name, sc->clk_rates[ptr]);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100512 }
513
514 if (clks == 0) {
515 dev_err(dev, "failed to find any bus clocks\n");
516 ret = -ENOENT;
517 goto err_no_busclks;
518 }
519
Julia Lawall9bda6da2012-03-08 23:24:53 -0500520 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redinga3e2cd72013-01-21 11:09:11 +0100521 host->ioaddr = devm_ioremap_resource(&pdev->dev, res);
522 if (IS_ERR(host->ioaddr)) {
523 ret = PTR_ERR(host->ioaddr);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100524 goto err_req_regs;
525 }
526
527 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
528 if (pdata->cfg_gpio)
529 pdata->cfg_gpio(pdev, pdata->max_width);
530
531 host->hw_name = "samsung-hsmmc";
532 host->ops = &sdhci_s3c_ops;
533 host->quirks = 0;
Jaehoon Chung285e2442013-08-02 23:09:00 +0900534 host->quirks2 = 0;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100535 host->irq = irq;
536
537 /* Setup quirks for the controller */
Thomas Abrahamb2e75ef2010-05-26 14:42:05 -0700538 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
Marek Szyprowskia1d56462010-08-10 18:01:57 -0700539 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
Russell King17710592014-04-25 12:58:55 +0100540 if (drv_data) {
Thomas Abraham3119936a2012-02-16 22:23:58 +0900541 host->quirks |= drv_data->sdhci_quirks;
Russell King17710592014-04-25 12:58:55 +0100542 sc->no_divider = drv_data->no_divider;
543 }
Ben Dooks0d1bb412009-06-14 13:52:37 +0100544
545#ifndef CONFIG_MMC_SDHCI_S3C_DMA
546
547 /* we currently see overruns on errors, so disable the SDMA
548 * support as well. */
549 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
550
Ben Dooks0d1bb412009-06-14 13:52:37 +0100551#endif /* CONFIG_MMC_SDHCI_S3C_DMA */
552
553 /* It seems we do not get an DATA transfer complete on non-busy
554 * transfers, not sure if this is a problem with this specific
555 * SDHCI block, or a missing configuration that needs to be set. */
556 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
557
Kyungmin Park732f0e32010-10-30 12:58:56 +0900558 /* This host supports the Auto CMD12 */
559 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
560
Jaehoon Chung7199e2b2011-07-12 17:30:47 +0900561 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
562 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
563
Marek Szyprowski17866e12010-08-10 18:01:58 -0700564 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
565 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
566 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
567
568 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
569 host->mmc->caps = MMC_CAP_NONREMOVABLE;
570
Thomas Abraham0d22c772012-03-31 23:29:45 -0400571 switch (pdata->max_width) {
572 case 8:
573 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
574 case 4:
575 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
576 break;
577 }
578
Sangwook Leefa1773c2011-11-07 17:05:22 +0000579 if (pdata->pm_caps)
580 host->mmc->pm_caps |= pdata->pm_caps;
581
Ben Dooks0d1bb412009-06-14 13:52:37 +0100582 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
583 SDHCI_QUIRK_32BIT_DMA_SIZE);
584
Hyuk Lee3fe42e02010-08-10 18:01:55 -0700585 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
586 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
587
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900588 /*
589 * If controller does not have internal clock divider,
590 * we can use overriding functions instead of default.
591 */
Russell King17710592014-04-25 12:58:55 +0100592 if (sc->no_divider) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900593 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
594 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
595 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
596 }
597
Jeongbae Seob3824f22010-10-08 17:46:20 +0900598 /* It supports additional host capabilities if needed */
599 if (pdata->host_caps)
600 host->mmc->caps |= pdata->host_caps;
601
Jaehoon Chungc1c4b662012-02-07 15:59:01 +0900602 if (pdata->host_caps2)
603 host->mmc->caps2 |= pdata->host_caps2;
604
Mark Brown9f4e8152012-03-31 23:31:55 -0400605 pm_runtime_enable(&pdev->dev);
606 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
607 pm_runtime_use_autosuspend(&pdev->dev);
608 pm_suspend_ignore_children(&pdev->dev, 1);
609
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900610 mmc_of_parse(host->mmc);
611
Ben Dooks0d1bb412009-06-14 13:52:37 +0100612 ret = sdhci_add_host(host);
613 if (ret) {
614 dev_err(dev, "sdhci_add_host() failed\n");
Julia Lawall9bda6da2012-03-08 23:24:53 -0500615 goto err_req_regs;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100616 }
617
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000618#ifdef CONFIG_PM_RUNTIME
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900619 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
620 clk_disable_unprepare(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000621#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100622 return 0;
623
Ben Dooks0d1bb412009-06-14 13:52:37 +0100624 err_req_regs:
Bartlomiej Zolnierkiewicz221414d2014-08-07 18:07:07 +0200625 pm_runtime_disable(&pdev->dev);
626
Ben Dooks0d1bb412009-06-14 13:52:37 +0100627 err_no_busclks:
Thomas Abraham0f310a052012-10-03 08:35:43 +0900628 clk_disable_unprepare(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100629
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500630 err_pdata_io_clk:
Ben Dooks0d1bb412009-06-14 13:52:37 +0100631 sdhci_free_host(host);
632
633 return ret;
634}
635
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500636static int sdhci_s3c_remove(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100637{
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700638 struct sdhci_host *host = platform_get_drvdata(pdev);
639 struct sdhci_s3c *sc = sdhci_priv(host);
Marek Szyprowski17866e12010-08-10 18:01:58 -0700640
641 if (sc->ext_cd_irq)
642 free_irq(sc->ext_cd_irq, sc);
643
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000644#ifdef CONFIG_PM_RUNTIME
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900645 if (sc->pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900646 clk_prepare_enable(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000647#endif
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700648 sdhci_remove_host(host, 1);
649
Chander Kashyap387a8cbd2012-09-14 09:08:50 +0000650 pm_runtime_dont_use_autosuspend(&pdev->dev);
Mark Brown9f4e8152012-03-31 23:31:55 -0400651 pm_runtime_disable(&pdev->dev);
652
Thomas Abraham0f310a052012-10-03 08:35:43 +0900653 clk_disable_unprepare(sc->clk_io);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700654
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700655 sdhci_free_host(host);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700656
Ben Dooks0d1bb412009-06-14 13:52:37 +0100657 return 0;
658}
659
Mark Brownd5e9c022012-03-03 00:46:41 +0000660#ifdef CONFIG_PM_SLEEP
Manuel Lauss29495aa2011-11-03 11:09:45 +0100661static int sdhci_s3c_suspend(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100662{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100663 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100664
Manuel Lauss29495aa2011-11-03 11:09:45 +0100665 return sdhci_suspend_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100666}
667
Manuel Lauss29495aa2011-11-03 11:09:45 +0100668static int sdhci_s3c_resume(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100669{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100670 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100671
Wonil Choi65d13512011-06-29 11:38:38 +0900672 return sdhci_resume_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100673}
Mark Brownd5e9c022012-03-03 00:46:41 +0000674#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100675
Mark Brown9f4e8152012-03-31 23:31:55 -0400676#ifdef CONFIG_PM_RUNTIME
677static int sdhci_s3c_runtime_suspend(struct device *dev)
678{
679 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000680 struct sdhci_s3c *ourhost = to_s3c(host);
681 struct clk *busclk = ourhost->clk_io;
682 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400683
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000684 ret = sdhci_runtime_suspend_host(host);
685
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100686 if (ourhost->cur_clk >= 0)
687 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
Thomas Abraham0f310a052012-10-03 08:35:43 +0900688 clk_disable_unprepare(busclk);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000689 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400690}
691
692static int sdhci_s3c_runtime_resume(struct device *dev)
693{
694 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000695 struct sdhci_s3c *ourhost = to_s3c(host);
696 struct clk *busclk = ourhost->clk_io;
697 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400698
Thomas Abraham0f310a052012-10-03 08:35:43 +0900699 clk_prepare_enable(busclk);
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100700 if (ourhost->cur_clk >= 0)
701 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000702 ret = sdhci_runtime_resume_host(host);
703 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400704}
705#endif
706
Mark Brownd5e9c022012-03-03 00:46:41 +0000707#ifdef CONFIG_PM
Manuel Lauss29495aa2011-11-03 11:09:45 +0100708static const struct dev_pm_ops sdhci_s3c_pmops = {
Mark Brownd5e9c022012-03-03 00:46:41 +0000709 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
Mark Brown9f4e8152012-03-31 23:31:55 -0400710 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
711 NULL)
Manuel Lauss29495aa2011-11-03 11:09:45 +0100712};
713
714#define SDHCI_S3C_PMOPS (&sdhci_s3c_pmops)
715
Ben Dooks0d1bb412009-06-14 13:52:37 +0100716#else
Manuel Lauss29495aa2011-11-03 11:09:45 +0100717#define SDHCI_S3C_PMOPS NULL
Ben Dooks0d1bb412009-06-14 13:52:37 +0100718#endif
719
Thomas Abraham3119936a2012-02-16 22:23:58 +0900720#if defined(CONFIG_CPU_EXYNOS4210) || defined(CONFIG_SOC_EXYNOS4212)
721static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
Russell King17710592014-04-25 12:58:55 +0100722 .no_divider = true,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900723};
724#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)&exynos4_sdhci_drv_data)
725#else
726#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)NULL)
727#endif
728
729static struct platform_device_id sdhci_s3c_driver_ids[] = {
730 {
731 .name = "s3c-sdhci",
732 .driver_data = (kernel_ulong_t)NULL,
733 }, {
734 .name = "exynos4-sdhci",
735 .driver_data = EXYNOS4_SDHCI_DRV_DATA,
736 },
737 { }
738};
739MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
740
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000741#ifdef CONFIG_OF
742static const struct of_device_id sdhci_s3c_dt_match[] = {
743 { .compatible = "samsung,s3c6410-sdhci", },
744 { .compatible = "samsung,exynos4210-sdhci",
745 .data = (void *)EXYNOS4_SDHCI_DRV_DATA },
746 {},
747};
748MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
749#endif
750
Ben Dooks0d1bb412009-06-14 13:52:37 +0100751static struct platform_driver sdhci_s3c_driver = {
752 .probe = sdhci_s3c_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500753 .remove = sdhci_s3c_remove,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900754 .id_table = sdhci_s3c_driver_ids,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100755 .driver = {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100756 .name = "s3c-sdhci",
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000757 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
Manuel Lauss29495aa2011-11-03 11:09:45 +0100758 .pm = SDHCI_S3C_PMOPS,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100759 },
760};
761
Axel Lind1f81a62011-11-26 12:55:43 +0800762module_platform_driver(sdhci_s3c_driver);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100763
764MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
765MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
766MODULE_LICENSE("GPL v2");
767MODULE_ALIAS("platform:s3c-sdhci");