blob: 9e23912c97ac96399ba7e8fffd71dc20fed58279 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040023#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070024#include <linux/kallsyms.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080025#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050026#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/ioport.h>
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010028#include <asm/dma.h> /* isa_dma_bridge_buggy */
Greg KHbc56b9e2005-04-08 14:53:31 +090029#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031/*
Yuji Shimada0cdbe302009-04-06 10:24:21 +090032 * This quirk function disables memory decoding and releases memory resources
33 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
Yuji Shimada32a9a6822009-03-16 17:13:39 +090034 * It also rounds up size to specified alignment.
35 * Later on, the kernel will assign page-aligned memory resource back
Yuji Shimada0cdbe302009-04-06 10:24:21 +090036 * to the device.
Yuji Shimada32a9a6822009-03-16 17:13:39 +090037 */
38static void __devinit quirk_resource_alignment(struct pci_dev *dev)
39{
40 int i;
41 struct resource *r;
42 resource_size_t align, size;
Yuji Shimada0cdbe302009-04-06 10:24:21 +090043 u16 command;
Yuji Shimada32a9a6822009-03-16 17:13:39 +090044
45 if (!pci_is_reassigndev(dev))
46 return;
47
48 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
49 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
50 dev_warn(&dev->dev,
51 "Can't reassign resources to host bridge.\n");
52 return;
53 }
54
Yuji Shimada0cdbe302009-04-06 10:24:21 +090055 dev_info(&dev->dev,
56 "Disabling memory decoding and releasing memory resources.\n");
57 pci_read_config_word(dev, PCI_COMMAND, &command);
58 command &= ~PCI_COMMAND_MEMORY;
59 pci_write_config_word(dev, PCI_COMMAND, command);
Yuji Shimada32a9a6822009-03-16 17:13:39 +090060
61 align = pci_specified_resource_alignment(dev);
62 for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
63 r = &dev->resource[i];
64 if (!(r->flags & IORESOURCE_MEM))
65 continue;
66 size = resource_size(r);
67 if (size < align) {
68 size = align;
69 dev_info(&dev->dev,
70 "Rounding up size of resource #%d to %#llx.\n",
71 i, (unsigned long long)size);
72 }
73 r->end = size - 1;
74 r->start = 0;
75 }
76 /* Need to disable bridge's resource window,
77 * to enable the kernel to reassign new resource
78 * window later on.
79 */
80 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
81 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
82 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
83 r = &dev->resource[i];
84 if (!(r->flags & IORESOURCE_MEM))
85 continue;
86 r->end = resource_size(r) - 1;
87 r->start = 0;
88 }
89 pci_disable_bridge_window(dev);
90 }
91}
92DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
93
Jacob Pan253d2e52010-07-16 10:19:22 -070094/*
95 * Decoding should be disabled for a PCI device during BAR sizing to avoid
96 * conflict. But doing so may cause problems on host bridge and perhaps other
97 * key system devices. For devices that need to have mmio decoding always-on,
98 * we need to set the dev->mmio_always_on bit.
99 */
100static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
101{
102 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
103 dev->mmio_always_on = 1;
104}
105DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_mmio_always_on);
106
Doug Thompsonbd8481e2006-05-08 17:06:09 -0700107/* The Mellanox Tavor device gives false positive parity errors
108 * Mark this device with a broken_parity_status, to allow
109 * PCI scanning code to "skip" this now blacklisted device.
110 */
111static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
112{
113 dev->broken_parity_status = 1; /* This device gives false positives */
114}
115DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
116DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118/* Deal with broken BIOS'es that neglect to enable passive release,
119 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -0800120static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121{
122 struct pci_dev *d = NULL;
123 unsigned char dlc;
124
125 /* We have to make sure a particular bit is set in the PIIX3
126 ISA bridge, so we have to go out and find it. */
127 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
128 pci_read_config_byte(d, 0x82, &dlc);
129 if (!(dlc & 1<<1)) {
Adam Jackson999da9f2008-12-01 14:30:29 -0800130 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 dlc |= 1<<1;
132 pci_write_config_byte(d, 0x82, dlc);
133 }
134 }
135}
Andrew Morton652c5382007-11-21 15:07:13 -0800136DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
137DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138
139/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
140 but VIA don't answer queries. If you happen to have good contacts at VIA
141 ask them for me please -- Alan
142
143 This appears to be BIOS not version dependent. So presumably there is a
144 chipset level fix */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
146static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
147{
148 if (!isa_dma_bridge_buggy) {
149 isa_dma_bridge_buggy=1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700150 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 }
152}
153 /*
154 * Its not totally clear which chipsets are the problematic ones
155 * We know 82C586 and 82C596 variants are affected.
156 */
Andrew Morton652c5382007-11-21 15:07:13 -0800157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
161DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
162DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
163DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165/*
Len Brown4731fdc2010-09-24 21:02:27 -0400166 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
167 * for some HT machines to use C4 w/o hanging.
168 */
169static void __devinit quirk_tigerpoint_bm_sts(struct pci_dev *dev)
170{
171 u32 pmbase;
172 u16 pm1a;
173
174 pci_read_config_dword(dev, 0x40, &pmbase);
175 pmbase = pmbase & 0xff80;
176 pm1a = inw(pmbase);
177
178 if (pm1a & 0x10) {
179 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
180 outw(0x10, pmbase);
181 }
182}
183DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
184
185/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 * Chipsets where PCI->PCI transfers vanish or hang
187 */
188static void __devinit quirk_nopcipci(struct pci_dev *dev)
189{
190 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700191 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 pci_pci_problems |= PCIPCI_FAIL;
193 }
194}
Andrew Morton652c5382007-11-21 15:07:13 -0800195DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
196DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700197
198static void __devinit quirk_nopciamd(struct pci_dev *dev)
199{
200 u8 rev;
201 pci_read_config_byte(dev, 0x08, &rev);
202 if (rev == 0x13) {
203 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700204 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700205 pci_pci_problems |= PCIAGP_FAIL;
206 }
207}
Andrew Morton652c5382007-11-21 15:07:13 -0800208DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210/*
211 * Triton requires workarounds to be used by the drivers
212 */
213static void __devinit quirk_triton(struct pci_dev *dev)
214{
215 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700216 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 pci_pci_problems |= PCIPCI_TRITON;
218 }
219}
Andrew Morton652c5382007-11-21 15:07:13 -0800220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
222DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
223DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225/*
226 * VIA Apollo KT133 needs PCI latency patch
227 * Made according to a windows driver based patch by George E. Breese
228 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200229 * and http://www.georgebreese.com/net/software/#PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
231 * the info on which Mr Breese based his work.
232 *
233 * Updated based on further information from the site and also on
234 * information provided by VIA
235 */
Alan Cox1597cac2006-12-04 15:14:45 -0800236static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
238 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 u8 busarb;
240 /* Ok we have a potential problem chipset here. Now see if we have
241 a buggy southbridge */
242
243 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
244 if (p!=NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
246 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700247 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 goto exit;
249 } else {
250 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
251 if (p==NULL) /* No problem parts */
252 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700254 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 goto exit;
256 }
257
258 /*
259 * Ok we have the problem. Now set the PCI master grant to
260 * occur every master grant. The apparent bug is that under high
261 * PCI load (quite common in Linux of course) you can get data
262 * loss when the CPU is held off the bus for 3 bus master requests
263 * This happens to include the IDE controllers....
264 *
265 * VIA only apply this fix when an SB Live! is present but under
266 * both Linux and Windows this isnt enough, and we have seen
267 * corruption without SB Live! but with things like 3 UDMA IDE
268 * controllers. So we ignore that bit of the VIA recommendation..
269 */
270
271 pci_read_config_byte(dev, 0x76, &busarb);
272 /* Set bit 4 and bi 5 of byte 76 to 0x01
273 "Master priority rotation on every PCI master grant */
274 busarb &= ~(1<<5);
275 busarb |= (1<<4);
276 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700277 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278exit:
279 pci_dev_put(p);
280}
Andrew Morton652c5382007-11-21 15:07:13 -0800281DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
282DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
283DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800284/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800285DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
286DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
287DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/*
290 * VIA Apollo VP3 needs ETBF on BT848/878
291 */
292static void __devinit quirk_viaetbf(struct pci_dev *dev)
293{
294 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700295 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 pci_pci_problems |= PCIPCI_VIAETBF;
297 }
298}
Andrew Morton652c5382007-11-21 15:07:13 -0800299DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
301static void __devinit quirk_vsfx(struct pci_dev *dev)
302{
303 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700304 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 pci_pci_problems |= PCIPCI_VSFX;
306 }
307}
Andrew Morton652c5382007-11-21 15:07:13 -0800308DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310/*
311 * Ali Magik requires workarounds to be used by the drivers
312 * that DMA to AGP space. Latency must be set to 0xA and triton
313 * workaround applied too
314 * [Info kindly provided by ALi]
315 */
316static void __init quirk_alimagik(struct pci_dev *dev)
317{
318 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700319 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
321 }
322}
Andrew Morton652c5382007-11-21 15:07:13 -0800323DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
324DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/*
327 * Natoma has some interesting boundary conditions with Zoran stuff
328 * at least
329 */
330static void __devinit quirk_natoma(struct pci_dev *dev)
331{
332 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700333 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 pci_pci_problems |= PCIPCI_NATOMA;
335 }
336}
Andrew Morton652c5382007-11-21 15:07:13 -0800337DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
338DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
339DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
340DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
341DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
342DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
344/*
345 * This chip can cause PCI parity errors if config register 0xA0 is read
346 * while DMAs are occurring.
347 */
348static void __devinit quirk_citrine(struct pci_dev *dev)
349{
350 dev->cfg_size = 0xA0;
351}
Andrew Morton652c5382007-11-21 15:07:13 -0800352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354/*
355 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
356 * If it's needed, re-allocate the region.
357 */
358static void __devinit quirk_s3_64M(struct pci_dev *dev)
359{
360 struct resource *r = &dev->resource[0];
361
362 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
363 r->start = 0;
364 r->end = 0x3ffffff;
365 }
366}
Andrew Morton652c5382007-11-21 15:07:13 -0800367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500370/*
371 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
372 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
373 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
374 * (which conflicts w/ BAR1's memory range).
375 */
376static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
377{
378 if (pci_resource_len(dev, 0) != 8) {
379 struct resource *res = &dev->resource[0];
380 res->end = res->start + 8 - 1;
381 dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
382 "(incorrect header); workaround applied.\n");
383 }
384}
385DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
386
Linus Torvalds6693e742005-10-25 20:40:09 -0700387static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
388 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389{
390 region &= ~(size-1);
391 if (region) {
David S. Miller085ae412005-08-08 13:19:08 -0700392 struct pci_bus_region bus_region;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 struct resource *res = dev->resource + nr;
394
395 res->name = pci_name(dev);
396 res->start = region;
397 res->end = region + size - 1;
398 res->flags = IORESOURCE_IO;
David S. Miller085ae412005-08-08 13:19:08 -0700399
400 /* Convert from PCI bus to resource space. */
401 bus_region.start = res->start;
402 bus_region.end = res->end;
403 pcibios_bus_to_resource(dev, res, &bus_region);
404
Bjorn Helgaasf967a442010-03-22 16:34:05 -0600405 if (pci_claim_resource(dev, nr) == 0)
406 dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
407 res, name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 }
409}
410
411/*
412 * ATI Northbridge setups MCE the processor if you even
413 * read somewhere between 0x3b0->0x3bb or read 0x3d3
414 */
415static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
416{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700417 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
419 request_region(0x3b0, 0x0C, "RadeonIGP");
420 request_region(0x3d3, 0x01, "RadeonIGP");
421}
Andrew Morton652c5382007-11-21 15:07:13 -0800422DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424/*
425 * Let's make the southbridge information explicit instead
426 * of having to worry about people probing the ACPI areas,
427 * for example.. (Yes, it happens, and if you read the wrong
428 * ACPI register it will put the machine to sleep with no
429 * way of waking it up again. Bummer).
430 *
431 * ALI M7101: Two IO regions pointed to by words at
432 * 0xE0 (64 bytes of ACPI registers)
433 * 0xE2 (32 bytes of SMB registers)
434 */
435static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
436{
437 u16 region;
438
439 pci_read_config_word(dev, 0xE0, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700440 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 pci_read_config_word(dev, 0xE2, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700442 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443}
Andrew Morton652c5382007-11-21 15:07:13 -0800444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Linus Torvalds6693e742005-10-25 20:40:09 -0700446static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
447{
448 u32 devres;
449 u32 mask, size, base;
450
451 pci_read_config_dword(dev, port, &devres);
452 if ((devres & enable) != enable)
453 return;
454 mask = (devres >> 16) & 15;
455 base = devres & 0xffff;
456 size = 16;
457 for (;;) {
458 unsigned bit = size >> 1;
459 if ((bit & mask) == bit)
460 break;
461 size = bit;
462 }
463 /*
464 * For now we only print it out. Eventually we'll want to
465 * reserve it (at least if it's in the 0x1000+ range), but
466 * let's get enough confirmation reports first.
467 */
468 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700469 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700470}
471
472static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
473{
474 u32 devres;
475 u32 mask, size, base;
476
477 pci_read_config_dword(dev, port, &devres);
478 if ((devres & enable) != enable)
479 return;
480 base = devres & 0xffff0000;
481 mask = (devres & 0x3f) << 16;
482 size = 128 << 16;
483 for (;;) {
484 unsigned bit = size >> 1;
485 if ((bit & mask) == bit)
486 break;
487 size = bit;
488 }
489 /*
490 * For now we only print it out. Eventually we'll want to
491 * reserve it, but let's get enough confirmation reports first.
492 */
493 base &= -size;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700494 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700495}
496
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497/*
498 * PIIX4 ACPI: Two IO regions pointed to by longwords at
499 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800500 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700501 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 */
503static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
504{
Linus Torvalds6693e742005-10-25 20:40:09 -0700505 u32 region, res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
507 pci_read_config_dword(dev, 0x40, &region);
Linus Torvalds6693e742005-10-25 20:40:09 -0700508 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 pci_read_config_dword(dev, 0x90, &region);
Linus Torvalds08db2a72005-10-30 14:40:07 -0800510 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700511
512 /* Device resource A has enables for some of the other ones */
513 pci_read_config_dword(dev, 0x5c, &res_a);
514
515 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
516 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
517
518 /* Device resource D is just bitfields for static resources */
519
520 /* Device 12 enabled? */
521 if (res_a & (1 << 29)) {
522 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
523 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
524 }
525 /* Device 13 enabled? */
526 if (res_a & (1 << 30)) {
527 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
528 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
529 }
530 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
531 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532}
Andrew Morton652c5382007-11-21 15:07:13 -0800533DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
534DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
Jiri Slabycdb97552011-02-28 10:45:09 +0100536#define ICH_PMBASE 0x40
537#define ICH_ACPI_CNTL 0x44
538#define ICH4_ACPI_EN 0x10
539#define ICH6_ACPI_EN 0x80
540#define ICH4_GPIOBASE 0x58
541#define ICH4_GPIO_CNTL 0x5c
542#define ICH4_GPIO_EN 0x10
543#define ICH6_GPIOBASE 0x48
544#define ICH6_GPIO_CNTL 0x4c
545#define ICH6_GPIO_EN 0x10
546
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547/*
548 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
549 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
550 * 0x58 (64 bytes of GPIO I/O space)
551 */
552static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
553{
554 u32 region;
Jiri Slabycdb97552011-02-28 10:45:09 +0100555 u8 enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556
Jiri Slabycdb97552011-02-28 10:45:09 +0100557 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
558 if (enable & ICH4_ACPI_EN) {
559 pci_read_config_dword(dev, ICH_PMBASE, &region);
560 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
561 "ICH4 ACPI/GPIO/TCO");
562 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563
Jiri Slabycdb97552011-02-28 10:45:09 +0100564 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
565 if (enable & ICH4_GPIO_EN) {
566 pci_read_config_dword(dev, ICH4_GPIOBASE, &region);
567 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES + 1,
568 "ICH4 GPIO");
569 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570}
Andrew Morton652c5382007-11-21 15:07:13 -0800571DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
572DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
573DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
574DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
575DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
576DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
577DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
578DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
579DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
580DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Linus Torvalds894886e2008-12-06 10:10:10 -0800582static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000583{
584 u32 region;
Jiri Slabycdb97552011-02-28 10:45:09 +0100585 u8 enable;
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000586
Jiri Slabycdb97552011-02-28 10:45:09 +0100587 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
588 if (enable & ICH6_ACPI_EN) {
589 pci_read_config_dword(dev, ICH_PMBASE, &region);
590 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES,
591 "ICH6 ACPI/GPIO/TCO");
592 }
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000593
Jiri Slabycdb97552011-02-28 10:45:09 +0100594 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
595 if (enable & ICH4_GPIO_EN) {
596 pci_read_config_dword(dev, ICH6_GPIOBASE, &region);
597 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES + 1,
598 "ICH6 GPIO");
599 }
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000600}
Linus Torvalds894886e2008-12-06 10:10:10 -0800601
602static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
603{
604 u32 val;
605 u32 size, base;
606
607 pci_read_config_dword(dev, reg, &val);
608
609 /* Enabled? */
610 if (!(val & 1))
611 return;
612 base = val & 0xfffc;
613 if (dynsize) {
614 /*
615 * This is not correct. It is 16, 32 or 64 bytes depending on
616 * register D31:F0:ADh bits 5:4.
617 *
618 * But this gets us at least _part_ of it.
619 */
620 size = 16;
621 } else {
622 size = 128;
623 }
624 base &= ~(size-1);
625
626 /* Just print it out for now. We should reserve it after more debugging */
627 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
628}
629
630static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
631{
632 /* Shared ACPI/GPIO decode with all ICH6+ */
633 ich6_lpc_acpi_gpio(dev);
634
635 /* ICH6-specific generic IO decode */
636 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
637 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
638}
639DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
640DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
641
642static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
643{
644 u32 val;
645 u32 mask, base;
646
647 pci_read_config_dword(dev, reg, &val);
648
649 /* Enabled? */
650 if (!(val & 1))
651 return;
652
653 /*
654 * IO base in bits 15:2, mask in bits 23:18, both
655 * are dword-based
656 */
657 base = val & 0xfffc;
658 mask = (val >> 16) & 0xfc;
659 mask |= 3;
660
661 /* Just print it out for now. We should reserve it after more debugging */
662 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
663}
664
665/* ICH7-10 has the same common LPC generic IO decode registers */
666static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
667{
668 /* We share the common ACPI/DPIO decode with ICH6 */
669 ich6_lpc_acpi_gpio(dev);
670
671 /* And have 4 ICH7+ generic decodes */
672 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
673 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
674 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
675 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
676}
677DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
678DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
679DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
680DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
681DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
682DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
683DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
684DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
685DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
686DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
687DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
688DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
689DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691/*
692 * VIA ACPI: One IO region pointed to by longword at
693 * 0x48 or 0x20 (256 bytes of ACPI registers)
694 */
695static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
696{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 u32 region;
698
Auke Kok651472f2007-08-27 16:18:10 -0700699 if (dev->revision & 0x10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 pci_read_config_dword(dev, 0x48, &region);
701 region &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700702 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 }
704}
Andrew Morton652c5382007-11-21 15:07:13 -0800705DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
707/*
708 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
709 * 0x48 (256 bytes of ACPI registers)
710 * 0x70 (128 bytes of hardware monitoring register)
711 * 0x90 (16 bytes of SMB registers)
712 */
713static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
714{
715 u16 hm;
716 u32 smb;
717
718 quirk_vt82c586_acpi(dev);
719
720 pci_read_config_word(dev, 0x70, &hm);
721 hm &= PCI_BASE_ADDRESS_IO_MASK;
Meelis Roos02f313b2005-10-29 13:31:49 +0300722 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
724 pci_read_config_dword(dev, 0x90, &smb);
725 smb &= PCI_BASE_ADDRESS_IO_MASK;
Meelis Roos02f313b2005-10-29 13:31:49 +0300726 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727}
Andrew Morton652c5382007-11-21 15:07:13 -0800728DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400730/*
731 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
732 * 0x88 (128 bytes of power management registers)
733 * 0xd0 (16 bytes of SMB registers)
734 */
735static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
736{
737 u16 pm, smb;
738
739 pci_read_config_word(dev, 0x88, &pm);
740 pm &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700741 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400742
743 pci_read_config_word(dev, 0xd0, &smb);
744 smb &= PCI_BASE_ADDRESS_IO_MASK;
Linus Torvalds6693e742005-10-25 20:40:09 -0700745 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400746}
747DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
748
Gabe Black1f56f4a2009-10-06 09:19:45 -0500749/*
750 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
751 * Disable fast back-to-back on the secondary bus segment
752 */
753static void __devinit quirk_xio2000a(struct pci_dev *dev)
754{
755 struct pci_dev *pdev;
756 u16 command;
757
758 dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
759 "secondary bus fast back-to-back transfers disabled\n");
760 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
761 pci_read_config_word(pdev, PCI_COMMAND, &command);
762 if (command & PCI_COMMAND_FAST_BACK)
763 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
764 }
765}
766DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
767 quirk_xio2000a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769#ifdef CONFIG_X86_IO_APIC
770
771#include <asm/io_apic.h>
772
773/*
774 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
775 * devices to the external APIC.
776 *
777 * TODO: When we have device-specific interrupt routers,
778 * this code will go away from quirks.
779 */
Alan Cox1597cac2006-12-04 15:14:45 -0800780static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781{
782 u8 tmp;
783
784 if (nr_ioapics < 1)
785 tmp = 0; /* nothing routed to external APIC */
786 else
787 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
788
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700789 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 tmp == 0 ? "Disa" : "Ena");
791
792 /* Offset 0x58: External APIC IRQ output control */
793 pci_write_config_byte (dev, 0x58, tmp);
794}
Andrew Morton652c5382007-11-21 15:07:13 -0800795DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200796DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798/*
Karsten Wiesea1740912005-09-03 15:56:33 -0700799 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
800 * This leads to doubled level interrupt rates.
801 * Set this bit to get rid of cycle wastage.
802 * Otherwise uncritical.
803 */
Alan Cox1597cac2006-12-04 15:14:45 -0800804static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700805{
806 u8 misc_control2;
807#define BYPASS_APIC_DEASSERT 8
808
809 pci_read_config_byte(dev, 0x5B, &misc_control2);
810 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700811 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700812 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
813 }
814}
815DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200816DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700817
818/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 * The AMD io apic can hang the box when an apic irq is masked.
820 * We check all revs >= B0 (yet not in the pre production!) as the bug
821 * is currently marked NoFix
822 *
823 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700824 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 * of course. However the advice is demonstrably good even if so..
826 */
827static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
828{
Auke Kok44c10132007-06-08 15:46:36 -0700829 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700830 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
831 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 }
833}
Andrew Morton652c5382007-11-21 15:07:13 -0800834DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
836static void __init quirk_ioapic_rmw(struct pci_dev *dev)
837{
838 if (dev->devfn == 0 && dev->bus->number == 0)
839 sis_apic_bug = 1;
840}
Andrew Morton652c5382007-11-21 15:07:13 -0800841DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842#endif /* CONFIG_X86_IO_APIC */
843
Peter Orubad556ad42007-05-15 13:59:13 +0200844/*
845 * Some settings of MMRBC can lead to data corruption so block changes.
846 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
847 */
848static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
849{
Auke Kokaa288d42007-08-27 16:17:47 -0700850 if (dev->subordinate && dev->revision <= 0x12) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700851 dev_info(&dev->dev, "AMD8131 rev %x detected; "
852 "disabling PCI-X MMRBC\n", dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200853 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
854 }
855}
856DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857
858/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 * FIXME: it is questionable that quirk_via_acpi
860 * is needed. It shows up as an ISA bridge, and does not
861 * support the PCI_INTERRUPT_LINE register at all. Therefore
862 * it seems like setting the pci_dev's 'irq' to the
863 * value of the ACPI SCI interrupt is only done for convenience.
864 * -jgarzik
865 */
866static void __devinit quirk_via_acpi(struct pci_dev *d)
867{
868 /*
869 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
870 */
871 u8 irq;
872 pci_read_config_byte(d, 0x42, &irq);
873 irq &= 0xf;
874 if (irq && (irq != 2))
875 d->irq = irq;
876}
Andrew Morton652c5382007-11-21 15:07:13 -0800877DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
878DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
Daniel Drake09d60292006-09-25 16:52:19 -0700880
881/*
Alan Cox1597cac2006-12-04 15:14:45 -0800882 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700883 */
Alan Cox1597cac2006-12-04 15:14:45 -0800884
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800885static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
886
887static void quirk_via_bridge(struct pci_dev *dev)
888{
889 /* See what bridge we have and find the device ranges */
890 switch (dev->device) {
891 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800892 /* The VT82C686 is special, it attaches to PCI and can have
893 any device number. All its subdevices are functions of
894 that single device. */
895 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
896 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800897 break;
898 case PCI_DEVICE_ID_VIA_8237:
899 case PCI_DEVICE_ID_VIA_8237A:
900 via_vlink_dev_lo = 15;
901 break;
902 case PCI_DEVICE_ID_VIA_8235:
903 via_vlink_dev_lo = 16;
904 break;
905 case PCI_DEVICE_ID_VIA_8231:
906 case PCI_DEVICE_ID_VIA_8233_0:
907 case PCI_DEVICE_ID_VIA_8233A:
908 case PCI_DEVICE_ID_VIA_8233C_0:
909 via_vlink_dev_lo = 17;
910 break;
911 }
912}
913DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
914DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
915DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
916DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
917DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
918DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
919DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
920DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700921
Alan Cox1597cac2006-12-04 15:14:45 -0800922/**
923 * quirk_via_vlink - VIA VLink IRQ number update
924 * @dev: PCI device
925 *
926 * If the device we are dealing with is on a PIC IRQ we need to
927 * ensure that the IRQ line register which usually is not relevant
928 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800929 * to the right place.
930 * We only do this on systems where a VIA south bridge was detected,
931 * and only for VIA devices on the motherboard (see quirk_via_bridge
932 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800933 */
934
935static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400936{
937 u8 irq, new_irq;
938
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800939 /* Check if we have VLink at all */
940 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700941 return;
942
943 new_irq = dev->irq;
944
945 /* Don't quirk interrupts outside the legacy IRQ range */
946 if (!new_irq || new_irq > 15)
947 return;
948
Alan Cox1597cac2006-12-04 15:14:45 -0800949 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800950 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
951 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800952 return;
953
954 /* This is an internal VLink device on a PIC interrupt. The BIOS
955 ought to have set this but may not have, so we redo it */
956
Len Brown25be5e62005-05-27 04:21:50 -0400957 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
958 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700959 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
960 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400961 udelay(15); /* unknown if delay really needed */
962 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
963 }
964}
Alan Cox1597cac2006-12-04 15:14:45 -0800965DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400966
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 * VIA VT82C598 has its device ID settable and many BIOSes
969 * set it to the ID of VT82C597 for backward compatibility.
970 * We need to switch it off to be able to recognize the real
971 * type of the chip.
972 */
973static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
974{
975 pci_write_config_byte(dev, 0xfc, 0);
976 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
977}
Andrew Morton652c5382007-11-21 15:07:13 -0800978DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
980/*
981 * CardBus controllers have a legacy base address that enables them
982 * to respond as i82365 pcmcia controllers. We don't want them to
983 * do this even if the Linux CardBus driver is not loaded, because
984 * the Linux i82365 driver does not (and should not) handle CardBus.
985 */
Alan Cox1597cac2006-12-04 15:14:45 -0800986static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987{
988 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
989 return;
990 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
991}
992DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200993DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994
995/*
996 * Following the PCI ordering rules is optional on the AMD762. I'm not
997 * sure what the designers were smoking but let's not inhale...
998 *
999 * To be fair to AMD, it follows the spec by default, its BIOS people
1000 * who turn it off!
1001 */
Alan Cox1597cac2006-12-04 15:14:45 -08001002static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003{
1004 u32 pcic;
1005 pci_read_config_dword(dev, 0x4C, &pcic);
1006 if ((pcic&6)!=6) {
1007 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001008 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 pci_write_config_dword(dev, 0x4C, pcic);
1010 pci_read_config_dword(dev, 0x84, &pcic);
1011 pcic |= (1<<23); /* Required in this mode */
1012 pci_write_config_dword(dev, 0x84, pcic);
1013 }
1014}
Andrew Morton652c5382007-11-21 15:07:13 -08001015DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001016DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
1018/*
1019 * DreamWorks provided workaround for Dunord I-3000 problem
1020 *
1021 * This card decodes and responds to addresses not apparently
1022 * assigned to it. We force a larger allocation to ensure that
1023 * nothing gets put too close to it.
1024 */
1025static void __devinit quirk_dunord ( struct pci_dev * dev )
1026{
1027 struct resource *r = &dev->resource [1];
1028 r->start = 0;
1029 r->end = 0xffffff;
1030}
Andrew Morton652c5382007-11-21 15:07:13 -08001031DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
1033/*
1034 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1035 * is subtractive decoding (transparent), and does indicate this
1036 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1037 * instead of 0x01.
1038 */
1039static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
1040{
1041 dev->transparent = 1;
1042}
Andrew Morton652c5382007-11-21 15:07:13 -08001043DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1044DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
1046/*
1047 * Common misconfiguration of the MediaGX/Geode PCI master that will
1048 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
Justin P. Mattock631dd1a2010-10-18 11:03:14 +02001049 * datasheets found at http://www.national.com/analog for info on what
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 * these bits do. <christer@weinigel.se>
1051 */
Alan Cox1597cac2006-12-04 15:14:45 -08001052static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053{
1054 u8 reg;
1055 pci_read_config_byte(dev, 0x41, &reg);
1056 if (reg & 2) {
1057 reg &= ~2;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001058 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 pci_write_config_byte(dev, 0x41, reg);
1060 }
1061}
Andrew Morton652c5382007-11-21 15:07:13 -08001062DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1063DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 * Ensure C0 rev restreaming is off. This is normally done by
1067 * the BIOS but in the odd case it is not the results are corruption
1068 * hence the presence of a Linux check
1069 */
Alan Cox1597cac2006-12-04 15:14:45 -08001070static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071{
1072 u16 config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Auke Kok44c10132007-06-08 15:46:36 -07001074 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 return;
1076 pci_read_config_word(pdev, 0x40, &config);
1077 if (config & (1<<6)) {
1078 config &= ~(1<<6);
1079 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001080 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 }
1082}
Andrew Morton652c5382007-11-21 15:07:13 -08001083DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001084DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Crane Cai05a7d222008-02-02 13:56:56 +08001086static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -08001087{
Shane Huang5deab532009-10-13 11:14:00 +08001088 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
Crane Cai05a7d222008-02-02 13:56:56 +08001089 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -08001090
Crane Cai05a7d222008-02-02 13:56:56 +08001091 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1092 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -08001093 pci_read_config_byte(pdev, 0x40, &tmp);
1094 pci_write_config_byte(pdev, 0x40, tmp|1);
1095 pci_write_config_byte(pdev, 0x9, 1);
1096 pci_write_config_byte(pdev, 0xa, 6);
1097 pci_write_config_byte(pdev, 0x40, tmp);
1098
Conke Huc9f89472007-01-09 05:32:51 -05001099 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +08001100 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001101 }
1102}
Crane Cai05a7d222008-02-02 13:56:56 +08001103DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001104DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001105DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001106DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Shane Huang5deab532009-10-13 11:14:00 +08001107DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1108DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110/*
1111 * Serverworks CSB5 IDE does not fully support native mode
1112 */
1113static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
1114{
1115 u8 prog;
1116 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1117 if (prog & 5) {
1118 prog &= ~5;
1119 pdev->class &= ~5;
1120 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001121 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 }
1123}
Andrew Morton652c5382007-11-21 15:07:13 -08001124DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
1126/*
1127 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1128 */
1129static void __init quirk_ide_samemode(struct pci_dev *pdev)
1130{
1131 u8 prog;
1132
1133 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1134
1135 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001136 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 prog &= ~5;
1138 pdev->class &= ~5;
1139 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 }
1141}
Alan Cox368c73d2006-10-04 00:41:26 +01001142DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Alan Cox979b1792008-07-24 17:18:38 +01001144/*
1145 * Some ATA devices break if put into D3
1146 */
1147
1148static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
1149{
1150 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1151 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
1152 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1153}
1154DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
1155DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001156/* ALi loses some register settings that we cannot then restore */
1157DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
1158/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1159 occur when mode detecting */
1160DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
Alan Cox979b1792008-07-24 17:18:38 +01001161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162/* This was originally an Alpha specific thing, but it really fits here.
1163 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1164 */
1165static void __init quirk_eisa_bridge(struct pci_dev *dev)
1166{
1167 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1168}
Andrew Morton652c5382007-11-21 15:07:13 -08001169DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001171
1172/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1174 * is not activated. The myth is that Asus said that they do not want the
1175 * users to be irritated by just another PCI Device in the Win98 device
1176 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1177 * package 2.7.0 for details)
1178 *
1179 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1180 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001181 * becomes necessary to do this tweak in two steps -- the chosen trigger
1182 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001183 *
1184 * Note that we used to unhide the SMBus that way on Toshiba laptops
1185 * (Satellite A40 and Tecra M2) but then found that the thermal management
1186 * was done by SMM code, which could cause unsynchronized concurrent
1187 * accesses to the SMBus registers, with potentially bad effects. Thus you
1188 * should be very careful when adding new entries: if SMM is accessing the
1189 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001190 *
1191 * Likewise, many recent laptops use ACPI for thermal management. If the
1192 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1193 * natively, and keeping the SMBus hidden is the right thing to do. If you
1194 * are about to add an entry in the table below, please first disassemble
1195 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001197static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
1199static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
1200{
1201 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1202 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1203 switch(dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001204 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 case 0x8070: /* P4B */
1206 case 0x8088: /* P4B533 */
1207 case 0x1626: /* L3C notebook */
1208 asus_hides_smbus = 1;
1209 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001210 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 switch(dev->subsystem_device) {
1212 case 0x80b1: /* P4GE-V */
1213 case 0x80b2: /* P4PE */
1214 case 0x8093: /* P4B533-V */
1215 asus_hides_smbus = 1;
1216 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001217 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 switch(dev->subsystem_device) {
1219 case 0x8030: /* P4T533 */
1220 asus_hides_smbus = 1;
1221 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001222 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 switch (dev->subsystem_device) {
1224 case 0x8070: /* P4G8X Deluxe */
1225 asus_hides_smbus = 1;
1226 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001227 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001228 switch (dev->subsystem_device) {
1229 case 0x80c9: /* PU-DLS */
1230 asus_hides_smbus = 1;
1231 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001232 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 switch (dev->subsystem_device) {
1234 case 0x1751: /* M2N notebook */
1235 case 0x1821: /* M5N notebook */
Mats Erik Andersson4096ed02009-05-12 12:05:23 +02001236 case 0x1897: /* A6L notebook */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 asus_hides_smbus = 1;
1238 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001239 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 switch (dev->subsystem_device) {
1241 case 0x184b: /* W1N notebook */
1242 case 0x186a: /* M6Ne notebook */
1243 asus_hides_smbus = 1;
1244 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001245 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001246 switch (dev->subsystem_device) {
1247 case 0x80f2: /* P4P800-X */
1248 asus_hides_smbus = 1;
1249 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001250 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001251 switch (dev->subsystem_device) {
1252 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001253 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001254 asus_hides_smbus = 1;
1255 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1257 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1258 switch(dev->subsystem_device) {
1259 case 0x088C: /* HP Compaq nc8000 */
1260 case 0x0890: /* HP Compaq nc6000 */
1261 asus_hides_smbus = 1;
1262 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001263 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 switch (dev->subsystem_device) {
1265 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001266 case 0x12bd: /* HP D530 */
Michal Miroslaw74c57422009-05-12 13:49:25 -07001267 case 0x006a: /* HP Compaq nx9500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 asus_hides_smbus = 1;
1269 }
Jean Delvare677cc642007-11-21 18:29:06 +01001270 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1271 switch (dev->subsystem_device) {
1272 case 0x12bf: /* HP xw4100 */
1273 asus_hides_smbus = 1;
1274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1276 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1277 switch(dev->subsystem_device) {
1278 case 0xC00C: /* Samsung P35 notebook */
1279 asus_hides_smbus = 1;
1280 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001281 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1282 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1283 switch(dev->subsystem_device) {
1284 case 0x0058: /* Compaq Evo N620c */
1285 asus_hides_smbus = 1;
1286 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001287 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1288 switch(dev->subsystem_device) {
1289 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1290 /* Motherboard doesn't have Host bridge
1291 * subvendor/subdevice IDs, therefore checking
1292 * its on-board VGA controller */
1293 asus_hides_smbus = 1;
1294 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001295 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Jean Delvare10260d92008-06-04 13:53:31 +02001296 switch(dev->subsystem_device) {
1297 case 0x00b8: /* Compaq Evo D510 CMT */
1298 case 0x00b9: /* Compaq Evo D510 SFF */
Jean Delvare6b5096e2009-07-28 11:49:19 +02001299 case 0x00ba: /* Compaq Evo D510 USDT */
David O'Shea8293b0f2009-03-02 09:51:13 +01001300 /* Motherboard doesn't have Host bridge
1301 * subvendor/subdevice IDs and on-board VGA
1302 * controller is disabled if an AGP card is
1303 * inserted, therefore checking USB UHCI
1304 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001305 asus_hides_smbus = 1;
1306 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001307 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1308 switch (dev->subsystem_device) {
1309 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1310 /* Motherboard doesn't have host bridge
1311 * subvendor/subdevice IDs, therefore checking
1312 * its on-board VGA controller */
1313 asus_hides_smbus = 1;
1314 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 }
1316}
Andrew Morton652c5382007-11-21 15:07:13 -08001317DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1318DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1319DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001322DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1326DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
Andrew Morton652c5382007-11-21 15:07:13 -08001328DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001329DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001331
Alan Cox1597cac2006-12-04 15:14:45 -08001332static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333{
1334 u16 val;
1335
1336 if (likely(!asus_hides_smbus))
1337 return;
1338
1339 pci_read_config_word(dev, 0xF2, &val);
1340 if (val & 0x8) {
1341 pci_write_config_word(dev, 0xF2, val & (~0x8));
1342 pci_read_config_word(dev, 0xF2, &val);
1343 if (val & 0x8)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001344 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001346 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 }
1348}
Andrew Morton652c5382007-11-21 15:07:13 -08001349DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1350DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1351DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1352DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1353DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1354DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1355DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001356DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1357DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1358DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1359DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1360DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1361DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1362DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001364/* It appears we just have one such device. If not, we have a warning */
1365static void __iomem *asus_rcba_base;
1366static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001367{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001368 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001369
1370 if (likely(!asus_hides_smbus))
1371 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001372 WARN_ON(asus_rcba_base);
1373
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001374 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001375 /* use bits 31:14, 16 kB aligned */
1376 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1377 if (asus_rcba_base == NULL)
1378 return;
1379}
1380
1381static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1382{
1383 u32 val;
1384
1385 if (likely(!asus_hides_smbus || !asus_rcba_base))
1386 return;
1387 /* read the Function Disable register, dword mode only */
1388 val = readl(asus_rcba_base + 0x3418);
1389 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1390}
1391
1392static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1393{
1394 if (likely(!asus_hides_smbus || !asus_rcba_base))
1395 return;
1396 iounmap(asus_rcba_base);
1397 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001398 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001399}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001400
1401static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1402{
1403 asus_hides_smbus_lpc_ich6_suspend(dev);
1404 asus_hides_smbus_lpc_ich6_resume_early(dev);
1405 asus_hides_smbus_lpc_ich6_resume(dev);
1406}
Andrew Morton652c5382007-11-21 15:07:13 -08001407DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001408DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1409DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1410DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001411
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412/*
1413 * SiS 96x south bridge: BIOS typically hides SMBus device...
1414 */
Alan Cox1597cac2006-12-04 15:14:45 -08001415static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416{
1417 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001419 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001420 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001421 pci_write_config_byte(dev, 0x77, val & ~0x10);
1422 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423}
Andrew Morton652c5382007-11-21 15:07:13 -08001424DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1425DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1426DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1427DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001428DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1429DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1430DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1431DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433/*
1434 * ... This is further complicated by the fact that some SiS96x south
1435 * bridges pretend to be 85C503/5513 instead. In that case see if we
1436 * spotted a compatible north bridge to make sure.
1437 * (pci_find_device doesn't work yet)
1438 *
1439 * We can also enable the sis96x bit in the discovery register..
1440 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441#define SIS_DETECT_REGISTER 0x40
1442
Alan Cox1597cac2006-12-04 15:14:45 -08001443static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444{
1445 u8 reg;
1446 u16 devid;
1447
1448 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1449 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1450 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1451 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1452 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1453 return;
1454 }
1455
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001457 * Ok, it now shows up as a 96x.. run the 96x quirk by
1458 * hand in case it has already been processed.
1459 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 */
1461 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001462 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463}
Andrew Morton652c5382007-11-21 15:07:13 -08001464DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001465DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001468/*
1469 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1470 * and MC97 modem controller are disabled when a second PCI soundcard is
1471 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1472 * -- bjd
1473 */
Alan Cox1597cac2006-12-04 15:14:45 -08001474static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001475{
1476 u8 val;
1477 int asus_hides_ac97 = 0;
1478
1479 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1480 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1481 asus_hides_ac97 = 1;
1482 }
1483
1484 if (!asus_hides_ac97)
1485 return;
1486
1487 pci_read_config_byte(dev, 0x50, &val);
1488 if (val & 0xc0) {
1489 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1490 pci_read_config_byte(dev, 0x50, &val);
1491 if (val & 0xc0)
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001492 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001493 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001494 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001495 }
1496}
Andrew Morton652c5382007-11-21 15:07:13 -08001497DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001498DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001499
Tejun Heo77967052006-08-19 03:54:39 +09001500#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001501
1502/*
1503 * If we are using libata we can drive this chip properly but must
1504 * do this early on to make the additional device appear during
1505 * the PCI scanning.
1506 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001507static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001508{
Tejun Heoe34bb372007-02-26 20:24:03 +09001509 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001510 u8 hdr;
1511
1512 /* Only poke fn 0 */
1513 if (PCI_FUNC(pdev->devfn))
1514 return;
1515
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001516 pci_read_config_dword(pdev, 0x40, &conf1);
1517 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001518
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001519 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1520 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001521
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001522 switch (pdev->device) {
Tejun Heo4daedcf2010-06-03 11:57:04 +02001523 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1524 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001525 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001526 /* The controller should be in single function ahci mode */
1527 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1528 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001529
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001530 case PCI_DEVICE_ID_JMICRON_JMB365:
1531 case PCI_DEVICE_ID_JMICRON_JMB366:
1532 /* Redirect IDE second PATA port to the right spot */
1533 conf5 |= (1 << 24);
1534 /* Fall through */
1535 case PCI_DEVICE_ID_JMICRON_JMB361:
1536 case PCI_DEVICE_ID_JMICRON_JMB363:
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001537 case PCI_DEVICE_ID_JMICRON_JMB369:
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001538 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1539 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001540 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001541 break;
1542
1543 case PCI_DEVICE_ID_JMICRON_JMB368:
1544 /* The controller should be in single function IDE mode */
1545 conf1 |= 0x00C00000; /* Set 22, 23 */
1546 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001547 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001548
1549 pci_write_config_dword(pdev, 0x40, conf1);
1550 pci_write_config_dword(pdev, 0x80, conf5);
1551
1552 /* Update pdev accordingly */
1553 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1554 pdev->hdr_type = hdr & 0x7f;
1555 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001556
1557 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1558 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001559}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001560DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1561DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001562DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001563DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001564DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001565DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1566DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1567DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001568DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001569DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1570DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001571DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001572DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001573DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001574DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1575DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1576DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001577DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001578
1579#endif
1580
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581#ifdef CONFIG_X86_IO_APIC
1582static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1583{
1584 int i;
1585
1586 if ((pdev->class >> 8) != 0xff00)
1587 return;
1588
1589 /* the first BAR is the location of the IO APIC...we must
1590 * not touch this (and it's already covered by the fixmap), so
1591 * forcibly insert it into the resource tree */
1592 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1593 insert_resource(&iomem_resource, &pdev->resource[0]);
1594
1595 /* The next five BARs all seem to be rubbish, so just clean
1596 * them out */
1597 for (i=1; i < 6; i++) {
1598 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1599 }
1600
1601}
Andrew Morton652c5382007-11-21 15:07:13 -08001602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603#endif
1604
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1606{
Eric W. Biederman0ba379e2009-09-06 21:48:35 -07001607 pci_msi_off(pdev);
1608 pdev->no_msi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609}
Andrew Morton652c5382007-11-21 15:07:13 -08001610DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1611DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1612DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
Kristen Accardi4602b882005-08-16 15:15:58 -07001614
1615/*
1616 * It's possible for the MSI to get corrupted if shpc and acpi
1617 * are used together on certain PXH-based systems.
1618 */
1619static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1620{
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08001621 pci_msi_off(dev);
Kristen Accardi4602b882005-08-16 15:15:58 -07001622 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001623 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001624}
1625DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1626DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1627DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1628DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1629DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1630
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001631/*
1632 * Some Intel PCI Express chipsets have trouble with downstream
1633 * device power management.
1634 */
1635static void quirk_intel_pcie_pm(struct pci_dev * dev)
1636{
1637 pci_pm_d3_delay = 120;
1638 dev->no_d1d2 = 1;
1639}
1640
1641DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1642DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1643DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1644DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1645DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1646DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1647DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1648DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1649DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1650DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1651DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1652DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1653DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1654DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1655DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1656DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1657DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1658DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1659DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1660DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1661DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001662
Stefan Assmann426b3b82008-06-11 16:35:16 +02001663#ifdef CONFIG_X86_IO_APIC
1664/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001665 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1666 * remap the original interrupt in the linux kernel to the boot interrupt, so
1667 * that a PCI device's interrupt handler is installed on the boot interrupt
1668 * line instead.
1669 */
1670static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1671{
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001672 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001673 return;
1674
1675 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001676 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1677 dev->vendor, dev->device);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001678}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001679DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1680DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1681DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1682DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1683DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1684DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1685DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1686DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1687DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1688DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1689DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1690DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1691DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1692DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1693DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1694DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001695
1696/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001697 * On some chipsets we can disable the generation of legacy INTx boot
1698 * interrupts.
1699 */
1700
1701/*
1702 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1703 * 300641-004US, section 5.7.3.
1704 */
1705#define INTEL_6300_IOAPIC_ABAR 0x40
1706#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1707
1708static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1709{
1710 u16 pci_config_word;
1711
1712 if (noioapicquirk)
1713 return;
1714
1715 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1716 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1717 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1718
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001719 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1720 dev->vendor, dev->device);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001721}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001722DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1723DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001724
1725/*
1726 * disable boot interrupts on HT-1000
1727 */
1728#define BC_HT1000_FEATURE_REG 0x64
1729#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1730#define BC_HT1000_MAP_IDX 0xC00
1731#define BC_HT1000_MAP_DATA 0xC01
1732
1733static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1734{
1735 u32 pci_config_dword;
1736 u8 irq;
1737
1738 if (noioapicquirk)
1739 return;
1740
1741 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1742 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1743 BC_HT1000_PIC_REGS_ENABLE);
1744
1745 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1746 outb(irq, BC_HT1000_MAP_IDX);
1747 outb(0x00, BC_HT1000_MAP_DATA);
1748 }
1749
1750 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1751
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001752 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1753 dev->vendor, dev->device);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001754}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001755DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1756DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001757
1758/*
1759 * disable boot interrupts on AMD and ATI chipsets
1760 */
1761/*
1762 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1763 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1764 * (due to an erratum).
1765 */
1766#define AMD_813X_MISC 0x40
1767#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001768#define AMD_813X_REV_B1 0x12
Stefan Assmannbbe19442009-02-26 10:46:48 -08001769#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001770
1771static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1772{
1773 u32 pci_config_dword;
1774
1775 if (noioapicquirk)
1776 return;
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001777 if ((dev->revision == AMD_813X_REV_B1) ||
1778 (dev->revision == AMD_813X_REV_B2))
Stefan Assmannbbe19442009-02-26 10:46:48 -08001779 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001780
1781 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1782 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1783 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1784
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001785 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1786 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001787}
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001788DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1789DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1790DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1791DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001792
1793#define AMD_8111_PCI_IRQ_ROUTING 0x56
1794
1795static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1796{
1797 u16 pci_config_word;
1798
1799 if (noioapicquirk)
1800 return;
1801
1802 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1803 if (!pci_config_word) {
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001804 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
1805 "already disabled\n", dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001806 return;
1807 }
1808 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001809 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1810 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001811}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001812DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1813DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001814#endif /* CONFIG_X86_IO_APIC */
1815
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001816/*
1817 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1818 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1819 * Re-allocate the region if needed...
1820 */
1821static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1822{
1823 struct resource *r = &dev->resource[0];
1824
1825 if (r->start & 0x8) {
1826 r->start = 0;
1827 r->end = 0xf;
1828 }
1829}
1830DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1831 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1832 quirk_tc86c001_ide);
1833
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834static void __devinit quirk_netmos(struct pci_dev *dev)
1835{
1836 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1837 unsigned int num_serial = dev->subsystem_device & 0xf;
1838
1839 /*
1840 * These Netmos parts are multiport serial devices with optional
1841 * parallel ports. Even when parallel ports are present, they
1842 * are identified as class SERIAL, which means the serial driver
1843 * will claim them. To prevent this, mark them as class OTHER.
1844 * These combo devices should be claimed by parport_serial.
1845 *
1846 * The subdevice ID is of the form 0x00PS, where <P> is the number
1847 * of parallel ports and <S> is the number of serial ports.
1848 */
1849 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001850 case PCI_DEVICE_ID_NETMOS_9835:
1851 /* Well, this rule doesn't hold for the following 9835 device */
1852 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1853 dev->subsystem_device == 0x0299)
1854 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 case PCI_DEVICE_ID_NETMOS_9735:
1856 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 case PCI_DEVICE_ID_NETMOS_9845:
1858 case PCI_DEVICE_ID_NETMOS_9855:
1859 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1860 num_parallel) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001861 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 "%u serial); changing class SERIAL to OTHER "
1863 "(use parport_serial)\n",
1864 dev->device, num_parallel, num_serial);
1865 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1866 (dev->class & 0xff);
1867 }
1868 }
1869}
1870DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1871
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001872static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1873{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001874 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001875 u8 __iomem *csr;
1876 u8 cmd_hi;
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001877 int pm;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001878
1879 switch (dev->device) {
1880 /* PCI IDs taken from drivers/net/e100.c */
1881 case 0x1029:
1882 case 0x1030 ... 0x1034:
1883 case 0x1038 ... 0x103E:
1884 case 0x1050 ... 0x1057:
1885 case 0x1059:
1886 case 0x1064 ... 0x106B:
1887 case 0x1091 ... 0x1095:
1888 case 0x1209:
1889 case 0x1229:
1890 case 0x2449:
1891 case 0x2459:
1892 case 0x245D:
1893 case 0x27DC:
1894 break;
1895 default:
1896 return;
1897 }
1898
1899 /*
1900 * Some firmware hands off the e100 with interrupts enabled,
1901 * which can cause a flood of interrupts if packets are
1902 * received before the driver attaches to the device. So
1903 * disable all e100 interrupts here. The driver will
1904 * re-enable them when it's ready.
1905 */
1906 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001907
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001908 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001909 return;
1910
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001911 /*
1912 * Check that the device is in the D0 power state. If it's not,
1913 * there is no point to look any further.
1914 */
1915 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1916 if (pm) {
1917 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1918 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1919 return;
1920 }
1921
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001922 /* Convert from PCI bus to resource space. */
1923 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001924 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001925 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001926 return;
1927 }
1928
1929 cmd_hi = readb(csr + 3);
1930 if (cmd_hi == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001931 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1932 "disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001933 writeb(1, csr + 3);
1934 }
1935
1936 iounmap(csr);
1937}
Marian Balakowicz4e68fc92007-07-03 11:03:18 +02001938DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001939
Alexander Duyck649426e2009-03-05 13:57:28 -05001940/*
1941 * The 82575 and 82598 may experience data corruption issues when transitioning
1942 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1943 */
1944static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
1945{
1946 dev_info(&dev->dev, "Disabling L0s\n");
1947 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1948}
1949DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1950DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1951DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1952DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1953DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1954DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1955DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1956DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1957DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1958DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1959DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1960DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1961DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1962DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1963
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001964static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1965{
1966 /* rev 1 ncr53c810 chips don't set the class at all which means
1967 * they don't get their resources remapped. Fix that here.
1968 */
1969
1970 if (dev->class == PCI_CLASS_NOT_DEFINED) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001971 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001972 dev->class = PCI_CLASS_STORAGE_SCSI;
1973 }
1974}
1975DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1976
Daniel Yeisley9d265122005-12-05 07:06:43 -05001977/* Enable 1k I/O space granularity on the Intel P64H2 */
1978static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1979{
1980 u16 en1k;
1981 u8 io_base_lo, io_limit_lo;
1982 unsigned long base, limit;
1983 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1984
1985 pci_read_config_word(dev, 0x40, &en1k);
1986
1987 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001988 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Daniel Yeisley9d265122005-12-05 07:06:43 -05001989
1990 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1991 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1992 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1993 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1994
1995 if (base <= limit) {
1996 res->start = base;
1997 res->end = limit + 0x3ff;
1998 }
1999 }
2000}
2001DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2002
Daniel Yeisley15a260d2006-12-21 14:34:57 -05002003/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
2004 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
2005 * in drivers/pci/setup-bus.c
2006 */
2007static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
2008{
2009 u16 en1k, iobl_adr, iobl_adr_1k;
2010 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
2011
2012 pci_read_config_word(dev, 0x40, &en1k);
2013
2014 if (en1k & 0x200) {
2015 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
2016
2017 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
2018
2019 if (iobl_adr != iobl_adr_1k) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002020 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
Daniel Yeisley15a260d2006-12-21 14:34:57 -05002021 iobl_adr,iobl_adr_1k);
2022 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
2023 }
2024 }
2025}
2026DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
2027
Brice Goglincf34a8e2006-06-13 14:35:42 -04002028/* Under some circumstances, AER is not linked with extended capabilities.
2029 * Force it to be linked by setting the corresponding control bit in the
2030 * config space.
2031 */
Alan Cox1597cac2006-12-04 15:14:45 -08002032static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04002033{
2034 uint8_t b;
2035 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2036 if (!(b & 0x20)) {
2037 pci_write_config_byte(dev, 0xf41, b | 0x20);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002038 dev_info(&dev->dev,
2039 "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04002040 }
2041 }
2042}
2043DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2044 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02002045DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08002046 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04002047
Tim Yamin53a9bf42007-11-01 23:14:54 +00002048static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2049{
2050 /*
2051 * Disable PCI Bus Parking and PCI Master read caching on CX700
2052 * which causes unspecified timing errors with a VT6212L on the PCI
Tim Yaminca846392010-03-19 14:22:58 -07002053 * bus leading to USB2.0 packet loss.
2054 *
2055 * This quirk is only enabled if a second (on the external PCI bus)
2056 * VT6212L is found -- the CX700 core itself also contains a USB
2057 * host controller with the same PCI ID as the VT6212L.
Tim Yamin53a9bf42007-11-01 23:14:54 +00002058 */
2059
Tim Yaminca846392010-03-19 14:22:58 -07002060 /* Count VT6212L instances */
2061 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2062 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002063 uint8_t b;
Tim Yaminca846392010-03-19 14:22:58 -07002064
2065 /* p should contain the first (internal) VT6212L -- see if we have
2066 an external one by searching again */
2067 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2068 if (!p)
2069 return;
2070 pci_dev_put(p);
2071
Tim Yamin53a9bf42007-11-01 23:14:54 +00002072 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2073 if (b & 0x40) {
2074 /* Turn off PCI Bus Parking */
2075 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2076
Tim Yaminbc043272008-03-30 20:58:59 +01002077 dev_info(&dev->dev,
2078 "Disabling VIA CX700 PCI parking\n");
2079 }
2080 }
2081
2082 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2083 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00002084 /* Turn off PCI Master read caching */
2085 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01002086
2087 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002088 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01002089
2090 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002091 pci_write_config_byte(dev, 0x77, 0x0);
2092
Bjorn Helgaasd6505a52008-02-29 16:12:18 -07002093 dev_info(&dev->dev,
Tim Yaminbc043272008-03-30 20:58:59 +01002094 "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00002095 }
2096 }
2097}
Tim Yaminca846392010-03-19 14:22:58 -07002098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002099
Benjamin Li99cb233d2008-07-02 10:59:04 -07002100/*
2101 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2102 * VPD end tag will hang the device. This problem was initially
2103 * observed when a vpd entry was created in sysfs
2104 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2105 * will dump 32k of data. Reading a full 32k will cause an access
2106 * beyond the VPD end tag causing the device to hang. Once the device
2107 * is hung, the bnx2 driver will not be able to reset the device.
2108 * We believe that it is legal to read beyond the end tag and
2109 * therefore the solution is to limit the read/write length.
2110 */
2111static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2112{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002113 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07002114 * Only disable the VPD capability for 5706, 5706S, 5708,
2115 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002116 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07002117 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07002118 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002119 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002120 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002121 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2122 (dev->revision & 0xf0) == 0x0)) {
2123 if (dev->vpd)
2124 dev->vpd->len = 0x80;
2125 }
2126}
2127
Yu Zhaobffadff2008-10-28 14:44:11 +08002128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2129 PCI_DEVICE_ID_NX2_5706,
2130 quirk_brcm_570x_limit_vpd);
2131DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2132 PCI_DEVICE_ID_NX2_5706S,
2133 quirk_brcm_570x_limit_vpd);
2134DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2135 PCI_DEVICE_ID_NX2_5708,
2136 quirk_brcm_570x_limit_vpd);
2137DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2138 PCI_DEVICE_ID_NX2_5708S,
2139 quirk_brcm_570x_limit_vpd);
2140DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2141 PCI_DEVICE_ID_NX2_5709,
2142 quirk_brcm_570x_limit_vpd);
2143DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2144 PCI_DEVICE_ID_NX2_5709S,
2145 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07002146
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002147/* Originally in EDAC sources for i82875P:
2148 * Intel tells BIOS developers to hide device 6 which
2149 * configures the overflow device access containing
2150 * the DRBs - this is where we expose device 6.
2151 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2152 */
2153static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
2154{
2155 u8 reg;
2156
2157 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2158 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2159 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2160 }
2161}
2162
2163DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2164 quirk_unhide_mch_dev6);
2165DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2166 quirk_unhide_mch_dev6);
2167
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002168#ifdef CONFIG_TILE
2169/*
2170 * The Tilera TILEmpower platform needs to set the link speed
2171 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2172 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2173 * capability register of the PEX8624 PCIe switch. The switch
2174 * supports link speed auto negotiation, but falsely sets
2175 * the link speed to 5GT/s.
2176 */
2177static void __devinit quirk_tile_plx_gen1(struct pci_dev *dev)
2178{
2179 if (tile_plx_gen1) {
2180 pci_write_config_dword(dev, 0x98, 0x1);
2181 mdelay(50);
2182 }
2183}
2184DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
2185#endif /* CONFIG_TILE */
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002186
Brice Goglin3f79e102006-08-31 01:54:56 -04002187#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002188/* Some chipsets do not support MSI. We cannot easily rely on setting
2189 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2190 * some other busses controlled by the chipset even if Linux is not
2191 * aware of it. Instead of setting the flag on all busses in the
2192 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002193 */
Tejun Heoebdf7d32007-05-31 00:40:48 -07002194static void __init quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002195{
Michael Ellerman88187df2007-01-25 19:34:07 +11002196 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002197 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002198}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002199DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2200DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2201DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002202DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002203DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Thomas Renninger162dedd2009-04-03 06:34:00 -07002204DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
Tejun Heo549e1562010-05-23 10:22:55 +02002205DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002206
2207/* Disable MSI on chipsets that are known to not support it */
2208static void __devinit quirk_disable_msi(struct pci_dev *dev)
2209{
2210 if (dev->subordinate) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002211 dev_warn(&dev->dev, "MSI quirk detected; "
2212 "subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002213 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2214 }
2215}
2216DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Matthew Wilcox134b3452010-03-24 07:11:01 -06002217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
Alex Deucher9313ff42010-05-18 10:42:53 -04002218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002219
Clemens Ladischaff61362010-05-26 12:21:10 +02002220/*
2221 * The APC bridge device in AMD 780 family northbridges has some random
2222 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2223 * we use the possible vendor/device IDs of the host bridge for the
2224 * declared quirk, and search for the APC bridge by slot number.
2225 */
2226static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2227{
2228 struct pci_dev *apc_bridge;
2229
2230 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2231 if (apc_bridge) {
2232 if (apc_bridge->device == 0x9602)
2233 quirk_disable_msi(apc_bridge);
2234 pci_dev_put(apc_bridge);
2235 }
2236}
2237DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2238DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2239
Brice Goglin6397c752006-08-31 01:55:32 -04002240/* Go through the list of Hypertransport capabilities and
2241 * return 1 if a HT MSI capability is found and enabled */
2242static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
2243{
Michael Ellerman7a380502006-11-22 18:26:21 +11002244 int pos, ttl = 48;
2245
2246 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2247 while (pos && ttl--) {
2248 u8 flags;
2249
2250 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2251 &flags) == 0)
2252 {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002253 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002254 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002255 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002256 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002257 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002258
2259 pos = pci_find_next_ht_capability(dev, pos,
2260 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002261 }
2262 return 0;
2263}
2264
2265/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2266static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
2267{
2268 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002269 dev_warn(&dev->dev, "MSI quirk detected; "
2270 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002271 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2272 }
2273}
2274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2275 quirk_msi_ht_cap);
Sebastien Dugue6bae1d92007-12-13 16:09:25 -08002276
Brice Goglin6397c752006-08-31 01:55:32 -04002277/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2278 * MSI are supported if the MSI capability set in any of these mappings.
2279 */
2280static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2281{
2282 struct pci_dev *pdev;
2283
2284 if (!dev->subordinate)
2285 return;
2286
2287 /* check HT MSI cap on this chipset and the root one.
2288 * a single one having MSI is enough to be sure that MSI are supported.
2289 */
Alan Cox11f242f2006-10-10 14:39:00 -07002290 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002291 if (!pdev)
2292 return;
David Rientjes0c875c22006-12-03 11:55:34 -08002293 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002294 dev_warn(&dev->dev, "MSI quirk detected; "
2295 "subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002296 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2297 }
Alan Cox11f242f2006-10-10 14:39:00 -07002298 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002299}
2300DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2301 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002302
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002303/* Force enable MSI mapping capability on HT bridges */
2304static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002305{
2306 int pos, ttl = 48;
2307
2308 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2309 while (pos && ttl--) {
2310 u8 flags;
2311
2312 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2313 &flags) == 0) {
2314 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2315
2316 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2317 flags | HT_MSI_FLAGS_ENABLE);
2318 }
2319 pos = pci_find_next_ht_capability(dev, pos,
2320 HT_CAPTYPE_MSI_MAPPING);
2321 }
2322}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002323DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2324 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2325 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002326
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002327DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2328 ht_enable_msi_mapping);
2329
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002330/* The P5N32-SLI motherboards from Asus have a problem with msi
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002331 * for the MCP55 NIC. It is not yet determined whether the msi problem
2332 * also affects other devices. As for now, turn off msi for this device.
2333 */
2334static void __devinit nvenet_msi_disable(struct pci_dev *dev)
2335{
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002336 if (dmi_name_in_vendors("P5N32-SLI PREMIUM") ||
2337 dmi_name_in_vendors("P5N32-E SLI")) {
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002338 dev_info(&dev->dev,
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002339 "Disabling msi for MCP55 NIC on P5N32-SLI\n");
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002340 dev->no_msi = 1;
2341 }
2342}
2343DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2344 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2345 nvenet_msi_disable);
2346
Neil Horman66db60e2010-09-21 13:54:39 -04002347/*
2348 * Some versions of the MCP55 bridge from nvidia have a legacy irq routing
2349 * config register. This register controls the routing of legacy interrupts
2350 * from devices that route through the MCP55. If this register is misprogramed
2351 * interrupts are only sent to the bsp, unlike conventional systems where the
2352 * irq is broadxast to all online cpus. Not having this register set
2353 * properly prevents kdump from booting up properly, so lets make sure that
2354 * we have it set correctly.
2355 * Note this is an undocumented register.
2356 */
2357static void __devinit nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2358{
2359 u32 cfg;
2360
Neil Horman49c2fa082010-12-08 09:47:48 -05002361 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2362 return;
2363
Neil Horman66db60e2010-09-21 13:54:39 -04002364 pci_read_config_dword(dev, 0x74, &cfg);
2365
2366 if (cfg & ((1 << 2) | (1 << 15))) {
2367 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2368 cfg &= ~((1 << 2) | (1 << 15));
2369 pci_write_config_dword(dev, 0x74, cfg);
2370 }
2371}
2372
2373DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2374 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2375 nvbridge_check_legacy_irq_routing);
2376
2377DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2378 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2379 nvbridge_check_legacy_irq_routing);
2380
Yinghai Lude745302009-03-20 19:29:41 -07002381static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
2382{
2383 int pos, ttl = 48;
2384 int found = 0;
2385
2386 /* check if there is HT MSI cap or enabled on this device */
2387 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2388 while (pos && ttl--) {
2389 u8 flags;
2390
2391 if (found < 1)
2392 found = 1;
2393 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2394 &flags) == 0) {
2395 if (flags & HT_MSI_FLAGS_ENABLE) {
2396 if (found < 2) {
2397 found = 2;
2398 break;
2399 }
2400 }
2401 }
2402 pos = pci_find_next_ht_capability(dev, pos,
2403 HT_CAPTYPE_MSI_MAPPING);
2404 }
2405
2406 return found;
2407}
2408
2409static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
2410{
2411 struct pci_dev *dev;
2412 int pos;
2413 int i, dev_no;
2414 int found = 0;
2415
2416 dev_no = host_bridge->devfn >> 3;
2417 for (i = dev_no + 1; i < 0x20; i++) {
2418 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2419 if (!dev)
2420 continue;
2421
2422 /* found next host bridge ?*/
2423 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2424 if (pos != 0) {
2425 pci_dev_put(dev);
2426 break;
2427 }
2428
2429 if (ht_check_msi_mapping(dev)) {
2430 found = 1;
2431 pci_dev_put(dev);
2432 break;
2433 }
2434 pci_dev_put(dev);
2435 }
2436
2437 return found;
2438}
2439
Yinghai Lueeafda72009-03-29 12:30:05 -07002440#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2441#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2442
2443static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
2444{
2445 int pos, ctrl_off;
2446 int end = 0;
2447 u16 flags, ctrl;
2448
2449 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2450
2451 if (!pos)
2452 goto out;
2453
2454 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2455
2456 ctrl_off = ((flags >> 10) & 1) ?
2457 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2458 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2459
2460 if (ctrl & (1 << 6))
2461 end = 1;
2462
2463out:
2464 return end;
2465}
2466
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002467static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
2468{
2469 struct pci_dev *host_bridge;
2470 int pos;
2471 int i, dev_no;
2472 int found = 0;
2473
2474 dev_no = dev->devfn >> 3;
2475 for (i = dev_no; i >= 0; i--) {
2476 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2477 if (!host_bridge)
2478 continue;
2479
2480 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2481 if (pos != 0) {
2482 found = 1;
2483 break;
2484 }
2485 pci_dev_put(host_bridge);
2486 }
2487
2488 if (!found)
2489 return;
2490
Yinghai Lueeafda72009-03-29 12:30:05 -07002491 /* don't enable end_device/host_bridge with leaf directly here */
2492 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2493 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002494 goto out;
2495
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002496 /* root did that ! */
2497 if (msi_ht_cap_enabled(host_bridge))
2498 goto out;
2499
2500 ht_enable_msi_mapping(dev);
2501
2502out:
2503 pci_dev_put(host_bridge);
2504}
2505
2506static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
2507{
2508 int pos, ttl = 48;
2509
2510 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2511 while (pos && ttl--) {
2512 u8 flags;
2513
2514 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2515 &flags) == 0) {
Prakash Punnoor6a958d52009-03-06 10:10:35 +01002516 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002517
2518 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2519 flags & ~HT_MSI_FLAGS_ENABLE);
2520 }
2521 pos = pci_find_next_ht_capability(dev, pos,
2522 HT_CAPTYPE_MSI_MAPPING);
2523 }
2524}
2525
Yinghai Lude745302009-03-20 19:29:41 -07002526static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002527{
2528 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002529 int pos;
2530 int found;
2531
Rafael J. Wysocki3d2a5312010-07-23 22:19:55 +02002532 if (!pci_msi_enabled())
2533 return;
2534
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002535 /* check if there is HT MSI cap or enabled on this device */
2536 found = ht_check_msi_mapping(dev);
2537
2538 /* no HT MSI CAP */
2539 if (found == 0)
2540 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002541
2542 /*
2543 * HT MSI mapping should be disabled on devices that are below
2544 * a non-Hypertransport host bridge. Locate the host bridge...
2545 */
2546 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2547 if (host_bridge == NULL) {
2548 dev_warn(&dev->dev,
2549 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2550 return;
2551 }
2552
2553 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2554 if (pos != 0) {
2555 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002556 if (found == 1) {
2557 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002558 if (all)
2559 ht_enable_msi_mapping(dev);
2560 else
2561 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002562 }
Peer Chen9dc625e2008-02-04 23:50:13 -08002563 return;
2564 }
2565
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002566 /* HT MSI is not enabled */
2567 if (found == 1)
2568 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002569
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002570 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2571 ht_disable_msi_mapping(dev);
Peer Chen9dc625e2008-02-04 23:50:13 -08002572}
Yinghai Lude745302009-03-20 19:29:41 -07002573
2574static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2575{
2576 return __nv_msi_ht_cap_quirk(dev, 1);
2577}
2578
2579static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2580{
2581 return __nv_msi_ht_cap_quirk(dev, 0);
2582}
2583
2584DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002585DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Yinghai Lude745302009-03-20 19:29:41 -07002586
2587DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002588DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002589
David Millerba698ad2007-10-25 01:16:30 -07002590static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
2591{
2592 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2593}
Shane Huang4600c9d2008-01-25 15:46:24 +09002594static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2595{
2596 struct pci_dev *p;
2597
2598 /* SB700 MSI issue will be fixed at HW level from revision A21,
2599 * we need check PCI REVISION ID of SMBus controller to get SB700
2600 * revision.
2601 */
2602 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2603 NULL);
2604 if (!p)
2605 return;
2606
2607 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2608 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2609 pci_dev_put(p);
2610}
David Millerba698ad2007-10-25 01:16:30 -07002611DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2612 PCI_DEVICE_ID_TIGON3_5780,
2613 quirk_msi_intx_disable_bug);
2614DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2615 PCI_DEVICE_ID_TIGON3_5780S,
2616 quirk_msi_intx_disable_bug);
2617DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2618 PCI_DEVICE_ID_TIGON3_5714,
2619 quirk_msi_intx_disable_bug);
2620DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2621 PCI_DEVICE_ID_TIGON3_5714S,
2622 quirk_msi_intx_disable_bug);
2623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2624 PCI_DEVICE_ID_TIGON3_5715,
2625 quirk_msi_intx_disable_bug);
2626DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2627 PCI_DEVICE_ID_TIGON3_5715S,
2628 quirk_msi_intx_disable_bug);
2629
David Millerbc38b412007-10-25 01:16:52 -07002630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d2008-01-25 15:46:24 +09002631 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002632DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d2008-01-25 15:46:24 +09002633 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002634DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d2008-01-25 15:46:24 +09002635 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002636DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d2008-01-25 15:46:24 +09002637 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002638DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d2008-01-25 15:46:24 +09002639 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002640
2641DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2642 quirk_msi_intx_disable_bug);
2643DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2644 quirk_msi_intx_disable_bug);
2645DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2646 quirk_msi_intx_disable_bug);
2647
Brice Goglin3f79e102006-08-31 01:54:56 -04002648#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002649
Felix Radensky33223402010-03-28 16:02:02 +03002650/* Allow manual resource allocation for PCI hotplug bridges
2651 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2652 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2653 * kernel fails to allocate resources when hotplug device is
2654 * inserted and PCI bus is rescanned.
2655 */
2656static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
2657{
2658 dev->is_hotplug_bridge = 1;
2659}
2660
2661DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2662
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002663/*
2664 * This is a quirk for the Ricoh MMC controller found as a part of
2665 * some mulifunction chips.
2666
2667 * This is very similiar and based on the ricoh_mmc driver written by
2668 * Philip Langdale. Thank you for these magic sequences.
2669 *
2670 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2671 * and one or both of cardbus or firewire.
2672 *
2673 * It happens that they implement SD and MMC
2674 * support as separate controllers (and PCI functions). The linux SDHCI
2675 * driver supports MMC cards but the chip detects MMC cards in hardware
2676 * and directs them to the MMC controller - so the SDHCI driver never sees
2677 * them.
2678 *
2679 * To get around this, we must disable the useless MMC controller.
2680 * At that point, the SDHCI controller will start seeing them
2681 * It seems to be the case that the relevant PCI registers to deactivate the
2682 * MMC controller live on PCI function 0, which might be the cardbus controller
2683 * or the firewire controller, depending on the particular chip in question
2684 *
2685 * This has to be done early, because as soon as we disable the MMC controller
2686 * other pci functions shift up one level, e.g. function #2 becomes function
2687 * #1, and this will confuse the pci core.
2688 */
2689
2690#ifdef CONFIG_MMC_RICOH_MMC
2691static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2692{
2693 /* disable via cardbus interface */
2694 u8 write_enable;
2695 u8 write_target;
2696 u8 disable;
2697
2698 /* disable must be done via function #0 */
2699 if (PCI_FUNC(dev->devfn))
2700 return;
2701
2702 pci_read_config_byte(dev, 0xB7, &disable);
2703 if (disable & 0x02)
2704 return;
2705
2706 pci_read_config_byte(dev, 0x8E, &write_enable);
2707 pci_write_config_byte(dev, 0x8E, 0xAA);
2708 pci_read_config_byte(dev, 0x8D, &write_target);
2709 pci_write_config_byte(dev, 0x8D, 0xB7);
2710 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2711 pci_write_config_byte(dev, 0x8E, write_enable);
2712 pci_write_config_byte(dev, 0x8D, write_target);
2713
2714 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2715 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2716}
2717DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2718DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2719
2720static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2721{
2722 /* disable via firewire interface */
2723 u8 write_enable;
2724 u8 disable;
2725
2726 /* disable must be done via function #0 */
2727 if (PCI_FUNC(dev->devfn))
2728 return;
2729
2730 pci_read_config_byte(dev, 0xCB, &disable);
2731
2732 if (disable & 0x02)
2733 return;
2734
2735 pci_read_config_byte(dev, 0xCA, &write_enable);
2736 pci_write_config_byte(dev, 0xCA, 0x57);
2737 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2738 pci_write_config_byte(dev, 0xCA, write_enable);
2739
2740 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2741 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2742}
2743DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2744DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2745#endif /*CONFIG_MMC_RICOH_MMC*/
2746
Suresh Siddha254e42002010-12-06 12:26:30 -08002747#if defined(CONFIG_DMAR) || defined(CONFIG_INTR_REMAP)
2748#define VTUNCERRMSK_REG 0x1ac
2749#define VTD_MSK_SPEC_ERRORS (1 << 31)
2750/*
2751 * This is a quirk for masking vt-d spec defined errors to platform error
2752 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2753 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2754 * on the RAS config settings of the platform) when a vt-d fault happens.
2755 * The resulting SMI caused the system to hang.
2756 *
2757 * VT-d spec related errors are already handled by the VT-d OS code, so no
2758 * need to report the same error through other channels.
2759 */
2760static void vtd_mask_spec_errors(struct pci_dev *dev)
2761{
2762 u32 word;
2763
2764 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2765 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2766}
2767DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2768DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2769#endif
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002770
Jesse Barnesbfb0f332008-10-27 17:50:21 -07002771static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
2772 struct pci_fixup *end)
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002773{
2774 while (f < end) {
2775 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
Jesse Barnesbfb0f332008-10-27 17:50:21 -07002776 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
Yinghai Luc9bbb4a2008-09-24 19:04:33 -07002777 dev_dbg(&dev->dev, "calling %pF\n", f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002778 f->hook(dev);
2779 }
2780 f++;
2781 }
2782}
2783
2784extern struct pci_fixup __start_pci_fixups_early[];
2785extern struct pci_fixup __end_pci_fixups_early[];
2786extern struct pci_fixup __start_pci_fixups_header[];
2787extern struct pci_fixup __end_pci_fixups_header[];
2788extern struct pci_fixup __start_pci_fixups_final[];
2789extern struct pci_fixup __end_pci_fixups_final[];
2790extern struct pci_fixup __start_pci_fixups_enable[];
2791extern struct pci_fixup __end_pci_fixups_enable[];
2792extern struct pci_fixup __start_pci_fixups_resume[];
2793extern struct pci_fixup __end_pci_fixups_resume[];
2794extern struct pci_fixup __start_pci_fixups_resume_early[];
2795extern struct pci_fixup __end_pci_fixups_resume_early[];
2796extern struct pci_fixup __start_pci_fixups_suspend[];
2797extern struct pci_fixup __end_pci_fixups_suspend[];
2798
2799
2800void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
2801{
2802 struct pci_fixup *start, *end;
2803
2804 switch(pass) {
2805 case pci_fixup_early:
2806 start = __start_pci_fixups_early;
2807 end = __end_pci_fixups_early;
2808 break;
2809
2810 case pci_fixup_header:
2811 start = __start_pci_fixups_header;
2812 end = __end_pci_fixups_header;
2813 break;
2814
2815 case pci_fixup_final:
2816 start = __start_pci_fixups_final;
2817 end = __end_pci_fixups_final;
2818 break;
2819
2820 case pci_fixup_enable:
2821 start = __start_pci_fixups_enable;
2822 end = __end_pci_fixups_enable;
2823 break;
2824
2825 case pci_fixup_resume:
2826 start = __start_pci_fixups_resume;
2827 end = __end_pci_fixups_resume;
2828 break;
2829
2830 case pci_fixup_resume_early:
2831 start = __start_pci_fixups_resume_early;
2832 end = __end_pci_fixups_resume_early;
2833 break;
2834
2835 case pci_fixup_suspend:
2836 start = __start_pci_fixups_suspend;
2837 end = __end_pci_fixups_suspend;
2838 break;
2839
2840 default:
2841 /* stupid compiler warning, you would think with an enum... */
2842 return;
2843 }
2844 pci_do_fixups(dev, start, end);
2845}
Rafael J. Wysocki93177a72010-01-02 22:57:24 +01002846EXPORT_SYMBOL(pci_fixup_device);
David Woodhouse8d86fb22009-10-12 12:48:43 +01002847
David Woodhouse00010262009-10-12 12:50:34 +01002848static int __init pci_apply_final_quirks(void)
David Woodhouse8d86fb22009-10-12 12:48:43 +01002849{
2850 struct pci_dev *dev = NULL;
Jesse Barnesac1aa472009-10-26 13:20:44 -07002851 u8 cls = 0;
2852 u8 tmp;
2853
2854 if (pci_cache_line_size)
2855 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
2856 pci_cache_line_size << 2);
David Woodhouse8d86fb22009-10-12 12:48:43 +01002857
Kulikov Vasiliy4e344b12010-07-03 20:04:39 +04002858 for_each_pci_dev(dev) {
David Woodhouse8d86fb22009-10-12 12:48:43 +01002859 pci_fixup_device(pci_fixup_final, dev);
Jesse Barnesac1aa472009-10-26 13:20:44 -07002860 /*
2861 * If arch hasn't set it explicitly yet, use the CLS
2862 * value shared by all PCI devices. If there's a
2863 * mismatch, fall back to the default value.
2864 */
2865 if (!pci_cache_line_size) {
2866 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
2867 if (!cls)
2868 cls = tmp;
2869 if (!tmp || cls == tmp)
2870 continue;
2871
2872 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
2873 "using %u bytes\n", cls << 2, tmp << 2,
2874 pci_dfl_cache_line_size << 2);
2875 pci_cache_line_size = pci_dfl_cache_line_size;
2876 }
2877 }
2878 if (!pci_cache_line_size) {
2879 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
2880 cls << 2, pci_dfl_cache_line_size << 2);
Csaba Henk2820f332009-12-15 17:55:25 +05302881 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
David Woodhouse8d86fb22009-10-12 12:48:43 +01002882 }
2883
2884 return 0;
2885}
2886
David Woodhousecf6f3bf2009-10-12 12:51:22 +01002887fs_initcall_sync(pci_apply_final_quirks);
Dexuan Cuib9c3b262009-12-07 13:03:21 +08002888
2889/*
2890 * Followings are device-specific reset methods which can be used to
2891 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
2892 * not available.
2893 */
Dexuan Cuiaeb30012009-12-07 13:03:22 +08002894static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
2895{
2896 int pos;
2897
2898 /* only implement PCI_CLASS_SERIAL_USB at present */
2899 if (dev->class == PCI_CLASS_SERIAL_USB) {
2900 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
2901 if (!pos)
2902 return -ENOTTY;
2903
2904 if (probe)
2905 return 0;
2906
2907 pci_write_config_byte(dev, pos + 0x4, 1);
2908 msleep(100);
2909
2910 return 0;
2911 } else {
2912 return -ENOTTY;
2913 }
2914}
2915
Dexuan Cuic763e7b2009-12-07 13:03:23 +08002916static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
2917{
2918 int pos;
2919
2920 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
2921 if (!pos)
2922 return -ENOTTY;
2923
2924 if (probe)
2925 return 0;
2926
2927 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
2928 PCI_EXP_DEVCTL_BCR_FLR);
2929 msleep(100);
2930
2931 return 0;
2932}
2933
2934#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
2935
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01002936static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
Dexuan Cuic763e7b2009-12-07 13:03:23 +08002937 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
2938 reset_intel_82599_sfp_virtfn },
Dexuan Cuiaeb30012009-12-07 13:03:22 +08002939 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2940 reset_intel_generic_dev },
Dexuan Cuib9c3b262009-12-07 13:03:21 +08002941 { 0 }
2942};
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01002943
2944int pci_dev_specific_reset(struct pci_dev *dev, int probe)
2945{
Linus Torvaldsdf9d1e82009-12-31 16:44:43 -08002946 const struct pci_dev_reset_methods *i;
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01002947
2948 for (i = pci_dev_reset_methods; i->reset; i++) {
2949 if ((i->vendor == dev->vendor ||
2950 i->vendor == (u16)PCI_ANY_ID) &&
2951 (i->device == dev->device ||
2952 i->device == (u16)PCI_ANY_ID))
2953 return i->reset(dev, probe);
2954 }
2955
2956 return -ENOTTY;
2957}