blob: 7c481bb56fab90427001c4ac5f46a0fc367ac449 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Support for IDE interfaces on PowerMacs.
Bartlomiej Zolnierkiewicz58f189f2008-02-01 23:09:33 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * These IDE interfaces are memory-mapped and have a DBDMA channel
5 * for doing DMA.
6 *
7 * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
Bartlomiej Zolnierkiewicz8a972062008-07-16 20:33:38 +02008 * Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 * Some code taken from drivers/ide/ide-dma.c:
16 *
17 * Copyright (c) 1995-1998 Mark Lord
18 *
19 * TODO: - Use pre-calculated (kauai) timing tables all the time and
20 * get rid of the "rounded" tables used previously, so we have the
21 * same table format for all controllers and can then just have one
22 * big table
23 *
24 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/types.h>
26#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/init.h>
28#include <linux/delay.h>
29#include <linux/ide.h>
30#include <linux/notifier.h>
31#include <linux/reboot.h>
32#include <linux/pci.h>
33#include <linux/adb.h>
34#include <linux/pmu.h>
35#include <linux/scatterlist.h>
36
37#include <asm/prom.h>
38#include <asm/io.h>
39#include <asm/dbdma.h>
40#include <asm/ide.h>
41#include <asm/pci-bridge.h>
42#include <asm/machdep.h>
43#include <asm/pmac_feature.h>
44#include <asm/sections.h>
45#include <asm/irq.h>
46
47#ifndef CONFIG_PPC64
48#include <asm/mediabay.h>
49#endif
50
Bartlomiej Zolnierkiewiczb36ba532008-07-23 19:55:49 +020051#define DRV_NAME "ide-pmac"
52
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#undef IDE_PMAC_DEBUG
54
55#define DMA_WAIT_TIMEOUT 50
56
57typedef struct pmac_ide_hwif {
58 unsigned long regbase;
59 int irq;
60 int kind;
61 int aapl_bus_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 unsigned mediabay : 1;
63 unsigned broken_dma : 1;
64 unsigned broken_dma_warn : 1;
65 struct device_node* node;
66 struct macio_dev *mdev;
67 u32 timings[4];
68 volatile u32 __iomem * *kauai_fcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 /* Those fields are duplicating what is in hwif. We currently
70 * can't use the hwif ones because of some assumptions that are
71 * beeing done by the generic code about the kind of dma controller
72 * and format of the dma table. This will have to be fixed though.
73 */
74 volatile struct dbdma_regs __iomem * dma_regs;
75 struct dbdma_cmd* dma_table_cpu;
Linus Torvalds1da177e2005-04-16 15:20:36 -070076} pmac_ide_hwif_t;
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078enum {
79 controller_ohare, /* OHare based */
80 controller_heathrow, /* Heathrow/Paddington */
81 controller_kl_ata3, /* KeyLargo ATA-3 */
82 controller_kl_ata4, /* KeyLargo ATA-4 */
83 controller_un_ata6, /* UniNorth2 ATA-6 */
84 controller_k2_ata6, /* K2 ATA-6 */
85 controller_sh_ata6, /* Shasta ATA-6 */
86};
87
88static const char* model_name[] = {
89 "OHare ATA", /* OHare based */
90 "Heathrow ATA", /* Heathrow/Paddington */
91 "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
92 "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
93 "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
94 "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
95 "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
96};
97
98/*
99 * Extra registers, both 32-bit little-endian
100 */
101#define IDE_TIMING_CONFIG 0x200
102#define IDE_INTERRUPT 0x300
103
104/* Kauai (U2) ATA has different register setup */
105#define IDE_KAUAI_PIO_CONFIG 0x200
106#define IDE_KAUAI_ULTRA_CONFIG 0x210
107#define IDE_KAUAI_POLL_CONFIG 0x220
108
109/*
110 * Timing configuration register definitions
111 */
112
113/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
114#define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
115#define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
116#define IDE_SYSCLK_NS 30 /* 33Mhz cell */
117#define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
118
119/* 133Mhz cell, found in shasta.
120 * See comments about 100 Mhz Uninorth 2...
121 * Note that PIO_MASK and MDMA_MASK seem to overlap
122 */
123#define TR_133_PIOREG_PIO_MASK 0xff000fff
124#define TR_133_PIOREG_MDMA_MASK 0x00fff800
125#define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
126#define TR_133_UDMAREG_UDMA_EN 0x00000001
127
128/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
129 * this one yet, it appears as a pci device (106b/0033) on uninorth
130 * internal PCI bus and it's clock is controlled like gem or fw. It
131 * appears to be an evolution of keylargo ATA4 with a timing register
132 * extended to 2 32bits registers and a similar DBDMA channel. Other
133 * registers seem to exist but I can't tell much about them.
134 *
135 * So far, I'm using pre-calculated tables for this extracted from
136 * the values used by the MacOS X driver.
137 *
138 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
139 * register controls the UDMA timings. At least, it seems bit 0
140 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
141 * cycle time in units of 10ns. Bits 8..15 are used by I don't
142 * know their meaning yet
143 */
144#define TR_100_PIOREG_PIO_MASK 0xff000fff
145#define TR_100_PIOREG_MDMA_MASK 0x00fff000
146#define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
147#define TR_100_UDMAREG_UDMA_EN 0x00000001
148
149
150/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
151 * 40 connector cable and to 4 on 80 connector one.
152 * Clock unit is 15ns (66Mhz)
153 *
154 * 3 Values can be programmed:
155 * - Write data setup, which appears to match the cycle time. They
156 * also call it DIOW setup.
157 * - Ready to pause time (from spec)
158 * - Address setup. That one is weird. I don't see where exactly
159 * it fits in UDMA cycles, I got it's name from an obscure piece
160 * of commented out code in Darwin. They leave it to 0, we do as
161 * well, despite a comment that would lead to think it has a
162 * min value of 45ns.
163 * Apple also add 60ns to the write data setup (or cycle time ?) on
164 * reads.
165 */
166#define TR_66_UDMA_MASK 0xfff00000
167#define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
168#define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
169#define TR_66_UDMA_ADDRSETUP_SHIFT 29
170#define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
171#define TR_66_UDMA_RDY2PAUS_SHIFT 25
172#define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
173#define TR_66_UDMA_WRDATASETUP_SHIFT 21
174#define TR_66_MDMA_MASK 0x000ffc00
175#define TR_66_MDMA_RECOVERY_MASK 0x000f8000
176#define TR_66_MDMA_RECOVERY_SHIFT 15
177#define TR_66_MDMA_ACCESS_MASK 0x00007c00
178#define TR_66_MDMA_ACCESS_SHIFT 10
179#define TR_66_PIO_MASK 0x000003ff
180#define TR_66_PIO_RECOVERY_MASK 0x000003e0
181#define TR_66_PIO_RECOVERY_SHIFT 5
182#define TR_66_PIO_ACCESS_MASK 0x0000001f
183#define TR_66_PIO_ACCESS_SHIFT 0
184
185/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
186 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
187 *
188 * The access time and recovery time can be programmed. Some older
189 * Darwin code base limit OHare to 150ns cycle time. I decided to do
190 * the same here fore safety against broken old hardware ;)
191 * The HalfTick bit, when set, adds half a clock (15ns) to the access
192 * time and removes one from recovery. It's not supported on KeyLargo
193 * implementation afaik. The E bit appears to be set for PIO mode 0 and
194 * is used to reach long timings used in this mode.
195 */
196#define TR_33_MDMA_MASK 0x003ff800
197#define TR_33_MDMA_RECOVERY_MASK 0x001f0000
198#define TR_33_MDMA_RECOVERY_SHIFT 16
199#define TR_33_MDMA_ACCESS_MASK 0x0000f800
200#define TR_33_MDMA_ACCESS_SHIFT 11
201#define TR_33_MDMA_HALFTICK 0x00200000
202#define TR_33_PIO_MASK 0x000007ff
203#define TR_33_PIO_E 0x00000400
204#define TR_33_PIO_RECOVERY_MASK 0x000003e0
205#define TR_33_PIO_RECOVERY_SHIFT 5
206#define TR_33_PIO_ACCESS_MASK 0x0000001f
207#define TR_33_PIO_ACCESS_SHIFT 0
208
209/*
210 * Interrupt register definitions
211 */
212#define IDE_INTR_DMA 0x80000000
213#define IDE_INTR_DEVICE 0x40000000
214
215/*
216 * FCR Register on Kauai. Not sure what bit 0x4 is ...
217 */
218#define KAUAI_FCR_UATA_MAGIC 0x00000004
219#define KAUAI_FCR_UATA_RESET_N 0x00000002
220#define KAUAI_FCR_UATA_ENABLE 0x00000001
221
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222/* Rounded Multiword DMA timings
223 *
224 * I gave up finding a generic formula for all controller
225 * types and instead, built tables based on timing values
226 * used by Apple in Darwin's implementation.
227 */
228struct mdma_timings_t {
229 int accessTime;
230 int recoveryTime;
231 int cycleTime;
232};
233
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500234struct mdma_timings_t mdma_timings_33[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235{
236 { 240, 240, 480 },
237 { 180, 180, 360 },
238 { 135, 135, 270 },
239 { 120, 120, 240 },
240 { 105, 105, 210 },
241 { 90, 90, 180 },
242 { 75, 75, 150 },
243 { 75, 45, 120 },
244 { 0, 0, 0 }
245};
246
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500247struct mdma_timings_t mdma_timings_33k[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248{
249 { 240, 240, 480 },
250 { 180, 180, 360 },
251 { 150, 150, 300 },
252 { 120, 120, 240 },
253 { 90, 120, 210 },
254 { 90, 90, 180 },
255 { 90, 60, 150 },
256 { 90, 30, 120 },
257 { 0, 0, 0 }
258};
259
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500260struct mdma_timings_t mdma_timings_66[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261{
262 { 240, 240, 480 },
263 { 180, 180, 360 },
264 { 135, 135, 270 },
265 { 120, 120, 240 },
266 { 105, 105, 210 },
267 { 90, 90, 180 },
268 { 90, 75, 165 },
269 { 75, 45, 120 },
270 { 0, 0, 0 }
271};
272
273/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
274struct {
275 int addrSetup; /* ??? */
276 int rdy2pause;
277 int wrDataSetup;
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500278} kl66_udma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279{
280 { 0, 180, 120 }, /* Mode 0 */
281 { 0, 150, 90 }, /* 1 */
282 { 0, 120, 60 }, /* 2 */
283 { 0, 90, 45 }, /* 3 */
284 { 0, 90, 30 } /* 4 */
285};
286
287/* UniNorth 2 ATA/100 timings */
288struct kauai_timing {
289 int cycle_time;
290 u32 timing_reg;
291};
292
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500293static struct kauai_timing kauai_pio_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294{
295 { 930 , 0x08000fff },
296 { 600 , 0x08000a92 },
297 { 383 , 0x0800060f },
298 { 360 , 0x08000492 },
299 { 330 , 0x0800048f },
300 { 300 , 0x080003cf },
301 { 270 , 0x080003cc },
302 { 240 , 0x0800038b },
303 { 239 , 0x0800030c },
304 { 180 , 0x05000249 },
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200305 { 120 , 0x04000148 },
306 { 0 , 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307};
308
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500309static struct kauai_timing kauai_mdma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310{
311 { 1260 , 0x00fff000 },
312 { 480 , 0x00618000 },
313 { 360 , 0x00492000 },
314 { 270 , 0x0038e000 },
315 { 240 , 0x0030c000 },
316 { 210 , 0x002cb000 },
317 { 180 , 0x00249000 },
318 { 150 , 0x00209000 },
319 { 120 , 0x00148000 },
320 { 0 , 0 },
321};
322
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500323static struct kauai_timing kauai_udma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
325 { 120 , 0x000070c0 },
326 { 90 , 0x00005d80 },
327 { 60 , 0x00004a60 },
328 { 45 , 0x00003a50 },
329 { 30 , 0x00002a30 },
330 { 20 , 0x00002921 },
331 { 0 , 0 },
332};
333
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500334static struct kauai_timing shasta_pio_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
336 { 930 , 0x08000fff },
337 { 600 , 0x0A000c97 },
338 { 383 , 0x07000712 },
339 { 360 , 0x040003cd },
340 { 330 , 0x040003cd },
341 { 300 , 0x040003cd },
342 { 270 , 0x040003cd },
343 { 240 , 0x040003cd },
344 { 239 , 0x040003cd },
345 { 180 , 0x0400028b },
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200346 { 120 , 0x0400010a },
347 { 0 , 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348};
349
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500350static struct kauai_timing shasta_mdma_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351{
352 { 1260 , 0x00fff000 },
353 { 480 , 0x00820800 },
354 { 360 , 0x00820800 },
355 { 270 , 0x00820800 },
356 { 240 , 0x00820800 },
357 { 210 , 0x00820800 },
358 { 180 , 0x00820800 },
359 { 150 , 0x0028b000 },
360 { 120 , 0x001ca000 },
361 { 0 , 0 },
362};
363
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500364static struct kauai_timing shasta_udma133_timings[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365{
366 { 120 , 0x00035901, },
367 { 90 , 0x000348b1, },
368 { 60 , 0x00033881, },
369 { 45 , 0x00033861, },
370 { 30 , 0x00033841, },
371 { 20 , 0x00033031, },
372 { 15 , 0x00033021, },
373 { 0 , 0 },
374};
375
376
377static inline u32
378kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
379{
380 int i;
381
382 for (i=0; table[i].cycle_time; i++)
383 if (cycle_time > table[i+1].cycle_time)
384 return table[i].timing_reg;
Bartlomiej Zolnierkiewicz90a87ea2007-10-13 17:47:48 +0200385 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 return 0;
387}
388
389/* allow up to 256 DBDMA commands per xfer */
390#define MAX_DCMDS 256
391
392/*
393 * Wait 1s for disk to answer on IDE bus after a hard reset
394 * of the device (via GPIO/FCR).
395 *
396 * Some devices seem to "pollute" the bus even after dropping
397 * the BSY bit (typically some combo drives slave on the UDMA
398 * bus) after a hard reset. Since we hard reset all drives on
399 * KeyLargo ATA66, we have to keep that delay around. I may end
400 * up not hard resetting anymore on these and keep the delay only
401 * for older interfaces instead (we have to reset when coming
402 * from MacOS...) --BenH.
403 */
404#define IDE_WAKEUP_DELAY (1*HZ)
405
Bartlomiej Zolnierkiewicz0d071922008-04-26 22:25:22 +0200406static int pmac_ide_init_dma(ide_hwif_t *, const struct ide_port_info *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408static void pmac_ide_selectproc(ide_drive_t *drive);
409static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
410
Bartlomiej Zolnierkiewicz23579a22008-04-18 00:46:26 +0200411#define PMAC_IDE_REG(x) \
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +0200412 ((void __iomem *)((drive)->hwif->io_ports.data_addr + (x)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414/*
415 * Apply the timings of the proper unit (master/slave) to the shared
416 * timing register when selecting that unit. This version is for
417 * ASICs with a single timing register
418 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500419static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420pmac_ide_selectproc(ide_drive_t *drive)
421{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +0200422 ide_hwif_t *hwif = drive->hwif;
423 pmac_ide_hwif_t *pmif =
424 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
Bartlomiej Zolnierkiewicz123995b2008-10-13 21:39:40 +0200426 if (drive->dn & 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
428 else
429 writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
430 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
431}
432
433/*
434 * Apply the timings of the proper unit (master/slave) to the shared
435 * timing register when selecting that unit. This version is for
436 * ASICs with a dual timing register (Kauai)
437 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500438static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439pmac_ide_kauai_selectproc(ide_drive_t *drive)
440{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +0200441 ide_hwif_t *hwif = drive->hwif;
442 pmac_ide_hwif_t *pmif =
443 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Bartlomiej Zolnierkiewicz123995b2008-10-13 21:39:40 +0200445 if (drive->dn & 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
447 writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
448 } else {
449 writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
450 writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
451 }
452 (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
453}
454
455/*
456 * Force an update of controller timing values for a given drive
457 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500458static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459pmac_ide_do_update_timings(ide_drive_t *drive)
460{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +0200461 ide_hwif_t *hwif = drive->hwif;
462 pmac_ide_hwif_t *pmif =
463 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 if (pmif->kind == controller_sh_ata6 ||
466 pmif->kind == controller_un_ata6 ||
467 pmif->kind == controller_k2_ata6)
468 pmac_ide_kauai_selectproc(drive);
469 else
470 pmac_ide_selectproc(drive);
471}
472
Bartlomiej Zolnierkiewiczc6dfa862008-07-23 19:55:51 +0200473static void pmac_exec_command(ide_hwif_t *hwif, u8 cmd)
474{
475 writeb(cmd, (void __iomem *)hwif->io_ports.command_addr);
476 (void)readl((void __iomem *)(hwif->io_ports.data_addr
477 + IDE_TIMING_CONFIG));
478}
479
Bartlomiej Zolnierkiewicz6e6afb32008-07-23 19:55:52 +0200480static void pmac_set_irq(ide_hwif_t *hwif, int on)
481{
482 u8 ctl = ATA_DEVCTL_OBS;
483
484 if (on == 4) { /* hack for SRST */
485 ctl |= 4;
486 on &= ~4;
487 }
488
489 ctl |= on ? 0 : 2;
490
491 writeb(ctl, (void __iomem *)hwif->io_ports.ctl_addr);
492 (void)readl((void __iomem *)(hwif->io_ports.data_addr
493 + IDE_TIMING_CONFIG));
494}
495
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
498 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500499static void
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200500pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +0200502 ide_hwif_t *hwif = drive->hwif;
503 pmac_ide_hwif_t *pmif =
504 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Bartlomiej Zolnierkiewicz8a972062008-07-16 20:33:38 +0200505 struct ide_timing *tim = ide_timing_find_mode(XFER_PIO_0 + pio);
Benjamin Herrenschmidt0b46ff22007-10-13 17:47:50 +0200506 u32 *timings, t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 unsigned accessTicks, recTicks;
508 unsigned accessTime, recTime;
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200509 unsigned int cycle_time;
510
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 /* which drive is it ? */
Bartlomiej Zolnierkiewicz123995b2008-10-13 21:39:40 +0200512 timings = &pmif->timings[drive->dn & 1];
Benjamin Herrenschmidt0b46ff22007-10-13 17:47:50 +0200513 t = *timings;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200515 cycle_time = ide_pio_cycle_time(drive, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
517 switch (pmif->kind) {
518 case controller_sh_ata6: {
519 /* 133Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200520 u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
Benjamin Herrenschmidt0b46ff22007-10-13 17:47:50 +0200521 t = (t & ~TR_133_PIOREG_PIO_MASK) | tr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 break;
523 }
524 case controller_un_ata6:
525 case controller_k2_ata6: {
526 /* 100Mhz cell */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200527 u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
Benjamin Herrenschmidt0b46ff22007-10-13 17:47:50 +0200528 t = (t & ~TR_100_PIOREG_PIO_MASK) | tr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 break;
530 }
531 case controller_kl_ata4:
532 /* 66Mhz cell */
Bartlomiej Zolnierkiewicz8a972062008-07-16 20:33:38 +0200533 recTime = cycle_time - tim->active - tim->setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 recTime = max(recTime, 150U);
Bartlomiej Zolnierkiewicz8a972062008-07-16 20:33:38 +0200535 accessTime = tim->active;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 accessTime = max(accessTime, 150U);
537 accessTicks = SYSCLK_TICKS_66(accessTime);
538 accessTicks = min(accessTicks, 0x1fU);
539 recTicks = SYSCLK_TICKS_66(recTime);
540 recTicks = min(recTicks, 0x1fU);
Benjamin Herrenschmidt0b46ff22007-10-13 17:47:50 +0200541 t = (t & ~TR_66_PIO_MASK) |
542 (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
543 (recTicks << TR_66_PIO_RECOVERY_SHIFT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 break;
545 default: {
546 /* 33Mhz cell */
547 int ebit = 0;
Bartlomiej Zolnierkiewicz8a972062008-07-16 20:33:38 +0200548 recTime = cycle_time - tim->active - tim->setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 recTime = max(recTime, 150U);
Bartlomiej Zolnierkiewicz8a972062008-07-16 20:33:38 +0200550 accessTime = tim->active;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 accessTime = max(accessTime, 150U);
552 accessTicks = SYSCLK_TICKS(accessTime);
553 accessTicks = min(accessTicks, 0x1fU);
554 accessTicks = max(accessTicks, 4U);
555 recTicks = SYSCLK_TICKS(recTime);
556 recTicks = min(recTicks, 0x1fU);
557 recTicks = max(recTicks, 5U) - 4;
558 if (recTicks > 9) {
559 recTicks--; /* guess, but it's only for PIO0, so... */
560 ebit = 1;
561 }
Benjamin Herrenschmidt0b46ff22007-10-13 17:47:50 +0200562 t = (t & ~TR_33_PIO_MASK) |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
564 (recTicks << TR_33_PIO_RECOVERY_SHIFT);
565 if (ebit)
Benjamin Herrenschmidt0b46ff22007-10-13 17:47:50 +0200566 t |= TR_33_PIO_E;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 break;
568 }
569 }
570
571#ifdef IDE_PMAC_DEBUG
572 printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
573 drive->name, pio, *timings);
574#endif
575
Benjamin Herrenschmidt0b46ff22007-10-13 17:47:50 +0200576 *timings = t;
Bartlomiej Zolnierkiewiczc15d5d42007-10-11 23:54:01 +0200577 pmac_ide_do_update_timings(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578}
579
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580/*
581 * Calculate KeyLargo ATA/66 UDMA timings
582 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500583static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584set_timings_udma_ata4(u32 *timings, u8 speed)
585{
586 unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
587
588 if (speed > XFER_UDMA_4)
589 return 1;
590
591 rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
592 wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
593 addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
594
595 *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
596 (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
597 (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
598 (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
599 TR_66_UDMA_EN;
600#ifdef IDE_PMAC_DEBUG
601 printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
602 speed & 0xf, *timings);
603#endif
604
605 return 0;
606}
607
608/*
609 * Calculate Kauai ATA/100 UDMA timings
610 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500611static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
613{
614 struct ide_timing *t = ide_timing_find_mode(speed);
615 u32 tr;
616
617 if (speed > XFER_UDMA_5 || t == NULL)
618 return 1;
619 tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
621 *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
622
623 return 0;
624}
625
626/*
627 * Calculate Shasta ATA/133 UDMA timings
628 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500629static int
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
631{
632 struct ide_timing *t = ide_timing_find_mode(speed);
633 u32 tr;
634
635 if (speed > XFER_UDMA_6 || t == NULL)
636 return 1;
637 tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
639 *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
640
641 return 0;
642}
643
644/*
645 * Calculate MDMA timings for all cells
646 */
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200647static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200649 u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650{
Bartlomiej Zolnierkiewicz4dde4492008-10-10 22:39:19 +0200651 u16 *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 int cycleTime, accessTime = 0, recTime = 0;
653 unsigned accessTicks, recTicks;
654 struct mdma_timings_t* tm = NULL;
655 int i;
656
657 /* Get default cycle time for mode */
658 switch(speed & 0xf) {
659 case 0: cycleTime = 480; break;
660 case 1: cycleTime = 150; break;
661 case 2: cycleTime = 120; break;
662 default:
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200663 BUG();
664 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 }
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200666
667 /* Check if drive provides explicit DMA cycle time */
Bartlomiej Zolnierkiewicz4dde4492008-10-10 22:39:19 +0200668 if ((id[ATA_ID_FIELD_VALID] & 2) && id[ATA_ID_EIDE_DMA_TIME])
669 cycleTime = max_t(int, id[ATA_ID_EIDE_DMA_TIME], cycleTime);
Bartlomiej Zolnierkiewicz90f72ec2007-10-13 17:47:48 +0200670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 /* OHare limits according to some old Apple sources */
672 if ((intf_type == controller_ohare) && (cycleTime < 150))
673 cycleTime = 150;
674 /* Get the proper timing array for this controller */
675 switch(intf_type) {
676 case controller_sh_ata6:
677 case controller_un_ata6:
678 case controller_k2_ata6:
679 break;
680 case controller_kl_ata4:
681 tm = mdma_timings_66;
682 break;
683 case controller_kl_ata3:
684 tm = mdma_timings_33k;
685 break;
686 default:
687 tm = mdma_timings_33;
688 break;
689 }
690 if (tm != NULL) {
691 /* Lookup matching access & recovery times */
692 i = -1;
693 for (;;) {
694 if (tm[i+1].cycleTime < cycleTime)
695 break;
696 i++;
697 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 cycleTime = tm[i].cycleTime;
699 accessTime = tm[i].accessTime;
700 recTime = tm[i].recoveryTime;
701
702#ifdef IDE_PMAC_DEBUG
703 printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
704 drive->name, cycleTime, accessTime, recTime);
705#endif
706 }
707 switch(intf_type) {
708 case controller_sh_ata6: {
709 /* 133Mhz cell */
710 u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
712 *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
713 }
714 case controller_un_ata6:
715 case controller_k2_ata6: {
716 /* 100Mhz cell */
717 u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
719 *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
720 }
721 break;
722 case controller_kl_ata4:
723 /* 66Mhz cell */
724 accessTicks = SYSCLK_TICKS_66(accessTime);
725 accessTicks = min(accessTicks, 0x1fU);
726 accessTicks = max(accessTicks, 0x1U);
727 recTicks = SYSCLK_TICKS_66(recTime);
728 recTicks = min(recTicks, 0x1fU);
729 recTicks = max(recTicks, 0x3U);
730 /* Clear out mdma bits and disable udma */
731 *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
732 (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
733 (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
734 break;
735 case controller_kl_ata3:
736 /* 33Mhz cell on KeyLargo */
737 accessTicks = SYSCLK_TICKS(accessTime);
738 accessTicks = max(accessTicks, 1U);
739 accessTicks = min(accessTicks, 0x1fU);
740 accessTime = accessTicks * IDE_SYSCLK_NS;
741 recTicks = SYSCLK_TICKS(recTime);
742 recTicks = max(recTicks, 1U);
743 recTicks = min(recTicks, 0x1fU);
744 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
745 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
746 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
747 break;
748 default: {
749 /* 33Mhz cell on others */
750 int halfTick = 0;
751 int origAccessTime = accessTime;
752 int origRecTime = recTime;
753
754 accessTicks = SYSCLK_TICKS(accessTime);
755 accessTicks = max(accessTicks, 1U);
756 accessTicks = min(accessTicks, 0x1fU);
757 accessTime = accessTicks * IDE_SYSCLK_NS;
758 recTicks = SYSCLK_TICKS(recTime);
759 recTicks = max(recTicks, 2U) - 1;
760 recTicks = min(recTicks, 0x1fU);
761 recTime = (recTicks + 1) * IDE_SYSCLK_NS;
762 if ((accessTicks > 1) &&
763 ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
764 ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
765 halfTick = 1;
766 accessTicks--;
767 }
768 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
769 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
770 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
771 if (halfTick)
772 *timings |= TR_33_MDMA_HALFTICK;
773 }
774 }
775#ifdef IDE_PMAC_DEBUG
776 printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
777 drive->name, speed & 0xf, *timings);
778#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200781static void pmac_ide_set_dma_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +0200783 ide_hwif_t *hwif = drive->hwif;
784 pmac_ide_hwif_t *pmif =
785 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 int ret = 0;
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200787 u32 *timings, *timings2, tl[2];
Bartlomiej Zolnierkiewicz123995b2008-10-13 21:39:40 +0200788 u8 unit = drive->dn & 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 timings = &pmif->timings[unit];
791 timings2 = &pmif->timings[unit+2];
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200792
793 /* Copy timings to local image */
794 tl[0] = *timings;
795 tl[1] = *timings2;
796
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100797 if (speed >= XFER_UDMA_0) {
798 if (pmif->kind == controller_kl_ata4)
799 ret = set_timings_udma_ata4(&tl[0], speed);
800 else if (pmif->kind == controller_un_ata6
801 || pmif->kind == controller_k2_ata6)
802 ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
803 else if (pmif->kind == controller_sh_ata6)
804 ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
805 else
806 ret = -1;
807 } else
808 set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
Bartlomiej Zolnierkiewicz53846572008-12-08 17:52:05 +0100809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 if (ret)
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200811 return;
Bartlomiej Zolnierkiewicz085798b2007-10-13 17:47:48 +0200812
813 /* Apply timings to controller */
814 *timings = tl[0];
815 *timings2 = tl[1];
816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 pmac_ide_do_update_timings(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818}
819
820/*
821 * Blast some well known "safe" values to the timing registers at init or
822 * wakeup from sleep time, before we do real calculation
823 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -0500824static void
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825sanitize_timings(pmac_ide_hwif_t *pmif)
826{
827 unsigned int value, value2 = 0;
828
829 switch(pmif->kind) {
830 case controller_sh_ata6:
831 value = 0x0a820c97;
832 value2 = 0x00033031;
833 break;
834 case controller_un_ata6:
835 case controller_k2_ata6:
836 value = 0x08618a92;
837 value2 = 0x00002921;
838 break;
839 case controller_kl_ata4:
840 value = 0x0008438c;
841 break;
842 case controller_kl_ata3:
843 value = 0x00084526;
844 break;
845 case controller_heathrow:
846 case controller_ohare:
847 default:
848 value = 0x00074526;
849 break;
850 }
851 pmif->timings[0] = pmif->timings[1] = value;
852 pmif->timings[2] = pmif->timings[3] = value2;
853}
854
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855/* Suspend call back, should be called after the child devices
856 * have actually been suspended
857 */
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +0200858static int pmac_ide_do_suspend(pmac_ide_hwif_t *pmif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 /* We clear the timings */
861 pmif->timings[0] = 0;
862 pmif->timings[1] = 0;
863
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -0700864 disable_irq(pmif->irq);
865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 /* The media bay will handle itself just fine */
867 if (pmif->mediabay)
868 return 0;
869
870 /* Kauai has bus control FCRs directly here */
871 if (pmif->kauai_fcr) {
872 u32 fcr = readl(pmif->kauai_fcr);
873 fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
874 writel(fcr, pmif->kauai_fcr);
875 }
876
877 /* Disable the bus on older machines and the cell on kauai */
878 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
879 0);
880
881 return 0;
882}
883
884/* Resume call back, should be called before the child devices
885 * are resumed
886 */
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +0200887static int pmac_ide_do_resume(pmac_ide_hwif_t *pmif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
890 if (!pmif->mediabay) {
891 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
892 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
893 msleep(10);
894 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
896 /* Kauai has it different */
897 if (pmif->kauai_fcr) {
898 u32 fcr = readl(pmif->kauai_fcr);
899 fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
900 writel(fcr, pmif->kauai_fcr);
901 }
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -0700902
903 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 }
905
906 /* Sanitize drive timings */
907 sanitize_timings(pmif);
908
Benjamin Herrenschmidt616299a2005-05-01 08:58:41 -0700909 enable_irq(pmif->irq);
910
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 return 0;
912}
913
Bartlomiej Zolnierkiewicz07a6c662008-06-15 21:00:23 +0200914static u8 pmac_ide_cable_detect(ide_hwif_t *hwif)
915{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +0200916 pmac_ide_hwif_t *pmif =
917 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Bartlomiej Zolnierkiewicz07a6c662008-06-15 21:00:23 +0200918 struct device_node *np = pmif->node;
919 const char *cable = of_get_property(np, "cable-type", NULL);
920
921 /* Get cable type from device-tree. */
922 if (cable && !strncmp(cable, "80-", 3))
923 return ATA_CBL_PATA80;
924
925 /*
926 * G5's seem to have incorrect cable type in device-tree.
927 * Let's assume they have a 80 conductor cable, this seem
928 * to be always the case unless the user mucked around.
929 */
930 if (of_device_is_compatible(np, "K2-UATA") ||
931 of_device_is_compatible(np, "shasta-ata"))
932 return ATA_CBL_PATA80;
933
934 return ATA_CBL_PATA40;
935}
936
Bartlomiej Zolnierkiewicz07eb1062008-07-23 19:55:49 +0200937static void pmac_ide_init_dev(ide_drive_t *drive)
938{
939 ide_hwif_t *hwif = drive->hwif;
940 pmac_ide_hwif_t *pmif =
941 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
942
943 if (pmif->mediabay) {
944#ifdef CONFIG_PMAC_MEDIABAY
945 if (check_media_bay_by_base(pmif->regbase, MB_CD) == 0) {
Bartlomiej Zolnierkiewicz97100fc2008-10-13 21:39:36 +0200946 drive->dev_flags &= ~IDE_DFLAG_NOPROBE;
Bartlomiej Zolnierkiewicz07eb1062008-07-23 19:55:49 +0200947 return;
948 }
949#endif
Bartlomiej Zolnierkiewicz97100fc2008-10-13 21:39:36 +0200950 drive->dev_flags |= IDE_DFLAG_NOPROBE;
Bartlomiej Zolnierkiewicz07eb1062008-07-23 19:55:49 +0200951 }
952}
953
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200954static const struct ide_tp_ops pmac_tp_ops = {
955 .exec_command = pmac_exec_command,
956 .read_status = ide_read_status,
957 .read_altstatus = ide_read_altstatus,
958 .read_sff_dma_status = ide_read_sff_dma_status,
959
960 .set_irq = pmac_set_irq,
961
962 .tf_load = ide_tf_load,
963 .tf_read = ide_tf_read,
964
965 .input_data = ide_input_data,
966 .output_data = ide_output_data,
967};
968
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200969static const struct ide_port_ops pmac_ide_ata6_port_ops = {
Bartlomiej Zolnierkiewicz07eb1062008-07-23 19:55:49 +0200970 .init_dev = pmac_ide_init_dev,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200971 .set_pio_mode = pmac_ide_set_pio_mode,
972 .set_dma_mode = pmac_ide_set_dma_mode,
973 .selectproc = pmac_ide_kauai_selectproc,
Bartlomiej Zolnierkiewicz07a6c662008-06-15 21:00:23 +0200974 .cable_detect = pmac_ide_cable_detect,
975};
976
977static const struct ide_port_ops pmac_ide_ata4_port_ops = {
Bartlomiej Zolnierkiewicz07eb1062008-07-23 19:55:49 +0200978 .init_dev = pmac_ide_init_dev,
Bartlomiej Zolnierkiewicz07a6c662008-06-15 21:00:23 +0200979 .set_pio_mode = pmac_ide_set_pio_mode,
980 .set_dma_mode = pmac_ide_set_dma_mode,
981 .selectproc = pmac_ide_selectproc,
982 .cable_detect = pmac_ide_cable_detect,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200983};
984
985static const struct ide_port_ops pmac_ide_port_ops = {
Bartlomiej Zolnierkiewicz07eb1062008-07-23 19:55:49 +0200986 .init_dev = pmac_ide_init_dev,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200987 .set_pio_mode = pmac_ide_set_pio_mode,
988 .set_dma_mode = pmac_ide_set_dma_mode,
989 .selectproc = pmac_ide_selectproc,
990};
991
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +0200992static const struct ide_dma_ops pmac_dma_ops;
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +0200993
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100994static const struct ide_port_info pmac_port_info = {
Bartlomiej Zolnierkiewiczb36ba532008-07-23 19:55:49 +0200995 .name = DRV_NAME,
Bartlomiej Zolnierkiewicz0d071922008-04-26 22:25:22 +0200996 .init_dma = pmac_ide_init_dma,
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +0100997 .chipset = ide_pmac,
Bartlomiej Zolnierkiewicz374e0422008-07-23 19:55:56 +0200998 .tp_ops = &pmac_tp_ops,
999 .port_ops = &pmac_ide_port_ops,
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001000 .dma_ops = &pmac_dma_ops,
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001001 .host_flags = IDE_HFLAG_SET_PIO_MODE_KEEP_DMA |
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001002 IDE_HFLAG_POST_SET_MODE |
Bartlomiej Zolnierkiewiczc5dd43e2008-04-28 23:44:37 +02001003 IDE_HFLAG_MMIO |
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001004 IDE_HFLAG_UNMASK_IRQS,
1005 .pio_mask = ATA_PIO4,
1006 .mwdma_mask = ATA_MWDMA2,
1007};
1008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009/*
1010 * Setup, register & probe an IDE channel driven by this driver, this is
Bartlomiej Zolnierkiewicz5b164642008-06-15 21:00:23 +02001011 * called by one of the 2 probe functions (macio or PCI).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 */
Bartlomiej Zolnierkiewiczb36ba532008-07-23 19:55:49 +02001013static int __devinit pmac_ide_setup_device(pmac_ide_hwif_t *pmif, hw_regs_t *hw)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014{
1015 struct device_node *np = pmif->node;
Jeremy Kerr018a3d12006-07-12 15:40:29 +10001016 const int *bidp;
Bartlomiej Zolnierkiewicz48c3c102008-07-23 19:55:57 +02001017 struct ide_host *host;
Bartlomiej Zolnierkiewiczb36ba532008-07-23 19:55:49 +02001018 ide_hwif_t *hwif;
Bartlomiej Zolnierkiewiczc97c6ac2008-07-23 19:55:50 +02001019 hw_regs_t *hws[] = { hw, NULL, NULL, NULL };
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001020 struct ide_port_info d = pmac_port_info;
Bartlomiej Zolnierkiewicz6f904d02008-07-23 19:55:57 +02001021 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 pmif->broken_dma = pmif->broken_dma_warn = 0;
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001024 if (of_device_is_compatible(np, "shasta-ata")) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 pmif->kind = controller_sh_ata6;
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001026 d.port_ops = &pmac_ide_ata6_port_ops;
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001027 d.udma_mask = ATA_UDMA6;
1028 } else if (of_device_is_compatible(np, "kauai-ata")) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 pmif->kind = controller_un_ata6;
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001030 d.port_ops = &pmac_ide_ata6_port_ops;
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001031 d.udma_mask = ATA_UDMA5;
1032 } else if (of_device_is_compatible(np, "K2-UATA")) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 pmif->kind = controller_k2_ata6;
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +02001034 d.port_ops = &pmac_ide_ata6_port_ops;
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001035 d.udma_mask = ATA_UDMA5;
1036 } else if (of_device_is_compatible(np, "keylargo-ata")) {
1037 if (strcmp(np->name, "ata-4") == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 pmif->kind = controller_kl_ata4;
Bartlomiej Zolnierkiewicz07a6c662008-06-15 21:00:23 +02001039 d.port_ops = &pmac_ide_ata4_port_ops;
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001040 d.udma_mask = ATA_UDMA4;
1041 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 pmif->kind = controller_kl_ata3;
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001043 } else if (of_device_is_compatible(np, "heathrow-ata")) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 pmif->kind = controller_heathrow;
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001045 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 pmif->kind = controller_ohare;
1047 pmif->broken_dma = 1;
1048 }
1049
Stephen Rothwell40cd3a42007-05-01 13:54:02 +10001050 bidp = of_get_property(np, "AAPL,bus-id", NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 pmif->aapl_bus_id = bidp ? *bidp : 0;
1052
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 /* On Kauai-type controllers, we make sure the FCR is correct */
1054 if (pmif->kauai_fcr)
1055 writel(KAUAI_FCR_UATA_MAGIC |
1056 KAUAI_FCR_UATA_RESET_N |
1057 KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
1058
1059 pmif->mediabay = 0;
1060
1061 /* Make sure we have sane timings */
1062 sanitize_timings(pmif);
1063
Benjamin Herrenschmidt98427272008-07-28 11:29:56 +10001064 host = ide_host_alloc(&d, hws);
1065 if (host == NULL)
1066 return -ENOMEM;
1067 hwif = host->ports[0];
1068
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069#ifndef CONFIG_PPC64
1070 /* XXX FIXME: Media bay stuff need re-organizing */
1071 if (np->parent && np->parent->name
1072 && strcasecmp(np->parent->name, "media-bay") == 0) {
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001073#ifdef CONFIG_PMAC_MEDIABAY
Bartlomiej Zolnierkiewicz2dde7862008-04-18 00:46:23 +02001074 media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq,
1075 hwif);
Benjamin Herrenschmidt8c870932005-06-27 14:36:34 -07001076#endif /* CONFIG_PMAC_MEDIABAY */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 pmif->mediabay = 1;
1078 if (!bidp)
1079 pmif->aapl_bus_id = 1;
1080 } else if (pmif->kind == controller_ohare) {
1081 /* The code below is having trouble on some ohare machines
1082 * (timing related ?). Until I can put my hand on one of these
1083 * units, I keep the old way
1084 */
1085 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
1086 } else
1087#endif
1088 {
1089 /* This is necessary to enable IDE when net-booting */
1090 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
1091 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
1092 msleep(10);
1093 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
1094 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1095 }
1096
Bartlomiej Zolnierkiewiczb36ba532008-07-23 19:55:49 +02001097 printk(KERN_INFO DRV_NAME ": Found Apple %s controller (%s), "
1098 "bus ID %d%s, irq %d\n", model_name[pmif->kind],
1099 pmif->mdev ? "macio" : "PCI", pmif->aapl_bus_id,
1100 pmif->mediabay ? " (mediabay)" : "", hw->irq);
1101
Benjamin Herrenschmidt98427272008-07-28 11:29:56 +10001102 rc = ide_host_register(host, &d, hws);
1103 if (rc) {
1104 ide_host_free(host);
Bartlomiej Zolnierkiewicz6f904d02008-07-23 19:55:57 +02001105 return rc;
Benjamin Herrenschmidt98427272008-07-28 11:29:56 +10001106 }
Bartlomiej Zolnierkiewicz5cbf79c2007-05-10 00:01:11 +02001107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 return 0;
1109}
1110
Bartlomiej Zolnierkiewicz5c586662008-04-18 00:46:29 +02001111static void __devinit pmac_ide_init_ports(hw_regs_t *hw, unsigned long base)
1112{
1113 int i;
1114
1115 for (i = 0; i < 8; ++i)
Bartlomiej Zolnierkiewicz4c3032d2008-04-27 15:38:32 +02001116 hw->io_ports_array[i] = base + i * 0x10;
1117
1118 hw->io_ports.ctl_addr = base + 0x160;
Bartlomiej Zolnierkiewicz5c586662008-04-18 00:46:29 +02001119}
1120
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121/*
1122 * Attach to a macio probed interface
1123 */
1124static int __devinit
Jeff Mahoney5e655772005-07-06 15:44:41 -04001125pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126{
1127 void __iomem *base;
1128 unsigned long regbase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 pmac_ide_hwif_t *pmif;
Bartlomiej Zolnierkiewicz939b0f12008-04-26 17:36:33 +02001130 int irq, rc;
Bartlomiej Zolnierkiewicz57c802e2008-01-26 20:13:05 +01001131 hw_regs_t hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001133 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1134 if (pmif == NULL)
1135 return -ENOMEM;
1136
Benjamin Herrenschmidtcc5d0182005-12-13 18:01:21 +11001137 if (macio_resource_count(mdev) == 0) {
Bartlomiej Zolnierkiewicz939b0f12008-04-26 17:36:33 +02001138 printk(KERN_WARNING "ide-pmac: no address for %s\n",
1139 mdev->ofdev.node->full_name);
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001140 rc = -ENXIO;
1141 goto out_free_pmif;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 }
1143
1144 /* Request memory resource for IO ports */
1145 if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
Bartlomiej Zolnierkiewicz939b0f12008-04-26 17:36:33 +02001146 printk(KERN_ERR "ide-pmac: can't request MMIO resource for "
1147 "%s!\n", mdev->ofdev.node->full_name);
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001148 rc = -EBUSY;
1149 goto out_free_pmif;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 }
1151
1152 /* XXX This is bogus. Should be fixed in the registry by checking
1153 * the kind of host interrupt controller, a bit like gatwick
1154 * fixes in irq.c. That works well enough for the single case
1155 * where that happens though...
1156 */
1157 if (macio_irq_count(mdev) == 0) {
Bartlomiej Zolnierkiewicz939b0f12008-04-26 17:36:33 +02001158 printk(KERN_WARNING "ide-pmac: no intrs for device %s, using "
1159 "13\n", mdev->ofdev.node->full_name);
Benjamin Herrenschmidt69917c22006-09-22 12:56:30 +10001160 irq = irq_create_mapping(NULL, 13);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 } else
1162 irq = macio_irq(mdev, 0);
1163
1164 base = ioremap(macio_resource_start(mdev, 0), 0x400);
1165 regbase = (unsigned long) base;
1166
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 pmif->mdev = mdev;
1168 pmif->node = mdev->ofdev.node;
1169 pmif->regbase = regbase;
1170 pmif->irq = irq;
1171 pmif->kauai_fcr = NULL;
Bartlomiej Zolnierkiewicz53846572008-12-08 17:52:05 +01001172
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 if (macio_resource_count(mdev) >= 2) {
1174 if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
Bartlomiej Zolnierkiewicz939b0f12008-04-26 17:36:33 +02001175 printk(KERN_WARNING "ide-pmac: can't request DMA "
1176 "resource for %s!\n",
1177 mdev->ofdev.node->full_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 else
1179 pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
1180 } else
1181 pmif->dma_regs = NULL;
Bartlomiej Zolnierkiewicz53846572008-12-08 17:52:05 +01001182
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001183 dev_set_drvdata(&mdev->ofdev.dev, pmif);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184
Bartlomiej Zolnierkiewicz57c802e2008-01-26 20:13:05 +01001185 memset(&hw, 0, sizeof(hw));
Bartlomiej Zolnierkiewicz5c586662008-04-18 00:46:29 +02001186 pmac_ide_init_ports(&hw, pmif->regbase);
Bartlomiej Zolnierkiewicz57c802e2008-01-26 20:13:05 +01001187 hw.irq = irq;
Bartlomiej Zolnierkiewiczc56c5642008-07-16 20:33:40 +02001188 hw.dev = &mdev->bus->pdev->dev;
1189 hw.parent = &mdev->ofdev.dev;
Bartlomiej Zolnierkiewicz57c802e2008-01-26 20:13:05 +01001190
Bartlomiej Zolnierkiewiczb36ba532008-07-23 19:55:49 +02001191 rc = pmac_ide_setup_device(pmif, &hw);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 if (rc != 0) {
1193 /* The inteface is released to the common IDE layer */
1194 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1195 iounmap(base);
Bartlomiej Zolnierkiewiczed908fa2008-02-01 23:09:32 +01001196 if (pmif->dma_regs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 iounmap(pmif->dma_regs);
Bartlomiej Zolnierkiewiczed908fa2008-02-01 23:09:32 +01001198 macio_release_resource(mdev, 1);
1199 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 macio_release_resource(mdev, 0);
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001201 kfree(pmif);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 }
1203
1204 return rc;
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001205
1206out_free_pmif:
1207 kfree(pmif);
1208 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209}
1210
1211static int
David Brownell8b4b8a22006-08-14 23:11:03 -07001212pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001214 pmac_ide_hwif_t *pmif =
1215 (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1216 int rc = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
David Brownell8b4b8a22006-08-14 23:11:03 -07001218 if (mesg.event != mdev->ofdev.dev.power.power_state.event
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001219 && (mesg.event & PM_EVENT_SLEEP)) {
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001220 rc = pmac_ide_do_suspend(pmif);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 if (rc == 0)
David Brownell8b4b8a22006-08-14 23:11:03 -07001222 mdev->ofdev.dev.power.power_state = mesg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 }
1224
1225 return rc;
1226}
1227
1228static int
1229pmac_ide_macio_resume(struct macio_dev *mdev)
1230{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001231 pmac_ide_hwif_t *pmif =
1232 (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1233 int rc = 0;
1234
Pavel Machekca078ba2005-09-03 15:56:57 -07001235 if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001236 rc = pmac_ide_do_resume(pmif);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 if (rc == 0)
Pavel Machek829ca9a2005-09-03 15:56:56 -07001238 mdev->ofdev.dev.power.power_state = PMSG_ON;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 }
1240
1241 return rc;
1242}
1243
1244/*
1245 * Attach to a PCI probed interface
1246 */
1247static int __devinit
1248pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
1249{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 struct device_node *np;
1251 pmac_ide_hwif_t *pmif;
1252 void __iomem *base;
1253 unsigned long rbase, rlen;
Bartlomiej Zolnierkiewicz939b0f12008-04-26 17:36:33 +02001254 int rc;
Bartlomiej Zolnierkiewicz57c802e2008-01-26 20:13:05 +01001255 hw_regs_t hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
1257 np = pci_device_to_OF_node(pdev);
1258 if (np == NULL) {
1259 printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
1260 return -ENODEV;
1261 }
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001262
1263 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1264 if (pmif == NULL)
1265 return -ENOMEM;
1266
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 if (pci_enable_device(pdev)) {
Bartlomiej Zolnierkiewicz939b0f12008-04-26 17:36:33 +02001268 printk(KERN_WARNING "ide-pmac: Can't enable PCI device for "
1269 "%s\n", np->full_name);
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001270 rc = -ENXIO;
1271 goto out_free_pmif;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 }
1273 pci_set_master(pdev);
1274
1275 if (pci_request_regions(pdev, "Kauai ATA")) {
Bartlomiej Zolnierkiewicz939b0f12008-04-26 17:36:33 +02001276 printk(KERN_ERR "ide-pmac: Cannot obtain PCI resources for "
1277 "%s\n", np->full_name);
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001278 rc = -ENXIO;
1279 goto out_free_pmif;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 }
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 pmif->mdev = NULL;
1283 pmif->node = np;
1284
1285 rbase = pci_resource_start(pdev, 0);
1286 rlen = pci_resource_len(pdev, 0);
1287
1288 base = ioremap(rbase, rlen);
1289 pmif->regbase = (unsigned long) base + 0x2000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 pmif->dma_regs = base + 0x1000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 pmif->kauai_fcr = base;
1292 pmif->irq = pdev->irq;
1293
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001294 pci_set_drvdata(pdev, pmif);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
Bartlomiej Zolnierkiewicz57c802e2008-01-26 20:13:05 +01001296 memset(&hw, 0, sizeof(hw));
Bartlomiej Zolnierkiewicz5c586662008-04-18 00:46:29 +02001297 pmac_ide_init_ports(&hw, pmif->regbase);
Bartlomiej Zolnierkiewicz57c802e2008-01-26 20:13:05 +01001298 hw.irq = pdev->irq;
1299 hw.dev = &pdev->dev;
1300
Bartlomiej Zolnierkiewiczb36ba532008-07-23 19:55:49 +02001301 rc = pmac_ide_setup_device(pmif, &hw);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 if (rc != 0) {
1303 /* The inteface is released to the common IDE layer */
1304 pci_set_drvdata(pdev, NULL);
1305 iounmap(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 pci_release_regions(pdev);
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001307 kfree(pmif);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 }
1309
1310 return rc;
Bartlomiej Zolnierkiewicz5297a3e2008-04-26 17:36:32 +02001311
1312out_free_pmif:
1313 kfree(pmif);
1314 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315}
1316
1317static int
David Brownell8b4b8a22006-08-14 23:11:03 -07001318pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001320 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
1321 int rc = 0;
1322
David Brownell8b4b8a22006-08-14 23:11:03 -07001323 if (mesg.event != pdev->dev.power.power_state.event
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001324 && (mesg.event & PM_EVENT_SLEEP)) {
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001325 rc = pmac_ide_do_suspend(pmif);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 if (rc == 0)
David Brownell8b4b8a22006-08-14 23:11:03 -07001327 pdev->dev.power.power_state = mesg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 }
1329
1330 return rc;
1331}
1332
1333static int
1334pmac_ide_pci_resume(struct pci_dev *pdev)
1335{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001336 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
1337 int rc = 0;
1338
Pavel Machekca078ba2005-09-03 15:56:57 -07001339 if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001340 rc = pmac_ide_do_resume(pmif);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 if (rc == 0)
Pavel Machek829ca9a2005-09-03 15:56:56 -07001342 pdev->dev.power.power_state = PMSG_ON;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 }
1344
1345 return rc;
1346}
1347
Jeff Mahoney5e655772005-07-06 15:44:41 -04001348static struct of_device_id pmac_ide_macio_match[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349{
1350 {
1351 .name = "IDE",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 },
1353 {
1354 .name = "ATA",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 },
1356 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 .type = "ide",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 },
1359 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 .type = "ata",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 },
1362 {},
1363};
1364
1365static struct macio_driver pmac_ide_macio_driver =
1366{
1367 .name = "ide-pmac",
1368 .match_table = pmac_ide_macio_match,
1369 .probe = pmac_ide_macio_attach,
1370 .suspend = pmac_ide_macio_suspend,
1371 .resume = pmac_ide_macio_resume,
1372};
1373
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +02001374static const struct pci_device_id pmac_ide_pci_match[] = {
1375 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA), 0 },
1376 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100), 0 },
1377 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100), 0 },
1378 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_SH_ATA), 0 },
1379 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA), 0 },
Benjamin Herrenschmidt71e4eda2007-10-06 18:52:27 +10001380 {},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381};
1382
1383static struct pci_driver pmac_ide_pci_driver = {
1384 .name = "ide-pmac",
1385 .id_table = pmac_ide_pci_match,
1386 .probe = pmac_ide_pci_attach,
1387 .suspend = pmac_ide_pci_suspend,
1388 .resume = pmac_ide_pci_resume,
1389};
1390MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
1391
Andrew Morton9e5755b2007-03-03 17:48:54 +01001392int __init pmac_ide_probe(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393{
Andrew Morton9e5755b2007-03-03 17:48:54 +01001394 int error;
1395
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +11001396 if (!machine_is(powermac))
Andrew Morton9e5755b2007-03-03 17:48:54 +01001397 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
1399#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
Andrew Morton9e5755b2007-03-03 17:48:54 +01001400 error = pci_register_driver(&pmac_ide_pci_driver);
1401 if (error)
1402 goto out;
1403 error = macio_register_driver(&pmac_ide_macio_driver);
1404 if (error) {
1405 pci_unregister_driver(&pmac_ide_pci_driver);
1406 goto out;
1407 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408#else
Andrew Morton9e5755b2007-03-03 17:48:54 +01001409 error = macio_register_driver(&pmac_ide_macio_driver);
1410 if (error)
1411 goto out;
1412 error = pci_register_driver(&pmac_ide_pci_driver);
1413 if (error) {
1414 macio_unregister_driver(&pmac_ide_macio_driver);
1415 goto out;
1416 }
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001417#endif
Andrew Morton9e5755b2007-03-03 17:48:54 +01001418out:
1419 return error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420}
1421
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422/*
1423 * pmac_ide_build_dmatable builds the DBDMA command list
1424 * for a transfer and sets the DBDMA channel to point to it.
1425 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001426static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
1428{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001429 ide_hwif_t *hwif = drive->hwif;
1430 pmac_ide_hwif_t *pmif =
1431 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 struct dbdma_cmd *table;
1433 int i, count = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1435 struct scatterlist *sg;
1436 int wr = (rq_data_dir(rq) == WRITE);
1437
1438 /* DMA table is already aligned */
1439 table = (struct dbdma_cmd *) pmif->dma_table_cpu;
1440
1441 /* Make sure DMA controller is stopped (necessary ?) */
1442 writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
1443 while (readl(&dma->status) & RUN)
1444 udelay(1);
1445
1446 hwif->sg_nents = i = ide_build_sglist(drive, rq);
1447
1448 if (!i)
1449 return 0;
1450
1451 /* Build DBDMA commands list */
1452 sg = hwif->sg_table;
1453 while (i && sg_dma_len(sg)) {
1454 u32 cur_addr;
1455 u32 cur_len;
1456
1457 cur_addr = sg_dma_address(sg);
1458 cur_len = sg_dma_len(sg);
1459
1460 if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
1461 if (pmif->broken_dma_warn == 0) {
Joe Perchesaca38a52007-11-27 21:35:55 +01001462 printk(KERN_WARNING "%s: DMA on non aligned address, "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 "switching to PIO on Ohare chipset\n", drive->name);
1464 pmif->broken_dma_warn = 1;
1465 }
1466 goto use_pio_instead;
1467 }
1468 while (cur_len) {
1469 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
1470
1471 if (count++ >= MAX_DCMDS) {
1472 printk(KERN_WARNING "%s: DMA table too small\n",
1473 drive->name);
1474 goto use_pio_instead;
1475 }
1476 st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
1477 st_le16(&table->req_count, tc);
1478 st_le32(&table->phy_addr, cur_addr);
1479 table->cmd_dep = 0;
1480 table->xfer_status = 0;
1481 table->res_count = 0;
1482 cur_addr += tc;
1483 cur_len -= tc;
1484 ++table;
1485 }
Jens Axboe55c16a72007-07-25 08:13:56 +02001486 sg = sg_next(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 i--;
1488 }
1489
1490 /* convert the last command to an input/output last command */
1491 if (count) {
1492 st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
1493 /* add the stop command to the end of the list */
1494 memset(table, 0, sizeof(struct dbdma_cmd));
1495 st_le16(&table->command, DBDMA_STOP);
1496 mb();
1497 writel(hwif->dmatable_dma, &dma->cmdptr);
1498 return 1;
1499 }
1500
1501 printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
Bartlomiej Zolnierkiewiczf6fb7862008-02-01 23:09:31 +01001502
1503use_pio_instead:
1504 ide_destroy_dmatable(drive);
1505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 return 0; /* revert to PIO for this request */
1507}
1508
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
1511 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
1512 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001513static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514pmac_ide_dma_setup(ide_drive_t *drive)
1515{
1516 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001517 pmac_ide_hwif_t *pmif =
1518 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 struct request *rq = HWGROUP(drive)->rq;
Bartlomiej Zolnierkiewicz9055ba32008-10-13 21:39:45 +02001520 u8 unit = drive->dn & 1, ata4 = (pmif->kind == controller_kl_ata4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 if (!pmac_ide_build_dmatable(drive, rq)) {
1523 ide_map_sg(drive, rq);
1524 return 1;
1525 }
1526
1527 /* Apple adds 60ns to wrDataSetup on reads */
1528 if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
1529 writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
1530 PMAC_IDE_REG(IDE_TIMING_CONFIG));
1531 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
1532 }
1533
1534 drive->waiting_for_dma = 1;
1535
1536 return 0;
1537}
1538
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001539static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
1541{
1542 /* issue cmd to drive */
1543 ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
1544}
1545
1546/*
1547 * Kick the DMA controller into life after the DMA command has been issued
1548 * to the drive.
1549 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001550static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551pmac_ide_dma_start(ide_drive_t *drive)
1552{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001553 ide_hwif_t *hwif = drive->hwif;
1554 pmac_ide_hwif_t *pmif =
1555 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556 volatile struct dbdma_regs __iomem *dma;
1557
1558 dma = pmif->dma_regs;
1559
1560 writel((RUN << 16) | RUN, &dma->control);
1561 /* Make sure it gets to the controller right now */
1562 (void)readl(&dma->control);
1563}
1564
1565/*
1566 * After a DMA transfer, make sure the controller is stopped
1567 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001568static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569pmac_ide_dma_end (ide_drive_t *drive)
1570{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001571 ide_hwif_t *hwif = drive->hwif;
1572 pmac_ide_hwif_t *pmif =
1573 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Bartlomiej Zolnierkiewicz9055ba32008-10-13 21:39:45 +02001574 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 u32 dstat;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
1577 drive->waiting_for_dma = 0;
1578 dstat = readl(&dma->status);
1579 writel(((RUN|WAKE|DEAD) << 16), &dma->control);
Bartlomiej Zolnierkiewiczf5e0b5e2008-10-13 21:39:45 +02001580
1581 ide_destroy_dmatable(drive);
1582
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
1584 * in theory, but with ATAPI decices doing buffer underruns, that would
1585 * cause us to disable DMA, which isn't what we want
1586 */
1587 return (dstat & (RUN|DEAD)) != RUN;
1588}
1589
1590/*
1591 * Check out that the interrupt we got was for us. We can't always know this
1592 * for sure with those Apple interfaces (well, we could on the recent ones but
1593 * that's not implemented yet), on the other hand, we don't have shared interrupts
1594 * so it's not really a problem
1595 */
Jon Loeligeraacaf9b2005-09-17 10:36:54 -05001596static int
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597pmac_ide_dma_test_irq (ide_drive_t *drive)
1598{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001599 ide_hwif_t *hwif = drive->hwif;
1600 pmac_ide_hwif_t *pmif =
1601 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Bartlomiej Zolnierkiewicz9055ba32008-10-13 21:39:45 +02001602 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603 unsigned long status, timeout;
1604
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 /* We have to things to deal with here:
1606 *
1607 * - The dbdma won't stop if the command was started
1608 * but completed with an error without transferring all
1609 * datas. This happens when bad blocks are met during
1610 * a multi-block transfer.
1611 *
1612 * - The dbdma fifo hasn't yet finished flushing to
1613 * to system memory when the disk interrupt occurs.
1614 *
1615 */
1616
1617 /* If ACTIVE is cleared, the STOP command have passed and
1618 * transfer is complete.
1619 */
1620 status = readl(&dma->status);
1621 if (!(status & ACTIVE))
1622 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
1624 /* If dbdma didn't execute the STOP command yet, the
1625 * active bit is still set. We consider that we aren't
1626 * sharing interrupts (which is hopefully the case with
1627 * those controllers) and so we just try to flush the
1628 * channel for pending data in the fifo
1629 */
1630 udelay(1);
1631 writel((FLUSH << 16) | FLUSH, &dma->control);
1632 timeout = 0;
1633 for (;;) {
1634 udelay(1);
1635 status = readl(&dma->status);
1636 if ((status & FLUSH) == 0)
1637 break;
1638 if (++timeout > 100) {
1639 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1640 timeout flushing channel\n", HWIF(drive)->index);
1641 break;
1642 }
1643 }
1644 return 1;
1645}
1646
Bartlomiej Zolnierkiewicz15ce9262008-01-26 20:13:03 +01001647static void pmac_ide_dma_host_set(ide_drive_t *drive, int on)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649}
1650
Sergei Shtylyov841d2a92007-07-09 23:17:54 +02001651static void
1652pmac_ide_dma_lost_irq (ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001654 ide_hwif_t *hwif = drive->hwif;
1655 pmac_ide_hwif_t *pmif =
1656 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Bartlomiej Zolnierkiewicz9055ba32008-10-13 21:39:45 +02001657 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1658 unsigned long status = readl(&dma->status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661}
1662
Bartlomiej Zolnierkiewiczf37afda2008-04-26 22:25:24 +02001663static const struct ide_dma_ops pmac_dma_ops = {
Bartlomiej Zolnierkiewicz5e37bdc2008-04-26 22:25:24 +02001664 .dma_host_set = pmac_ide_dma_host_set,
1665 .dma_setup = pmac_ide_dma_setup,
1666 .dma_exec_cmd = pmac_ide_dma_exec_cmd,
1667 .dma_start = pmac_ide_dma_start,
1668 .dma_end = pmac_ide_dma_end,
1669 .dma_test_irq = pmac_ide_dma_test_irq,
1670 .dma_timeout = ide_dma_timeout,
1671 .dma_lost_irq = pmac_ide_dma_lost_irq,
1672};
1673
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674/*
1675 * Allocate the data structures needed for using DMA with an interface
1676 * and fill the proper list of functions pointers
1677 */
Bartlomiej Zolnierkiewicz0d071922008-04-26 22:25:22 +02001678static int __devinit pmac_ide_init_dma(ide_hwif_t *hwif,
1679 const struct ide_port_info *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680{
Bartlomiej Zolnierkiewicz7b8797a2008-07-23 19:55:48 +02001681 pmac_ide_hwif_t *pmif =
1682 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +01001683 struct pci_dev *dev = to_pci_dev(hwif->dev);
1684
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 /* We won't need pci_dev if we switch to generic consistent
1686 * DMA routines ...
1687 */
Bartlomiej Zolnierkiewicz0d071922008-04-26 22:25:22 +02001688 if (dev == NULL || pmif->dma_regs == 0)
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001689 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 /*
1691 * Allocate space for the DBDMA commands.
1692 * The +2 is +1 for the stop command and +1 to allow for
1693 * aligning the start address to a multiple of 16 bytes.
1694 */
1695 pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +01001696 dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
1698 &hwif->dmatable_dma);
1699 if (pmif->dma_table_cpu == NULL) {
1700 printk(KERN_ERR "%s: unable to allocate DMA command list\n",
1701 hwif->name);
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001702 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 }
1704
Bartlomiej Zolnierkiewicz4f52a322008-01-26 20:13:08 +01001705 hwif->sg_max_nents = MAX_DCMDS;
1706
Bartlomiej Zolnierkiewiczc413b9b2008-02-02 19:56:31 +01001707 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708}
Bartlomiej Zolnierkiewiczade2daf2008-01-26 20:13:07 +01001709
1710module_init(pmac_ide_probe);
Adrian Bunkde9facb2008-04-02 21:22:03 +02001711
1712MODULE_LICENSE("GPL");