blob: 164c3c94067e81c162627e65584d8ebbaa20e8c4 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053043
Govindraj.Rb6126332010-09-27 20:20:49 +053044#include <plat/omap-serial.h>
45
Govindraj.R7c77c8d2012-04-03 19:12:34 +053046#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
47
48#define OMAP_UART_REV_42 0x0402
49#define OMAP_UART_REV_46 0x0406
50#define OMAP_UART_REV_52 0x0502
51#define OMAP_UART_REV_63 0x0603
52
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053053#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
54
Paul Walmsley0ba5f662012-01-25 19:50:36 -070055/* SCR register bitmasks */
56#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
57
58/* FCR register bitmasks */
59#define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
60#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
61
Govindraj.R7c77c8d2012-04-03 19:12:34 +053062/* MVR register bitmasks */
63#define OMAP_UART_MVR_SCHEME_SHIFT 30
64
65#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
66#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
67#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
68
69#define OMAP_UART_MVR_MAJ_MASK 0x700
70#define OMAP_UART_MVR_MAJ_SHIFT 8
71#define OMAP_UART_MVR_MIN_MASK 0x3f
72
Felipe Balbid37c6ce2012-09-06 15:45:39 +030073struct uart_omap_port {
74 struct uart_port port;
75 struct uart_omap_dma uart_dma;
76 struct device *dev;
77
78 unsigned char ier;
79 unsigned char lcr;
80 unsigned char mcr;
81 unsigned char fcr;
82 unsigned char efr;
83 unsigned char dll;
84 unsigned char dlh;
85 unsigned char mdr1;
86 unsigned char scr;
87
88 int use_dma;
89 /*
90 * Some bits in registers are cleared on a read, so they must
91 * be saved whenever the register is read but the bits will not
92 * be immediately processed.
93 */
94 unsigned int lsr_break_flag;
95 unsigned char msr_saved_flags;
96 char name[20];
97 unsigned long port_activity;
98 u32 context_loss_cnt;
99 u32 errata;
100 u8 wakeups_enabled;
101 unsigned int irq_pending:1;
102
103 struct pm_qos_request pm_qos_request;
104 u32 latency;
105 u32 calc_latency;
106 struct work_struct qos_work;
107};
108
109#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
110
Govindraj.Rb6126332010-09-27 20:20:49 +0530111static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
112
113/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530114static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530115
Govindraj.R2fd14962011-11-09 17:41:21 +0530116static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530117
118static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
119{
120 offset <<= up->port.regshift;
121 return readw(up->port.membase + offset);
122}
123
124static inline void serial_out(struct uart_omap_port *up, int offset, int value)
125{
126 offset <<= up->port.regshift;
127 writew(value, up->port.membase + offset);
128}
129
130static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
131{
132 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
133 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
134 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
135 serial_out(up, UART_FCR, 0);
136}
137
Felipe Balbie5b57c02012-08-23 13:32:42 +0300138static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
139{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300140 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300141
142 if (!pdata->get_context_loss_count)
143 return 0;
144
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300145 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300146}
147
148static void serial_omap_set_forceidle(struct uart_omap_port *up)
149{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300150 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300151
152 if (pdata->set_forceidle)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300153 pdata->set_forceidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300154}
155
156static void serial_omap_set_noidle(struct uart_omap_port *up)
157{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300158 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300159
160 if (pdata->set_noidle)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300161 pdata->set_noidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300162}
163
164static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
165{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300166 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300167
168 if (pdata->enable_wakeup)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300169 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300170}
171
Govindraj.Rb6126332010-09-27 20:20:49 +0530172/*
173 * serial_omap_get_divisor - calculate divisor value
174 * @port: uart port info
175 * @baud: baudrate for which divisor needs to be calculated.
176 *
177 * We have written our own function to get the divisor so as to support
178 * 13x mode. 3Mbps Baudrate as an different divisor.
179 * Reference OMAP TRM Chapter 17:
180 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
181 * referring to oversampling - divisor value
182 * baudrate 460,800 to 3,686,400 all have divisor 13
183 * except 3,000,000 which has divisor value 16
184 */
185static unsigned int
186serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
187{
188 unsigned int divisor;
189
190 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
191 divisor = 13;
192 else
193 divisor = 16;
194 return port->uartclk/(baud * divisor);
195}
196
Govindraj.Rb6126332010-09-27 20:20:49 +0530197static void serial_omap_enable_ms(struct uart_port *port)
198{
Felipe Balbic990f352012-08-23 13:32:41 +0300199 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530200
Rajendra Nayakba774332011-12-14 17:25:43 +0530201 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530202
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300203 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530204 up->ier |= UART_IER_MSI;
205 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300206 pm_runtime_mark_last_busy(up->dev);
207 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530208}
209
210static void serial_omap_stop_tx(struct uart_port *port)
211{
Felipe Balbic990f352012-08-23 13:32:41 +0300212 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530213
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300214 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530215 if (up->ier & UART_IER_THRI) {
216 up->ier &= ~UART_IER_THRI;
217 serial_out(up, UART_IER, up->ier);
218 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530219
Felipe Balbi49457432012-09-06 15:45:21 +0300220 serial_omap_set_forceidle(up);
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700221
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300222 pm_runtime_mark_last_busy(up->dev);
223 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530224}
225
226static void serial_omap_stop_rx(struct uart_port *port)
227{
Felipe Balbic990f352012-08-23 13:32:41 +0300228 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530229
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300230 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530231 up->ier &= ~UART_IER_RLSI;
232 up->port.read_status_mask &= ~UART_LSR_DR;
233 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300234 pm_runtime_mark_last_busy(up->dev);
235 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530236}
237
Felipe Balbibf63a082012-09-06 15:45:25 +0300238static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530239{
240 struct circ_buf *xmit = &up->port.state->xmit;
241 int count;
242
Felipe Balbibf63a082012-09-06 15:45:25 +0300243 if (!(lsr & UART_LSR_THRE))
244 return;
245
Govindraj.Rb6126332010-09-27 20:20:49 +0530246 if (up->port.x_char) {
247 serial_out(up, UART_TX, up->port.x_char);
248 up->port.icount.tx++;
249 up->port.x_char = 0;
250 return;
251 }
252 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
253 serial_omap_stop_tx(&up->port);
254 return;
255 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800256 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530257 do {
258 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
259 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
260 up->port.icount.tx++;
261 if (uart_circ_empty(xmit))
262 break;
263 } while (--count > 0);
264
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300265 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
266 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530267 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300268 spin_lock(&up->port.lock);
269 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530270
271 if (uart_circ_empty(xmit))
272 serial_omap_stop_tx(&up->port);
273}
274
275static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
276{
277 if (!(up->ier & UART_IER_THRI)) {
278 up->ier |= UART_IER_THRI;
279 serial_out(up, UART_IER, up->ier);
280 }
281}
282
283static void serial_omap_start_tx(struct uart_port *port)
284{
Felipe Balbic990f352012-08-23 13:32:41 +0300285 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530286
Felipe Balbi49457432012-09-06 15:45:21 +0300287 pm_runtime_get_sync(up->dev);
288 serial_omap_enable_ier_thri(up);
289 serial_omap_set_noidle(up);
290 pm_runtime_mark_last_busy(up->dev);
291 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530292}
293
294static unsigned int check_modem_status(struct uart_omap_port *up)
295{
296 unsigned int status;
297
298 status = serial_in(up, UART_MSR);
299 status |= up->msr_saved_flags;
300 up->msr_saved_flags = 0;
301 if ((status & UART_MSR_ANY_DELTA) == 0)
302 return status;
303
304 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
305 up->port.state != NULL) {
306 if (status & UART_MSR_TERI)
307 up->port.icount.rng++;
308 if (status & UART_MSR_DDSR)
309 up->port.icount.dsr++;
310 if (status & UART_MSR_DDCD)
311 uart_handle_dcd_change
312 (&up->port, status & UART_MSR_DCD);
313 if (status & UART_MSR_DCTS)
314 uart_handle_cts_change
315 (&up->port, status & UART_MSR_CTS);
316 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
317 }
318
319 return status;
320}
321
Felipe Balbi72256cb2012-09-06 15:45:24 +0300322static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
323{
324 unsigned int flag;
325
326 up->port.icount.rx++;
327 flag = TTY_NORMAL;
328
329 if (lsr & UART_LSR_BI) {
330 flag = TTY_BREAK;
331 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
332 up->port.icount.brk++;
333 /*
334 * We do the SysRQ and SAK checking
335 * here because otherwise the break
336 * may get masked by ignore_status_mask
337 * or read_status_mask.
338 */
339 if (uart_handle_break(&up->port))
340 return;
341
342 }
343
344 if (lsr & UART_LSR_PE) {
345 flag = TTY_PARITY;
346 up->port.icount.parity++;
347 }
348
349 if (lsr & UART_LSR_FE) {
350 flag = TTY_FRAME;
351 up->port.icount.frame++;
352 }
353
354 if (lsr & UART_LSR_OE)
355 up->port.icount.overrun++;
356
357#ifdef CONFIG_SERIAL_OMAP_CONSOLE
358 if (up->port.line == up->port.cons->index) {
359 /* Recover the break flag from console xmit */
360 lsr |= up->lsr_break_flag;
361 }
362#endif
363 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
364}
365
366static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
367{
368 unsigned char ch = 0;
369 unsigned int flag;
370
371 if (!(lsr & UART_LSR_DR))
372 return;
373
374 ch = serial_in(up, UART_RX);
375 flag = TTY_NORMAL;
376 up->port.icount.rx++;
377
378 if (uart_handle_sysrq_char(&up->port, ch))
379 return;
380
381 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
382}
383
Govindraj.Rb6126332010-09-27 20:20:49 +0530384/**
385 * serial_omap_irq() - This handles the interrupt from one port
386 * @irq: uart port irq number
387 * @dev_id: uart port info
388 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300389static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530390{
391 struct uart_omap_port *up = dev_id;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300392 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rb6126332010-09-27 20:20:49 +0530393 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300394 unsigned int type;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300395 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300396 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530397
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300398 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300399 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300400
Felipe Balbi72256cb2012-09-06 15:45:24 +0300401 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300402 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300403 if (iir & UART_IIR_NO_INT)
404 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530405
Felipe Balbi72256cb2012-09-06 15:45:24 +0300406 ret = IRQ_HANDLED;
407 lsr = serial_in(up, UART_LSR);
408
409 /* extract IRQ type from IIR register */
410 type = iir & 0x3e;
411
412 switch (type) {
413 case UART_IIR_MSI:
414 check_modem_status(up);
415 break;
416 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300417 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300418 break;
419 case UART_IIR_RX_TIMEOUT:
420 /* FALLTHROUGH */
421 case UART_IIR_RDI:
422 serial_omap_rdi(up, lsr);
423 break;
424 case UART_IIR_RLSI:
425 serial_omap_rlsi(up, lsr);
426 break;
427 case UART_IIR_CTS_RTS_DSR:
428 /* simply try again */
429 break;
430 case UART_IIR_XOFF:
431 /* FALLTHROUGH */
432 default:
433 break;
434 }
435 } while (!(iir & UART_IIR_NO_INT) && max_count--);
436
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300437 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300438
439 tty_flip_buffer_push(tty);
440
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300441 pm_runtime_mark_last_busy(up->dev);
442 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530443 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300444
445 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530446}
447
448static unsigned int serial_omap_tx_empty(struct uart_port *port)
449{
Felipe Balbic990f352012-08-23 13:32:41 +0300450 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530451 unsigned long flags = 0;
452 unsigned int ret = 0;
453
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300454 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530455 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530456 spin_lock_irqsave(&up->port.lock, flags);
457 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
458 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300459 pm_runtime_mark_last_busy(up->dev);
460 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530461 return ret;
462}
463
464static unsigned int serial_omap_get_mctrl(struct uart_port *port)
465{
Felipe Balbic990f352012-08-23 13:32:41 +0300466 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530467 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530468 unsigned int ret = 0;
469
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300470 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530471 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300472 pm_runtime_mark_last_busy(up->dev);
473 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530474
Rajendra Nayakba774332011-12-14 17:25:43 +0530475 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530476
477 if (status & UART_MSR_DCD)
478 ret |= TIOCM_CAR;
479 if (status & UART_MSR_RI)
480 ret |= TIOCM_RNG;
481 if (status & UART_MSR_DSR)
482 ret |= TIOCM_DSR;
483 if (status & UART_MSR_CTS)
484 ret |= TIOCM_CTS;
485 return ret;
486}
487
488static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
489{
Felipe Balbic990f352012-08-23 13:32:41 +0300490 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530491 unsigned char mcr = 0;
492
Rajendra Nayakba774332011-12-14 17:25:43 +0530493 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530494 if (mctrl & TIOCM_RTS)
495 mcr |= UART_MCR_RTS;
496 if (mctrl & TIOCM_DTR)
497 mcr |= UART_MCR_DTR;
498 if (mctrl & TIOCM_OUT1)
499 mcr |= UART_MCR_OUT1;
500 if (mctrl & TIOCM_OUT2)
501 mcr |= UART_MCR_OUT2;
502 if (mctrl & TIOCM_LOOP)
503 mcr |= UART_MCR_LOOP;
504
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300505 pm_runtime_get_sync(up->dev);
Govindraj.Rc538d202011-11-07 18:57:03 +0530506 up->mcr = serial_in(up, UART_MCR);
507 up->mcr |= mcr;
508 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300509 pm_runtime_mark_last_busy(up->dev);
510 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000511
512 if (gpio_is_valid(up->DTR_gpio) &&
513 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
514 up->DTR_active = !up->DTR_active;
515 if (gpio_cansleep(up->DTR_gpio))
516 schedule_work(&up->qos_work);
517 else
518 gpio_set_value(up->DTR_gpio,
519 up->DTR_active != up->DTR_inverted);
520 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530521}
522
523static void serial_omap_break_ctl(struct uart_port *port, int break_state)
524{
Felipe Balbic990f352012-08-23 13:32:41 +0300525 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530526 unsigned long flags = 0;
527
Rajendra Nayakba774332011-12-14 17:25:43 +0530528 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300529 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530530 spin_lock_irqsave(&up->port.lock, flags);
531 if (break_state == -1)
532 up->lcr |= UART_LCR_SBC;
533 else
534 up->lcr &= ~UART_LCR_SBC;
535 serial_out(up, UART_LCR, up->lcr);
536 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300537 pm_runtime_mark_last_busy(up->dev);
538 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530539}
540
541static int serial_omap_startup(struct uart_port *port)
542{
Felipe Balbic990f352012-08-23 13:32:41 +0300543 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530544 unsigned long flags = 0;
545 int retval;
546
547 /*
548 * Allocate the IRQ
549 */
550 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
551 up->name, up);
552 if (retval)
553 return retval;
554
Rajendra Nayakba774332011-12-14 17:25:43 +0530555 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530556
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300557 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530558 /*
559 * Clear the FIFO buffers and disable them.
560 * (they will be reenabled in set_termios())
561 */
562 serial_omap_clear_fifos(up);
563 /* For Hardware flow control */
564 serial_out(up, UART_MCR, UART_MCR_RTS);
565
566 /*
567 * Clear the interrupt registers.
568 */
569 (void) serial_in(up, UART_LSR);
570 if (serial_in(up, UART_LSR) & UART_LSR_DR)
571 (void) serial_in(up, UART_RX);
572 (void) serial_in(up, UART_IIR);
573 (void) serial_in(up, UART_MSR);
574
575 /*
576 * Now, initialize the UART
577 */
578 serial_out(up, UART_LCR, UART_LCR_WLEN8);
579 spin_lock_irqsave(&up->port.lock, flags);
580 /*
581 * Most PC uarts need OUT2 raised to enable interrupts.
582 */
583 up->port.mctrl |= TIOCM_OUT2;
584 serial_omap_set_mctrl(&up->port, up->port.mctrl);
585 spin_unlock_irqrestore(&up->port.lock, flags);
586
587 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530588 /*
589 * Finally, enable interrupts. Note: Modem status interrupts
590 * are set via set_termios(), which will be occurring imminently
591 * anyway, so we don't enable them here.
592 */
593 up->ier = UART_IER_RLSI | UART_IER_RDI;
594 serial_out(up, UART_IER, up->ier);
595
Jarkko Nikula78841462011-01-24 17:51:22 +0200596 /* Enable module level wake up */
597 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
598
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300599 pm_runtime_mark_last_busy(up->dev);
600 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530601 up->port_activity = jiffies;
602 return 0;
603}
604
605static void serial_omap_shutdown(struct uart_port *port)
606{
Felipe Balbic990f352012-08-23 13:32:41 +0300607 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530608 unsigned long flags = 0;
609
Rajendra Nayakba774332011-12-14 17:25:43 +0530610 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530611
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300612 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530613 /*
614 * Disable interrupts from this port
615 */
616 up->ier = 0;
617 serial_out(up, UART_IER, 0);
618
619 spin_lock_irqsave(&up->port.lock, flags);
620 up->port.mctrl &= ~TIOCM_OUT2;
621 serial_omap_set_mctrl(&up->port, up->port.mctrl);
622 spin_unlock_irqrestore(&up->port.lock, flags);
623
624 /*
625 * Disable break condition and FIFOs
626 */
627 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
628 serial_omap_clear_fifos(up);
629
630 /*
631 * Read data port to reset things, and then free the irq
632 */
633 if (serial_in(up, UART_LSR) & UART_LSR_DR)
634 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530635
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300636 pm_runtime_mark_last_busy(up->dev);
637 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530638 free_irq(up->port.irq, up);
639}
640
641static inline void
642serial_omap_configure_xonxoff
643 (struct uart_omap_port *up, struct ktermios *termios)
644{
Govindraj.Rb6126332010-09-27 20:20:49 +0530645 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800646 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530647 up->efr = serial_in(up, UART_EFR);
648 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
649
650 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
651 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
652
653 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530654 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530655
656 /*
657 * IXON Flag:
Vikram Pandita957ee722012-09-06 15:45:37 +0300658 * Flow control for OMAP.TX
659 * OMAP.RX should listen for XON/XOFF
Govindraj.Rb6126332010-09-27 20:20:49 +0530660 */
661 if (termios->c_iflag & IXON)
Vikram Pandita957ee722012-09-06 15:45:37 +0300662 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530663
664 /*
665 * IXOFF Flag:
Vikram Pandita957ee722012-09-06 15:45:37 +0300666 * Flow control for OMAP.RX
667 * OMAP.TX should send XON/XOFF
Govindraj.Rb6126332010-09-27 20:20:49 +0530668 */
669 if (termios->c_iflag & IXOFF)
Vikram Pandita957ee722012-09-06 15:45:37 +0300670 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530671
672 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800673 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530674
675 up->mcr = serial_in(up, UART_MCR);
676
677 /*
678 * IXANY Flag:
679 * Enable any character to restart output.
680 * Operation resumes after receiving any
681 * character after recognition of the XOFF character
682 */
683 if (termios->c_iflag & IXANY)
684 up->mcr |= UART_MCR_XONANY;
685
686 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800687 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530688 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
689 /* Enable special char function UARTi.EFR_REG[5] and
690 * load the new software flow control mode IXON or IXOFF
691 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
692 */
Govindraj.Rc538d202011-11-07 18:57:03 +0530693 serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800694 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530695
696 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
697 serial_out(up, UART_LCR, up->lcr);
698}
699
Govindraj.R2fd14962011-11-09 17:41:21 +0530700static void serial_omap_uart_qos_work(struct work_struct *work)
701{
702 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
703 qos_work);
704
705 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000706 if (gpio_is_valid(up->DTR_gpio))
707 gpio_set_value_cansleep(up->DTR_gpio,
708 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530709}
710
Govindraj.Rb6126332010-09-27 20:20:49 +0530711static void
712serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
713 struct ktermios *old)
714{
Felipe Balbic990f352012-08-23 13:32:41 +0300715 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530716 unsigned char cval = 0;
717 unsigned char efr = 0;
718 unsigned long flags = 0;
719 unsigned int baud, quot;
720
721 switch (termios->c_cflag & CSIZE) {
722 case CS5:
723 cval = UART_LCR_WLEN5;
724 break;
725 case CS6:
726 cval = UART_LCR_WLEN6;
727 break;
728 case CS7:
729 cval = UART_LCR_WLEN7;
730 break;
731 default:
732 case CS8:
733 cval = UART_LCR_WLEN8;
734 break;
735 }
736
737 if (termios->c_cflag & CSTOPB)
738 cval |= UART_LCR_STOP;
739 if (termios->c_cflag & PARENB)
740 cval |= UART_LCR_PARITY;
741 if (!(termios->c_cflag & PARODD))
742 cval |= UART_LCR_EPAR;
743
744 /*
745 * Ask the core to calculate the divisor for us.
746 */
747
748 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
749 quot = serial_omap_get_divisor(port, baud);
750
Govindraj.R2fd14962011-11-09 17:41:21 +0530751 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700752 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530753 up->latency = up->calc_latency;
754 schedule_work(&up->qos_work);
755
Govindraj.Rc538d202011-11-07 18:57:03 +0530756 up->dll = quot & 0xff;
757 up->dlh = quot >> 8;
758 up->mdr1 = UART_OMAP_MDR1_DISABLE;
759
Govindraj.Rb6126332010-09-27 20:20:49 +0530760 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
761 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530762
763 /*
764 * Ok, we're now changing the port state. Do it with
765 * interrupts disabled.
766 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300767 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530768 spin_lock_irqsave(&up->port.lock, flags);
769
770 /*
771 * Update the per-port timeout.
772 */
773 uart_update_timeout(port, termios->c_cflag, baud);
774
775 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
776 if (termios->c_iflag & INPCK)
777 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
778 if (termios->c_iflag & (BRKINT | PARMRK))
779 up->port.read_status_mask |= UART_LSR_BI;
780
781 /*
782 * Characters to ignore
783 */
784 up->port.ignore_status_mask = 0;
785 if (termios->c_iflag & IGNPAR)
786 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
787 if (termios->c_iflag & IGNBRK) {
788 up->port.ignore_status_mask |= UART_LSR_BI;
789 /*
790 * If we're ignoring parity and break indicators,
791 * ignore overruns too (for real raw support).
792 */
793 if (termios->c_iflag & IGNPAR)
794 up->port.ignore_status_mask |= UART_LSR_OE;
795 }
796
797 /*
798 * ignore all characters if CREAD is not set
799 */
800 if ((termios->c_cflag & CREAD) == 0)
801 up->port.ignore_status_mask |= UART_LSR_DR;
802
803 /*
804 * Modem status interrupts
805 */
806 up->ier &= ~UART_IER_MSI;
807 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
808 up->ier |= UART_IER_MSI;
809 serial_out(up, UART_IER, up->ier);
810 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530811 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530812 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530813
814 /* FIFOs and DMA Settings */
815
816 /* FCR can be changed only when the
817 * baud clock is not running
818 * DLL_REG and DLH_REG set to 0.
819 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800820 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530821 serial_out(up, UART_DLL, 0);
822 serial_out(up, UART_DLM, 0);
823 serial_out(up, UART_LCR, 0);
824
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800825 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530826
827 up->efr = serial_in(up, UART_EFR);
828 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
829
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800830 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530831 up->mcr = serial_in(up, UART_MCR);
832 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
833 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700834
835 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700836
Felipe Balbi49457432012-09-06 15:45:21 +0300837 /* Set receive FIFO threshold to 1 byte */
838 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
839 up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800840
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700841 serial_out(up, UART_FCR, up->fcr);
842 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
843
Govindraj.Rc538d202011-11-07 18:57:03 +0530844 serial_out(up, UART_OMAP_SCR, up->scr);
845
Govindraj.Rb6126332010-09-27 20:20:49 +0530846 serial_out(up, UART_EFR, up->efr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800847 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530848 serial_out(up, UART_MCR, up->mcr);
849
850 /* Protocol, Baud Rate, and Interrupt Settings */
851
Govindraj.R94734742011-11-07 19:00:33 +0530852 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
853 serial_omap_mdr1_errataset(up, up->mdr1);
854 else
855 serial_out(up, UART_OMAP_MDR1, up->mdr1);
856
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800857 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530858
859 up->efr = serial_in(up, UART_EFR);
860 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
861
862 serial_out(up, UART_LCR, 0);
863 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800864 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530865
Govindraj.Rc538d202011-11-07 18:57:03 +0530866 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
867 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530868
869 serial_out(up, UART_LCR, 0);
870 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800871 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530872
873 serial_out(up, UART_EFR, up->efr);
874 serial_out(up, UART_LCR, cval);
875
876 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530877 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530878 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530879 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
880
Govindraj.R94734742011-11-07 19:00:33 +0530881 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
882 serial_omap_mdr1_errataset(up, up->mdr1);
883 else
884 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530885
886 /* Hardware Flow Control Configuration */
887
888 if (termios->c_cflag & CRTSCTS) {
889 efr |= (UART_EFR_CTS | UART_EFR_RTS);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800890 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530891
892 up->mcr = serial_in(up, UART_MCR);
893 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
894
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800895 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530896 up->efr = serial_in(up, UART_EFR);
897 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
898
899 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
900 serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800901 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530902 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
903 serial_out(up, UART_LCR, cval);
904 }
905
906 serial_omap_set_mctrl(&up->port, up->port.mctrl);
907 /* Software Flow Control Configuration */
Nick Pellyb280a972011-07-15 13:53:08 -0700908 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530909
910 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300911 pm_runtime_mark_last_busy(up->dev);
912 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530913 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530914}
915
Felipe Balbi9727faf2012-09-06 15:45:35 +0300916static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
917{
918 struct uart_omap_port *up = to_uart_omap_port(port);
919
920 serial_omap_enable_wakeup(up, state);
921
922 return 0;
923}
924
Govindraj.Rb6126332010-09-27 20:20:49 +0530925static void
926serial_omap_pm(struct uart_port *port, unsigned int state,
927 unsigned int oldstate)
928{
Felipe Balbic990f352012-08-23 13:32:41 +0300929 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530930 unsigned char efr;
931
Rajendra Nayakba774332011-12-14 17:25:43 +0530932 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530933
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300934 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800935 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530936 efr = serial_in(up, UART_EFR);
937 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
938 serial_out(up, UART_LCR, 0);
939
940 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800941 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530942 serial_out(up, UART_EFR, efr);
943 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530944
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300945 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530946 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300947 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530948 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300949 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530950 }
951
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300952 pm_runtime_mark_last_busy(up->dev);
953 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530954}
955
956static void serial_omap_release_port(struct uart_port *port)
957{
958 dev_dbg(port->dev, "serial_omap_release_port+\n");
959}
960
961static int serial_omap_request_port(struct uart_port *port)
962{
963 dev_dbg(port->dev, "serial_omap_request_port+\n");
964 return 0;
965}
966
967static void serial_omap_config_port(struct uart_port *port, int flags)
968{
Felipe Balbic990f352012-08-23 13:32:41 +0300969 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530970
971 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +0530972 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530973 up->port.type = PORT_OMAP;
974}
975
976static int
977serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
978{
979 /* we don't want the core code to modify any port params */
980 dev_dbg(port->dev, "serial_omap_verify_port+\n");
981 return -EINVAL;
982}
983
984static const char *
985serial_omap_type(struct uart_port *port)
986{
Felipe Balbic990f352012-08-23 13:32:41 +0300987 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530988
Rajendra Nayakba774332011-12-14 17:25:43 +0530989 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530990 return up->name;
991}
992
Govindraj.Rb6126332010-09-27 20:20:49 +0530993#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
994
995static inline void wait_for_xmitr(struct uart_omap_port *up)
996{
997 unsigned int status, tmout = 10000;
998
999 /* Wait up to 10ms for the character(s) to be sent. */
1000 do {
1001 status = serial_in(up, UART_LSR);
1002
1003 if (status & UART_LSR_BI)
1004 up->lsr_break_flag = UART_LSR_BI;
1005
1006 if (--tmout == 0)
1007 break;
1008 udelay(1);
1009 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1010
1011 /* Wait up to 1s for flow control if necessary */
1012 if (up->port.flags & UPF_CONS_FLOW) {
1013 tmout = 1000000;
1014 for (tmout = 1000000; tmout; tmout--) {
1015 unsigned int msr = serial_in(up, UART_MSR);
1016
1017 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1018 if (msr & UART_MSR_CTS)
1019 break;
1020
1021 udelay(1);
1022 }
1023 }
1024}
1025
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001026#ifdef CONFIG_CONSOLE_POLL
1027
1028static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1029{
Felipe Balbic990f352012-08-23 13:32:41 +03001030 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301031
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001032 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001033 wait_for_xmitr(up);
1034 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001035 pm_runtime_mark_last_busy(up->dev);
1036 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001037}
1038
1039static int serial_omap_poll_get_char(struct uart_port *port)
1040{
Felipe Balbic990f352012-08-23 13:32:41 +03001041 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301042 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001043
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001044 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301045 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001046 if (!(status & UART_LSR_DR)) {
1047 status = NO_POLL_CHAR;
1048 goto out;
1049 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001050
Govindraj.Rfcdca752011-02-28 18:12:23 +05301051 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001052
1053out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001054 pm_runtime_mark_last_busy(up->dev);
1055 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001056
Govindraj.Rfcdca752011-02-28 18:12:23 +05301057 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001058}
1059
1060#endif /* CONFIG_CONSOLE_POLL */
1061
1062#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1063
1064static struct uart_omap_port *serial_omap_console_ports[4];
1065
1066static struct uart_driver serial_omap_reg;
1067
Govindraj.Rb6126332010-09-27 20:20:49 +05301068static void serial_omap_console_putchar(struct uart_port *port, int ch)
1069{
Felipe Balbic990f352012-08-23 13:32:41 +03001070 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301071
1072 wait_for_xmitr(up);
1073 serial_out(up, UART_TX, ch);
1074}
1075
1076static void
1077serial_omap_console_write(struct console *co, const char *s,
1078 unsigned int count)
1079{
1080 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1081 unsigned long flags;
1082 unsigned int ier;
1083 int locked = 1;
1084
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001085 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301086
Govindraj.Rb6126332010-09-27 20:20:49 +05301087 local_irq_save(flags);
1088 if (up->port.sysrq)
1089 locked = 0;
1090 else if (oops_in_progress)
1091 locked = spin_trylock(&up->port.lock);
1092 else
1093 spin_lock(&up->port.lock);
1094
1095 /*
1096 * First save the IER then disable the interrupts
1097 */
1098 ier = serial_in(up, UART_IER);
1099 serial_out(up, UART_IER, 0);
1100
1101 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1102
1103 /*
1104 * Finally, wait for transmitter to become empty
1105 * and restore the IER
1106 */
1107 wait_for_xmitr(up);
1108 serial_out(up, UART_IER, ier);
1109 /*
1110 * The receive handling will happen properly because the
1111 * receive ready bit will still be set; it is not cleared
1112 * on read. However, modem control will not, we must
1113 * call it if we have saved something in the saved flags
1114 * while processing with interrupts off.
1115 */
1116 if (up->msr_saved_flags)
1117 check_modem_status(up);
1118
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001119 pm_runtime_mark_last_busy(up->dev);
1120 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301121 if (locked)
1122 spin_unlock(&up->port.lock);
1123 local_irq_restore(flags);
1124}
1125
1126static int __init
1127serial_omap_console_setup(struct console *co, char *options)
1128{
1129 struct uart_omap_port *up;
1130 int baud = 115200;
1131 int bits = 8;
1132 int parity = 'n';
1133 int flow = 'n';
1134
1135 if (serial_omap_console_ports[co->index] == NULL)
1136 return -ENODEV;
1137 up = serial_omap_console_ports[co->index];
1138
1139 if (options)
1140 uart_parse_options(options, &baud, &parity, &bits, &flow);
1141
1142 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1143}
1144
1145static struct console serial_omap_console = {
1146 .name = OMAP_SERIAL_NAME,
1147 .write = serial_omap_console_write,
1148 .device = uart_console_device,
1149 .setup = serial_omap_console_setup,
1150 .flags = CON_PRINTBUFFER,
1151 .index = -1,
1152 .data = &serial_omap_reg,
1153};
1154
1155static void serial_omap_add_console_port(struct uart_omap_port *up)
1156{
Rajendra Nayakba774332011-12-14 17:25:43 +05301157 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301158}
1159
1160#define OMAP_CONSOLE (&serial_omap_console)
1161
1162#else
1163
1164#define OMAP_CONSOLE NULL
1165
1166static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1167{}
1168
1169#endif
1170
1171static struct uart_ops serial_omap_pops = {
1172 .tx_empty = serial_omap_tx_empty,
1173 .set_mctrl = serial_omap_set_mctrl,
1174 .get_mctrl = serial_omap_get_mctrl,
1175 .stop_tx = serial_omap_stop_tx,
1176 .start_tx = serial_omap_start_tx,
1177 .stop_rx = serial_omap_stop_rx,
1178 .enable_ms = serial_omap_enable_ms,
1179 .break_ctl = serial_omap_break_ctl,
1180 .startup = serial_omap_startup,
1181 .shutdown = serial_omap_shutdown,
1182 .set_termios = serial_omap_set_termios,
1183 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001184 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301185 .type = serial_omap_type,
1186 .release_port = serial_omap_release_port,
1187 .request_port = serial_omap_request_port,
1188 .config_port = serial_omap_config_port,
1189 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001190#ifdef CONFIG_CONSOLE_POLL
1191 .poll_put_char = serial_omap_poll_put_char,
1192 .poll_get_char = serial_omap_poll_get_char,
1193#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301194};
1195
1196static struct uart_driver serial_omap_reg = {
1197 .owner = THIS_MODULE,
1198 .driver_name = "OMAP-SERIAL",
1199 .dev_name = OMAP_SERIAL_NAME,
1200 .nr = OMAP_MAX_HSUART_PORTS,
1201 .cons = OMAP_CONSOLE,
1202};
1203
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301204#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301205static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301206{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301207 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301208
Govindraj.R2fd14962011-11-09 17:41:21 +05301209 if (up) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301210 uart_suspend_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301211 flush_work_sync(&up->qos_work);
1212 }
1213
Govindraj.Rb6126332010-09-27 20:20:49 +05301214 return 0;
1215}
1216
Govindraj.Rfcdca752011-02-28 18:12:23 +05301217static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301218{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301219 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301220
1221 if (up)
1222 uart_resume_port(&serial_omap_reg, &up->port);
1223 return 0;
1224}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301225#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301226
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001227static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301228{
1229 u32 mvr, scheme;
1230 u16 revision, major, minor;
1231
1232 mvr = serial_in(up, UART_OMAP_MVER);
1233
1234 /* Check revision register scheme */
1235 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1236
1237 switch (scheme) {
1238 case 0: /* Legacy Scheme: OMAP2/3 */
1239 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1240 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1241 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1242 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1243 break;
1244 case 1:
1245 /* New Scheme: OMAP4+ */
1246 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1247 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1248 OMAP_UART_MVR_MAJ_SHIFT;
1249 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1250 break;
1251 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001252 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301253 "Unknown %s revision, defaulting to highest\n",
1254 up->name);
1255 /* highest possible revision */
1256 major = 0xff;
1257 minor = 0xff;
1258 }
1259
1260 /* normalize revision for the driver */
1261 revision = UART_BUILD_REVISION(major, minor);
1262
1263 switch (revision) {
1264 case OMAP_UART_REV_46:
1265 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1266 UART_ERRATA_i291_DMA_FORCEIDLE);
1267 break;
1268 case OMAP_UART_REV_52:
1269 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1270 UART_ERRATA_i291_DMA_FORCEIDLE);
1271 break;
1272 case OMAP_UART_REV_63:
1273 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1274 break;
1275 default:
1276 break;
1277 }
1278}
1279
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001280static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301281{
1282 struct omap_uart_port_info *omap_up_info;
1283
1284 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1285 if (!omap_up_info)
1286 return NULL; /* out of memory */
1287
1288 of_property_read_u32(dev->of_node, "clock-frequency",
1289 &omap_up_info->uartclk);
1290 return omap_up_info;
1291}
1292
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001293static int __devinit serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301294{
1295 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001296 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301297 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001298 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301299
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301300 if (pdev->dev.of_node)
1301 omap_up_info = of_get_uart_port_info(&pdev->dev);
1302
Govindraj.Rb6126332010-09-27 20:20:49 +05301303 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1304 if (!mem) {
1305 dev_err(&pdev->dev, "no mem resource?\n");
1306 return -ENODEV;
1307 }
1308
1309 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1310 if (!irq) {
1311 dev_err(&pdev->dev, "no irq resource?\n");
1312 return -ENODEV;
1313 }
1314
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301315 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001316 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301317 dev_err(&pdev->dev, "memory region already claimed\n");
1318 return -EBUSY;
1319 }
1320
NeilBrown9574f362012-07-30 10:30:26 +10001321 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1322 omap_up_info->DTR_present) {
1323 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1324 if (ret < 0)
1325 return ret;
1326 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1327 omap_up_info->DTR_inverted);
1328 if (ret < 0)
1329 return ret;
1330 }
1331
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301332 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1333 if (!up)
1334 return -ENOMEM;
1335
NeilBrown9574f362012-07-30 10:30:26 +10001336 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1337 omap_up_info->DTR_present) {
1338 up->DTR_gpio = omap_up_info->DTR_gpio;
1339 up->DTR_inverted = omap_up_info->DTR_inverted;
1340 } else
1341 up->DTR_gpio = -EINVAL;
1342 up->DTR_active = 0;
1343
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001344 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301345 up->port.dev = &pdev->dev;
1346 up->port.type = PORT_OMAP;
1347 up->port.iotype = UPIO_MEM;
1348 up->port.irq = irq->start;
1349
1350 up->port.regshift = 2;
1351 up->port.fifosize = 64;
1352 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301353
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301354 if (pdev->dev.of_node)
1355 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1356 else
1357 up->port.line = pdev->id;
1358
1359 if (up->port.line < 0) {
1360 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1361 up->port.line);
1362 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301363 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301364 }
1365
1366 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301367 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301368 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1369 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301370 if (!up->port.membase) {
1371 dev_err(&pdev->dev, "can't ioremap UART\n");
1372 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301373 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301374 }
1375
Govindraj.Rb6126332010-09-27 20:20:49 +05301376 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301377 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301378 if (!up->port.uartclk) {
1379 up->port.uartclk = DEFAULT_CLK_SPEED;
1380 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1381 "%d\n", DEFAULT_CLK_SPEED);
1382 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301383
Govindraj.R2fd14962011-11-09 17:41:21 +05301384 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1385 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1386 pm_qos_add_request(&up->pm_qos_request,
1387 PM_QOS_CPU_DMA_LATENCY, up->latency);
1388 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1389 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1390
Felipe Balbi93220dc2012-09-06 15:45:27 +03001391 platform_set_drvdata(pdev, up);
Ruchika Kharwar856e35b2012-09-06 15:45:31 +03001392 pm_runtime_enable(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301393 pm_runtime_use_autosuspend(&pdev->dev);
1394 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301395 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301396
1397 pm_runtime_irq_safe(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301398 pm_runtime_get_sync(&pdev->dev);
1399
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301400 omap_serial_fill_features_erratas(up);
1401
Rajendra Nayakba774332011-12-14 17:25:43 +05301402 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301403 serial_omap_add_console_port(up);
1404
1405 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1406 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301407 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301408
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001409 pm_runtime_mark_last_busy(up->dev);
1410 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301411 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301412
1413err_add_port:
1414 pm_runtime_put(&pdev->dev);
1415 pm_runtime_disable(&pdev->dev);
1416err_ioremap:
1417err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301418 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1419 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301420 return ret;
1421}
1422
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001423static int __devexit serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301424{
1425 struct uart_omap_port *up = platform_get_drvdata(dev);
1426
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001427 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001428 pm_runtime_disable(up->dev);
1429 uart_remove_one_port(&serial_omap_reg, &up->port);
1430 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301431
Govindraj.Rb6126332010-09-27 20:20:49 +05301432 return 0;
1433}
1434
Govindraj.R94734742011-11-07 19:00:33 +05301435/*
1436 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1437 * The access to uart register after MDR1 Access
1438 * causes UART to corrupt data.
1439 *
1440 * Need a delay =
1441 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1442 * give 10 times as much
1443 */
1444static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1445{
1446 u8 timeout = 255;
1447
1448 serial_out(up, UART_OMAP_MDR1, mdr1);
1449 udelay(2);
1450 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1451 UART_FCR_CLEAR_RCVR);
1452 /*
1453 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1454 * TX_FIFO_E bit is 1.
1455 */
1456 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1457 (UART_LSR_THRE | UART_LSR_DR))) {
1458 timeout--;
1459 if (!timeout) {
1460 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001461 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301462 serial_in(up, UART_LSR));
1463 break;
1464 }
1465 udelay(1);
1466 }
1467}
1468
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301469#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301470static void serial_omap_restore_context(struct uart_omap_port *up)
1471{
Govindraj.R94734742011-11-07 19:00:33 +05301472 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1473 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1474 else
1475 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1476
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301477 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1478 serial_out(up, UART_EFR, UART_EFR_ECB);
1479 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1480 serial_out(up, UART_IER, 0x0);
1481 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301482 serial_out(up, UART_DLL, up->dll);
1483 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301484 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1485 serial_out(up, UART_IER, up->ier);
1486 serial_out(up, UART_FCR, up->fcr);
1487 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1488 serial_out(up, UART_MCR, up->mcr);
1489 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301490 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301491 serial_out(up, UART_EFR, up->efr);
1492 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301493 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1494 serial_omap_mdr1_errataset(up, up->mdr1);
1495 else
1496 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301497}
1498
Govindraj.Rfcdca752011-02-28 18:12:23 +05301499static int serial_omap_runtime_suspend(struct device *dev)
1500{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301501 struct uart_omap_port *up = dev_get_drvdata(dev);
1502 struct omap_uart_port_info *pdata = dev->platform_data;
1503
1504 if (!up)
1505 return -EINVAL;
1506
Felipe Balbie5b57c02012-08-23 13:32:42 +03001507 if (!pdata)
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301508 return 0;
1509
Felipe Balbie5b57c02012-08-23 13:32:42 +03001510 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301511
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301512 if (device_may_wakeup(dev)) {
1513 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001514 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301515 up->wakeups_enabled = true;
1516 }
1517 } else {
1518 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001519 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301520 up->wakeups_enabled = false;
1521 }
1522 }
1523
Govindraj.R2fd14962011-11-09 17:41:21 +05301524 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1525 schedule_work(&up->qos_work);
1526
Govindraj.Rfcdca752011-02-28 18:12:23 +05301527 return 0;
1528}
1529
1530static int serial_omap_runtime_resume(struct device *dev)
1531{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301532 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301533 struct omap_uart_port_info *pdata = dev->platform_data;
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301534
Cousson, Benoita5f43132012-02-28 18:22:12 +01001535 if (up && pdata) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001536 u32 loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301537
1538 if (up->context_loss_cnt != loss_cnt)
1539 serial_omap_restore_context(up);
Govindraj.R94734742011-11-07 19:00:33 +05301540
Govindraj.R2fd14962011-11-09 17:41:21 +05301541 up->latency = up->calc_latency;
1542 schedule_work(&up->qos_work);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301543 }
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301544
Govindraj.Rfcdca752011-02-28 18:12:23 +05301545 return 0;
1546}
1547#endif
1548
1549static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1550 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1551 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1552 serial_omap_runtime_resume, NULL)
1553};
1554
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301555#if defined(CONFIG_OF)
1556static const struct of_device_id omap_serial_of_match[] = {
1557 { .compatible = "ti,omap2-uart" },
1558 { .compatible = "ti,omap3-uart" },
1559 { .compatible = "ti,omap4-uart" },
1560 {},
1561};
1562MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1563#endif
1564
Govindraj.Rb6126332010-09-27 20:20:49 +05301565static struct platform_driver serial_omap_driver = {
1566 .probe = serial_omap_probe,
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001567 .remove = __devexit_p(serial_omap_remove),
Govindraj.Rb6126332010-09-27 20:20:49 +05301568 .driver = {
1569 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301570 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301571 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301572 },
1573};
1574
1575static int __init serial_omap_init(void)
1576{
1577 int ret;
1578
1579 ret = uart_register_driver(&serial_omap_reg);
1580 if (ret != 0)
1581 return ret;
1582 ret = platform_driver_register(&serial_omap_driver);
1583 if (ret != 0)
1584 uart_unregister_driver(&serial_omap_reg);
1585 return ret;
1586}
1587
1588static void __exit serial_omap_exit(void)
1589{
1590 platform_driver_unregister(&serial_omap_driver);
1591 uart_unregister_driver(&serial_omap_reg);
1592}
1593
1594module_init(serial_omap_init);
1595module_exit(serial_omap_exit);
1596
1597MODULE_DESCRIPTION("OMAP High Speed UART driver");
1598MODULE_LICENSE("GPL");
1599MODULE_AUTHOR("Texas Instruments Inc");