blob: 52a916082c6563b8fd677595d4c6fe693855eee1 [file] [log] [blame]
Eugeni Dodonov45244b82012-05-09 15:37:20 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
28#include "i915_drv.h"
29#include "intel_drv.h"
30
31/* HDMI/DVI modes ignore everything but the last 2 items. So we share
32 * them for both DP and FDI transports, allowing those ports to
33 * automatically adapt to HDMI connections as well
34 */
35static const u32 hsw_ddi_translations_dp[] = {
36 0x00FFFFFF, 0x0006000E, /* DP parameters */
37 0x00D75FFF, 0x0005000A,
38 0x00C30FFF, 0x00040006,
39 0x80AAAFFF, 0x000B0000,
40 0x00FFFFFF, 0x0005000A,
41 0x00D75FFF, 0x000C0004,
42 0x80C30FFF, 0x000B0000,
43 0x00FFFFFF, 0x00040006,
44 0x80D75FFF, 0x000B0000,
Eugeni Dodonov45244b82012-05-09 15:37:20 -030045};
46
47static const u32 hsw_ddi_translations_fdi[] = {
48 0x00FFFFFF, 0x0007000E, /* FDI parameters */
49 0x00D75FFF, 0x000F000A,
50 0x00C30FFF, 0x00060006,
51 0x00AAAFFF, 0x001E0000,
52 0x00FFFFFF, 0x000F000A,
53 0x00D75FFF, 0x00160004,
54 0x00C30FFF, 0x001E0000,
55 0x00FFFFFF, 0x00060006,
56 0x00D75FFF, 0x001E0000,
Paulo Zanoni6acab152013-09-12 17:06:24 -030057};
58
59static const u32 hsw_ddi_translations_hdmi[] = {
60 /* Idx NT mV diff T mV diff db */
61 0x00FFFFFF, 0x0006000E, /* 0: 400 400 0 */
62 0x00E79FFF, 0x000E000C, /* 1: 400 500 2 */
63 0x00D75FFF, 0x0005000A, /* 2: 400 600 3.5 */
64 0x00FFFFFF, 0x0005000A, /* 3: 600 600 0 */
65 0x00E79FFF, 0x001D0007, /* 4: 600 750 2 */
66 0x00D75FFF, 0x000C0004, /* 5: 600 900 3.5 */
67 0x00FFFFFF, 0x00040006, /* 6: 800 800 0 */
68 0x80E79FFF, 0x00030002, /* 7: 800 1000 2 */
69 0x00FFFFFF, 0x00140005, /* 8: 850 850 0 */
70 0x00FFFFFF, 0x000C0004, /* 9: 900 900 0 */
71 0x00FFFFFF, 0x001C0003, /* 10: 950 950 0 */
72 0x80FFFFFF, 0x00030002, /* 11: 1000 1000 0 */
Eugeni Dodonov45244b82012-05-09 15:37:20 -030073};
74
Paulo Zanoni300644c2013-11-02 21:07:42 -070075static const u32 bdw_ddi_translations_edp[] = {
Damien Lespiaue1b22732013-12-03 13:46:58 +000076 0x00FFFFFF, 0x00000012, /* eDP parameters */
Paulo Zanoni300644c2013-11-02 21:07:42 -070077 0x00EBAFFF, 0x00020011,
78 0x00C71FFF, 0x0006000F,
Paulo Zanoni9576c272014-06-13 18:45:40 -030079 0x00AAAFFF, 0x000E000A,
Paulo Zanoni300644c2013-11-02 21:07:42 -070080 0x00FFFFFF, 0x00020011,
81 0x00DB6FFF, 0x0005000F,
82 0x00BEEFFF, 0x000A000C,
83 0x00FFFFFF, 0x0005000F,
84 0x00DB6FFF, 0x000A000C,
Paulo Zanoni300644c2013-11-02 21:07:42 -070085 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
86};
87
Art Runyane58623c2013-11-02 21:07:41 -070088static const u32 bdw_ddi_translations_dp[] = {
89 0x00FFFFFF, 0x0007000E, /* DP parameters */
90 0x00D75FFF, 0x000E000A,
91 0x00BEFFFF, 0x00140006,
Paulo Zanoni9576c272014-06-13 18:45:40 -030092 0x80B2CFFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070093 0x00FFFFFF, 0x000E000A,
94 0x00D75FFF, 0x00180004,
95 0x80CB2FFF, 0x001B0002,
96 0x00F7DFFF, 0x00180004,
97 0x80D75FFF, 0x001B0002,
Art Runyane58623c2013-11-02 21:07:41 -070098 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
99};
100
101static const u32 bdw_ddi_translations_fdi[] = {
102 0x00FFFFFF, 0x0001000E, /* FDI parameters */
103 0x00D75FFF, 0x0004000A,
104 0x00C30FFF, 0x00070006,
105 0x00AAAFFF, 0x000C0000,
106 0x00FFFFFF, 0x0004000A,
107 0x00D75FFF, 0x00090004,
108 0x00C30FFF, 0x000C0000,
109 0x00FFFFFF, 0x00070006,
110 0x00D75FFF, 0x000C0000,
111 0x00FFFFFF, 0x00140006 /* HDMI parameters 800mV 0dB*/
112};
113
Jani Nikula20f4dbe2013-08-30 19:40:28 +0300114enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder)
Paulo Zanonifc914632012-10-05 12:05:54 -0300115{
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300116 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonifc914632012-10-05 12:05:54 -0300117 int type = intel_encoder->type;
118
Paulo Zanoni174edf12012-10-26 19:05:50 -0200119 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP ||
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200120 type == INTEL_OUTPUT_HDMI || type == INTEL_OUTPUT_UNKNOWN) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200121 struct intel_digital_port *intel_dig_port =
122 enc_to_dig_port(encoder);
123 return intel_dig_port->port;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300124
Paulo Zanonifc914632012-10-05 12:05:54 -0300125 } else if (type == INTEL_OUTPUT_ANALOG) {
126 return PORT_E;
Paulo Zanoni0bdee302012-10-15 15:51:38 -0300127
Paulo Zanonifc914632012-10-05 12:05:54 -0300128 } else {
129 DRM_ERROR("Invalid DDI encoder type %d\n", type);
130 BUG();
131 }
132}
133
Art Runyane58623c2013-11-02 21:07:41 -0700134/*
135 * Starting with Haswell, DDI port buffers must be programmed with correct
136 * values in advance. The buffer values are different for FDI and DP modes,
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300137 * but the HDMI/DVI fields are shared among those. So we program the DDI
138 * in either FDI or DP modes only, as HDMI connections will work with both
139 * of those
140 */
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300141static void intel_prepare_ddi_buffers(struct drm_device *dev, enum port port)
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300142{
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 u32 reg;
145 int i;
Paulo Zanoni6acab152013-09-12 17:06:24 -0300146 int hdmi_level = dev_priv->vbt.ddi_port_info[port].hdmi_level_shift;
Art Runyane58623c2013-11-02 21:07:41 -0700147 const u32 *ddi_translations_fdi;
148 const u32 *ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700149 const u32 *ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700150 const u32 *ddi_translations;
151
152 if (IS_BROADWELL(dev)) {
153 ddi_translations_fdi = bdw_ddi_translations_fdi;
154 ddi_translations_dp = bdw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700155 ddi_translations_edp = bdw_ddi_translations_edp;
Art Runyane58623c2013-11-02 21:07:41 -0700156 } else if (IS_HASWELL(dev)) {
157 ddi_translations_fdi = hsw_ddi_translations_fdi;
158 ddi_translations_dp = hsw_ddi_translations_dp;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700159 ddi_translations_edp = hsw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700160 } else {
161 WARN(1, "ddi translation table missing\n");
Paulo Zanoni300644c2013-11-02 21:07:42 -0700162 ddi_translations_edp = bdw_ddi_translations_dp;
Art Runyane58623c2013-11-02 21:07:41 -0700163 ddi_translations_fdi = bdw_ddi_translations_fdi;
164 ddi_translations_dp = bdw_ddi_translations_dp;
165 }
166
Paulo Zanoni300644c2013-11-02 21:07:42 -0700167 switch (port) {
168 case PORT_A:
169 ddi_translations = ddi_translations_edp;
170 break;
171 case PORT_B:
172 case PORT_C:
Paulo Zanoni300644c2013-11-02 21:07:42 -0700173 ddi_translations = ddi_translations_dp;
174 break;
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700175 case PORT_D:
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200176 if (intel_dp_is_edp(dev, PORT_D))
Paulo Zanoni77d8d002013-11-02 21:07:45 -0700177 ddi_translations = ddi_translations_edp;
178 else
179 ddi_translations = ddi_translations_dp;
180 break;
Paulo Zanoni300644c2013-11-02 21:07:42 -0700181 case PORT_E:
182 ddi_translations = ddi_translations_fdi;
183 break;
184 default:
185 BUG();
186 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300187
Paulo Zanonif72d19f2013-08-05 17:25:55 -0300188 for (i = 0, reg = DDI_BUF_TRANS(port);
189 i < ARRAY_SIZE(hsw_ddi_translations_fdi); i++) {
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300190 I915_WRITE(reg, ddi_translations[i]);
191 reg += 4;
192 }
Paulo Zanoni6acab152013-09-12 17:06:24 -0300193 /* Entry 9 is for HDMI: */
194 for (i = 0; i < 2; i++) {
195 I915_WRITE(reg, hsw_ddi_translations_hdmi[hdmi_level * 2 + i]);
196 reg += 4;
197 }
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300198}
199
200/* Program DDI buffers translations for DP. By default, program ports A-D in DP
201 * mode and port E for FDI.
202 */
203void intel_prepare_ddi(struct drm_device *dev)
204{
205 int port;
206
Paulo Zanoni0d536cb2012-11-23 16:46:41 -0200207 if (!HAS_DDI(dev))
208 return;
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300209
Paulo Zanoniad8d2702013-08-05 17:25:56 -0300210 for (port = PORT_A; port <= PORT_E; port++)
211 intel_prepare_ddi_buffers(dev, port);
Eugeni Dodonov45244b82012-05-09 15:37:20 -0300212}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300213
214static const long hsw_ddi_buf_ctl_values[] = {
215 DDI_BUF_EMP_400MV_0DB_HSW,
216 DDI_BUF_EMP_400MV_3_5DB_HSW,
217 DDI_BUF_EMP_400MV_6DB_HSW,
218 DDI_BUF_EMP_400MV_9_5DB_HSW,
219 DDI_BUF_EMP_600MV_0DB_HSW,
220 DDI_BUF_EMP_600MV_3_5DB_HSW,
221 DDI_BUF_EMP_600MV_6DB_HSW,
222 DDI_BUF_EMP_800MV_0DB_HSW,
223 DDI_BUF_EMP_800MV_3_5DB_HSW
224};
225
Paulo Zanoni248138b2012-11-29 11:29:31 -0200226static void intel_wait_ddi_buf_idle(struct drm_i915_private *dev_priv,
227 enum port port)
228{
229 uint32_t reg = DDI_BUF_CTL(port);
230 int i;
231
232 for (i = 0; i < 8; i++) {
233 udelay(1);
234 if (I915_READ(reg) & DDI_BUF_IS_IDLE)
235 return;
236 }
237 DRM_ERROR("Timeout waiting for DDI BUF %c idle bit\n", port_name(port));
238}
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300239
240/* Starting with Haswell, different DDI ports can work in FDI mode for
241 * connection to the PCH-located connectors. For this, it is necessary to train
242 * both the DDI port and PCH receiver for the desired DDI buffer settings.
243 *
244 * The recommended port to work in FDI mode is DDI E, which we use here. Also,
245 * please note that when FDI mode is active on DDI E, it shares 2 lines with
246 * DDI A (which is used for eDP)
247 */
248
249void hsw_fdi_link_train(struct drm_crtc *crtc)
250{
251 struct drm_device *dev = crtc->dev;
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni04945642012-11-01 21:00:59 -0200254 u32 temp, i, rx_ctl_val;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300255
Paulo Zanoni04945642012-11-01 21:00:59 -0200256 /* Set the FDI_RX_MISC pwrdn lanes and the 2 workarounds listed at the
257 * mode set "sequence for CRT port" document:
258 * - TP1 to TP2 time with the default value
259 * - FDI delay to 90h
Damien Lespiau8693a822013-05-03 18:48:11 +0100260 *
261 * WaFDIAutoLinkSetTimingOverrride:hsw
Paulo Zanoni04945642012-11-01 21:00:59 -0200262 */
263 I915_WRITE(_FDI_RXA_MISC, FDI_RX_PWRDN_LANE1_VAL(2) |
264 FDI_RX_PWRDN_LANE0_VAL(2) |
265 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
266
267 /* Enable the PCH Receiver FDI PLL */
Damien Lespiau3e683202012-12-11 18:48:29 +0000268 rx_ctl_val = dev_priv->fdi_rx_config | FDI_RX_ENHANCE_FRAME_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100269 FDI_RX_PLL_ENABLE |
Daniel Vetter627eb5a2013-04-29 19:33:42 +0200270 FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Paulo Zanoni04945642012-11-01 21:00:59 -0200271 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
272 POSTING_READ(_FDI_RXA_CTL);
273 udelay(220);
274
275 /* Switch from Rawclk to PCDclk */
276 rx_ctl_val |= FDI_PCDCLK;
277 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
278
279 /* Configure Port Clock Select */
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300280 I915_WRITE(PORT_CLK_SEL(PORT_E), intel_crtc->config.ddi_pll_sel);
281 WARN_ON(intel_crtc->config.ddi_pll_sel != PORT_CLK_SEL_SPLL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200282
283 /* Start the training iterating through available voltages and emphasis,
284 * testing each value twice. */
285 for (i = 0; i < ARRAY_SIZE(hsw_ddi_buf_ctl_values) * 2; i++) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300286 /* Configure DP_TP_CTL with auto-training */
287 I915_WRITE(DP_TP_CTL(PORT_E),
288 DP_TP_CTL_FDI_AUTOTRAIN |
289 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
290 DP_TP_CTL_LINK_TRAIN_PAT1 |
291 DP_TP_CTL_ENABLE);
292
Damien Lespiau876a8cd2012-12-11 18:48:30 +0000293 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage.
294 * DDI E does not support port reversal, the functionality is
295 * achieved on the PCH side in FDI_RX_CTL, so no need to set the
296 * port reversal bit */
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300297 I915_WRITE(DDI_BUF_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200298 DDI_BUF_CTL_ENABLE |
Daniel Vetter33d29b12013-02-13 18:04:45 +0100299 ((intel_crtc->config.fdi_lanes - 1) << 1) |
Paulo Zanoni04945642012-11-01 21:00:59 -0200300 hsw_ddi_buf_ctl_values[i / 2]);
301 POSTING_READ(DDI_BUF_CTL(PORT_E));
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300302
303 udelay(600);
304
Paulo Zanoni04945642012-11-01 21:00:59 -0200305 /* Program PCH FDI Receiver TU */
306 I915_WRITE(_FDI_RXA_TUSIZE1, TU_SIZE(64));
Eugeni Dodonov4acf5182012-07-04 20:15:16 -0300307
Paulo Zanoni04945642012-11-01 21:00:59 -0200308 /* Enable PCH FDI Receiver with auto-training */
309 rx_ctl_val |= FDI_RX_ENABLE | FDI_LINK_TRAIN_AUTO;
310 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
311 POSTING_READ(_FDI_RXA_CTL);
312
313 /* Wait for FDI receiver lane calibration */
314 udelay(30);
315
316 /* Unset FDI_RX_MISC pwrdn lanes */
317 temp = I915_READ(_FDI_RXA_MISC);
318 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
319 I915_WRITE(_FDI_RXA_MISC, temp);
320 POSTING_READ(_FDI_RXA_MISC);
321
322 /* Wait for FDI auto training time */
323 udelay(5);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300324
325 temp = I915_READ(DP_TP_STATUS(PORT_E));
326 if (temp & DP_TP_STATUS_AUTOTRAIN_DONE) {
Paulo Zanoni04945642012-11-01 21:00:59 -0200327 DRM_DEBUG_KMS("FDI link training done on step %d\n", i);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300328
329 /* Enable normal pixel sending for FDI */
330 I915_WRITE(DP_TP_CTL(PORT_E),
Paulo Zanoni04945642012-11-01 21:00:59 -0200331 DP_TP_CTL_FDI_AUTOTRAIN |
332 DP_TP_CTL_LINK_TRAIN_NORMAL |
333 DP_TP_CTL_ENHANCED_FRAME_ENABLE |
334 DP_TP_CTL_ENABLE);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300335
Paulo Zanoni04945642012-11-01 21:00:59 -0200336 return;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300337 }
Paulo Zanoni04945642012-11-01 21:00:59 -0200338
Paulo Zanoni248138b2012-11-29 11:29:31 -0200339 temp = I915_READ(DDI_BUF_CTL(PORT_E));
340 temp &= ~DDI_BUF_CTL_ENABLE;
341 I915_WRITE(DDI_BUF_CTL(PORT_E), temp);
342 POSTING_READ(DDI_BUF_CTL(PORT_E));
343
Paulo Zanoni04945642012-11-01 21:00:59 -0200344 /* Disable DP_TP_CTL and FDI_RX_CTL and retry */
Paulo Zanoni248138b2012-11-29 11:29:31 -0200345 temp = I915_READ(DP_TP_CTL(PORT_E));
346 temp &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
347 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
348 I915_WRITE(DP_TP_CTL(PORT_E), temp);
349 POSTING_READ(DP_TP_CTL(PORT_E));
350
351 intel_wait_ddi_buf_idle(dev_priv, PORT_E);
Paulo Zanoni04945642012-11-01 21:00:59 -0200352
353 rx_ctl_val &= ~FDI_RX_ENABLE;
354 I915_WRITE(_FDI_RXA_CTL, rx_ctl_val);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200355 POSTING_READ(_FDI_RXA_CTL);
Paulo Zanoni04945642012-11-01 21:00:59 -0200356
357 /* Reset FDI_RX_MISC pwrdn lanes */
358 temp = I915_READ(_FDI_RXA_MISC);
359 temp &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
360 temp |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
361 I915_WRITE(_FDI_RXA_MISC, temp);
Paulo Zanoni248138b2012-11-29 11:29:31 -0200362 POSTING_READ(_FDI_RXA_MISC);
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300363 }
364
Paulo Zanoni04945642012-11-01 21:00:59 -0200365 DRM_ERROR("FDI link training failed!\n");
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -0300366}
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -0300367
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300368static struct intel_encoder *
369intel_ddi_get_crtc_encoder(struct drm_crtc *crtc)
370{
371 struct drm_device *dev = crtc->dev;
372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
373 struct intel_encoder *intel_encoder, *ret = NULL;
374 int num_encoders = 0;
375
376 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
377 ret = intel_encoder;
378 num_encoders++;
379 }
380
381 if (num_encoders != 1)
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300382 WARN(1, "%d encoders on crtc for pipe %c\n", num_encoders,
383 pipe_name(intel_crtc->pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300384
385 BUG_ON(ret == NULL);
386 return ret;
387}
388
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300389void intel_ddi_put_crtc_pll(struct drm_crtc *crtc)
390{
391 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
392 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
394 uint32_t val;
395
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300396 switch (intel_crtc->config.ddi_pll_sel) {
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300397 case PORT_CLK_SEL_WRPLL1:
398 plls->wrpll1_refcount--;
399 if (plls->wrpll1_refcount == 0) {
400 DRM_DEBUG_KMS("Disabling WRPLL 1\n");
401 val = I915_READ(WRPLL_CTL1);
402 WARN_ON(!(val & WRPLL_PLL_ENABLE));
403 I915_WRITE(WRPLL_CTL1, val & ~WRPLL_PLL_ENABLE);
404 POSTING_READ(WRPLL_CTL1);
405 }
Daniel Vetter0e503382014-07-04 11:26:04 -0300406 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_NONE;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300407 break;
408 case PORT_CLK_SEL_WRPLL2:
409 plls->wrpll2_refcount--;
410 if (plls->wrpll2_refcount == 0) {
411 DRM_DEBUG_KMS("Disabling WRPLL 2\n");
412 val = I915_READ(WRPLL_CTL2);
413 WARN_ON(!(val & WRPLL_PLL_ENABLE));
414 I915_WRITE(WRPLL_CTL2, val & ~WRPLL_PLL_ENABLE);
415 POSTING_READ(WRPLL_CTL2);
416 }
Daniel Vetter0e503382014-07-04 11:26:04 -0300417 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_NONE;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300418 break;
419 }
420
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300421 WARN(plls->wrpll1_refcount < 0, "Invalid WRPLL1 refcount\n");
422 WARN(plls->wrpll2_refcount < 0, "Invalid WRPLL2 refcount\n");
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300423}
424
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100425#define LC_FREQ 2700
426#define LC_FREQ_2K (LC_FREQ * 2000)
427
428#define P_MIN 2
429#define P_MAX 64
430#define P_INC 2
431
432/* Constraints for PLL good behavior */
433#define REF_MIN 48
434#define REF_MAX 400
435#define VCO_MIN 2400
436#define VCO_MAX 4800
437
438#define ABS_DIFF(a, b) ((a > b) ? (a - b) : (b - a))
439
440struct wrpll_rnp {
441 unsigned p, n2, r2;
442};
443
444static unsigned wrpll_get_budget_for_freq(int clock)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300445{
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100446 unsigned budget;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300447
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100448 switch (clock) {
449 case 25175000:
450 case 25200000:
451 case 27000000:
452 case 27027000:
453 case 37762500:
454 case 37800000:
455 case 40500000:
456 case 40541000:
457 case 54000000:
458 case 54054000:
459 case 59341000:
460 case 59400000:
461 case 72000000:
462 case 74176000:
463 case 74250000:
464 case 81000000:
465 case 81081000:
466 case 89012000:
467 case 89100000:
468 case 108000000:
469 case 108108000:
470 case 111264000:
471 case 111375000:
472 case 148352000:
473 case 148500000:
474 case 162000000:
475 case 162162000:
476 case 222525000:
477 case 222750000:
478 case 296703000:
479 case 297000000:
480 budget = 0;
481 break;
482 case 233500000:
483 case 245250000:
484 case 247750000:
485 case 253250000:
486 case 298000000:
487 budget = 1500;
488 break;
489 case 169128000:
490 case 169500000:
491 case 179500000:
492 case 202000000:
493 budget = 2000;
494 break;
495 case 256250000:
496 case 262500000:
497 case 270000000:
498 case 272500000:
499 case 273750000:
500 case 280750000:
501 case 281250000:
502 case 286000000:
503 case 291750000:
504 budget = 4000;
505 break;
506 case 267250000:
507 case 268500000:
508 budget = 5000;
509 break;
510 default:
511 budget = 1000;
512 break;
513 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300514
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100515 return budget;
516}
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300517
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100518static void wrpll_update_rnp(uint64_t freq2k, unsigned budget,
519 unsigned r2, unsigned n2, unsigned p,
520 struct wrpll_rnp *best)
521{
522 uint64_t a, b, c, d, diff, diff_best;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300523
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100524 /* No best (r,n,p) yet */
525 if (best->p == 0) {
526 best->p = p;
527 best->n2 = n2;
528 best->r2 = r2;
529 return;
530 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300531
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100532 /*
533 * Output clock is (LC_FREQ_2K / 2000) * N / (P * R), which compares to
534 * freq2k.
535 *
536 * delta = 1e6 *
537 * abs(freq2k - (LC_FREQ_2K * n2/(p * r2))) /
538 * freq2k;
539 *
540 * and we would like delta <= budget.
541 *
542 * If the discrepancy is above the PPM-based budget, always prefer to
543 * improve upon the previous solution. However, if you're within the
544 * budget, try to maximize Ref * VCO, that is N / (P * R^2).
545 */
546 a = freq2k * budget * p * r2;
547 b = freq2k * budget * best->p * best->r2;
548 diff = ABS_DIFF((freq2k * p * r2), (LC_FREQ_2K * n2));
549 diff_best = ABS_DIFF((freq2k * best->p * best->r2),
550 (LC_FREQ_2K * best->n2));
551 c = 1000000 * diff;
552 d = 1000000 * diff_best;
553
554 if (a < c && b < d) {
555 /* If both are above the budget, pick the closer */
556 if (best->p * best->r2 * diff < p * r2 * diff_best) {
557 best->p = p;
558 best->n2 = n2;
559 best->r2 = r2;
560 }
561 } else if (a >= c && b < d) {
562 /* If A is below the threshold but B is above it? Update. */
563 best->p = p;
564 best->n2 = n2;
565 best->r2 = r2;
566 } else if (a >= c && b >= d) {
567 /* Both are below the limit, so pick the higher n2/(r2*r2) */
568 if (n2 * best->r2 * best->r2 > best->n2 * r2 * r2) {
569 best->p = p;
570 best->n2 = n2;
571 best->r2 = r2;
572 }
573 }
574 /* Otherwise a < c && b >= d, do nothing */
575}
576
Jesse Barnes11578552014-01-21 12:42:10 -0800577static int intel_ddi_calc_wrpll_link(struct drm_i915_private *dev_priv,
578 int reg)
579{
580 int refclk = LC_FREQ;
581 int n, p, r;
582 u32 wrpll;
583
584 wrpll = I915_READ(reg);
Daniel Vetter114fe482014-06-25 22:01:48 +0300585 switch (wrpll & WRPLL_PLL_REF_MASK) {
586 case WRPLL_PLL_SSC:
587 case WRPLL_PLL_NON_SSC:
Jesse Barnes11578552014-01-21 12:42:10 -0800588 /*
589 * We could calculate spread here, but our checking
590 * code only cares about 5% accuracy, and spread is a max of
591 * 0.5% downspread.
592 */
593 refclk = 135;
594 break;
Daniel Vetter114fe482014-06-25 22:01:48 +0300595 case WRPLL_PLL_LCPLL:
Jesse Barnes11578552014-01-21 12:42:10 -0800596 refclk = LC_FREQ;
597 break;
598 default:
599 WARN(1, "bad wrpll refclk\n");
600 return 0;
601 }
602
603 r = wrpll & WRPLL_DIVIDER_REF_MASK;
604 p = (wrpll & WRPLL_DIVIDER_POST_MASK) >> WRPLL_DIVIDER_POST_SHIFT;
605 n = (wrpll & WRPLL_DIVIDER_FB_MASK) >> WRPLL_DIVIDER_FB_SHIFT;
606
Jesse Barnes20f0ec12014-01-22 12:58:04 -0800607 /* Convert to KHz, p & r have a fixed point portion */
608 return (refclk * n * 100) / (p * r);
Jesse Barnes11578552014-01-21 12:42:10 -0800609}
610
611static void intel_ddi_clock_get(struct intel_encoder *encoder,
612 struct intel_crtc_config *pipe_config)
613{
614 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Jesse Barnes11578552014-01-21 12:42:10 -0800615 int link_clock = 0;
616 u32 val, pll;
617
Daniel Vetter26804af2014-06-25 22:01:55 +0300618 val = pipe_config->ddi_pll_sel;
Jesse Barnes11578552014-01-21 12:42:10 -0800619 switch (val & PORT_CLK_SEL_MASK) {
620 case PORT_CLK_SEL_LCPLL_810:
621 link_clock = 81000;
622 break;
623 case PORT_CLK_SEL_LCPLL_1350:
624 link_clock = 135000;
625 break;
626 case PORT_CLK_SEL_LCPLL_2700:
627 link_clock = 270000;
628 break;
629 case PORT_CLK_SEL_WRPLL1:
630 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL1);
631 break;
632 case PORT_CLK_SEL_WRPLL2:
633 link_clock = intel_ddi_calc_wrpll_link(dev_priv, WRPLL_CTL2);
634 break;
635 case PORT_CLK_SEL_SPLL:
636 pll = I915_READ(SPLL_CTL) & SPLL_PLL_FREQ_MASK;
637 if (pll == SPLL_PLL_FREQ_810MHz)
638 link_clock = 81000;
639 else if (pll == SPLL_PLL_FREQ_1350MHz)
640 link_clock = 135000;
641 else if (pll == SPLL_PLL_FREQ_2700MHz)
642 link_clock = 270000;
643 else {
644 WARN(1, "bad spll freq\n");
645 return;
646 }
647 break;
648 default:
649 WARN(1, "bad port clock sel\n");
650 return;
651 }
652
653 pipe_config->port_clock = link_clock * 2;
654
655 if (pipe_config->has_pch_encoder)
656 pipe_config->adjusted_mode.crtc_clock =
657 intel_dotclock_calculate(pipe_config->port_clock,
658 &pipe_config->fdi_m_n);
659 else if (pipe_config->has_dp_encoder)
660 pipe_config->adjusted_mode.crtc_clock =
661 intel_dotclock_calculate(pipe_config->port_clock,
662 &pipe_config->dp_m_n);
663 else
664 pipe_config->adjusted_mode.crtc_clock = pipe_config->port_clock;
665}
666
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100667static void
668intel_ddi_calculate_wrpll(int clock /* in Hz */,
669 unsigned *r2_out, unsigned *n2_out, unsigned *p_out)
670{
671 uint64_t freq2k;
672 unsigned p, n2, r2;
673 struct wrpll_rnp best = { 0, 0, 0 };
674 unsigned budget;
675
676 freq2k = clock / 100;
677
678 budget = wrpll_get_budget_for_freq(clock);
679
680 /* Special case handling for 540 pixel clock: bypass WR PLL entirely
681 * and directly pass the LC PLL to it. */
682 if (freq2k == 5400000) {
683 *n2_out = 2;
684 *p_out = 1;
685 *r2_out = 2;
686 return;
687 }
688
689 /*
690 * Ref = LC_FREQ / R, where Ref is the actual reference input seen by
691 * the WR PLL.
692 *
693 * We want R so that REF_MIN <= Ref <= REF_MAX.
694 * Injecting R2 = 2 * R gives:
695 * REF_MAX * r2 > LC_FREQ * 2 and
696 * REF_MIN * r2 < LC_FREQ * 2
697 *
698 * Which means the desired boundaries for r2 are:
699 * LC_FREQ * 2 / REF_MAX < r2 < LC_FREQ * 2 / REF_MIN
700 *
701 */
702 for (r2 = LC_FREQ * 2 / REF_MAX + 1;
703 r2 <= LC_FREQ * 2 / REF_MIN;
704 r2++) {
705
706 /*
707 * VCO = N * Ref, that is: VCO = N * LC_FREQ / R
708 *
709 * Once again we want VCO_MIN <= VCO <= VCO_MAX.
710 * Injecting R2 = 2 * R and N2 = 2 * N, we get:
711 * VCO_MAX * r2 > n2 * LC_FREQ and
712 * VCO_MIN * r2 < n2 * LC_FREQ)
713 *
714 * Which means the desired boundaries for n2 are:
715 * VCO_MIN * r2 / LC_FREQ < n2 < VCO_MAX * r2 / LC_FREQ
716 */
717 for (n2 = VCO_MIN * r2 / LC_FREQ + 1;
718 n2 <= VCO_MAX * r2 / LC_FREQ;
719 n2++) {
720
721 for (p = P_MIN; p <= P_MAX; p += P_INC)
722 wrpll_update_rnp(freq2k, budget,
723 r2, n2, p, &best);
724 }
725 }
726
727 *n2_out = best.n2;
728 *p_out = best.p;
729 *r2_out = best.r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300730}
731
Paulo Zanoni566b7342013-11-25 15:27:08 -0200732/*
733 * Tries to find a PLL for the CRTC. If it finds, it increases the refcount and
734 * stores it in intel_crtc->ddi_pll_sel, so other mode sets won't be able to
735 * steal the selected PLL. You need to call intel_ddi_pll_enable to actually
736 * enable the PLL.
737 */
738bool intel_ddi_pll_select(struct intel_crtc *intel_crtc)
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300739{
Paulo Zanoni566b7342013-11-25 15:27:08 -0200740 struct drm_crtc *crtc = &intel_crtc->base;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300741 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
742 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
743 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
744 int type = intel_encoder->type;
745 enum pipe pipe = intel_crtc->pipe;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200746 int clock = intel_crtc->config.port_clock;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300747
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300748 intel_ddi_put_crtc_pll(crtc);
749
Daniel Vetter0e503382014-07-04 11:26:04 -0300750 if (type == INTEL_OUTPUT_HDMI) {
Paulo Zanoni566b7342013-11-25 15:27:08 -0200751 uint32_t reg, val;
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100752 unsigned p, n2, r2;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300753
Damien Lespiau1c0b85c2013-05-10 14:01:51 +0100754 intel_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300755
Daniel Vetter114fe482014-06-25 22:01:48 +0300756 val = WRPLL_PLL_ENABLE | WRPLL_PLL_LCPLL |
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300757 WRPLL_DIVIDER_REFERENCE(r2) | WRPLL_DIVIDER_FEEDBACK(n2) |
758 WRPLL_DIVIDER_POST(p);
759
Paulo Zanoni06940012013-10-30 18:27:43 -0200760 if (val == I915_READ(WRPLL_CTL1)) {
761 DRM_DEBUG_KMS("Reusing WRPLL 1 on pipe %c\n",
762 pipe_name(pipe));
763 reg = WRPLL_CTL1;
764 } else if (val == I915_READ(WRPLL_CTL2)) {
765 DRM_DEBUG_KMS("Reusing WRPLL 2 on pipe %c\n",
766 pipe_name(pipe));
767 reg = WRPLL_CTL2;
768 } else if (plls->wrpll1_refcount == 0) {
769 DRM_DEBUG_KMS("Using WRPLL 1 on pipe %c\n",
770 pipe_name(pipe));
771 reg = WRPLL_CTL1;
772 } else if (plls->wrpll2_refcount == 0) {
773 DRM_DEBUG_KMS("Using WRPLL 2 on pipe %c\n",
774 pipe_name(pipe));
775 reg = WRPLL_CTL2;
776 } else {
777 DRM_ERROR("No WRPLLs available!\n");
778 return false;
779 }
780
Paulo Zanoni566b7342013-11-25 15:27:08 -0200781 DRM_DEBUG_KMS("WRPLL: %dKHz refresh rate with p=%d, n2=%d r2=%d\n",
782 clock, p, n2, r2);
783
Paulo Zanoni06940012013-10-30 18:27:43 -0200784 if (reg == WRPLL_CTL1) {
785 plls->wrpll1_refcount++;
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300786 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_WRPLL1;
Daniel Vetter9cd86932014-06-25 22:01:57 +0300787 intel_crtc->config.shared_dpll = DPLL_ID_WRPLL1;
Paulo Zanoni06940012013-10-30 18:27:43 -0200788 } else {
789 plls->wrpll2_refcount++;
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300790 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_WRPLL2;
Daniel Vetter9cd86932014-06-25 22:01:57 +0300791 intel_crtc->config.shared_dpll = DPLL_ID_WRPLL2;
Paulo Zanoni06940012013-10-30 18:27:43 -0200792 }
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300793
794 intel_crtc->config.dpll_hw_state.wrpll = val;
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300795 }
796
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300797 return true;
798}
799
Paulo Zanoni566b7342013-11-25 15:27:08 -0200800/*
801 * To be called after intel_ddi_pll_select(). That one selects the PLL to be
802 * used, this one actually enables the PLL.
803 */
804void intel_ddi_pll_enable(struct intel_crtc *crtc)
805{
806 struct drm_device *dev = crtc->base.dev;
807 struct drm_i915_private *dev_priv = dev->dev_private;
808 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
809 int clock = crtc->config.port_clock;
810 uint32_t reg, cur_val, new_val;
811 int refcount;
812 const char *pll_name;
813 uint32_t enable_bit = (1 << 31);
814 unsigned int p, n2, r2;
815
816 BUILD_BUG_ON(enable_bit != SPLL_PLL_ENABLE);
817 BUILD_BUG_ON(enable_bit != WRPLL_PLL_ENABLE);
818
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300819 switch (crtc->config.ddi_pll_sel) {
Paulo Zanoni566b7342013-11-25 15:27:08 -0200820 case PORT_CLK_SEL_WRPLL1:
821 case PORT_CLK_SEL_WRPLL2:
Daniel Vetterde7cfc62014-06-25 22:01:54 +0300822 if (crtc->config.ddi_pll_sel == PORT_CLK_SEL_WRPLL1) {
Paulo Zanoni566b7342013-11-25 15:27:08 -0200823 pll_name = "WRPLL1";
824 reg = WRPLL_CTL1;
825 refcount = plls->wrpll1_refcount;
826 } else {
827 pll_name = "WRPLL2";
828 reg = WRPLL_CTL2;
829 refcount = plls->wrpll2_refcount;
830 }
831
832 intel_ddi_calculate_wrpll(clock * 1000, &r2, &n2, &p);
833
Daniel Vetter114fe482014-06-25 22:01:48 +0300834 new_val = WRPLL_PLL_ENABLE | WRPLL_PLL_LCPLL |
Paulo Zanoni566b7342013-11-25 15:27:08 -0200835 WRPLL_DIVIDER_REFERENCE(r2) |
836 WRPLL_DIVIDER_FEEDBACK(n2) | WRPLL_DIVIDER_POST(p);
837
838 break;
839
840 case PORT_CLK_SEL_NONE:
841 WARN(1, "Bad selected pll: PORT_CLK_SEL_NONE\n");
842 return;
843 default:
Paulo Zanoni566b7342013-11-25 15:27:08 -0200844 return;
845 }
846
847 cur_val = I915_READ(reg);
848
849 WARN(refcount < 1, "Bad %s refcount: %d\n", pll_name, refcount);
850 if (refcount == 1) {
851 WARN(cur_val & enable_bit, "%s already enabled\n", pll_name);
852 I915_WRITE(reg, new_val);
853 POSTING_READ(reg);
854 udelay(20);
855 } else {
856 WARN((cur_val & enable_bit) == 0, "%s disabled\n", pll_name);
857 }
858}
859
Paulo Zanonidae84792012-10-15 15:51:30 -0300860void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
861{
862 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
864 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +0200865 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonidae84792012-10-15 15:51:30 -0300866 int type = intel_encoder->type;
867 uint32_t temp;
868
869 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
870
Paulo Zanonic9809792012-10-23 18:30:00 -0200871 temp = TRANS_MSA_SYNC_CLK;
Daniel Vetter965e0c42013-03-27 00:44:57 +0100872 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidae84792012-10-15 15:51:30 -0300873 case 18:
Paulo Zanonic9809792012-10-23 18:30:00 -0200874 temp |= TRANS_MSA_6_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300875 break;
876 case 24:
Paulo Zanonic9809792012-10-23 18:30:00 -0200877 temp |= TRANS_MSA_8_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300878 break;
879 case 30:
Paulo Zanonic9809792012-10-23 18:30:00 -0200880 temp |= TRANS_MSA_10_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300881 break;
882 case 36:
Paulo Zanonic9809792012-10-23 18:30:00 -0200883 temp |= TRANS_MSA_12_BPC;
Paulo Zanonidae84792012-10-15 15:51:30 -0300884 break;
885 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100886 BUG();
Paulo Zanonidae84792012-10-15 15:51:30 -0300887 }
Paulo Zanonic9809792012-10-23 18:30:00 -0200888 I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
Paulo Zanonidae84792012-10-15 15:51:30 -0300889 }
890}
891
Damien Lespiau8228c252013-03-07 15:30:27 +0000892void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300893{
894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
895 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300896 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic7670b12013-11-02 21:07:37 -0700897 struct drm_device *dev = crtc->dev;
898 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300899 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +0200900 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200901 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300902 int type = intel_encoder->type;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300903 uint32_t temp;
904
Paulo Zanoniad80a812012-10-24 16:06:19 -0200905 /* Enable TRANS_DDI_FUNC_CTL for the pipe to work in HDMI mode */
906 temp = TRANS_DDI_FUNC_ENABLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200907 temp |= TRANS_DDI_SELECT_PORT(port);
Paulo Zanonidfcef252012-08-08 14:15:29 -0300908
Daniel Vetter965e0c42013-03-27 00:44:57 +0100909 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonidfcef252012-08-08 14:15:29 -0300910 case 18:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200911 temp |= TRANS_DDI_BPC_6;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300912 break;
913 case 24:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200914 temp |= TRANS_DDI_BPC_8;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300915 break;
916 case 30:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200917 temp |= TRANS_DDI_BPC_10;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300918 break;
919 case 36:
Paulo Zanoniad80a812012-10-24 16:06:19 -0200920 temp |= TRANS_DDI_BPC_12;
Paulo Zanonidfcef252012-08-08 14:15:29 -0300921 break;
922 default:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +0100923 BUG();
Paulo Zanonidfcef252012-08-08 14:15:29 -0300924 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300925
Ville Syrjäläa6662832013-09-10 17:03:41 +0300926 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200927 temp |= TRANS_DDI_PVSYNC;
Ville Syrjäläa6662832013-09-10 17:03:41 +0300928 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200929 temp |= TRANS_DDI_PHSYNC;
Paulo Zanonif63eb7c2012-08-08 14:15:28 -0300930
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200931 if (cpu_transcoder == TRANSCODER_EDP) {
932 switch (pipe) {
933 case PIPE_A:
Paulo Zanonic7670b12013-11-02 21:07:37 -0700934 /* On Haswell, can only use the always-on power well for
935 * eDP when not using the panel fitter, and when not
936 * using motion blur mitigation (which we don't
937 * support). */
Daniel Vetterfabf6e52014-05-29 14:10:22 +0200938 if (IS_HASWELL(dev) &&
939 (intel_crtc->config.pch_pfit.enabled ||
940 intel_crtc->config.pch_pfit.force_thru))
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -0200941 temp |= TRANS_DDI_EDP_INPUT_A_ONOFF;
942 else
943 temp |= TRANS_DDI_EDP_INPUT_A_ON;
Paulo Zanonie6f0bfc2012-10-23 18:30:04 -0200944 break;
945 case PIPE_B:
946 temp |= TRANS_DDI_EDP_INPUT_B_ONOFF;
947 break;
948 case PIPE_C:
949 temp |= TRANS_DDI_EDP_INPUT_C_ONOFF;
950 break;
951 default:
952 BUG();
953 break;
954 }
955 }
956
Paulo Zanoni7739c332012-10-15 15:51:29 -0300957 if (type == INTEL_OUTPUT_HDMI) {
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200958 if (intel_crtc->config.has_hdmi_sink)
Paulo Zanoniad80a812012-10-24 16:06:19 -0200959 temp |= TRANS_DDI_MODE_SELECT_HDMI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300960 else
Paulo Zanoniad80a812012-10-24 16:06:19 -0200961 temp |= TRANS_DDI_MODE_SELECT_DVI;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300962
Paulo Zanoni7739c332012-10-15 15:51:29 -0300963 } else if (type == INTEL_OUTPUT_ANALOG) {
Paulo Zanoniad80a812012-10-24 16:06:19 -0200964 temp |= TRANS_DDI_MODE_SELECT_FDI;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100965 temp |= (intel_crtc->config.fdi_lanes - 1) << 1;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300966
967 } else if (type == INTEL_OUTPUT_DISPLAYPORT ||
968 type == INTEL_OUTPUT_EDP) {
969 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
970
Paulo Zanoniad80a812012-10-24 16:06:19 -0200971 temp |= TRANS_DDI_MODE_SELECT_DP_SST;
Paulo Zanoni7739c332012-10-15 15:51:29 -0300972
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200973 temp |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300974 } else {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300975 WARN(1, "Invalid encoder type %d for pipe %c\n",
976 intel_encoder->type, pipe_name(pipe));
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300977 }
978
Paulo Zanoniad80a812012-10-24 16:06:19 -0200979 I915_WRITE(TRANS_DDI_FUNC_CTL(cpu_transcoder), temp);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300980}
981
Paulo Zanoniad80a812012-10-24 16:06:19 -0200982void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
983 enum transcoder cpu_transcoder)
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300984{
Paulo Zanoniad80a812012-10-24 16:06:19 -0200985 uint32_t reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300986 uint32_t val = I915_READ(reg);
987
Paulo Zanoniad80a812012-10-24 16:06:19 -0200988 val &= ~(TRANS_DDI_FUNC_ENABLE | TRANS_DDI_PORT_MASK);
989 val |= TRANS_DDI_PORT_NONE;
Paulo Zanoni8d9ddbc2012-10-05 12:05:53 -0300990 I915_WRITE(reg, val);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300991}
992
Paulo Zanonibcbc8892012-10-26 19:05:51 -0200993bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector)
994{
995 struct drm_device *dev = intel_connector->base.dev;
996 struct drm_i915_private *dev_priv = dev->dev_private;
997 struct intel_encoder *intel_encoder = intel_connector->encoder;
998 int type = intel_connector->base.connector_type;
999 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1000 enum pipe pipe = 0;
1001 enum transcoder cpu_transcoder;
Paulo Zanoni882244a2014-04-01 14:55:12 -03001002 enum intel_display_power_domain power_domain;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001003 uint32_t tmp;
1004
Paulo Zanoni882244a2014-04-01 14:55:12 -03001005 power_domain = intel_display_port_power_domain(intel_encoder);
1006 if (!intel_display_power_enabled(dev_priv, power_domain))
1007 return false;
1008
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001009 if (!intel_encoder->get_hw_state(intel_encoder, &pipe))
1010 return false;
1011
1012 if (port == PORT_A)
1013 cpu_transcoder = TRANSCODER_EDP;
1014 else
Daniel Vetter1a240d42012-11-29 22:18:51 +01001015 cpu_transcoder = (enum transcoder) pipe;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001016
1017 tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1018
1019 switch (tmp & TRANS_DDI_MODE_SELECT_MASK) {
1020 case TRANS_DDI_MODE_SELECT_HDMI:
1021 case TRANS_DDI_MODE_SELECT_DVI:
1022 return (type == DRM_MODE_CONNECTOR_HDMIA);
1023
1024 case TRANS_DDI_MODE_SELECT_DP_SST:
1025 if (type == DRM_MODE_CONNECTOR_eDP)
1026 return true;
1027 case TRANS_DDI_MODE_SELECT_DP_MST:
1028 return (type == DRM_MODE_CONNECTOR_DisplayPort);
1029
1030 case TRANS_DDI_MODE_SELECT_FDI:
1031 return (type == DRM_MODE_CONNECTOR_VGA);
1032
1033 default:
1034 return false;
1035 }
1036}
1037
Daniel Vetter85234cd2012-07-02 13:27:29 +02001038bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
1039 enum pipe *pipe)
1040{
1041 struct drm_device *dev = encoder->base.dev;
1042 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001043 enum port port = intel_ddi_get_encoder_port(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +02001044 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001045 u32 tmp;
1046 int i;
1047
Imre Deak6d129be2014-03-05 16:20:54 +02001048 power_domain = intel_display_port_power_domain(encoder);
1049 if (!intel_display_power_enabled(dev_priv, power_domain))
1050 return false;
1051
Paulo Zanonife43d3f2012-10-15 15:51:39 -03001052 tmp = I915_READ(DDI_BUF_CTL(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001053
1054 if (!(tmp & DDI_BUF_CTL_ENABLE))
1055 return false;
1056
Paulo Zanoniad80a812012-10-24 16:06:19 -02001057 if (port == PORT_A) {
1058 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001059
Paulo Zanoniad80a812012-10-24 16:06:19 -02001060 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
1061 case TRANS_DDI_EDP_INPUT_A_ON:
1062 case TRANS_DDI_EDP_INPUT_A_ONOFF:
1063 *pipe = PIPE_A;
1064 break;
1065 case TRANS_DDI_EDP_INPUT_B_ONOFF:
1066 *pipe = PIPE_B;
1067 break;
1068 case TRANS_DDI_EDP_INPUT_C_ONOFF:
1069 *pipe = PIPE_C;
1070 break;
1071 }
1072
1073 return true;
1074 } else {
1075 for (i = TRANSCODER_A; i <= TRANSCODER_C; i++) {
1076 tmp = I915_READ(TRANS_DDI_FUNC_CTL(i));
1077
1078 if ((tmp & TRANS_DDI_PORT_MASK)
1079 == TRANS_DDI_SELECT_PORT(port)) {
1080 *pipe = i;
1081 return true;
1082 }
Daniel Vetter85234cd2012-07-02 13:27:29 +02001083 }
1084 }
1085
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001086 DRM_DEBUG_KMS("No pipe for ddi port %c found\n", port_name(port));
Daniel Vetter85234cd2012-07-02 13:27:29 +02001087
Jesse Barnes22f9fe52013-04-02 10:03:55 -07001088 return false;
Daniel Vetter85234cd2012-07-02 13:27:29 +02001089}
1090
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001091void intel_ddi_setup_hw_pll_state(struct drm_device *dev)
1092{
1093 struct drm_i915_private *dev_priv = dev->dev_private;
1094 enum pipe pipe;
1095 struct intel_crtc *intel_crtc;
1096
Paulo Zanoni0882dae2014-01-08 11:12:27 -02001097 dev_priv->ddi_plls.wrpll1_refcount = 0;
1098 dev_priv->ddi_plls.wrpll2_refcount = 0;
1099
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001100 for_each_pipe(pipe) {
1101 intel_crtc =
1102 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1103
Paulo Zanoni0882dae2014-01-08 11:12:27 -02001104 if (!intel_crtc->active) {
Daniel Vetterde7cfc62014-06-25 22:01:54 +03001105 intel_crtc->config.ddi_pll_sel = PORT_CLK_SEL_NONE;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001106 continue;
Paulo Zanoni0882dae2014-01-08 11:12:27 -02001107 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001108
Daniel Vetterde7cfc62014-06-25 22:01:54 +03001109 switch (intel_crtc->config.ddi_pll_sel) {
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001110 case PORT_CLK_SEL_WRPLL1:
1111 dev_priv->ddi_plls.wrpll1_refcount++;
1112 break;
1113 case PORT_CLK_SEL_WRPLL2:
1114 dev_priv->ddi_plls.wrpll2_refcount++;
1115 break;
1116 }
1117 }
1118}
1119
Paulo Zanonifc914632012-10-05 12:05:54 -03001120void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc)
1121{
1122 struct drm_crtc *crtc = &intel_crtc->base;
1123 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1124 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1125 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Daniel Vetter3b117c82013-04-17 20:15:07 +02001126 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001127
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001128 if (cpu_transcoder != TRANSCODER_EDP)
1129 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1130 TRANS_CLK_SEL_PORT(port));
Paulo Zanonifc914632012-10-05 12:05:54 -03001131}
1132
1133void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc)
1134{
1135 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Daniel Vetter3b117c82013-04-17 20:15:07 +02001136 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonifc914632012-10-05 12:05:54 -03001137
Paulo Zanonibb523fc2012-10-23 18:29:56 -02001138 if (cpu_transcoder != TRANSCODER_EDP)
1139 I915_WRITE(TRANS_CLK_SEL(cpu_transcoder),
1140 TRANS_CLK_SEL_DISABLED);
Paulo Zanonifc914632012-10-05 12:05:54 -03001141}
1142
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001143static void intel_ddi_pre_enable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001144{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001145 struct drm_encoder *encoder = &intel_encoder->base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001146 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001147 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001148 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001149 int type = intel_encoder->type;
1150
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001151 if (crtc->config.has_audio) {
1152 DRM_DEBUG_DRIVER("Audio on pipe %c on DDI\n",
1153 pipe_name(crtc->pipe));
1154
1155 /* write eld */
1156 DRM_DEBUG_DRIVER("DDI audio: write eld information\n");
1157 intel_write_eld(encoder, &crtc->config.adjusted_mode);
1158 }
1159
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001160 if (type == INTEL_OUTPUT_EDP) {
1161 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001162 intel_edp_panel_on(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001163 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001164
Daniel Vetterde7cfc62014-06-25 22:01:54 +03001165 WARN_ON(crtc->config.ddi_pll_sel == PORT_CLK_SEL_NONE);
1166 I915_WRITE(PORT_CLK_SEL(port), crtc->config.ddi_pll_sel);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001167
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001168 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanonic19b0662012-10-15 15:51:41 -03001169 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001170 struct intel_digital_port *intel_dig_port =
1171 enc_to_dig_port(encoder);
1172
1173 intel_dp->DP = intel_dig_port->saved_port_bits |
1174 DDI_BUF_CTL_ENABLE | DDI_BUF_EMP_400MV_0DB_HSW;
1175 intel_dp->DP |= DDI_PORT_WIDTH(intel_dp->lane_count);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001176
1177 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1178 intel_dp_start_link_train(intel_dp);
1179 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001180 if (port != PORT_A)
1181 intel_dp_stop_link_train(intel_dp);
Daniel Vetter30cf6db2014-04-24 23:54:58 +02001182 } else if (type == INTEL_OUTPUT_HDMI) {
1183 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
1184
1185 intel_hdmi->set_infoframes(encoder,
1186 crtc->config.has_hdmi_sink,
1187 &crtc->config.adjusted_mode);
Paulo Zanonic19b0662012-10-15 15:51:41 -03001188 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001189}
1190
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001191static void intel_ddi_post_disable(struct intel_encoder *intel_encoder)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001192{
1193 struct drm_encoder *encoder = &intel_encoder->base;
1194 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
1195 enum port port = intel_ddi_get_encoder_port(intel_encoder);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001196 int type = intel_encoder->type;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001197 uint32_t val;
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001198 bool wait = false;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001199
1200 val = I915_READ(DDI_BUF_CTL(port));
1201 if (val & DDI_BUF_CTL_ENABLE) {
1202 val &= ~DDI_BUF_CTL_ENABLE;
1203 I915_WRITE(DDI_BUF_CTL(port), val);
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001204 wait = true;
Paulo Zanoni2886e932012-10-05 12:06:00 -03001205 }
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001206
Paulo Zanonia836bdf2012-10-15 15:51:32 -03001207 val = I915_READ(DP_TP_CTL(port));
1208 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1209 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1210 I915_WRITE(DP_TP_CTL(port), val);
1211
1212 if (wait)
1213 intel_wait_ddi_buf_idle(dev_priv, port);
1214
Jani Nikula76bb80e2013-11-15 15:29:57 +02001215 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001216 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikula76bb80e2013-11-15 15:29:57 +02001217 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Jani Nikula24f3e092014-03-17 16:43:36 +02001218 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001219 intel_edp_panel_off(intel_dp);
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001220 }
1221
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001222 I915_WRITE(PORT_CLK_SEL(port), PORT_CLK_SEL_NONE);
1223}
1224
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001225static void intel_enable_ddi(struct intel_encoder *intel_encoder)
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001226{
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001227 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001228 struct drm_crtc *crtc = encoder->crtc;
1229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1230 int pipe = intel_crtc->pipe;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001231 struct drm_device *dev = encoder->dev;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001232 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001233 enum port port = intel_ddi_get_encoder_port(intel_encoder);
1234 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001235 uint32_t tmp;
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001236
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001237 if (type == INTEL_OUTPUT_HDMI) {
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001238 struct intel_digital_port *intel_dig_port =
1239 enc_to_dig_port(encoder);
1240
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001241 /* In HDMI/DVI mode, the port width, and swing/emphasis values
1242 * are ignored so nothing special needs to be done besides
1243 * enabling the port.
1244 */
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001245 I915_WRITE(DDI_BUF_CTL(port),
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001246 intel_dig_port->saved_port_bits |
1247 DDI_BUF_CTL_ENABLE);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001248 } else if (type == INTEL_OUTPUT_EDP) {
1249 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1250
Imre Deak3ab9c632013-05-03 12:57:41 +03001251 if (port == PORT_A)
1252 intel_dp_stop_link_train(intel_dp);
1253
Daniel Vetter4be73782014-01-17 14:39:48 +01001254 intel_edp_backlight_on(intel_dp);
Rodrigo Vivi49065572013-07-11 18:45:05 -03001255 intel_edp_psr_enable(intel_dp);
Paulo Zanoni6547fef2012-10-15 15:51:40 -03001256 }
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001257
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001258 if (intel_crtc->config.has_audio) {
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001259 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001260 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1261 tmp |= ((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) << (pipe * 4));
1262 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1263 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001264}
1265
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001266static void intel_disable_ddi(struct intel_encoder *intel_encoder)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001267{
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001268 struct drm_encoder *encoder = &intel_encoder->base;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001269 struct drm_crtc *crtc = encoder->crtc;
1270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1271 int pipe = intel_crtc->pipe;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001272 int type = intel_encoder->type;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08001273 struct drm_device *dev = encoder->dev;
1274 struct drm_i915_private *dev_priv = dev->dev_private;
1275 uint32_t tmp;
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001276
Paulo Zanonid45a0bf2014-05-21 17:29:31 -03001277 /* We can't touch HSW_AUD_PIN_ELD_CP_VLD uncionditionally because this
1278 * register is part of the power well on Haswell. */
1279 if (intel_crtc->config.has_audio) {
1280 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1281 tmp &= ~((AUDIO_OUTPUT_ENABLE_A | AUDIO_ELD_VALID_A) <<
1282 (pipe * 4));
1283 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
1284 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
1285 }
Paulo Zanoni2831d8422013-03-06 20:03:09 -03001286
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001287 if (type == INTEL_OUTPUT_EDP) {
1288 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1289
Rodrigo Vivi49065572013-07-11 18:45:05 -03001290 intel_edp_psr_disable(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001291 intel_edp_backlight_off(intel_dp);
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001292 }
Eugeni Dodonov72662e12012-05-09 15:37:31 -03001293}
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001294
Paulo Zanonib8fc2f62012-10-23 18:30:05 -02001295int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001296{
Paulo Zanonie39bf982013-11-02 21:07:36 -07001297 struct drm_device *dev = dev_priv->dev;
Paulo Zanonia4006642013-08-06 18:57:11 -03001298 uint32_t lcpll = I915_READ(LCPLL_CTL);
Paulo Zanonie39bf982013-11-02 21:07:36 -07001299 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
Paulo Zanonia4006642013-08-06 18:57:11 -03001300
Paulo Zanonie39bf982013-11-02 21:07:36 -07001301 if (lcpll & LCPLL_CD_SOURCE_FCLK) {
Paulo Zanonia4006642013-08-06 18:57:11 -03001302 return 800000;
Damien Lespiaue3589902014-02-07 19:12:50 +00001303 } else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001304 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001305 } else if (freq == LCPLL_CLK_FREQ_450) {
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001306 return 450000;
Paulo Zanonie39bf982013-11-02 21:07:36 -07001307 } else if (IS_HASWELL(dev)) {
1308 if (IS_ULT(dev))
1309 return 337500;
1310 else
1311 return 540000;
1312 } else {
1313 if (freq == LCPLL_CLK_FREQ_54O_BDW)
1314 return 540000;
1315 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
1316 return 337500;
1317 else
1318 return 675000;
1319 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001320}
1321
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001322static bool hsw_ddi_pll_get_hw_state(struct drm_i915_private *dev_priv,
1323 struct intel_shared_dpll *pll,
1324 struct intel_dpll_hw_state *hw_state)
1325{
1326 uint32_t val;
1327
1328 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
1329 return false;
1330
1331 val = I915_READ(WRPLL_CTL(pll->id));
1332 hw_state->wrpll = val;
1333
1334 return val & WRPLL_PLL_ENABLE;
1335}
1336
Daniel Vetter9cd86932014-06-25 22:01:57 +03001337static char *hsw_ddi_pll_names[] = {
1338 "WRPLL 1",
1339 "WRPLL 2",
1340};
1341
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001342void intel_ddi_pll_init(struct drm_device *dev)
1343{
1344 struct drm_i915_private *dev_priv = dev->dev_private;
1345 uint32_t val = I915_READ(LCPLL_CTL);
Daniel Vetter9cd86932014-06-25 22:01:57 +03001346 int i;
1347
1348 /* Dummy setup until everything is moved over to avoid upsetting the hw
1349 * state cross checker. */
1350 dev_priv->num_shared_dpll = 0;
1351
1352 for (i = 0; i < 2; i++) {
1353 dev_priv->shared_dplls[i].id = i;
1354 dev_priv->shared_dplls[i].name = hsw_ddi_pll_names[i];
Daniel Vetterd452c5b2014-07-04 11:27:39 -03001355 dev_priv->shared_dplls[i].get_hw_state =
1356 hsw_ddi_pll_get_hw_state;
Daniel Vetter9cd86932014-06-25 22:01:57 +03001357 }
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001358
1359 /* The LCPLL register should be turned on by the BIOS. For now let's
1360 * just check its state and print errors in case something is wrong.
1361 * Don't even try to turn it on.
1362 */
1363
Paulo Zanonib2b877f2013-05-03 17:23:42 -03001364 DRM_DEBUG_KMS("CDCLK running at %dKHz\n",
Paulo Zanoni79f689a2012-10-05 12:05:52 -03001365 intel_ddi_get_cdclk_freq(dev_priv));
1366
1367 if (val & LCPLL_CD_SOURCE_FCLK)
1368 DRM_ERROR("CDCLK source is not LCPLL\n");
1369
1370 if (val & LCPLL_PLL_DISABLE)
1371 DRM_ERROR("LCPLL is disabled\n");
1372}
Paulo Zanonic19b0662012-10-15 15:51:41 -03001373
1374void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder)
1375{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001376 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
1377 struct intel_dp *intel_dp = &intel_dig_port->dp;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001378 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001379 enum port port = intel_dig_port->port;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001380 uint32_t val;
Syam Sidhardhanf3e227d2013-02-25 04:05:38 +05301381 bool wait = false;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001382
1383 if (I915_READ(DP_TP_CTL(port)) & DP_TP_CTL_ENABLE) {
1384 val = I915_READ(DDI_BUF_CTL(port));
1385 if (val & DDI_BUF_CTL_ENABLE) {
1386 val &= ~DDI_BUF_CTL_ENABLE;
1387 I915_WRITE(DDI_BUF_CTL(port), val);
1388 wait = true;
1389 }
1390
1391 val = I915_READ(DP_TP_CTL(port));
1392 val &= ~(DP_TP_CTL_ENABLE | DP_TP_CTL_LINK_TRAIN_MASK);
1393 val |= DP_TP_CTL_LINK_TRAIN_PAT1;
1394 I915_WRITE(DP_TP_CTL(port), val);
1395 POSTING_READ(DP_TP_CTL(port));
1396
1397 if (wait)
1398 intel_wait_ddi_buf_idle(dev_priv, port);
1399 }
1400
1401 val = DP_TP_CTL_ENABLE | DP_TP_CTL_MODE_SST |
1402 DP_TP_CTL_LINK_TRAIN_PAT1 | DP_TP_CTL_SCRAMBLE_DISABLE;
Jani Nikula6aba5b62013-10-04 15:08:10 +03001403 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001404 val |= DP_TP_CTL_ENHANCED_FRAME_ENABLE;
1405 I915_WRITE(DP_TP_CTL(port), val);
1406 POSTING_READ(DP_TP_CTL(port));
1407
1408 intel_dp->DP |= DDI_BUF_CTL_ENABLE;
1409 I915_WRITE(DDI_BUF_CTL(port), intel_dp->DP);
1410 POSTING_READ(DDI_BUF_CTL(port));
1411
1412 udelay(600);
1413}
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001414
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02001415void intel_ddi_fdi_disable(struct drm_crtc *crtc)
1416{
1417 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1418 struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
1419 uint32_t val;
1420
1421 intel_ddi_post_disable(intel_encoder);
1422
1423 val = I915_READ(_FDI_RXA_CTL);
1424 val &= ~FDI_RX_ENABLE;
1425 I915_WRITE(_FDI_RXA_CTL, val);
1426
1427 val = I915_READ(_FDI_RXA_MISC);
1428 val &= ~(FDI_RX_PWRDN_LANE1_MASK | FDI_RX_PWRDN_LANE0_MASK);
1429 val |= FDI_RX_PWRDN_LANE1_VAL(2) | FDI_RX_PWRDN_LANE0_VAL(2);
1430 I915_WRITE(_FDI_RXA_MISC, val);
1431
1432 val = I915_READ(_FDI_RXA_CTL);
1433 val &= ~FDI_PCDCLK;
1434 I915_WRITE(_FDI_RXA_CTL, val);
1435
1436 val = I915_READ(_FDI_RXA_CTL);
1437 val &= ~FDI_RX_PLL_ENABLE;
1438 I915_WRITE(_FDI_RXA_CTL, val);
1439}
1440
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001441static void intel_ddi_hot_plug(struct intel_encoder *intel_encoder)
1442{
1443 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
1444 int type = intel_encoder->type;
1445
1446 if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP)
1447 intel_dp_check_link_status(intel_dp);
1448}
1449
Ville Syrjälä6801c182013-09-24 14:24:05 +03001450void intel_ddi_get_config(struct intel_encoder *encoder,
1451 struct intel_crtc_config *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001452{
1453 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1454 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1455 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
1456 u32 temp, flags = 0;
1457
1458 temp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
1459 if (temp & TRANS_DDI_PHSYNC)
1460 flags |= DRM_MODE_FLAG_PHSYNC;
1461 else
1462 flags |= DRM_MODE_FLAG_NHSYNC;
1463 if (temp & TRANS_DDI_PVSYNC)
1464 flags |= DRM_MODE_FLAG_PVSYNC;
1465 else
1466 flags |= DRM_MODE_FLAG_NVSYNC;
1467
1468 pipe_config->adjusted_mode.flags |= flags;
Ville Syrjälä42571ae2013-09-06 23:29:00 +03001469
1470 switch (temp & TRANS_DDI_BPC_MASK) {
1471 case TRANS_DDI_BPC_6:
1472 pipe_config->pipe_bpp = 18;
1473 break;
1474 case TRANS_DDI_BPC_8:
1475 pipe_config->pipe_bpp = 24;
1476 break;
1477 case TRANS_DDI_BPC_10:
1478 pipe_config->pipe_bpp = 30;
1479 break;
1480 case TRANS_DDI_BPC_12:
1481 pipe_config->pipe_bpp = 36;
1482 break;
1483 default:
1484 break;
1485 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001486
1487 switch (temp & TRANS_DDI_MODE_SELECT_MASK) {
1488 case TRANS_DDI_MODE_SELECT_HDMI:
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001489 pipe_config->has_hdmi_sink = true;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001490 case TRANS_DDI_MODE_SELECT_DVI:
1491 case TRANS_DDI_MODE_SELECT_FDI:
1492 break;
1493 case TRANS_DDI_MODE_SELECT_DP_SST:
1494 case TRANS_DDI_MODE_SELECT_DP_MST:
1495 pipe_config->has_dp_encoder = true;
1496 intel_dp_get_m_n(intel_crtc, pipe_config);
1497 break;
1498 default:
1499 break;
1500 }
Daniel Vetter10214422013-11-18 07:38:16 +01001501
Paulo Zanonia60551b2014-05-21 16:23:20 -03001502 if (intel_display_power_enabled(dev_priv, POWER_DOMAIN_AUDIO)) {
1503 temp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
1504 if (temp & (AUDIO_OUTPUT_ENABLE_A << (intel_crtc->pipe * 4)))
1505 pipe_config->has_audio = true;
1506 }
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001507
Daniel Vetter10214422013-11-18 07:38:16 +01001508 if (encoder->type == INTEL_OUTPUT_EDP && dev_priv->vbt.edp_bpp &&
1509 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1510 /*
1511 * This is a big fat ugly hack.
1512 *
1513 * Some machines in UEFI boot mode provide us a VBT that has 18
1514 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1515 * unknown we fail to light up. Yet the same BIOS boots up with
1516 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1517 * max, not what it tells us to use.
1518 *
1519 * Note: This will still be broken if the eDP panel is not lit
1520 * up by the BIOS, and thus we can't get the mode at module
1521 * load.
1522 */
1523 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1524 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1525 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1526 }
Jesse Barnes11578552014-01-21 12:42:10 -08001527
1528 intel_ddi_clock_get(encoder, pipe_config);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001529}
1530
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001531static void intel_ddi_destroy(struct drm_encoder *encoder)
1532{
1533 /* HDMI has nothing special to destroy, so we can go with this. */
1534 intel_dp_encoder_destroy(encoder);
1535}
1536
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001537static bool intel_ddi_compute_config(struct intel_encoder *encoder,
1538 struct intel_crtc_config *pipe_config)
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001539{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001540 int type = encoder->type;
Daniel Vettereccb1402013-05-22 00:50:22 +02001541 int port = intel_ddi_get_encoder_port(encoder);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001542
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001543 WARN(type == INTEL_OUTPUT_UNKNOWN, "compute_config() on unknown output!\n");
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001544
Daniel Vettereccb1402013-05-22 00:50:22 +02001545 if (port == PORT_A)
1546 pipe_config->cpu_transcoder = TRANSCODER_EDP;
1547
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001548 if (type == INTEL_OUTPUT_HDMI)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001549 return intel_hdmi_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001550 else
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001551 return intel_dp_compute_config(encoder, pipe_config);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001552}
1553
1554static const struct drm_encoder_funcs intel_ddi_funcs = {
1555 .destroy = intel_ddi_destroy,
1556};
1557
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001558static struct intel_connector *
1559intel_ddi_init_dp_connector(struct intel_digital_port *intel_dig_port)
1560{
1561 struct intel_connector *connector;
1562 enum port port = intel_dig_port->port;
1563
1564 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1565 if (!connector)
1566 return NULL;
1567
1568 intel_dig_port->dp.output_reg = DDI_BUF_CTL(port);
1569 if (!intel_dp_init_connector(intel_dig_port, connector)) {
1570 kfree(connector);
1571 return NULL;
1572 }
1573
1574 return connector;
1575}
1576
1577static struct intel_connector *
1578intel_ddi_init_hdmi_connector(struct intel_digital_port *intel_dig_port)
1579{
1580 struct intel_connector *connector;
1581 enum port port = intel_dig_port->port;
1582
1583 connector = kzalloc(sizeof(*connector), GFP_KERNEL);
1584 if (!connector)
1585 return NULL;
1586
1587 intel_dig_port->hdmi.hdmi_reg = DDI_BUF_CTL(port);
1588 intel_hdmi_init_connector(intel_dig_port, connector);
1589
1590 return connector;
1591}
1592
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001593void intel_ddi_init(struct drm_device *dev, enum port port)
1594{
Damien Lespiau876a8cd2012-12-11 18:48:30 +00001595 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001596 struct intel_digital_port *intel_dig_port;
1597 struct intel_encoder *intel_encoder;
1598 struct drm_encoder *encoder;
1599 struct intel_connector *hdmi_connector = NULL;
1600 struct intel_connector *dp_connector = NULL;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001601 bool init_hdmi, init_dp;
1602
1603 init_hdmi = (dev_priv->vbt.ddi_port_info[port].supports_dvi ||
1604 dev_priv->vbt.ddi_port_info[port].supports_hdmi);
1605 init_dp = dev_priv->vbt.ddi_port_info[port].supports_dp;
1606 if (!init_dp && !init_hdmi) {
1607 DRM_DEBUG_KMS("VBT says port %c is not DVI/HDMI/DP compatible\n",
1608 port_name(port));
1609 init_hdmi = true;
1610 init_dp = true;
1611 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001612
Daniel Vetterb14c5672013-09-19 12:18:32 +02001613 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001614 if (!intel_dig_port)
1615 return;
1616
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001617 intel_encoder = &intel_dig_port->base;
1618 encoder = &intel_encoder->base;
1619
1620 drm_encoder_init(dev, encoder, &intel_ddi_funcs,
1621 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001622
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001623 intel_encoder->compute_config = intel_ddi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001624 intel_encoder->enable = intel_enable_ddi;
1625 intel_encoder->pre_enable = intel_ddi_pre_enable;
1626 intel_encoder->disable = intel_disable_ddi;
1627 intel_encoder->post_disable = intel_ddi_post_disable;
1628 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001629 intel_encoder->get_config = intel_ddi_get_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001630
1631 intel_dig_port->port = port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -07001632 intel_dig_port->saved_port_bits = I915_READ(DDI_BUF_CTL(port)) &
1633 (DDI_BUF_PORT_REVERSAL |
1634 DDI_A_4_LANES);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001635
1636 intel_encoder->type = INTEL_OUTPUT_UNKNOWN;
1637 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001638 intel_encoder->cloneable = 0;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001639 intel_encoder->hot_plug = intel_ddi_hot_plug;
1640
Dave Airlie13cf5502014-06-18 11:29:35 +10001641 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
1642 dev_priv->hpd_irq_port[port] = intel_dig_port;
1643
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001644 if (init_dp)
1645 dp_connector = intel_ddi_init_dp_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001646
Paulo Zanoni311a2092013-09-12 17:12:18 -03001647 /* In theory we don't need the encoder->type check, but leave it just in
1648 * case we have some really bad VBTs... */
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001649 if (intel_encoder->type != INTEL_OUTPUT_EDP && init_hdmi)
1650 hdmi_connector = intel_ddi_init_hdmi_connector(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001651
Paulo Zanoni4a28ae52013-10-09 13:52:36 -03001652 if (!dp_connector && !hdmi_connector) {
1653 drm_encoder_cleanup(encoder);
1654 kfree(intel_dig_port);
Daniel Vetter21a8e6a2013-04-10 23:28:35 +02001655 }
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001656}