blob: 667bf8874be7793c8f0c11f6a426715e6aa0f587 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +02004 * Header file for Host Controller registers and I/O accessors.
5 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01006 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08007 *
8 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07009 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or (at
11 * your option) any later version.
Pierre Ossmand129bce2006-03-24 03:18:17 -080012 */
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020013#ifndef __SDHCI_HW_H
14#define __SDHCI_HW_H
Pierre Ossmand129bce2006-03-24 03:18:17 -080015
Andrew Morton0c7ad102008-07-25 19:44:35 -070016#include <linux/scatterlist.h>
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030017#include <linux/compiler.h>
18#include <linux/types.h>
19#include <linux/io.h>
Andrew Morton0c7ad102008-07-25 19:44:35 -070020
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +020021#include <linux/mmc/sdhci.h>
22
Pierre Ossmand129bce2006-03-24 03:18:17 -080023/*
Pierre Ossmand129bce2006-03-24 03:18:17 -080024 * Controller registers
25 */
26
27#define SDHCI_DMA_ADDRESS 0x00
28
29#define SDHCI_BLOCK_SIZE 0x04
Pierre Ossmanbab76962006-07-02 16:51:35 +010030#define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
Pierre Ossmand129bce2006-03-24 03:18:17 -080031
32#define SDHCI_BLOCK_COUNT 0x06
33
34#define SDHCI_ARGUMENT 0x08
35
36#define SDHCI_TRANSFER_MODE 0x0C
37#define SDHCI_TRNS_DMA 0x01
38#define SDHCI_TRNS_BLK_CNT_EN 0x02
39#define SDHCI_TRNS_ACMD12 0x04
40#define SDHCI_TRNS_READ 0x10
41#define SDHCI_TRNS_MULTI 0x20
42
43#define SDHCI_COMMAND 0x0E
44#define SDHCI_CMD_RESP_MASK 0x03
45#define SDHCI_CMD_CRC 0x08
46#define SDHCI_CMD_INDEX 0x10
47#define SDHCI_CMD_DATA 0x20
Richard Zhu574e3f52011-03-21 13:22:14 +080048#define SDHCI_CMD_ABORTCMD 0xC0
Pierre Ossmand129bce2006-03-24 03:18:17 -080049
50#define SDHCI_CMD_RESP_NONE 0x00
51#define SDHCI_CMD_RESP_LONG 0x01
52#define SDHCI_CMD_RESP_SHORT 0x02
53#define SDHCI_CMD_RESP_SHORT_BUSY 0x03
54
55#define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
Aries Lee22113ef2010-12-15 08:14:24 +010056#define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
Pierre Ossmand129bce2006-03-24 03:18:17 -080057
58#define SDHCI_RESPONSE 0x10
59
60#define SDHCI_BUFFER 0x20
61
62#define SDHCI_PRESENT_STATE 0x24
63#define SDHCI_CMD_INHIBIT 0x00000001
64#define SDHCI_DATA_INHIBIT 0x00000002
65#define SDHCI_DOING_WRITE 0x00000100
66#define SDHCI_DOING_READ 0x00000200
67#define SDHCI_SPACE_AVAILABLE 0x00000400
68#define SDHCI_DATA_AVAILABLE 0x00000800
69#define SDHCI_CARD_PRESENT 0x00010000
70#define SDHCI_WRITE_PROTECT 0x00080000
Arindam Nathf2119df2011-05-05 12:18:57 +053071#define SDHCI_DATA_LVL_MASK 0x00F00000
72#define SDHCI_DATA_LVL_SHIFT 20
Pierre Ossmand129bce2006-03-24 03:18:17 -080073
Arindam Nathd6d50a12011-05-05 12:18:59 +053074#define SDHCI_HOST_CONTROL 0x28
Pierre Ossmand129bce2006-03-24 03:18:17 -080075#define SDHCI_CTRL_LED 0x01
76#define SDHCI_CTRL_4BITBUS 0x02
Pierre Ossman077df882006-11-08 23:06:35 +010077#define SDHCI_CTRL_HISPD 0x04
Pierre Ossman2134a922008-06-28 18:28:51 +020078#define SDHCI_CTRL_DMA_MASK 0x18
79#define SDHCI_CTRL_SDMA 0x00
80#define SDHCI_CTRL_ADMA1 0x08
81#define SDHCI_CTRL_ADMA32 0x10
82#define SDHCI_CTRL_ADMA64 0x18
Philip Rakity15ec4462010-11-19 16:48:39 -050083#define SDHCI_CTRL_8BITBUS 0x20
Pierre Ossmand129bce2006-03-24 03:18:17 -080084
85#define SDHCI_POWER_CONTROL 0x29
Pierre Ossman146ad662006-06-30 02:22:23 -070086#define SDHCI_POWER_ON 0x01
87#define SDHCI_POWER_180 0x0A
88#define SDHCI_POWER_300 0x0C
89#define SDHCI_POWER_330 0x0E
Pierre Ossmand129bce2006-03-24 03:18:17 -080090
91#define SDHCI_BLOCK_GAP_CONTROL 0x2A
92
Nicolas Pitre2df3b712007-09-29 10:46:20 -040093#define SDHCI_WAKE_UP_CONTROL 0x2B
Daniel Drake5f619702010-11-04 22:20:39 +000094#define SDHCI_WAKE_ON_INT 0x01
95#define SDHCI_WAKE_ON_INSERT 0x02
96#define SDHCI_WAKE_ON_REMOVE 0x04
Pierre Ossmand129bce2006-03-24 03:18:17 -080097
98#define SDHCI_CLOCK_CONTROL 0x2C
99#define SDHCI_DIVIDER_SHIFT 8
Zhangfei Gao85105c52010-08-06 07:10:01 +0800100#define SDHCI_DIVIDER_HI_SHIFT 6
101#define SDHCI_DIV_MASK 0xFF
102#define SDHCI_DIV_MASK_LEN 8
103#define SDHCI_DIV_HI_MASK 0x300
Pierre Ossmand129bce2006-03-24 03:18:17 -0800104#define SDHCI_CLOCK_CARD_EN 0x0004
105#define SDHCI_CLOCK_INT_STABLE 0x0002
106#define SDHCI_CLOCK_INT_EN 0x0001
107
108#define SDHCI_TIMEOUT_CONTROL 0x2E
109
110#define SDHCI_SOFTWARE_RESET 0x2F
111#define SDHCI_RESET_ALL 0x01
112#define SDHCI_RESET_CMD 0x02
113#define SDHCI_RESET_DATA 0x04
114
115#define SDHCI_INT_STATUS 0x30
116#define SDHCI_INT_ENABLE 0x34
117#define SDHCI_SIGNAL_ENABLE 0x38
118#define SDHCI_INT_RESPONSE 0x00000001
119#define SDHCI_INT_DATA_END 0x00000002
120#define SDHCI_INT_DMA_END 0x00000008
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100121#define SDHCI_INT_SPACE_AVAIL 0x00000010
122#define SDHCI_INT_DATA_AVAIL 0x00000020
Pierre Ossmand129bce2006-03-24 03:18:17 -0800123#define SDHCI_INT_CARD_INSERT 0x00000040
124#define SDHCI_INT_CARD_REMOVE 0x00000080
125#define SDHCI_INT_CARD_INT 0x00000100
Pierre Ossman964f9ce2007-07-20 18:20:36 +0200126#define SDHCI_INT_ERROR 0x00008000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800127#define SDHCI_INT_TIMEOUT 0x00010000
128#define SDHCI_INT_CRC 0x00020000
129#define SDHCI_INT_END_BIT 0x00040000
130#define SDHCI_INT_INDEX 0x00080000
131#define SDHCI_INT_DATA_TIMEOUT 0x00100000
132#define SDHCI_INT_DATA_CRC 0x00200000
133#define SDHCI_INT_DATA_END_BIT 0x00400000
134#define SDHCI_INT_BUS_POWER 0x00800000
135#define SDHCI_INT_ACMD12ERR 0x01000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200136#define SDHCI_INT_ADMA_ERROR 0x02000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800137
138#define SDHCI_INT_NORMAL_MASK 0x00007FFF
139#define SDHCI_INT_ERROR_MASK 0xFFFF8000
140
141#define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
142 SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
143#define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100144 SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
Pierre Ossmand129bce2006-03-24 03:18:17 -0800145 SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
Zhangfei Gaoa751a7d692010-05-26 14:42:02 -0700146 SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300147#define SDHCI_INT_ALL_MASK ((unsigned int)-1)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800148
149#define SDHCI_ACMD12_ERR 0x3C
150
Arindam Nathf2119df2011-05-05 12:18:57 +0530151#define SDHCI_HOST_CONTROL2 0x3E
152#define SDHCI_CTRL_VDD_180 0x0008
Arindam Nathd6d50a12011-05-05 12:18:59 +0530153#define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
154#define SDHCI_CTRL_DRV_TYPE_B 0x0000
155#define SDHCI_CTRL_DRV_TYPE_A 0x0010
156#define SDHCI_CTRL_DRV_TYPE_C 0x0020
157#define SDHCI_CTRL_DRV_TYPE_D 0x0030
158#define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800159
160#define SDHCI_CAPABILITIES 0x40
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700161#define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
162#define SDHCI_TIMEOUT_CLK_SHIFT 0
163#define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
Pierre Ossmand129bce2006-03-24 03:18:17 -0800164#define SDHCI_CLOCK_BASE_MASK 0x00003F00
Zhangfei Gaoc4687d52010-08-20 14:02:36 -0400165#define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
Pierre Ossmand129bce2006-03-24 03:18:17 -0800166#define SDHCI_CLOCK_BASE_SHIFT 8
Pierre Ossman1d676e02006-07-02 16:52:10 +0100167#define SDHCI_MAX_BLOCK_MASK 0x00030000
168#define SDHCI_MAX_BLOCK_SHIFT 16
Philip Rakity15ec4462010-11-19 16:48:39 -0500169#define SDHCI_CAN_DO_8BIT 0x00040000
Pierre Ossman2134a922008-06-28 18:28:51 +0200170#define SDHCI_CAN_DO_ADMA2 0x00080000
171#define SDHCI_CAN_DO_ADMA1 0x00100000
Pierre Ossman077df882006-11-08 23:06:35 +0100172#define SDHCI_CAN_DO_HISPD 0x00200000
Richard Röjforsa13abc72009-09-22 16:45:30 -0700173#define SDHCI_CAN_DO_SDMA 0x00400000
Pierre Ossman146ad662006-06-30 02:22:23 -0700174#define SDHCI_CAN_VDD_330 0x01000000
175#define SDHCI_CAN_VDD_300 0x02000000
176#define SDHCI_CAN_VDD_180 0x04000000
Pierre Ossman2134a922008-06-28 18:28:51 +0200177#define SDHCI_CAN_64BIT 0x10000000
Pierre Ossmand129bce2006-03-24 03:18:17 -0800178
Arindam Nathf2119df2011-05-05 12:18:57 +0530179#define SDHCI_SUPPORT_SDR50 0x00000001
180#define SDHCI_SUPPORT_SDR104 0x00000002
181#define SDHCI_SUPPORT_DDR50 0x00000004
Arindam Nathd6d50a12011-05-05 12:18:59 +0530182#define SDHCI_DRIVER_TYPE_A 0x00000010
183#define SDHCI_DRIVER_TYPE_C 0x00000020
184#define SDHCI_DRIVER_TYPE_D 0x00000040
Arindam Nathf2119df2011-05-05 12:18:57 +0530185
Philip Rakitye8120ad2010-11-30 00:55:23 -0500186#define SDHCI_CAPABILITIES_1 0x44
Pierre Ossmand129bce2006-03-24 03:18:17 -0800187
Arindam Nathf2119df2011-05-05 12:18:57 +0530188#define SDHCI_MAX_CURRENT 0x48
189#define SDHCI_MAX_CURRENT_330_MASK 0x0000FF
190#define SDHCI_MAX_CURRENT_330_SHIFT 0
191#define SDHCI_MAX_CURRENT_300_MASK 0x00FF00
192#define SDHCI_MAX_CURRENT_300_SHIFT 8
193#define SDHCI_MAX_CURRENT_180_MASK 0xFF0000
194#define SDHCI_MAX_CURRENT_180_SHIFT 16
195#define SDHCI_MAX_CURRENT_MULTIPLIER 4
Pierre Ossmand129bce2006-03-24 03:18:17 -0800196
197/* 4C-4F reserved for more max current */
198
Pierre Ossman2134a922008-06-28 18:28:51 +0200199#define SDHCI_SET_ACMD12_ERROR 0x50
200#define SDHCI_SET_INT_ERROR 0x52
201
202#define SDHCI_ADMA_ERROR 0x54
203
204/* 55-57 reserved */
205
206#define SDHCI_ADMA_ADDRESS 0x58
207
208/* 60-FB reserved */
Pierre Ossmand129bce2006-03-24 03:18:17 -0800209
210#define SDHCI_SLOT_INT_STATUS 0xFC
211
212#define SDHCI_HOST_VERSION 0xFE
Pierre Ossman4a965502006-06-30 02:22:29 -0700213#define SDHCI_VENDOR_VER_MASK 0xFF00
214#define SDHCI_VENDOR_VER_SHIFT 8
215#define SDHCI_SPEC_VER_MASK 0x00FF
216#define SDHCI_SPEC_VER_SHIFT 0
Pierre Ossman2134a922008-06-28 18:28:51 +0200217#define SDHCI_SPEC_100 0
218#define SDHCI_SPEC_200 1
Zhangfei Gao85105c52010-08-06 07:10:01 +0800219#define SDHCI_SPEC_300 2
Pierre Ossmand129bce2006-03-24 03:18:17 -0800220
Zhangfei Gao03975262010-09-20 15:15:18 -0400221/*
222 * End of controller registers.
223 */
224
225#define SDHCI_MAX_DIV_SPEC_200 256
226#define SDHCI_MAX_DIV_SPEC_300 2046
227
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400228/*
229 * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
230 */
231#define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
232#define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
233
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100234struct sdhci_ops {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300235#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
Matt Flemingdc297c92010-05-26 14:42:03 -0700236 u32 (*read_l)(struct sdhci_host *host, int reg);
237 u16 (*read_w)(struct sdhci_host *host, int reg);
238 u8 (*read_b)(struct sdhci_host *host, int reg);
239 void (*write_l)(struct sdhci_host *host, u32 val, int reg);
240 void (*write_w)(struct sdhci_host *host, u16 val, int reg);
241 void (*write_b)(struct sdhci_host *host, u8 val, int reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300242#endif
243
Anton Vorontsov81146342009-03-17 00:13:59 +0300244 void (*set_clock)(struct sdhci_host *host, unsigned int clock);
245
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100246 int (*enable_dma)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300247 unsigned int (*get_max_clock)(struct sdhci_host *host);
Anton Vorontsova9e58f22009-07-29 15:04:16 -0700248 unsigned int (*get_min_clock)(struct sdhci_host *host);
Ben Dooks4240ff02009-03-17 00:13:57 +0300249 unsigned int (*get_timeout_clock)(struct sdhci_host *host);
Philip Rakity15ec4462010-11-19 16:48:39 -0500250 int (*platform_8bit_width)(struct sdhci_host *host,
251 int width);
Philip Rakity643a81f2010-09-23 08:24:32 -0700252 void (*platform_send_init_74_clocks)(struct sdhci_host *host,
253 u8 power_mode);
Wolfram Sang2dfb5792010-10-15 12:21:01 +0200254 unsigned int (*get_ro)(struct sdhci_host *host);
Philip Rakity393c1a32011-01-21 11:26:40 -0800255 void (*platform_reset_enter)(struct sdhci_host *host, u8 mask);
256 void (*platform_reset_exit)(struct sdhci_host *host, u8 mask);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800257};
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100258
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300259#ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
260
261static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
262{
Matt Flemingdc297c92010-05-26 14:42:03 -0700263 if (unlikely(host->ops->write_l))
264 host->ops->write_l(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300265 else
266 writel(val, host->ioaddr + reg);
267}
268
269static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
270{
Matt Flemingdc297c92010-05-26 14:42:03 -0700271 if (unlikely(host->ops->write_w))
272 host->ops->write_w(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300273 else
274 writew(val, host->ioaddr + reg);
275}
276
277static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
278{
Matt Flemingdc297c92010-05-26 14:42:03 -0700279 if (unlikely(host->ops->write_b))
280 host->ops->write_b(host, val, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300281 else
282 writeb(val, host->ioaddr + reg);
283}
284
285static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
286{
Matt Flemingdc297c92010-05-26 14:42:03 -0700287 if (unlikely(host->ops->read_l))
288 return host->ops->read_l(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300289 else
290 return readl(host->ioaddr + reg);
291}
292
293static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
294{
Matt Flemingdc297c92010-05-26 14:42:03 -0700295 if (unlikely(host->ops->read_w))
296 return host->ops->read_w(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300297 else
298 return readw(host->ioaddr + reg);
299}
300
301static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
302{
Matt Flemingdc297c92010-05-26 14:42:03 -0700303 if (unlikely(host->ops->read_b))
304 return host->ops->read_b(host, reg);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300305 else
306 return readb(host->ioaddr + reg);
307}
308
309#else
310
311static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
312{
313 writel(val, host->ioaddr + reg);
314}
315
316static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
317{
318 writew(val, host->ioaddr + reg);
319}
320
321static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
322{
323 writeb(val, host->ioaddr + reg);
324}
325
326static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
327{
328 return readl(host->ioaddr + reg);
329}
330
331static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
332{
333 return readw(host->ioaddr + reg);
334}
335
336static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
337{
338 return readb(host->ioaddr + reg);
339}
340
341#endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100342
343extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
344 size_t priv_size);
345extern void sdhci_free_host(struct sdhci_host *host);
346
347static inline void *sdhci_priv(struct sdhci_host *host)
348{
349 return (void *)host->private;
350}
351
Marek Szyprowski17866e12010-08-10 18:01:58 -0700352extern void sdhci_card_detect(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100353extern int sdhci_add_host(struct sdhci_host *host);
Pierre Ossman1e728592008-04-16 19:13:13 +0200354extern void sdhci_remove_host(struct sdhci_host *host, int dead);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100355
356#ifdef CONFIG_PM
357extern int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state);
358extern int sdhci_resume_host(struct sdhci_host *host);
Daniel Drake5f619702010-11-04 22:20:39 +0000359extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100360#endif
Albert Herranzc0bba0d2009-12-17 15:27:19 -0800361
Giuseppe Cavallaro1978fda2010-09-28 10:41:29 +0200362#endif /* __SDHCI_HW_H */