blob: cf55ecd96bf43ff0c521e2175f5f24877350d275 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Carsten Langgaard, carstenl@mips.com
3 * Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.
4 *
5 * This program is free software; you can distribute it and/or modify it
6 * under the terms of the GNU General Public License (Version 2) as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License along
15 * with this program; if not, write to the Free Software Foundation, Inc.,
16 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
17 *
18 * Setting up the clock on the MIPS boards.
19 */
20
21#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/init.h>
23#include <linux/kernel_stat.h>
24#include <linux/sched.h>
25#include <linux/spinlock.h>
26#include <linux/interrupt.h>
27#include <linux/time.h>
28#include <linux/timex.h>
29#include <linux/mc146818rtc.h>
30
31#include <asm/mipsregs.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010032#include <asm/mipsmtregs.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000033#include <asm/hardirq.h>
34#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/div64.h>
36#include <asm/cpu.h>
37#include <asm/time.h>
38#include <asm/mc146818-time.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000039#include <asm/msc01_ic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41#include <asm/mips-boards/generic.h>
42#include <asm/mips-boards/prom.h>
Maciej W. Rozyckifc095a92006-09-12 19:12:18 +010043
44#ifdef CONFIG_MIPS_ATLAS
45#include <asm/mips-boards/atlasint.h>
46#endif
47#ifdef CONFIG_MIPS_MALTA
Ralf Baechlee01402b2005-07-14 15:57:16 +000048#include <asm/mips-boards/maltaint.h>
Maciej W. Rozyckifc095a92006-09-12 19:12:18 +010049#endif
Atsushi Nemotof75f3692007-01-08 01:27:40 +090050#ifdef CONFIG_MIPS_SEAD
51#include <asm/mips-boards/seadint.h>
52#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54unsigned long cpu_khz;
55
Ralf Baechlee01402b2005-07-14 15:57:16 +000056static int mips_cpu_timer_irq;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +010057extern int cp0_perfcount_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Ralf Baechle937a8012006-10-07 19:44:33 +010059static void mips_timer_dispatch(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060{
Ralf Baechle937a8012006-10-07 19:44:33 +010061 do_IRQ(mips_cpu_timer_irq);
Ralf Baechlee01402b2005-07-14 15:57:16 +000062}
63
Chris Dearmanffe9ee42007-05-24 22:24:20 +010064static void mips_perf_dispatch(void)
65{
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +010066 do_IRQ(cp0_perfcount_irq);
Chris Dearmanffe9ee42007-05-24 22:24:20 +010067}
68
Ralf Baechle41c594a2006-04-05 09:45:45 +010069/*
Ralf Baechle224dc502006-10-21 02:05:20 +010070 * Estimate CPU frequency. Sets mips_hpt_frequency as a side-effect
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 */
72static unsigned int __init estimate_cpu_frequency(void)
73{
74 unsigned int prid = read_c0_prid() & 0xffff00;
75 unsigned int count;
76
Ralf Baechle41c594a2006-04-05 09:45:45 +010077#if defined(CONFIG_MIPS_SEAD) || defined(CONFIG_MIPS_SIM)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 /*
79 * The SEAD board doesn't have a real time clock, so we can't
80 * really calculate the timer frequency
81 * For now we hardwire the SEAD board frequency to 12MHz.
82 */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -070083
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 if ((prid == (PRID_COMP_MIPS | PRID_IMP_20KC)) ||
85 (prid == (PRID_COMP_MIPS | PRID_IMP_25KF)))
86 count = 12000000;
87 else
88 count = 6000000;
89#endif
90#if defined(CONFIG_MIPS_ATLAS) || defined(CONFIG_MIPS_MALTA)
Ralf Baechlee79f55a2006-10-31 19:53:15 +000091 unsigned long flags;
Ralf Baechle70e46f42006-10-31 18:33:09 +000092 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
94 local_irq_save(flags);
95
96 /* Start counter exactly on falling edge of update flag */
97 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
98 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
99
100 /* Start r4k counter. */
Ralf Baechle70e46f42006-10-31 18:33:09 +0000101 start = read_c0_count();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103 /* Read counter exactly on falling edge of update flag */
104 while (CMOS_READ(RTC_REG_A) & RTC_UIP);
105 while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));
106
Ralf Baechle70e46f42006-10-31 18:33:09 +0000107 count = read_c0_count() - start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109 /* restore interrupts */
110 local_irq_restore(flags);
111#endif
112
113 mips_hpt_frequency = count;
114 if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&
115 (prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))
116 count *= 2;
117
118 count += 5000; /* round */
119 count -= count%10000;
120
121 return count;
122}
123
Ralf Baechle4b550482007-10-11 23:46:08 +0100124unsigned long read_persistent_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125{
126 return mc146818_get_cmos_time();
127}
128
Ralf Baechle4b550482007-10-11 23:46:08 +0100129void __init plat_time_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Ralf Baechleece22462006-07-09 22:27:23 +0100131 unsigned int est_freq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 /* Set Data mode - binary. */
134 CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136 est_freq = estimate_cpu_frequency ();
137
138 printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,
139 (est_freq%1000000)*100/1000000);
140
141 cpu_khz = est_freq / 1000;
Ralf Baechle79894c72007-05-16 17:54:08 +0200142
143 mips_scroll_message();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144}
145
Ralf Baechle7bcf7712007-10-11 23:46:09 +0100146//static irqreturn_t mips_perf_interrupt(int irq, void *dev_id)
147//{
148// return perf_irq();
149//}
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100150
Ralf Baechle7bcf7712007-10-11 23:46:09 +0100151//static struct irqaction perf_irqaction = {
152// .handler = mips_perf_interrupt,
153// .flags = IRQF_DISABLED | IRQF_PERCPU,
154// .name = "performance",
155//};
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100156
Ralf Baechle91a2fcc2007-10-11 23:46:09 +0100157void __init plat_perf_setup(void)
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100158{
Ralf Baechle7bcf7712007-10-11 23:46:09 +0100159// struct irqaction *irq = &perf_irqaction;
Ralf Baechle91a2fcc2007-10-11 23:46:09 +0100160
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100161 cp0_perfcount_irq = -1;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100162
163#ifdef MSC01E_INT_BASE
164 if (cpu_has_veic) {
165 set_vi_handler (MSC01E_INT_PERFCTR, mips_perf_dispatch);
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100166 cp0_perfcount_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100167 } else
168#endif
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100169 if (cp0_perfcount_irq >= 0) {
170 if (cpu_has_vint)
171 set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100172#ifdef CONFIG_SMP
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100173 set_irq_handler(cp0_perfcount_irq, handle_percpu_irq);
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100174#endif
175 }
176}
177
Ralf Baechle54d0a212006-07-09 21:38:56 +0100178void __init plat_timer_setup(struct irqaction *irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
Chris Dearman7b4f4ec2007-05-24 22:46:25 +0100180#ifdef MSC01E_INT_BASE
Ralf Baechlee01402b2005-07-14 15:57:16 +0000181 if (cpu_has_veic) {
182 set_vi_handler (MSC01E_INT_CPUCTR, mips_timer_dispatch);
183 mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;
Ralf Baechlee01402b2005-07-14 15:57:16 +0000184 }
Chris Dearman7b4f4ec2007-05-24 22:46:25 +0100185 else
186#endif
187 {
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100188 if (cpu_has_vint)
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100189 set_vi_handler(cp0_compare_irq, mips_timer_dispatch);
190 mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100191 }
Ralf Baechlee01402b2005-07-14 15:57:16 +0000192
Ralf Baechle41c594a2006-04-05 09:45:45 +0100193#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +0100194 setup_irq_smtc(mips_cpu_timer_irq, irq, 0x100 << cp0_compare_irq);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100195#else
Ralf Baechlee01402b2005-07-14 15:57:16 +0000196 setup_irq(mips_cpu_timer_irq, irq);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100197#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000198#ifdef CONFIG_SMP
Atsushi Nemoto14178362006-11-14 01:13:18 +0900199 set_irq_handler(mips_cpu_timer_irq, handle_percpu_irq);
Ralf Baechle340ee4b2005-08-17 17:44:08 +0000200#endif
Chris Dearmanffe9ee42007-05-24 22:24:20 +0100201
Ralf Baechle91a2fcc2007-10-11 23:46:09 +0100202 plat_perf_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203}