blob: 20ce2d386f172c849459e94d1bb88601f1fdd0e7 [file] [log] [blame]
eric miao2c8086a2007-09-11 19:13:17 -07001/*
2 * linux/arch/arm/mach-pxa/pxa3xx.c
3 *
4 * code specific to pxa3xx aka Monahans
5 *
6 * Copyright (C) 2006 Marvell International Ltd.
7 *
eric miaoe9bba8e2007-10-30 08:01:38 +01008 * 2007-09-02: eric miao <eric.miao@marvell.com>
eric miao2c8086a2007-09-11 19:13:17 -07009 * initial version
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
eric miao2c8086a2007-09-11 19:13:17 -070015#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/init.h>
Haojian Zhuangb8f649f2013-04-09 18:12:04 +080018#include <linux/gpio-pxa.h>
eric miao2c8086a2007-09-11 19:13:17 -070019#include <linux/pm.h>
20#include <linux/platform_device.h>
21#include <linux/irq.h>
Russell King7b5dea12008-01-07 22:18:30 +000022#include <linux/io.h>
Daniel Mack82ce44d2012-07-25 17:52:52 +020023#include <linux/of.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020024#include <linux/syscore_ops.h>
Sebastian Andrzej Siewiorb4593962011-02-23 12:38:16 +010025#include <linux/i2c/pxa-i2c.h>
eric miao2c8086a2007-09-11 19:13:17 -070026
Marek Vasut851982c2010-10-11 02:20:19 +020027#include <asm/mach/map.h>
Russell King2c74a0c2011-06-22 17:41:48 +010028#include <asm/suspend.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/hardware.h>
30#include <mach/pxa3xx-regs.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010031#include <mach/reset.h>
Arnd Bergmann293b2da2012-08-24 15:16:48 +020032#include <linux/platform_data/usb-ohci-pxa27x.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010033#include <mach/pm.h>
34#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010035#include <mach/smemc.h>
Rob Herring4e611092012-01-03 16:53:48 -060036#include <mach/irqs.h>
eric miao2c8086a2007-09-11 19:13:17 -070037
38#include "generic.h"
39#include "devices.h"
eric miao2c8086a2007-09-11 19:13:17 -070040
Mike Rapoportbf293ae2009-11-11 11:36:59 +020041#define PECR_IE(n) ((1 << ((n) * 2)) << 28)
42#define PECR_IS(n) ((1 << ((n) * 2)) << 29)
43
Daniel Mack089d0362012-07-22 19:50:22 +020044extern void __init pxa_dt_irq_init(int (*fn)(struct irq_data *, unsigned int));
Russell King7b5dea12008-01-07 22:18:30 +000045
Robert Jarzmikadf34422015-08-23 21:13:57 +020046/*
47 * NAND NFC: DFI bus arbitration subset
48 */
49#define NDCR (*(volatile u32 __iomem*)(NAND_VIRT + 0))
50#define NDCR_ND_ARB_EN (1 << 12)
51#define NDCR_ND_ARB_CNTL (1 << 19)
52
Arnd Bergmann63910742015-10-12 15:44:49 +020053#ifdef CONFIG_PM
54
55#define ISRAM_START 0x5c000000
56#define ISRAM_SIZE SZ_256K
57
Russell King7b5dea12008-01-07 22:18:30 +000058static void __iomem *sram;
59static unsigned long wakeup_src;
60
Russell King7b5dea12008-01-07 22:18:30 +000061/*
62 * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
63 * memory controller has to be reinitialised, so we place some code
64 * in the SRAM to perform this function.
65 *
66 * We disable FIQs across the standby - otherwise, we might receive a
67 * FIQ while the SDRAM is unavailable.
68 */
69static void pxa3xx_cpu_standby(unsigned int pwrmode)
70{
71 extern const char pm_enter_standby_start[], pm_enter_standby_end[];
72 void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
73
74 memcpy_toio(sram + 0x8000, pm_enter_standby_start,
75 pm_enter_standby_end - pm_enter_standby_start);
76
77 AD2D0SR = ~0;
78 AD2D1SR = ~0;
79 AD2D0ER = wakeup_src;
80 AD2D1ER = 0;
81 ASCR = ASCR;
82 ARSR = ARSR;
83
84 local_fiq_disable();
85 fn(pwrmode);
86 local_fiq_enable();
87
88 AD2D0ER = 0;
89 AD2D1ER = 0;
Russell King7b5dea12008-01-07 22:18:30 +000090}
91
eric miaoc4d1fb62008-01-28 23:00:02 +000092/*
93 * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
94 * PXA3xx development kits assumes that the resuming process continues
95 * with the address stored within the first 4 bytes of SDRAM. The PSPR
96 * register is used privately by BootROM and OBM, and _must_ be set to
97 * 0x5c014000 for the moment.
98 */
99static void pxa3xx_cpu_pm_suspend(void)
100{
101 volatile unsigned long *p = (volatile void *)0xc0000000;
102 unsigned long saved_data = *p;
Russell Kinga9503d22011-06-21 16:29:30 +0100103#ifndef CONFIG_IWMMXT
104 u64 acc0;
eric miaoc4d1fb62008-01-28 23:00:02 +0000105
Russell Kinga9503d22011-06-21 16:29:30 +0100106 asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
107#endif
108
Russell King29cb3cd2011-07-02 09:54:01 +0100109 extern int pxa3xx_finish_suspend(unsigned long);
eric miaoc4d1fb62008-01-28 23:00:02 +0000110
111 /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
112 CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
113 CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
114
115 /* clear and setup wakeup source */
116 AD3SR = ~0;
117 AD3ER = wakeup_src;
118 ASCR = ASCR;
119 ARSR = ARSR;
120
121 PCFR |= (1u << 13); /* L1_DIS */
122 PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
123
124 PSPR = 0x5c014000;
125
126 /* overwrite with the resume address */
Russell King4f5ad992011-02-06 17:41:26 +0000127 *p = virt_to_phys(cpu_resume);
eric miaoc4d1fb62008-01-28 23:00:02 +0000128
Russell King2c74a0c2011-06-22 17:41:48 +0100129 cpu_suspend(0, pxa3xx_finish_suspend);
eric miaoc4d1fb62008-01-28 23:00:02 +0000130
131 *p = saved_data;
132
133 AD3ER = 0;
Russell Kinga9503d22011-06-21 16:29:30 +0100134
135#ifndef CONFIG_IWMMXT
136 asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
137#endif
eric miaoc4d1fb62008-01-28 23:00:02 +0000138}
139
Russell King7b5dea12008-01-07 22:18:30 +0000140static void pxa3xx_cpu_pm_enter(suspend_state_t state)
141{
142 /*
143 * Don't sleep if no wakeup sources are defined
144 */
Mark Brownb86a5da2008-04-09 11:32:21 +0100145 if (wakeup_src == 0) {
146 printk(KERN_ERR "Not suspending: no wakeup sources\n");
Russell King7b5dea12008-01-07 22:18:30 +0000147 return;
Mark Brownb86a5da2008-04-09 11:32:21 +0100148 }
Russell King7b5dea12008-01-07 22:18:30 +0000149
150 switch (state) {
151 case PM_SUSPEND_STANDBY:
152 pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
153 break;
154
155 case PM_SUSPEND_MEM:
eric miaoc4d1fb62008-01-28 23:00:02 +0000156 pxa3xx_cpu_pm_suspend();
Russell King7b5dea12008-01-07 22:18:30 +0000157 break;
158 }
159}
160
161static int pxa3xx_cpu_pm_valid(suspend_state_t state)
162{
163 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
164}
165
166static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
Russell King7b5dea12008-01-07 22:18:30 +0000167 .valid = pxa3xx_cpu_pm_valid,
168 .enter = pxa3xx_cpu_pm_enter,
169};
170
171static void __init pxa3xx_init_pm(void)
172{
173 sram = ioremap(ISRAM_START, ISRAM_SIZE);
174 if (!sram) {
175 printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
176 return;
177 }
178
179 /*
180 * Since we copy wakeup code into the SRAM, we need to ensure
181 * that it is preserved over the low power modes. Note: bit 8
182 * is undocumented in the developer manual, but must be set.
183 */
184 AD1R |= ADXR_L2 | ADXR_R0;
185 AD2R |= ADXR_L2 | ADXR_R0;
186 AD3R |= ADXR_L2 | ADXR_R0;
187
188 /*
189 * Clear the resume enable registers.
190 */
191 AD1D0ER = 0;
192 AD2D0ER = 0;
193 AD2D1ER = 0;
194 AD3ER = 0;
195
196 pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
197}
198
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100199static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
Russell King7b5dea12008-01-07 22:18:30 +0000200{
201 unsigned long flags, mask = 0;
202
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100203 switch (d->irq) {
Russell King7b5dea12008-01-07 22:18:30 +0000204 case IRQ_SSP3:
205 mask = ADXER_MFP_WSSP3;
206 break;
207 case IRQ_MSL:
208 mask = ADXER_WMSL0;
209 break;
210 case IRQ_USBH2:
211 case IRQ_USBH1:
212 mask = ADXER_WUSBH;
213 break;
214 case IRQ_KEYPAD:
215 mask = ADXER_WKP;
216 break;
217 case IRQ_AC97:
218 mask = ADXER_MFP_WAC97;
219 break;
220 case IRQ_USIM:
221 mask = ADXER_WUSIM0;
222 break;
223 case IRQ_SSP2:
224 mask = ADXER_MFP_WSSP2;
225 break;
226 case IRQ_I2C:
227 mask = ADXER_MFP_WI2C;
228 break;
229 case IRQ_STUART:
230 mask = ADXER_MFP_WUART3;
231 break;
232 case IRQ_BTUART:
233 mask = ADXER_MFP_WUART2;
234 break;
235 case IRQ_FFUART:
236 mask = ADXER_MFP_WUART1;
237 break;
238 case IRQ_MMC:
239 mask = ADXER_MFP_WMMC1;
240 break;
241 case IRQ_SSP:
242 mask = ADXER_MFP_WSSP1;
243 break;
244 case IRQ_RTCAlrm:
245 mask = ADXER_WRTC;
246 break;
247 case IRQ_SSP4:
248 mask = ADXER_MFP_WSSP4;
249 break;
250 case IRQ_TSI:
251 mask = ADXER_WTSI;
252 break;
253 case IRQ_USIM2:
254 mask = ADXER_WUSIM1;
255 break;
256 case IRQ_MMC2:
257 mask = ADXER_MFP_WMMC2;
258 break;
259 case IRQ_NAND:
260 mask = ADXER_MFP_WFLASH;
261 break;
262 case IRQ_USB2:
263 mask = ADXER_WUSB2;
264 break;
265 case IRQ_WAKEUP0:
266 mask = ADXER_WEXTWAKE0;
267 break;
268 case IRQ_WAKEUP1:
269 mask = ADXER_WEXTWAKE1;
270 break;
271 case IRQ_MMC3:
272 mask = ADXER_MFP_GEN12;
273 break;
Mark Browne1217702008-04-23 10:28:18 +0100274 default:
275 return -EINVAL;
Russell King7b5dea12008-01-07 22:18:30 +0000276 }
277
278 local_irq_save(flags);
279 if (on)
280 wakeup_src |= mask;
281 else
282 wakeup_src &= ~mask;
283 local_irq_restore(flags);
284
285 return 0;
286}
Russell King7b5dea12008-01-07 22:18:30 +0000287#else
288static inline void pxa3xx_init_pm(void) {}
eric miaob9e25ac2008-03-04 14:19:58 +0800289#define pxa3xx_set_wake NULL
Russell King7b5dea12008-01-07 22:18:30 +0000290#endif
291
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100292static void pxa_ack_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200293{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100294 PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200295}
296
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100297static void pxa_mask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200298{
Eric Miao5d284e32011-04-27 22:48:04 +0800299 pxa_mask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100300 PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200301}
302
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100303static void pxa_unmask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200304{
Eric Miao5d284e32011-04-27 22:48:04 +0800305 pxa_unmask_irq(d);
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100306 PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200307}
308
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100309static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
Igor Grinberg12882092010-06-13 11:31:48 +0300310{
311 if (flow_type & IRQ_TYPE_EDGE_RISING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100312 PWER |= 1 << (d->irq - IRQ_WAKEUP0);
Igor Grinberg12882092010-06-13 11:31:48 +0300313
314 if (flow_type & IRQ_TYPE_EDGE_FALLING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100315 PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
Igor Grinberg12882092010-06-13 11:31:48 +0300316
317 return 0;
318}
319
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200320static struct irq_chip pxa_ext_wakeup_chip = {
321 .name = "WAKEUP",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100322 .irq_ack = pxa_ack_ext_wakeup,
323 .irq_mask = pxa_mask_ext_wakeup,
324 .irq_unmask = pxa_unmask_ext_wakeup,
325 .irq_set_type = pxa_set_ext_wakeup_type,
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200326};
327
Haojian Zhuang157d2642011-10-17 20:37:52 +0800328static void __init pxa_init_ext_wakeup_irq(int (*fn)(struct irq_data *,
329 unsigned int))
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200330{
331 int irq;
332
333 for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100334 irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
335 handle_edge_irq);
Rob Herringe8d36d52015-07-27 15:55:13 -0500336 irq_clear_status_flags(irq, IRQ_NOREQUEST);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200337 }
338
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100339 pxa_ext_wakeup_chip.irq_set_wake = fn;
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200340}
341
Daniel Mack089d0362012-07-22 19:50:22 +0200342static void __init __pxa3xx_init_irq(void)
eric miao2c8086a2007-09-11 19:13:17 -0700343{
344 /* enable CP6 access */
345 u32 value;
346 __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
347 value |= (1 << 6);
348 __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
349
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200350 pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
eric miao2c8086a2007-09-11 19:13:17 -0700351}
352
Daniel Mack089d0362012-07-22 19:50:22 +0200353void __init pxa3xx_init_irq(void)
354{
355 __pxa3xx_init_irq();
356 pxa_init_irq(56, pxa3xx_set_wake);
357}
358
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800359#ifdef CONFIG_OF
Daniel Mack089d0362012-07-22 19:50:22 +0200360void __init pxa3xx_dt_init_irq(void)
361{
362 __pxa3xx_init_irq();
363 pxa_dt_irq_init(pxa3xx_set_wake);
364}
Haojian Zhuange6c509c2012-08-20 13:46:51 +0800365#endif /* CONFIG_OF */
Daniel Mack089d0362012-07-22 19:50:22 +0200366
Marek Vasut851982c2010-10-11 02:20:19 +0200367static struct map_desc pxa3xx_io_desc[] __initdata = {
368 { /* Mem Ctl */
Arnd Bergmann97b09da2011-10-01 22:03:45 +0200369 .virtual = (unsigned long)SMEMC_VIRT,
Marek Vasutad68bb92010-11-03 16:29:35 +0100370 .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
Laurent Pinchart0e329862014-07-11 13:00:36 +0200371 .length = SMEMC_SIZE,
Marek Vasut851982c2010-10-11 02:20:19 +0200372 .type = MT_DEVICE
Robert Jarzmikadf34422015-08-23 21:13:57 +0200373 }, {
374 .virtual = (unsigned long)NAND_VIRT,
375 .pfn = __phys_to_pfn(NAND_PHYS),
376 .length = NAND_SIZE,
377 .type = MT_DEVICE
378 },
Marek Vasut851982c2010-10-11 02:20:19 +0200379};
380
381void __init pxa3xx_map_io(void)
382{
383 pxa_map_io();
384 iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
385 pxa3xx_get_clk_frequency_khz(1);
386}
387
eric miao2c8086a2007-09-11 19:13:17 -0700388/*
389 * device registration specific to PXA3xx.
390 */
391
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100392void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
393{
Eric Miao14758222008-11-28 15:24:12 +0800394 pxa_register_device(&pxa3xx_device_i2c_power, info);
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100395}
396
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800397static struct pxa_gpio_platform_data pxa3xx_gpio_pdata = {
398 .irq_base = PXA_GPIO_TO_IRQ(0),
399};
400
eric miao2c8086a2007-09-11 19:13:17 -0700401static struct platform_device *devices[] __initdata = {
Robert Jarzmik94c35a62009-04-21 19:19:36 +0200402 &pxa27x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800403 &pxa_device_pmu,
eric miao2c8086a2007-09-11 19:13:17 -0700404 &pxa_device_i2s,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000405 &pxa_device_asoc_ssp1,
406 &pxa_device_asoc_ssp2,
407 &pxa_device_asoc_ssp3,
408 &pxa_device_asoc_ssp4,
409 &pxa_device_asoc_platform,
eric miao2c8086a2007-09-11 19:13:17 -0700410 &pxa_device_rtc,
Daniel Mack0da0e222014-08-13 21:59:19 +0200411 &pxa3xx_device_ssp1,
412 &pxa3xx_device_ssp2,
413 &pxa3xx_device_ssp3,
eric miaod8e0db12007-12-10 17:54:36 +0800414 &pxa3xx_device_ssp4,
eric miao75540c12008-04-13 21:44:04 +0100415 &pxa27x_device_pwm0,
416 &pxa27x_device_pwm1,
eric miao2c8086a2007-09-11 19:13:17 -0700417};
418
419static int __init pxa3xx_init(void)
420{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200421 int ret = 0;
eric miao2c8086a2007-09-11 19:13:17 -0700422
423 if (cpu_is_pxa3xx()) {
Eric Miao04fef222008-07-29 14:26:00 +0800424
425 reset_status = ARSR;
426
Dmitry Krivoschekov86260f92008-02-08 15:02:03 +0100427 /*
428 * clear RDH bit every time after reset
429 *
430 * Note: the last 3 bits DxS are write-1-to-clear so carefully
431 * preserve them here in case they will be referenced later
432 */
433 ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
434
Robert Jarzmikadf34422015-08-23 21:13:57 +0200435 /*
436 * Disable DFI bus arbitration, to prevent a system bus lock if
437 * somebody disables the NAND clock (unused clock) while this
438 * bit remains set.
439 */
440 NDCR = (NDCR & ~NDCR_ND_ARB_EN) | NDCR_ND_ARB_CNTL;
441
Eric Miaofef1f992009-01-02 16:26:33 +0800442 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
eric miao2c8086a2007-09-11 19:13:17 -0700443 return ret;
444
Russell King7b5dea12008-01-07 22:18:30 +0000445 pxa3xx_init_pm();
446
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200447 register_syscore_ops(&pxa_irq_syscore_ops);
448 register_syscore_ops(&pxa3xx_mfp_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000449
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800450 if (of_have_populated_dt())
451 return 0;
452
Robert Jarzmik4be08562015-02-14 23:38:39 +0100453 pxa2xx_set_dmac_info(32);
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800454 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
455 if (ret)
456 return ret;
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800457 if (cpu_is_pxa300() || cpu_is_pxa310() || cpu_is_pxa320()) {
458 platform_device_add_data(&pxa3xx_device_gpio,
459 &pxa3xx_gpio_pdata,
460 sizeof(pxa3xx_gpio_pdata));
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800461 ret = platform_device_register(&pxa3xx_device_gpio);
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800462 }
eric miao2c8086a2007-09-11 19:13:17 -0700463 }
eric miaoc01655042008-01-28 23:00:02 +0000464
465 return ret;
eric miao2c8086a2007-09-11 19:13:17 -0700466}
467
Russell King1c104e02008-04-19 10:59:24 +0100468postcore_initcall(pxa3xx_init);