blob: 65bc3867dda21048754c06c3039f4a8e134eeef5 [file] [log] [blame]
Eric Anholt7d573822009-01-02 13:33:00 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2009 Intel Corporation
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Jesse Barnes <jesse.barnes@intel.com>
27 */
28
29#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eric Anholt7d573822009-01-02 13:33:00 -080031#include <linux/delay.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010032#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Eric Anholt7d573822009-01-02 13:33:00 -080037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Eric Anholt7d573822009-01-02 13:33:00 -080039#include "i915_drv.h"
40
Paulo Zanoni30add222012-10-26 19:05:45 -020041static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
42{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020043 return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
Paulo Zanoni30add222012-10-26 19:05:45 -020044}
45
Daniel Vetterafba0182012-06-12 16:36:45 +020046static void
47assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
48{
Paulo Zanoni30add222012-10-26 19:05:45 -020049 struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
Daniel Vetterafba0182012-06-12 16:36:45 +020050 struct drm_i915_private *dev_priv = dev->dev_private;
51 uint32_t enabled_bits;
52
Paulo Zanoniaffa9352012-11-23 15:30:39 -020053 enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
Daniel Vetterafba0182012-06-12 16:36:45 +020054
Paulo Zanonib242b7f2013-02-18 19:00:26 -030055 WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
Daniel Vetterafba0182012-06-12 16:36:45 +020056 "HDMI port enabled, expecting disabled\n");
57}
58
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -030059struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +010060{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020061 struct intel_digital_port *intel_dig_port =
62 container_of(encoder, struct intel_digital_port, base.base);
63 return &intel_dig_port->hdmi;
Chris Wilsonea5b2132010-08-04 13:50:23 +010064}
65
Chris Wilsondf0e9242010-09-09 16:20:55 +010066static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
67{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020068 return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010069}
70
Damien Lespiau178f7362013-08-06 20:32:18 +010071static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
David Härdeman3c17fe42010-09-24 21:44:32 +020072{
Damien Lespiau178f7362013-08-06 20:32:18 +010073 switch (type) {
74 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030075 return VIDEO_DIP_SELECT_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010076 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030077 return VIDEO_DIP_SELECT_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010078 case HDMI_INFOFRAME_TYPE_VENDOR:
79 return VIDEO_DIP_SELECT_VENDOR;
Jesse Barnes45187ac2011-08-03 09:22:55 -070080 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010081 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030082 return 0;
Jesse Barnes45187ac2011-08-03 09:22:55 -070083 }
Jesse Barnes45187ac2011-08-03 09:22:55 -070084}
85
Damien Lespiau178f7362013-08-06 20:32:18 +010086static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
Jesse Barnes45187ac2011-08-03 09:22:55 -070087{
Damien Lespiau178f7362013-08-06 20:32:18 +010088 switch (type) {
89 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanonied517fb2012-05-14 17:12:50 -030090 return VIDEO_DIP_ENABLE_AVI;
Damien Lespiau178f7362013-08-06 20:32:18 +010091 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanonied517fb2012-05-14 17:12:50 -030092 return VIDEO_DIP_ENABLE_SPD;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +010093 case HDMI_INFOFRAME_TYPE_VENDOR:
94 return VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030095 default:
Damien Lespiau178f7362013-08-06 20:32:18 +010096 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanonied517fb2012-05-14 17:12:50 -030097 return 0;
Paulo Zanonifa193ff2012-05-04 17:18:20 -030098 }
Paulo Zanonifa193ff2012-05-04 17:18:20 -030099}
100
Damien Lespiau178f7362013-08-06 20:32:18 +0100101static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300102{
Damien Lespiau178f7362013-08-06 20:32:18 +0100103 switch (type) {
104 case HDMI_INFOFRAME_TYPE_AVI:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300105 return VIDEO_DIP_ENABLE_AVI_HSW;
Damien Lespiau178f7362013-08-06 20:32:18 +0100106 case HDMI_INFOFRAME_TYPE_SPD:
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300107 return VIDEO_DIP_ENABLE_SPD_HSW;
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100108 case HDMI_INFOFRAME_TYPE_VENDOR:
109 return VIDEO_DIP_ENABLE_VS_HSW;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300110 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100111 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300112 return 0;
113 }
114}
115
Damien Lespiau178f7362013-08-06 20:32:18 +0100116static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200117 enum transcoder cpu_transcoder,
118 struct drm_i915_private *dev_priv)
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300119{
Damien Lespiau178f7362013-08-06 20:32:18 +0100120 switch (type) {
121 case HDMI_INFOFRAME_TYPE_AVI:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300122 return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100123 case HDMI_INFOFRAME_TYPE_SPD:
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -0300124 return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100125 case HDMI_INFOFRAME_TYPE_VENDOR:
126 return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300127 default:
Damien Lespiau178f7362013-08-06 20:32:18 +0100128 DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300129 return 0;
130 }
131}
132
Daniel Vettera3da1df2012-05-08 15:19:06 +0200133static void g4x_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100134 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200135 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700136{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200137 const uint32_t *data = frame;
David Härdeman3c17fe42010-09-24 21:44:32 +0200138 struct drm_device *dev = encoder->dev;
139 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300140 u32 val = I915_READ(VIDEO_DIP_CTL);
Damien Lespiau178f7362013-08-06 20:32:18 +0100141 int i;
David Härdeman3c17fe42010-09-24 21:44:32 +0200142
Paulo Zanoni822974a2012-05-28 16:42:51 -0300143 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
144
Paulo Zanoni1d4f85a2012-05-04 17:18:18 -0300145 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100146 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700147
Damien Lespiau178f7362013-08-06 20:32:18 +0100148 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300149
150 I915_WRITE(VIDEO_DIP_CTL, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700151
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300152 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700153 for (i = 0; i < len; i += 4) {
David Härdeman3c17fe42010-09-24 21:44:32 +0200154 I915_WRITE(VIDEO_DIP_DATA, *data);
155 data++;
156 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300157 /* Write every possible data byte to force correct ECC calculation. */
158 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
159 I915_WRITE(VIDEO_DIP_DATA, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300160 mmiowb();
David Härdeman3c17fe42010-09-24 21:44:32 +0200161
Damien Lespiau178f7362013-08-06 20:32:18 +0100162 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300163 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200164 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700165
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300166 I915_WRITE(VIDEO_DIP_CTL, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300167 POSTING_READ(VIDEO_DIP_CTL);
David Härdeman3c17fe42010-09-24 21:44:32 +0200168}
169
Jesse Barnese43823e2014-11-05 14:26:08 -0800170static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
171{
172 struct drm_device *dev = encoder->dev;
173 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800174 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800175 u32 val = I915_READ(VIDEO_DIP_CTL);
176
Jesse Barnes89a35ec2014-11-20 13:24:13 -0800177 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
178 return val & VIDEO_DIP_ENABLE;
179
180 return false;
Jesse Barnese43823e2014-11-05 14:26:08 -0800181}
182
Paulo Zanonifdf12502012-05-04 17:18:24 -0300183static void ibx_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100184 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200185 const void *frame, ssize_t len)
Paulo Zanonifdf12502012-05-04 17:18:24 -0300186{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200187 const uint32_t *data = frame;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300188 struct drm_device *dev = encoder->dev;
189 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300190 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100191 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300192 u32 val = I915_READ(reg);
193
Paulo Zanoni822974a2012-05-28 16:42:51 -0300194 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
195
Paulo Zanonifdf12502012-05-04 17:18:24 -0300196 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100197 val |= g4x_infoframe_index(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300198
Damien Lespiau178f7362013-08-06 20:32:18 +0100199 val &= ~g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300200
201 I915_WRITE(reg, val);
202
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300203 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300204 for (i = 0; i < len; i += 4) {
205 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
206 data++;
207 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300208 /* Write every possible data byte to force correct ECC calculation. */
209 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
210 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300211 mmiowb();
Paulo Zanonifdf12502012-05-04 17:18:24 -0300212
Damien Lespiau178f7362013-08-06 20:32:18 +0100213 val |= g4x_infoframe_enable(type);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300214 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200215 val |= VIDEO_DIP_FREQ_VSYNC;
Paulo Zanonifdf12502012-05-04 17:18:24 -0300216
217 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300218 POSTING_READ(reg);
Paulo Zanonifdf12502012-05-04 17:18:24 -0300219}
220
Jesse Barnese43823e2014-11-05 14:26:08 -0800221static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
222{
223 struct drm_device *dev = encoder->dev;
224 struct drm_i915_private *dev_priv = dev->dev_private;
225 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jani Nikula052f62f2015-04-29 15:30:07 +0300226 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800227 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
228 u32 val = I915_READ(reg);
229
Jani Nikula052f62f2015-04-29 15:30:07 +0300230 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
231 return val & VIDEO_DIP_ENABLE;
232
233 return false;
Jesse Barnese43823e2014-11-05 14:26:08 -0800234}
235
Paulo Zanonifdf12502012-05-04 17:18:24 -0300236static void cpt_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100237 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200238 const void *frame, ssize_t len)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700239{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200240 const uint32_t *data = frame;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700241 struct drm_device *dev = encoder->dev;
242 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300243 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100244 int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300245 u32 val = I915_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700246
Paulo Zanoni822974a2012-05-28 16:42:51 -0300247 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
248
Jesse Barnes64a8fc02011-09-22 11:16:00 +0530249 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100250 val |= g4x_infoframe_index(type);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700251
Paulo Zanoniecb97852012-05-04 17:18:21 -0300252 /* The DIP control register spec says that we need to update the AVI
253 * infoframe without clearing its enable bit */
Damien Lespiau178f7362013-08-06 20:32:18 +0100254 if (type != HDMI_INFOFRAME_TYPE_AVI)
255 val &= ~g4x_infoframe_enable(type);
Paulo Zanoniecb97852012-05-04 17:18:21 -0300256
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300257 I915_WRITE(reg, val);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700258
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300259 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700260 for (i = 0; i < len; i += 4) {
261 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
262 data++;
263 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300264 /* Write every possible data byte to force correct ECC calculation. */
265 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
266 I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300267 mmiowb();
Jesse Barnes45187ac2011-08-03 09:22:55 -0700268
Damien Lespiau178f7362013-08-06 20:32:18 +0100269 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300270 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200271 val |= VIDEO_DIP_FREQ_VSYNC;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700272
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300273 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300274 POSTING_READ(reg);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700275}
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700276
Jesse Barnese43823e2014-11-05 14:26:08 -0800277static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
278{
279 struct drm_device *dev = encoder->dev;
280 struct drm_i915_private *dev_priv = dev->dev_private;
281 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
282 int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
283 u32 val = I915_READ(reg);
284
285 return val & VIDEO_DIP_ENABLE;
286}
287
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700288static void vlv_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100289 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200290 const void *frame, ssize_t len)
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700291{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200292 const uint32_t *data = frame;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700293 struct drm_device *dev = encoder->dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonied517fb2012-05-14 17:12:50 -0300295 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau178f7362013-08-06 20:32:18 +0100296 int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300297 u32 val = I915_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700298
Paulo Zanoni822974a2012-05-28 16:42:51 -0300299 WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
300
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700301 val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
Damien Lespiau178f7362013-08-06 20:32:18 +0100302 val |= g4x_infoframe_index(type);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700303
Damien Lespiau178f7362013-08-06 20:32:18 +0100304 val &= ~g4x_infoframe_enable(type);
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300305
306 I915_WRITE(reg, val);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700307
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300308 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700309 for (i = 0; i < len; i += 4) {
310 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
311 data++;
312 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300313 /* Write every possible data byte to force correct ECC calculation. */
314 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
315 I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300316 mmiowb();
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700317
Damien Lespiau178f7362013-08-06 20:32:18 +0100318 val |= g4x_infoframe_enable(type);
Paulo Zanoni60c5ea22012-05-04 17:18:22 -0300319 val &= ~VIDEO_DIP_FREQ_MASK;
Daniel Vetter4b24c932012-05-08 14:41:00 +0200320 val |= VIDEO_DIP_FREQ_VSYNC;
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700321
Paulo Zanoni22509ec2012-05-04 17:18:17 -0300322 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300323 POSTING_READ(reg);
Shobhit Kumar90b107c2012-03-28 13:39:32 -0700324}
325
Jesse Barnese43823e2014-11-05 14:26:08 -0800326static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
327{
328 struct drm_device *dev = encoder->dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes535afa22015-04-15 16:52:29 -0700331 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800332 int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
333 u32 val = I915_READ(reg);
334
Jani Nikulaeeea3e62015-04-29 14:29:39 +0300335 if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
Jesse Barnes535afa22015-04-15 16:52:29 -0700336 return val & VIDEO_DIP_ENABLE;
337
338 return false;
Jesse Barnese43823e2014-11-05 14:26:08 -0800339}
340
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300341static void hsw_write_infoframe(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100342 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200343 const void *frame, ssize_t len)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300344{
Ville Syrjäläfff63862013-12-10 15:19:08 +0200345 const uint32_t *data = frame;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300346 struct drm_device *dev = encoder->dev;
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200349 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Damien Lespiau178f7362013-08-06 20:32:18 +0100350 u32 data_reg;
351 int i;
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300352 u32 val = I915_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300353
Damien Lespiau178f7362013-08-06 20:32:18 +0100354 data_reg = hsw_infoframe_data_reg(type,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200355 intel_crtc->config->cpu_transcoder,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200356 dev_priv);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300357 if (data_reg == 0)
358 return;
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300359
Damien Lespiau178f7362013-08-06 20:32:18 +0100360 val &= ~hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300361 I915_WRITE(ctl_reg, val);
362
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300363 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300364 for (i = 0; i < len; i += 4) {
365 I915_WRITE(data_reg + i, *data);
366 data++;
367 }
Paulo Zanoniadf00b22012-09-25 13:23:34 -0300368 /* Write every possible data byte to force correct ECC calculation. */
369 for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
370 I915_WRITE(data_reg + i, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300371 mmiowb();
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300372
Damien Lespiau178f7362013-08-06 20:32:18 +0100373 val |= hsw_infoframe_enable(type);
Paulo Zanoni2da8af52012-05-14 17:12:51 -0300374 I915_WRITE(ctl_reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300375 POSTING_READ(ctl_reg);
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -0300376}
377
Jesse Barnese43823e2014-11-05 14:26:08 -0800378static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
379{
380 struct drm_device *dev = encoder->dev;
381 struct drm_i915_private *dev_priv = dev->dev_private;
382 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200383 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Jesse Barnese43823e2014-11-05 14:26:08 -0800384 u32 val = I915_READ(ctl_reg);
385
386 return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
387 VIDEO_DIP_ENABLE_VS_HSW);
388}
389
Damien Lespiau5adaea72013-08-06 20:32:19 +0100390/*
391 * The data we write to the DIP data buffer registers is 1 byte bigger than the
392 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
393 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
394 * used for both technologies.
395 *
396 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
397 * DW1: DB3 | DB2 | DB1 | DB0
398 * DW2: DB7 | DB6 | DB5 | DB4
399 * DW3: ...
400 *
401 * (HB is Header Byte, DB is Data Byte)
402 *
403 * The hdmi pack() functions don't know about that hardware specific hole so we
404 * trick them by giving an offset into the buffer and moving back the header
405 * bytes by one.
406 */
Damien Lespiau9198ee52013-08-06 20:32:24 +0100407static void intel_write_infoframe(struct drm_encoder *encoder,
408 union hdmi_infoframe *frame)
Jesse Barnes45187ac2011-08-03 09:22:55 -0700409{
410 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100411 uint8_t buffer[VIDEO_DIP_DATA_SIZE];
412 ssize_t len;
Jesse Barnes45187ac2011-08-03 09:22:55 -0700413
Damien Lespiau5adaea72013-08-06 20:32:19 +0100414 /* see comment above for the reason for this offset */
415 len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
416 if (len < 0)
417 return;
418
419 /* Insert the 'hole' (see big comment above) at position 3 */
420 buffer[0] = buffer[1];
421 buffer[1] = buffer[2];
422 buffer[2] = buffer[3];
423 buffer[3] = 0;
424 len++;
425
426 intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
Jesse Barnes45187ac2011-08-03 09:22:55 -0700427}
428
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300429static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
Paulo Zanonic846b612012-04-13 16:31:41 -0300430 struct drm_display_mode *adjusted_mode)
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700431{
Ville Syrjäläabedc072013-01-17 16:31:31 +0200432 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Daniel Vetter50f3b012013-03-27 00:44:56 +0100433 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Damien Lespiau5adaea72013-08-06 20:32:19 +0100434 union hdmi_infoframe frame;
435 int ret;
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700436
Vandana Kannan94a11dd2014-06-11 11:06:01 +0530437 /* Set user selected PAR to incoming mode's member */
438 adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
439
Damien Lespiau5adaea72013-08-06 20:32:19 +0100440 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
441 adjusted_mode);
442 if (ret < 0) {
443 DRM_ERROR("couldn't fill AVI infoframe\n");
444 return;
445 }
Paulo Zanonic846b612012-04-13 16:31:41 -0300446
Ville Syrjäläabedc072013-01-17 16:31:31 +0200447 if (intel_hdmi->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200448 if (intel_crtc->config->limited_color_range)
Damien Lespiau5adaea72013-08-06 20:32:19 +0100449 frame.avi.quantization_range =
450 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200451 else
Damien Lespiau5adaea72013-08-06 20:32:19 +0100452 frame.avi.quantization_range =
453 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200454 }
455
Damien Lespiau9198ee52013-08-06 20:32:24 +0100456 intel_write_infoframe(encoder, &frame);
Jesse Barnesb055c8f2011-07-08 11:31:57 -0700457}
458
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300459static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700460{
Damien Lespiau5adaea72013-08-06 20:32:19 +0100461 union hdmi_infoframe frame;
462 int ret;
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700463
Damien Lespiau5adaea72013-08-06 20:32:19 +0100464 ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
465 if (ret < 0) {
466 DRM_ERROR("couldn't fill SPD infoframe\n");
467 return;
468 }
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700469
Damien Lespiau5adaea72013-08-06 20:32:19 +0100470 frame.spd.sdi = HDMI_SPD_SDI_PC;
471
Damien Lespiau9198ee52013-08-06 20:32:24 +0100472 intel_write_infoframe(encoder, &frame);
Jesse Barnesc0864cb2011-08-03 09:22:56 -0700473}
474
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100475static void
476intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
477 struct drm_display_mode *adjusted_mode)
478{
479 union hdmi_infoframe frame;
480 int ret;
481
482 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
483 adjusted_mode);
484 if (ret < 0)
485 return;
486
487 intel_write_infoframe(encoder, &frame);
488}
489
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300490static void g4x_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200491 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300492 struct drm_display_mode *adjusted_mode)
493{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300494 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200495 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
496 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300497 u32 reg = VIDEO_DIP_CTL;
498 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200499 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300500
Daniel Vetterafba0182012-06-12 16:36:45 +0200501 assert_hdmi_port_disabled(intel_hdmi);
502
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300503 /* If the registers were not initialized yet, they might be zeroes,
504 * which means we're selecting the AVI DIP and we're setting its
505 * frequency to once. This seems to really confuse the HW and make
506 * things stop working (the register spec says the AVI always needs to
507 * be sent every VSync). So here we avoid writing to the register more
508 * than we need and also explicitly select the AVI DIP and explicitly
509 * set its frequency to every VSync. Avoiding to write it twice seems to
510 * be enough to solve the problem, but being defensive shouldn't hurt us
511 * either. */
512 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
513
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200514 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300515 if (!(val & VIDEO_DIP_ENABLE))
516 return;
517 val &= ~VIDEO_DIP_ENABLE;
518 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300519 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300520 return;
521 }
522
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300523 if (port != (val & VIDEO_DIP_PORT_MASK)) {
524 if (val & VIDEO_DIP_ENABLE) {
525 val &= ~VIDEO_DIP_ENABLE;
526 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300527 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300528 }
529 val &= ~VIDEO_DIP_PORT_MASK;
530 val |= port;
531 }
532
Paulo Zanoni822974a2012-05-28 16:42:51 -0300533 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300534 val &= ~VIDEO_DIP_ENABLE_VENDOR;
Paulo Zanoni822974a2012-05-28 16:42:51 -0300535
Paulo Zanonif278d972012-05-28 16:42:50 -0300536 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300537 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300538
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300539 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
540 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100541 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300542}
543
544static void ibx_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200545 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300546 struct drm_display_mode *adjusted_mode)
547{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300548 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
549 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä69fde0a2013-01-24 15:29:26 +0200550 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
551 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300552 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
553 u32 val = I915_READ(reg);
Ville Syrjälä822cdc52014-01-23 23:15:34 +0200554 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300555
Daniel Vetterafba0182012-06-12 16:36:45 +0200556 assert_hdmi_port_disabled(intel_hdmi);
557
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300558 /* See the big comment in g4x_set_infoframes() */
559 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
560
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200561 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300562 if (!(val & VIDEO_DIP_ENABLE))
563 return;
564 val &= ~VIDEO_DIP_ENABLE;
565 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300566 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300567 return;
568 }
569
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300570 if (port != (val & VIDEO_DIP_PORT_MASK)) {
571 if (val & VIDEO_DIP_ENABLE) {
572 val &= ~VIDEO_DIP_ENABLE;
573 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300574 POSTING_READ(reg);
Paulo Zanoni72b78c92012-05-28 16:42:54 -0300575 }
576 val &= ~VIDEO_DIP_PORT_MASK;
577 val |= port;
578 }
579
Paulo Zanoni822974a2012-05-28 16:42:51 -0300580 val |= VIDEO_DIP_ENABLE;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300581 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
582 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300583
Paulo Zanonif278d972012-05-28 16:42:50 -0300584 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300585 POSTING_READ(reg);
Paulo Zanonif278d972012-05-28 16:42:50 -0300586
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300587 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
588 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100589 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300590}
591
592static void cpt_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200593 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300594 struct drm_display_mode *adjusted_mode)
595{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300596 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
597 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
598 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
599 u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
600 u32 val = I915_READ(reg);
601
Daniel Vetterafba0182012-06-12 16:36:45 +0200602 assert_hdmi_port_disabled(intel_hdmi);
603
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300604 /* See the big comment in g4x_set_infoframes() */
605 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
606
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200607 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300608 if (!(val & VIDEO_DIP_ENABLE))
609 return;
610 val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
611 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300612 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300613 return;
614 }
615
Paulo Zanoni822974a2012-05-28 16:42:51 -0300616 /* Set both together, unset both together: see the spec. */
617 val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300618 val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
619 VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300620
621 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300622 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300623
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300624 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
625 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100626 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300627}
628
629static void vlv_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200630 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300631 struct drm_display_mode *adjusted_mode)
632{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300633 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700634 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300635 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
636 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
637 u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
638 u32 val = I915_READ(reg);
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700639 u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300640
Daniel Vetterafba0182012-06-12 16:36:45 +0200641 assert_hdmi_port_disabled(intel_hdmi);
642
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300643 /* See the big comment in g4x_set_infoframes() */
644 val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
645
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200646 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300647 if (!(val & VIDEO_DIP_ENABLE))
648 return;
649 val &= ~VIDEO_DIP_ENABLE;
650 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300651 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300652 return;
653 }
654
Jesse Barnes6a2b8022014-04-02 10:08:51 -0700655 if (port != (val & VIDEO_DIP_PORT_MASK)) {
656 if (val & VIDEO_DIP_ENABLE) {
657 val &= ~VIDEO_DIP_ENABLE;
658 I915_WRITE(reg, val);
659 POSTING_READ(reg);
660 }
661 val &= ~VIDEO_DIP_PORT_MASK;
662 val |= port;
663 }
664
Paulo Zanoni822974a2012-05-28 16:42:51 -0300665 val |= VIDEO_DIP_ENABLE;
Jesse Barnes4d47dfb2014-04-02 10:08:52 -0700666 val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
667 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300668
669 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300670 POSTING_READ(reg);
Paulo Zanoni822974a2012-05-28 16:42:51 -0300671
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300672 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
673 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100674 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300675}
676
677static void hsw_set_infoframes(struct drm_encoder *encoder,
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200678 bool enable,
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300679 struct drm_display_mode *adjusted_mode)
680{
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300681 struct drm_i915_private *dev_priv = encoder->dev->dev_private;
682 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
683 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200684 u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300685 u32 val = I915_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300686
Daniel Vetterafba0182012-06-12 16:36:45 +0200687 assert_hdmi_port_disabled(intel_hdmi);
688
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200689 if (!enable) {
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300690 I915_WRITE(reg, 0);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300691 POSTING_READ(reg);
Paulo Zanoni0c14c7f2012-05-28 16:42:49 -0300692 return;
693 }
694
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300695 val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
696 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
697
698 I915_WRITE(reg, val);
Paulo Zanoni9d9740f2012-05-28 16:43:00 -0300699 POSTING_READ(reg);
Paulo Zanoni0dd87d22012-05-28 16:42:53 -0300700
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300701 intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
702 intel_hdmi_set_spd_infoframe(encoder);
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +0100703 intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300704}
705
Daniel Vetter4cde8a22014-04-24 23:54:56 +0200706static void intel_hdmi_prepare(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800707{
Daniel Vetterc59423a2013-07-21 21:37:04 +0200708 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800709 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc59423a2013-07-21 21:37:04 +0200710 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
711 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200712 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300713 u32 hdmi_val;
Eric Anholt7d573822009-01-02 13:33:00 -0800714
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300715 hdmi_val = SDVO_ENCODING_HDMI;
Ville Syrjälä2af2c492013-06-25 14:16:34 +0300716 if (!HAS_PCH_SPLIT(dev))
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300717 hdmi_val |= intel_hdmi->color_range;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400718 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300719 hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
Adam Jacksonb599c0b2010-07-16 14:46:31 -0400720 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300721 hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
Eric Anholt7d573822009-01-02 13:33:00 -0800722
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200723 if (crtc->config->pipe_bpp > 24)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300724 hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700725 else
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -0300726 hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
Jesse Barnes020f6702011-06-24 12:19:25 -0700727
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200728 if (crtc->config->has_hdmi_sink)
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300729 hdmi_val |= HDMI_MODE_SELECT_HDMI;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +0800730
Jesse Barnes75770562011-10-12 09:01:58 -0700731 if (HAS_PCH_CPT(dev))
Daniel Vetterc59423a2013-07-21 21:37:04 +0200732 hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Chon Ming Lee44f37d12014-04-09 13:28:21 +0300733 else if (IS_CHERRYVIEW(dev))
734 hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300735 else
Daniel Vetterc59423a2013-07-21 21:37:04 +0200736 hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
Eric Anholt7d573822009-01-02 13:33:00 -0800737
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300738 I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
739 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800740}
741
Daniel Vetter85234cd2012-07-02 13:27:29 +0200742static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
743 enum pipe *pipe)
Eric Anholt7d573822009-01-02 13:33:00 -0800744{
Daniel Vetter85234cd2012-07-02 13:27:29 +0200745 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800746 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200747 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Imre Deak6d129be2014-03-05 16:20:54 +0200748 enum intel_display_power_domain power_domain;
Daniel Vetter85234cd2012-07-02 13:27:29 +0200749 u32 tmp;
750
Imre Deak6d129be2014-03-05 16:20:54 +0200751 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200752 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200753 return false;
754
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300755 tmp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200756
757 if (!(tmp & SDVO_ENABLE))
758 return false;
759
760 if (HAS_PCH_CPT(dev))
761 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +0300762 else if (IS_CHERRYVIEW(dev))
763 *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
Daniel Vetter85234cd2012-07-02 13:27:29 +0200764 else
765 *pipe = PORT_TO_PIPE(tmp);
766
767 return true;
768}
769
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700770static void intel_hdmi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200771 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700772{
773 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300774 struct drm_device *dev = encoder->base.dev;
775 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700776 u32 tmp, flags = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300777 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700778
779 tmp = I915_READ(intel_hdmi->hdmi_reg);
780
781 if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
782 flags |= DRM_MODE_FLAG_PHSYNC;
783 else
784 flags |= DRM_MODE_FLAG_NHSYNC;
785
786 if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
787 flags |= DRM_MODE_FLAG_PVSYNC;
788 else
789 flags |= DRM_MODE_FLAG_NVSYNC;
790
Daniel Vetter6897b4b2014-04-24 23:54:47 +0200791 if (tmp & HDMI_MODE_SELECT_HDMI)
792 pipe_config->has_hdmi_sink = true;
793
Jesse Barnese43823e2014-11-05 14:26:08 -0800794 if (intel_hdmi->infoframe_enabled(&encoder->base))
795 pipe_config->has_infoframe = true;
796
Jani Nikulac84db772014-09-17 15:34:58 +0300797 if (tmp & SDVO_AUDIO_ENABLE)
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200798 pipe_config->has_audio = true;
799
Ville Syrjälä8c875fc2014-09-12 15:46:29 +0300800 if (!HAS_PCH_SPLIT(dev) &&
801 tmp & HDMI_COLOR_RANGE_16_235)
802 pipe_config->limited_color_range = true;
803
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200804 pipe_config->base.adjusted_mode.flags |= flags;
Ville Syrjälä18442d02013-09-13 16:00:08 +0300805
806 if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
807 dotclock = pipe_config->port_clock * 2 / 3;
808 else
809 dotclock = pipe_config->port_clock;
810
811 if (HAS_PCH_SPLIT(dev_priv->dev))
812 ironlake_check_encoder_dotclock(pipe_config, dotclock);
813
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200814 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700815}
816
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200817static void intel_enable_hdmi(struct intel_encoder *encoder)
Eric Anholt7d573822009-01-02 13:33:00 -0800818{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200819 struct drm_device *dev = encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -0800820 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300821 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200822 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Eric Anholt7d573822009-01-02 13:33:00 -0800823 u32 temp;
Wu Fengguang2deed762011-12-09 20:42:20 +0800824 u32 enable_bits = SDVO_ENABLE;
825
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200826 if (intel_crtc->config->has_audio)
Wu Fengguang2deed762011-12-09 20:42:20 +0800827 enable_bits |= SDVO_AUDIO_ENABLE;
Eric Anholt7d573822009-01-02 13:33:00 -0800828
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300829 temp = I915_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000830
Daniel Vetter7a87c282012-06-05 11:03:39 +0200831 /* HW workaround for IBX, we need to move the port to transcoder A
Paulo Zanonidc0fa712013-02-19 16:21:46 -0300832 * before disabling it, so restore the transcoder select bit here. */
833 if (HAS_PCH_IBX(dev))
834 enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200835
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200836 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
837 * we do this anyway which shows more stable in testing.
838 */
839 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300840 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
841 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200842 }
Daniel Vetter7a87c282012-06-05 11:03:39 +0200843
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200844 temp |= enable_bits;
845
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300846 I915_WRITE(intel_hdmi->hdmi_reg, temp);
847 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200848
849 /* HW workaround, need to write this twice for issue that may result
850 * in first write getting masked.
851 */
852 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300853 I915_WRITE(intel_hdmi->hdmi_reg, temp);
854 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200855 }
Jani Nikulac1dec792014-10-27 16:26:56 +0200856
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200857 if (intel_crtc->config->has_audio) {
858 WARN_ON(!intel_crtc->config->has_hdmi_sink);
Jani Nikulac1dec792014-10-27 16:26:56 +0200859 DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
860 pipe_name(intel_crtc->pipe));
861 intel_audio_codec_enable(encoder);
862 }
Jani Nikulab76cf762013-07-30 12:20:31 +0300863}
Jesse Barnes89b667f2013-04-18 14:51:36 -0700864
Jani Nikulab76cf762013-07-30 12:20:31 +0300865static void vlv_enable_hdmi(struct intel_encoder *encoder)
866{
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200867}
868
869static void intel_disable_hdmi(struct intel_encoder *encoder)
870{
871 struct drm_device *dev = encoder->base.dev;
872 struct drm_i915_private *dev_priv = dev->dev_private;
873 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200874 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200875 u32 temp;
Wang Xingchao3cce5742012-09-13 11:19:00 +0800876 u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200877
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200878 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +0200879 intel_audio_codec_disable(encoder);
880
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300881 temp = I915_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200882
883 /* HW workaround for IBX, we need to move the port to transcoder A
884 * before disabling it. */
885 if (HAS_PCH_IBX(dev)) {
886 struct drm_crtc *crtc = encoder->base.crtc;
887 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
888
889 if (temp & SDVO_PIPE_B_SELECT) {
890 temp &= ~SDVO_PIPE_B_SELECT;
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300891 I915_WRITE(intel_hdmi->hdmi_reg, temp);
892 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200893
894 /* Again we need to write this twice. */
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300895 I915_WRITE(intel_hdmi->hdmi_reg, temp);
896 POSTING_READ(intel_hdmi->hdmi_reg);
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200897
898 /* Transcoder selection bits only update
899 * effectively on vblank. */
900 if (crtc)
901 intel_wait_for_vblank(dev, pipe);
902 else
903 msleep(50);
Daniel Vetter7a87c282012-06-05 11:03:39 +0200904 }
905 }
906
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000907 /* HW workaround, need to toggle enable bit off and on for 12bpc, but
908 * we do this anyway which shows more stable in testing.
909 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800910 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300911 I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
912 POSTING_READ(intel_hdmi->hdmi_reg);
Eric Anholt7d573822009-01-02 13:33:00 -0800913 }
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000914
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200915 temp &= ~enable_bits;
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000916
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300917 I915_WRITE(intel_hdmi->hdmi_reg, temp);
918 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000919
920 /* HW workaround, need to write this twice for issue that may result
921 * in first write getting masked.
922 */
Eric Anholtc619eed2010-01-28 16:45:52 -0800923 if (HAS_PCH_SPLIT(dev)) {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300924 I915_WRITE(intel_hdmi->hdmi_reg, temp);
925 POSTING_READ(intel_hdmi->hdmi_reg);
Zhenyu Wangd8a2d0e2009-11-02 07:52:30 +0000926 }
Eric Anholt7d573822009-01-02 13:33:00 -0800927}
928
Ville Syrjälä40478452014-03-27 11:08:45 +0200929static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200930{
931 struct drm_device *dev = intel_hdmi_to_dev(hdmi);
932
Ville Syrjälä40478452014-03-27 11:08:45 +0200933 if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200934 return 165000;
Damien Lespiaue3c33572013-11-02 21:07:51 -0700935 else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
Daniel Vetter7d148ef2013-07-22 18:02:39 +0200936 return 300000;
937 else
938 return 225000;
939}
940
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000941static enum drm_mode_status
942intel_hdmi_mode_valid(struct drm_connector *connector,
943 struct drm_display_mode *mode)
Eric Anholt7d573822009-01-02 13:33:00 -0800944{
Clint Taylor697c4072014-09-02 17:03:36 -0700945 int clock = mode->clock;
946
947 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
948 clock *= 2;
949
950 if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
951 true))
Eric Anholt7d573822009-01-02 13:33:00 -0800952 return MODE_CLOCK_HIGH;
Clint Taylor697c4072014-09-02 17:03:36 -0700953 if (clock < 20000)
Nicolas Kaiser5cbba412011-05-30 12:48:26 +0200954 return MODE_CLOCK_LOW;
Eric Anholt7d573822009-01-02 13:33:00 -0800955
956 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
957 return MODE_NO_DBLESCAN;
958
959 return MODE_OK;
960}
961
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200962static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
Ville Syrjälä71800632014-03-03 16:15:29 +0200963{
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200964 struct drm_device *dev = crtc_state->base.crtc->dev;
965 struct drm_atomic_state *state;
Ville Syrjälä71800632014-03-03 16:15:29 +0200966 struct intel_encoder *encoder;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200967 struct drm_connector_state *connector_state;
Ville Syrjälä71800632014-03-03 16:15:29 +0200968 int count = 0, count_hdmi = 0;
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200969 int i;
Ville Syrjälä71800632014-03-03 16:15:29 +0200970
Sonika Jindalf227ae92014-07-21 15:23:45 +0530971 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä71800632014-03-03 16:15:29 +0200972 return false;
973
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200974 state = crtc_state->base.state;
975
976 for (i = 0; i < state->num_connector; i++) {
977 if (!state->connectors[i])
Ville Syrjälä71800632014-03-03 16:15:29 +0200978 continue;
979
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +0200980 connector_state = state->connector_states[i];
981 if (connector_state->crtc != crtc_state->base.crtc)
982 continue;
983
984 encoder = to_intel_encoder(connector_state->best_encoder);
985
Ville Syrjälä71800632014-03-03 16:15:29 +0200986 count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
987 count++;
988 }
989
990 /*
991 * HDMI 12bpc affects the clocks, so it's only possible
992 * when not cloning with other encoder types.
993 */
994 return count_hdmi > 0 && count_hdmi == count;
995}
996
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100997bool intel_hdmi_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200998 struct intel_crtc_state *pipe_config)
Eric Anholt7d573822009-01-02 13:33:00 -0800999{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001000 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1001 struct drm_device *dev = encoder->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001002 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1003 int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2;
Ville Syrjälä40478452014-03-27 11:08:45 +02001004 int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
Daniel Vettere29c22c2013-02-21 00:00:16 +01001005 int desired_bpp;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001006
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001007 pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
1008
Jesse Barnese43823e2014-11-05 14:26:08 -08001009 if (pipe_config->has_hdmi_sink)
1010 pipe_config->has_infoframe = true;
1011
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001012 if (intel_hdmi->color_range_auto) {
1013 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001014 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001015 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001016 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001017 else
1018 intel_hdmi->color_range = 0;
1019 }
1020
Clint Taylor697c4072014-09-02 17:03:36 -07001021 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
1022 pipe_config->pixel_multiplier = 2;
1023 }
1024
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001025 if (intel_hdmi->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001026 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001027
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001028 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
1029 pipe_config->has_pch_encoder = true;
1030
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001031 if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
1032 pipe_config->has_audio = true;
1033
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001034 /*
1035 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
1036 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
Daniel Vetter325b9d02013-04-19 11:24:33 +02001037 * outputs. We also need to check that the higher clock still fits
1038 * within limits.
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001039 */
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001040 if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
Ville Syrjälä71800632014-03-03 16:15:29 +02001041 clock_12bpc <= portclock_limit &&
Ander Conselvan de Oliveira77f06c82015-03-20 16:18:11 +02001042 hdmi_12bpc_possible(pipe_config)) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001043 DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
1044 desired_bpp = 12*3;
Daniel Vetter325b9d02013-04-19 11:24:33 +02001045
1046 /* Need to adjust the port link by 1.5x for 12bpc. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02001047 pipe_config->port_clock = clock_12bpc;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001048 } else {
Daniel Vettere29c22c2013-02-21 00:00:16 +01001049 DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
1050 desired_bpp = 8*3;
1051 }
1052
1053 if (!pipe_config->bw_constrained) {
1054 DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
1055 pipe_config->pipe_bpp = desired_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01001056 }
1057
Damien Lespiau241bfc32013-09-25 16:45:37 +01001058 if (adjusted_mode->crtc_clock > portclock_limit) {
Daniel Vetter325b9d02013-04-19 11:24:33 +02001059 DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
1060 return false;
1061 }
1062
Eric Anholt7d573822009-01-02 13:33:00 -08001063 return true;
1064}
1065
Chris Wilson953ece6972014-09-02 20:04:01 +01001066static void
1067intel_hdmi_unset_edid(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001068{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001069 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02001070
Chris Wilsonea5b2132010-08-04 13:50:23 +01001071 intel_hdmi->has_hdmi_sink = false;
Zhenyu Wang2e3d6002010-09-10 10:39:40 +08001072 intel_hdmi->has_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001073 intel_hdmi->rgb_quant_range_selectable = false;
ling.ma@intel.com2ded9e22009-07-16 17:23:09 +08001074
Chris Wilson953ece6972014-09-02 20:04:01 +01001075 kfree(to_intel_connector(connector)->detect_edid);
1076 to_intel_connector(connector)->detect_edid = NULL;
Ma Ling9dff6af2009-04-02 13:13:26 +08001077}
1078
Chris Wilson953ece6972014-09-02 20:04:01 +01001079static bool
1080intel_hdmi_set_edid(struct drm_connector *connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001081{
Chris Wilson953ece6972014-09-02 20:04:01 +01001082 struct drm_i915_private *dev_priv = to_i915(connector->dev);
1083 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1084 struct intel_encoder *intel_encoder =
1085 &hdmi_to_dig_port(intel_hdmi)->base;
Imre Deak671dedd2014-03-05 16:20:53 +02001086 enum intel_display_power_domain power_domain;
Chris Wilson953ece6972014-09-02 20:04:01 +01001087 struct edid *edid;
1088 bool connected = false;
Eric Anholt7d573822009-01-02 13:33:00 -08001089
Imre Deak671dedd2014-03-05 16:20:53 +02001090 power_domain = intel_display_port_power_domain(intel_encoder);
1091 intel_display_power_get(dev_priv, power_domain);
1092
Chris Wilson953ece6972014-09-02 20:04:01 +01001093 edid = drm_get_edid(connector,
1094 intel_gmbus_get_adapter(dev_priv,
1095 intel_hdmi->ddc_bus));
Imre Deak671dedd2014-03-05 16:20:53 +02001096
1097 intel_display_power_put(dev_priv, power_domain);
1098
Chris Wilson953ece6972014-09-02 20:04:01 +01001099 to_intel_connector(connector)->detect_edid = edid;
1100 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
1101 intel_hdmi->rgb_quant_range_selectable =
1102 drm_rgb_quant_range_selectable(edid);
1103
1104 intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1105 if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
1106 intel_hdmi->has_audio =
1107 intel_hdmi->force_audio == HDMI_AUDIO_ON;
1108
1109 if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
1110 intel_hdmi->has_hdmi_sink =
1111 drm_detect_hdmi_monitor(edid);
1112
1113 connected = true;
1114 }
1115
1116 return connected;
1117}
1118
1119static enum drm_connector_status
1120intel_hdmi_detect(struct drm_connector *connector, bool force)
1121{
1122 enum drm_connector_status status;
1123
1124 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1125 connector->base.id, connector->name);
1126
1127 intel_hdmi_unset_edid(connector);
1128
1129 if (intel_hdmi_set_edid(connector)) {
1130 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1131
1132 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1133 status = connector_status_connected;
1134 } else
1135 status = connector_status_disconnected;
1136
1137 return status;
1138}
1139
1140static void
1141intel_hdmi_force(struct drm_connector *connector)
1142{
1143 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1144
1145 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1146 connector->base.id, connector->name);
1147
1148 intel_hdmi_unset_edid(connector);
1149
1150 if (connector->status != connector_status_connected)
1151 return;
1152
1153 intel_hdmi_set_edid(connector);
1154 hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
1155}
1156
1157static int intel_hdmi_get_modes(struct drm_connector *connector)
1158{
1159 struct edid *edid;
1160
1161 edid = to_intel_connector(connector)->detect_edid;
1162 if (edid == NULL)
1163 return 0;
1164
1165 return intel_connector_update_modes(connector, edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001166}
1167
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001168static bool
1169intel_hdmi_detect_audio(struct drm_connector *connector)
1170{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001171 bool has_audio = false;
Chris Wilson953ece6972014-09-02 20:04:01 +01001172 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001173
Chris Wilson953ece6972014-09-02 20:04:01 +01001174 edid = to_intel_connector(connector)->detect_edid;
1175 if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
1176 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02001177
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001178 return has_audio;
1179}
1180
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001181static int
1182intel_hdmi_set_property(struct drm_connector *connector,
Paulo Zanonied517fb2012-05-14 17:12:50 -03001183 struct drm_property *property,
1184 uint64_t val)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001185{
1186 struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001187 struct intel_digital_port *intel_dig_port =
1188 hdmi_to_dig_port(intel_hdmi);
Chris Wilsone953fd72011-02-21 22:23:52 +00001189 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001190 int ret;
1191
Rob Clark662595d2012-10-11 20:36:04 -05001192 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001193 if (ret)
1194 return ret;
1195
Chris Wilson3f43c482011-05-12 22:17:24 +01001196 if (property == dev_priv->force_audio_property) {
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001197 enum hdmi_force_audio i = val;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001198 bool has_audio;
1199
1200 if (i == intel_hdmi->force_audio)
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001201 return 0;
1202
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001203 intel_hdmi->force_audio = i;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001204
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001205 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001206 has_audio = intel_hdmi_detect_audio(connector);
1207 else
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001208 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001209
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001210 if (i == HDMI_AUDIO_OFF_DVI)
1211 intel_hdmi->has_hdmi_sink = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001212
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001213 intel_hdmi->has_audio = has_audio;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001214 goto done;
1215 }
1216
Chris Wilsone953fd72011-02-21 22:23:52 +00001217 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02001218 bool old_auto = intel_hdmi->color_range_auto;
1219 uint32_t old_range = intel_hdmi->color_range;
1220
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001221 switch (val) {
1222 case INTEL_BROADCAST_RGB_AUTO:
1223 intel_hdmi->color_range_auto = true;
1224 break;
1225 case INTEL_BROADCAST_RGB_FULL:
1226 intel_hdmi->color_range_auto = false;
1227 intel_hdmi->color_range = 0;
1228 break;
1229 case INTEL_BROADCAST_RGB_LIMITED:
1230 intel_hdmi->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001231 intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001232 break;
1233 default:
1234 return -EINVAL;
1235 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02001236
1237 if (old_auto == intel_hdmi->color_range_auto &&
1238 old_range == intel_hdmi->color_range)
1239 return 0;
1240
Chris Wilsone953fd72011-02-21 22:23:52 +00001241 goto done;
1242 }
1243
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301244 if (property == connector->dev->mode_config.aspect_ratio_property) {
1245 switch (val) {
1246 case DRM_MODE_PICTURE_ASPECT_NONE:
1247 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1248 break;
1249 case DRM_MODE_PICTURE_ASPECT_4_3:
1250 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
1251 break;
1252 case DRM_MODE_PICTURE_ASPECT_16_9:
1253 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
1254 break;
1255 default:
1256 return -EINVAL;
1257 }
1258 goto done;
1259 }
1260
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001261 return -EINVAL;
1262
1263done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00001264 if (intel_dig_port->base.base.crtc)
1265 intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001266
1267 return 0;
1268}
1269
Jesse Barnes13732ba2014-04-05 11:51:35 -07001270static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
1271{
1272 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
1273 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1274 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001275 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes13732ba2014-04-05 11:51:35 -07001276
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001277 intel_hdmi_prepare(encoder);
1278
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001279 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001280 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001281 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001282}
1283
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001284static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001285{
1286 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001287 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001288 struct drm_device *dev = encoder->base.dev;
1289 struct drm_i915_private *dev_priv = dev->dev_private;
1290 struct intel_crtc *intel_crtc =
1291 to_intel_crtc(encoder->base.crtc);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001292 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001293 &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001294 enum dpio_channel port = vlv_dport_to_channel(dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001295 int pipe = intel_crtc->pipe;
1296 u32 val;
1297
Jesse Barnes89b667f2013-04-18 14:51:36 -07001298 /* Enable clock channels for this port */
Chris Wilson0980a602013-07-26 19:57:35 +01001299 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001300 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001301 val = 0;
1302 if (pipe)
1303 val |= (1<<21);
1304 else
1305 val &= ~(1<<21);
1306 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001307 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001308
1309 /* HDMI 1.0V-2dB */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001310 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
1311 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
1312 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
1313 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
1314 vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
1315 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
1316 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1317 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001318
1319 /* Program lane clock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001320 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1321 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Chris Wilson0980a602013-07-26 19:57:35 +01001322 mutex_unlock(&dev_priv->dpio_lock);
Jani Nikulab76cf762013-07-30 12:20:31 +03001323
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001324 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001325 intel_crtc->config->has_hdmi_sink,
Daniel Vetter6897b4b2014-04-24 23:54:47 +02001326 adjusted_mode);
Jesse Barnes13732ba2014-04-05 11:51:35 -07001327
Jani Nikulab76cf762013-07-30 12:20:31 +03001328 intel_enable_hdmi(encoder);
1329
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001330 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001331}
1332
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001333static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001334{
1335 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1336 struct drm_device *dev = encoder->base.dev;
1337 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001338 struct intel_crtc *intel_crtc =
1339 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001340 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001341 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001342
Daniel Vetter4cde8a22014-04-24 23:54:56 +02001343 intel_hdmi_prepare(encoder);
1344
Jesse Barnes89b667f2013-04-18 14:51:36 -07001345 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001346 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001347 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001348 DPIO_PCS_TX_LANE2_RESET |
1349 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001350 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001351 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1352 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1353 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1354 DPIO_PCS_CLK_SOFT_RESET);
1355
1356 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001357 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1358 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1359 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001360
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001361 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
1362 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
Chris Wilson0980a602013-07-26 19:57:35 +01001363 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001364}
1365
Ville Syrjälä9197c882014-04-09 13:29:05 +03001366static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1367{
1368 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1369 struct drm_device *dev = encoder->base.dev;
1370 struct drm_i915_private *dev_priv = dev->dev_private;
1371 struct intel_crtc *intel_crtc =
1372 to_intel_crtc(encoder->base.crtc);
1373 enum dpio_channel ch = vlv_dport_to_channel(dport);
1374 enum pipe pipe = intel_crtc->pipe;
1375 u32 val;
1376
Ville Syrjälä625695f2014-06-28 02:04:02 +03001377 intel_hdmi_prepare(encoder);
1378
Ville Syrjälä9197c882014-04-09 13:29:05 +03001379 mutex_lock(&dev_priv->dpio_lock);
1380
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001381 /* program left/right clock distribution */
1382 if (pipe != PIPE_B) {
1383 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1384 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1385 if (ch == DPIO_CH0)
1386 val |= CHV_BUFLEFTENA1_FORCE;
1387 if (ch == DPIO_CH1)
1388 val |= CHV_BUFRIGHTENA1_FORCE;
1389 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1390 } else {
1391 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1392 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1393 if (ch == DPIO_CH0)
1394 val |= CHV_BUFLEFTENA2_FORCE;
1395 if (ch == DPIO_CH1)
1396 val |= CHV_BUFRIGHTENA2_FORCE;
1397 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1398 }
1399
Ville Syrjälä9197c882014-04-09 13:29:05 +03001400 /* program clock channel usage */
1401 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
1402 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1403 if (pipe != PIPE_B)
1404 val &= ~CHV_PCS_USEDCLKCHANNEL;
1405 else
1406 val |= CHV_PCS_USEDCLKCHANNEL;
1407 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
1408
1409 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
1410 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
1411 if (pipe != PIPE_B)
1412 val &= ~CHV_PCS_USEDCLKCHANNEL;
1413 else
1414 val |= CHV_PCS_USEDCLKCHANNEL;
1415 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
1416
1417 /*
1418 * This a a bit weird since generally CL
1419 * matches the pipe, but here we need to
1420 * pick the CL based on the port.
1421 */
1422 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
1423 if (pipe != PIPE_B)
1424 val &= ~CHV_CMN_USEDCLKCHANNEL;
1425 else
1426 val |= CHV_CMN_USEDCLKCHANNEL;
1427 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
1428
1429 mutex_unlock(&dev_priv->dpio_lock);
1430}
1431
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001432static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001433{
1434 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1435 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001436 struct intel_crtc *intel_crtc =
1437 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001438 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001439 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001440
1441 /* Reset lanes to avoid HDMI flicker (VLV w/a) */
1442 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001443 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
1444 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001445 mutex_unlock(&dev_priv->dpio_lock);
1446}
1447
Ville Syrjälä580d3812014-04-09 13:29:00 +03001448static void chv_hdmi_post_disable(struct intel_encoder *encoder)
1449{
1450 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1451 struct drm_device *dev = encoder->base.dev;
1452 struct drm_i915_private *dev_priv = dev->dev_private;
1453 struct intel_crtc *intel_crtc =
1454 to_intel_crtc(encoder->base.crtc);
1455 enum dpio_channel ch = vlv_dport_to_channel(dport);
1456 enum pipe pipe = intel_crtc->pipe;
1457 u32 val;
1458
1459 mutex_lock(&dev_priv->dpio_lock);
1460
1461 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001462 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001463 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001464 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001465
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001466 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1467 val |= CHV_PCS_REQ_SOFTRESET_EN;
1468 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1469
1470 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03001471 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001472 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1473
1474 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1475 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1476 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03001477
1478 mutex_unlock(&dev_priv->dpio_lock);
1479}
1480
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001481static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
1482{
1483 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001484 struct intel_hdmi *intel_hdmi = &dport->hdmi;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001485 struct drm_device *dev = encoder->base.dev;
1486 struct drm_i915_private *dev_priv = dev->dev_private;
1487 struct intel_crtc *intel_crtc =
1488 to_intel_crtc(encoder->base.crtc);
Clint Taylorb4eb1562014-11-21 11:13:02 -08001489 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001490 &intel_crtc->config->base.adjusted_mode;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001491 enum dpio_channel ch = vlv_dport_to_channel(dport);
1492 int pipe = intel_crtc->pipe;
1493 int data, i;
1494 u32 val;
1495
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001496 mutex_lock(&dev_priv->dpio_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001497
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001498 /* allow hardware to manage TX FIFO reset source */
1499 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
1500 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1501 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
1502
1503 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
1504 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
1505 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
1506
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001507 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001508 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001509 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001510 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001511
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001512 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1513 val |= CHV_PCS_REQ_SOFTRESET_EN;
1514 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1515
1516 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001517 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001518 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1519
1520 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1521 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1522 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03001523
1524 /* Program Tx latency optimal setting */
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001525 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001526 /* Set the upar bit */
1527 data = (i == 1) ? 0x0 : 0x1;
1528 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
1529 data << DPIO_UPAR_SHIFT);
1530 }
1531
1532 /* Data lane stagger programming */
1533 /* FIXME: Fix up value only after power analysis */
1534
1535 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001536 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1537 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001538 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1539 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001540 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1541
1542 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1543 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001544 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
1545 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03001546 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001547
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001548 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
1549 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1550 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1551 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
1552
1553 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
1554 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
1555 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
1556 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
1557
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001558 /* FIXME: Program the support xxx V-dB */
1559 /* Use 800mV-0dB */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001560 for (i = 0; i < 4; i++) {
1561 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
1562 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
1563 val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
1564 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
1565 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001566
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001567 for (i = 0; i < 4; i++) {
1568 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001569 val &= ~DPIO_SWING_MARGIN000_MASK;
1570 val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001571 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
1572 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001573
1574 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001575 for (i = 0; i < 4; i++) {
1576 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
1577 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
1578 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
1579 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001580
1581 /* Additional steps for 1200mV-0dB */
1582#if 0
1583 val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
1584 if (ch)
1585 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
1586 else
1587 val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
1588 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
1589
1590 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
1591 vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
1592 (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
1593#endif
1594 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03001595 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
1596 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1597 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
1598
1599 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
1600 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
1601 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001602
1603 /* LRC Bypass */
1604 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1605 val |= DPIO_LRC_BYPASS;
1606 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
1607
1608 mutex_unlock(&dev_priv->dpio_lock);
1609
Clint Taylorb4eb1562014-11-21 11:13:02 -08001610 intel_hdmi->set_infoframes(&encoder->base,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001611 intel_crtc->config->has_hdmi_sink,
Clint Taylorb4eb1562014-11-21 11:13:02 -08001612 adjusted_mode);
1613
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001614 intel_enable_hdmi(encoder);
1615
1616 vlv_wait_port_ready(dev_priv, dport);
1617}
1618
Eric Anholt7d573822009-01-02 13:33:00 -08001619static void intel_hdmi_destroy(struct drm_connector *connector)
1620{
Chris Wilson10e972d2014-09-04 21:43:45 +01001621 kfree(to_intel_connector(connector)->detect_edid);
Eric Anholt7d573822009-01-02 13:33:00 -08001622 drm_connector_cleanup(connector);
Zhenyu Wang674e2d02010-03-29 15:57:42 +08001623 kfree(connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001624}
1625
Eric Anholt7d573822009-01-02 13:33:00 -08001626static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001627 .dpms = intel_connector_dpms,
Eric Anholt7d573822009-01-02 13:33:00 -08001628 .detect = intel_hdmi_detect,
Chris Wilson953ece6972014-09-02 20:04:01 +01001629 .force = intel_hdmi_force,
Eric Anholt7d573822009-01-02 13:33:00 -08001630 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001631 .set_property = intel_hdmi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001632 .atomic_get_property = intel_connector_atomic_get_property,
Eric Anholt7d573822009-01-02 13:33:00 -08001633 .destroy = intel_hdmi_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08001634 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001635 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Eric Anholt7d573822009-01-02 13:33:00 -08001636};
1637
1638static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
1639 .get_modes = intel_hdmi_get_modes,
1640 .mode_valid = intel_hdmi_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001641 .best_encoder = intel_best_encoder,
Eric Anholt7d573822009-01-02 13:33:00 -08001642};
1643
Eric Anholt7d573822009-01-02 13:33:00 -08001644static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001645 .destroy = intel_encoder_destroy,
Eric Anholt7d573822009-01-02 13:33:00 -08001646};
1647
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001648static void
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301649intel_attach_aspect_ratio_property(struct drm_connector *connector)
1650{
1651 if (!drm_mode_create_aspect_ratio_property(connector->dev))
1652 drm_object_attach_property(&connector->base,
1653 connector->dev->mode_config.aspect_ratio_property,
1654 DRM_MODE_PICTURE_ASPECT_NONE);
1655}
1656
1657static void
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001658intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
1659{
Chris Wilson3f43c482011-05-12 22:17:24 +01001660 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001661 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001662 intel_hdmi->color_range_auto = true;
Vandana Kannan94a11dd2014-06-11 11:06:01 +05301663 intel_attach_aspect_ratio_property(connector);
1664 intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001665}
1666
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001667void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1668 struct intel_connector *intel_connector)
Eric Anholt7d573822009-01-02 13:33:00 -08001669{
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001670 struct drm_connector *connector = &intel_connector->base;
1671 struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
1672 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1673 struct drm_device *dev = intel_encoder->base.dev;
Eric Anholt7d573822009-01-02 13:33:00 -08001674 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001675 enum port port = intel_dig_port->port;
Eric Anholt7d573822009-01-02 13:33:00 -08001676
Eric Anholt7d573822009-01-02 13:33:00 -08001677 drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
Adam Jackson8d911042009-09-23 15:08:29 -04001678 DRM_MODE_CONNECTOR_HDMIA);
Eric Anholt7d573822009-01-02 13:33:00 -08001679 drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
1680
Peter Rossc3febcc2012-01-28 14:49:26 +01001681 connector->interlace_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001682 connector->doublescan_allowed = 0;
Damien Lespiau573e74a2013-09-25 16:45:40 +01001683 connector->stereo_allowed = 1;
Eric Anholt7d573822009-01-02 13:33:00 -08001684
Daniel Vetter08d644a2012-07-12 20:19:59 +02001685 switch (port) {
1686 case PORT_B:
Jani Nikula4c272832015-04-01 10:58:05 +03001687 if (IS_BROXTON(dev_priv))
1688 intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
1689 else
1690 intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
Egbert Eich1d843f92013-02-25 12:06:49 -05001691 intel_encoder->hpd_pin = HPD_PORT_B;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001692 break;
1693 case PORT_C:
Jani Nikula4c272832015-04-01 10:58:05 +03001694 if (IS_BROXTON(dev_priv))
1695 intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
1696 else
1697 intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
Egbert Eich1d843f92013-02-25 12:06:49 -05001698 intel_encoder->hpd_pin = HPD_PORT_C;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001699 break;
1700 case PORT_D:
Jani Nikula4c272832015-04-01 10:58:05 +03001701 if (WARN_ON(IS_BROXTON(dev_priv)))
1702 intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
1703 else if (IS_CHERRYVIEW(dev_priv))
Jani Nikula988c7012015-03-27 00:20:19 +02001704 intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
Ville Syrjäläc0c35322014-04-09 13:28:52 +03001705 else
Jani Nikula988c7012015-03-27 00:20:19 +02001706 intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
Egbert Eich1d843f92013-02-25 12:06:49 -05001707 intel_encoder->hpd_pin = HPD_PORT_D;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001708 break;
1709 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05001710 intel_encoder->hpd_pin = HPD_PORT_A;
Daniel Vetter08d644a2012-07-12 20:19:59 +02001711 /* Internal port only for eDP. */
1712 default:
Eugeni Dodonov6e4c1672012-05-09 15:37:13 -03001713 BUG();
Ma Lingf8aed702009-08-24 13:50:24 +08001714 }
Eric Anholt7d573822009-01-02 13:33:00 -08001715
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001716 if (IS_VALLEYVIEW(dev)) {
Shobhit Kumar90b107c2012-03-28 13:39:32 -07001717 intel_hdmi->write_infoframe = vlv_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001718 intel_hdmi->set_infoframes = vlv_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001719 intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
Sonika Jindalb98856a2014-07-22 11:13:46 +05301720 } else if (IS_G4X(dev)) {
Jesse Barnes7637bfd2013-03-08 10:46:01 -08001721 intel_hdmi->write_infoframe = g4x_write_infoframe;
1722 intel_hdmi->set_infoframes = g4x_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001723 intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001724 } else if (HAS_DDI(dev)) {
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03001725 intel_hdmi->write_infoframe = hsw_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001726 intel_hdmi->set_infoframes = hsw_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001727 intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001728 } else if (HAS_PCH_IBX(dev)) {
1729 intel_hdmi->write_infoframe = ibx_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001730 intel_hdmi->set_infoframes = ibx_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001731 intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
Paulo Zanonifdf12502012-05-04 17:18:24 -03001732 } else {
1733 intel_hdmi->write_infoframe = cpt_write_infoframe;
Paulo Zanoni687f4d02012-05-28 16:42:48 -03001734 intel_hdmi->set_infoframes = cpt_set_infoframes;
Jesse Barnese43823e2014-11-05 14:26:08 -08001735 intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
Jesse Barnes64a8fc02011-09-22 11:16:00 +05301736 }
Jesse Barnes45187ac2011-08-03 09:22:55 -07001737
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001738 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02001739 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
1740 else
1741 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak4932e2c2014-02-11 17:12:48 +02001742 intel_connector->unregister = intel_connector_unregister;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001743
1744 intel_hdmi_add_properties(intel_hdmi, connector);
1745
1746 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01001747 drm_connector_register(connector);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001748
1749 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
1750 * 0xd. Failure to do so will result in spurious interrupts being
1751 * generated on the port when a cable is not attached.
1752 */
1753 if (IS_G4X(dev) && !IS_GM45(dev)) {
1754 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
1755 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
1756 }
1757}
1758
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001759void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001760{
1761 struct intel_digital_port *intel_dig_port;
1762 struct intel_encoder *intel_encoder;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001763 struct intel_connector *intel_connector;
1764
Daniel Vetterb14c5672013-09-19 12:18:32 +02001765 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001766 if (!intel_dig_port)
1767 return;
1768
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001769 intel_connector = intel_connector_alloc();
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001770 if (!intel_connector) {
1771 kfree(intel_dig_port);
1772 return;
1773 }
1774
1775 intel_encoder = &intel_dig_port->base;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001776
1777 drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
1778 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001779
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001780 intel_encoder->compute_config = intel_hdmi_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001781 intel_encoder->disable = intel_disable_hdmi;
1782 intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001783 intel_encoder->get_config = intel_hdmi_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001784 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03001785 intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001786 intel_encoder->pre_enable = chv_hdmi_pre_enable;
1787 intel_encoder->enable = vlv_enable_hdmi;
Ville Syrjälä580d3812014-04-09 13:29:00 +03001788 intel_encoder->post_disable = chv_hdmi_post_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03001789 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001790 intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
1791 intel_encoder->pre_enable = vlv_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001792 intel_encoder->enable = vlv_enable_hdmi;
Chon Ming Lee9514ac62013-10-16 17:07:41 +08001793 intel_encoder->post_disable = vlv_hdmi_post_disable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001794 } else {
Jesse Barnes13732ba2014-04-05 11:51:35 -07001795 intel_encoder->pre_enable = intel_hdmi_pre_enable;
Jani Nikulab76cf762013-07-30 12:20:31 +03001796 intel_encoder->enable = intel_enable_hdmi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797 }
Daniel Vetter5ab432e2012-06-30 08:59:56 +02001798
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001799 intel_encoder->type = INTEL_OUTPUT_HDMI;
Ville Syrjälä882ec382014-04-28 14:07:43 +03001800 if (IS_CHERRYVIEW(dev)) {
1801 if (port == PORT_D)
1802 intel_encoder->crtc_mask = 1 << 2;
1803 else
1804 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1805 } else {
1806 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
1807 }
Ville Syrjälä301ea742014-03-03 16:15:30 +02001808 intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
Ville Syrjäläc6f14952014-03-03 16:15:31 +02001809 /*
1810 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
1811 * to work on real hardware. And since g4x can send infoframes to
1812 * only one port anyway, nothing is lost by allowing it.
1813 */
1814 if (IS_G4X(dev))
1815 intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
Eric Anholt7d573822009-01-02 13:33:00 -08001816
Paulo Zanoni174edf12012-10-26 19:05:50 -02001817 intel_dig_port->port = port;
Paulo Zanonib242b7f2013-02-18 19:00:26 -03001818 intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001819 intel_dig_port->dp.output_reg = 0;
Chris Wilson55b7d6e82010-09-19 09:29:33 +01001820
Paulo Zanonib9cb2342012-10-26 19:05:47 -02001821 intel_hdmi_init_connector(intel_dig_port, intel_connector);
Eric Anholt7d573822009-01-02 13:33:00 -08001822}