blob: c77d5af676a16ad116145323311e0a2cf8905b9b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* 8139cp.c: A Linux PCI Ethernet driver for the RealTek 8139C+ chips. */
2/*
3 Copyright 2001-2004 Jeff Garzik <jgarzik@pobox.com>
4
5 Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com) [tg3.c]
6 Copyright (C) 2000, 2001 David S. Miller (davem@redhat.com) [sungem.c]
7 Copyright 2001 Manfred Spraul [natsemi.c]
8 Copyright 1999-2001 by Donald Becker. [natsemi.c]
9 Written 1997-2001 by Donald Becker. [8139too.c]
10 Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. [acenic.c]
11
12 This software may be used and distributed according to the terms of
13 the GNU General Public License (GPL), incorporated herein by reference.
14 Drivers based on or derived from this code fall under the GPL and must
15 retain the authorship, copyright and license notice. This file is not
16 a complete program and may only be used when the entire operating
17 system is licensed under the GPL.
18
19 See the file COPYING in this distribution for more information.
20
21 Contributors:
Jeff Garzikf3b197a2006-05-26 21:39:03 -040022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 Wake-on-LAN support - Felipe Damasio <felipewd@terra.com.br>
24 PCI suspend/resume - Felipe Damasio <felipewd@terra.com.br>
25 LinkChg interrupt - Felipe Damasio <felipewd@terra.com.br>
Jeff Garzikf3b197a2006-05-26 21:39:03 -040026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 TODO:
28 * Test Tx checksumming thoroughly
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30 Low priority TODO:
31 * Complete reset on PciErr
32 * Consider Rx interrupt mitigation using TimerIntr
33 * Investigate using skb->priority with h/w VLAN priority
34 * Investigate using High Priority Tx Queue with skb->priority
35 * Adjust Rx FIFO threshold and Max Rx DMA burst on Rx FIFO error
36 * Adjust Tx FIFO threshold and Max Tx DMA burst on Tx FIFO error
37 * Implement Tx software interrupt mitigation via
38 Tx descriptor bit
39 * The real minimum of CP_MIN_MTU is 4 bytes. However,
40 for this to be supported, one must(?) turn on packet padding.
41 * Support external MII transceivers (patch available)
42
43 NOTES:
44 * TX checksumming is considered experimental. It is off by
45 default, use ethtool to turn it on.
46
47 */
48
Joe Perchesb4f18b32010-02-17 15:01:48 +000049#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define DRV_NAME "8139cp"
Andy Gospodarekd5b20692006-09-11 17:39:18 -040052#define DRV_VERSION "1.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define DRV_RELDATE "Mar 22, 2004"
54
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/module.h>
Stephen Hemmingere21ba282005-05-12 19:33:26 -040057#include <linux/moduleparam.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <linux/kernel.h>
59#include <linux/compiler.h>
60#include <linux/netdevice.h>
61#include <linux/etherdevice.h>
62#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000063#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <linux/pci.h>
Tobias Klauser8662d062005-05-12 22:19:39 -040065#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <linux/delay.h>
67#include <linux/ethtool.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include <linux/mii.h>
70#include <linux/if_vlan.h>
71#include <linux/crc32.h>
72#include <linux/in.h>
73#include <linux/ip.h>
74#include <linux/tcp.h>
75#include <linux/udp.h>
76#include <linux/cache.h>
77#include <asm/io.h>
78#include <asm/irq.h>
79#include <asm/uaccess.h>
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* These identify the driver base version and may not be removed. */
82static char version[] =
Alan Jenkins9cc40852009-09-22 04:05:39 +000083DRV_NAME ": 10/100 PCI Ethernet driver v" DRV_VERSION " (" DRV_RELDATE ")\n";
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>");
86MODULE_DESCRIPTION("RealTek RTL-8139C+ series 10/100 PCI Ethernet driver");
a78d8922005-05-12 19:35:42 -040087MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_LICENSE("GPL");
89
90static int debug = -1;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040091module_param(debug, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_PARM_DESC (debug, "8139cp: bitmapped message enable number");
93
94/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
95 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
96static int multicast_filter_limit = 32;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040097module_param(multicast_filter_limit, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098MODULE_PARM_DESC (multicast_filter_limit, "8139cp: maximum number of filtered multicast addresses");
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100#define CP_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
101 NETIF_MSG_PROBE | \
102 NETIF_MSG_LINK)
103#define CP_NUM_STATS 14 /* struct cp_dma_stats, plus one */
104#define CP_STATS_SIZE 64 /* size in bytes of DMA stats block */
105#define CP_REGS_SIZE (0xff + 1)
106#define CP_REGS_VER 1 /* version 1 */
107#define CP_RX_RING_SIZE 64
108#define CP_TX_RING_SIZE 64
109#define CP_RING_BYTES \
110 ((sizeof(struct cp_desc) * CP_RX_RING_SIZE) + \
111 (sizeof(struct cp_desc) * CP_TX_RING_SIZE) + \
112 CP_STATS_SIZE)
113#define NEXT_TX(N) (((N) + 1) & (CP_TX_RING_SIZE - 1))
114#define NEXT_RX(N) (((N) + 1) & (CP_RX_RING_SIZE - 1))
115#define TX_BUFFS_AVAIL(CP) \
116 (((CP)->tx_tail <= (CP)->tx_head) ? \
117 (CP)->tx_tail + (CP_TX_RING_SIZE - 1) - (CP)->tx_head : \
118 (CP)->tx_tail - (CP)->tx_head - 1)
119
120#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#define CP_INTERNAL_PHY 32
122
123/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
124#define RX_FIFO_THRESH 5 /* Rx buffer level before first PCI xfer. */
125#define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 */
126#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
127#define TX_EARLY_THRESH 256 /* Early Tx threshold, in bytes */
128
129/* Time in jiffies before concluding the transmitter is hung. */
130#define TX_TIMEOUT (6*HZ)
131
132/* hardware minimum and maximum for a single frame's data payload */
133#define CP_MIN_MTU 60 /* TODO: allow lower, but pad */
134#define CP_MAX_MTU 4096
135
136enum {
137 /* NIC register offsets */
138 MAC0 = 0x00, /* Ethernet hardware address. */
139 MAR0 = 0x08, /* Multicast filter. */
140 StatsAddr = 0x10, /* 64-bit start addr of 64-byte DMA stats blk */
141 TxRingAddr = 0x20, /* 64-bit start addr of Tx ring */
142 HiTxRingAddr = 0x28, /* 64-bit start addr of high priority Tx ring */
143 Cmd = 0x37, /* Command register */
144 IntrMask = 0x3C, /* Interrupt mask */
145 IntrStatus = 0x3E, /* Interrupt status */
146 TxConfig = 0x40, /* Tx configuration */
147 ChipVersion = 0x43, /* 8-bit chip version, inside TxConfig */
148 RxConfig = 0x44, /* Rx configuration */
149 RxMissed = 0x4C, /* 24 bits valid, write clears */
150 Cfg9346 = 0x50, /* EEPROM select/control; Cfg reg [un]lock */
151 Config1 = 0x52, /* Config1 */
152 Config3 = 0x59, /* Config3 */
153 Config4 = 0x5A, /* Config4 */
154 MultiIntr = 0x5C, /* Multiple interrupt select */
155 BasicModeCtrl = 0x62, /* MII BMCR */
156 BasicModeStatus = 0x64, /* MII BMSR */
157 NWayAdvert = 0x66, /* MII ADVERTISE */
158 NWayLPAR = 0x68, /* MII LPA */
159 NWayExpansion = 0x6A, /* MII Expansion */
160 Config5 = 0xD8, /* Config5 */
161 TxPoll = 0xD9, /* Tell chip to check Tx descriptors for work */
162 RxMaxSize = 0xDA, /* Max size of an Rx packet (8169 only) */
163 CpCmd = 0xE0, /* C+ Command register (C+ mode only) */
164 IntrMitigate = 0xE2, /* rx/tx interrupt mitigation control */
165 RxRingAddr = 0xE4, /* 64-bit start addr of Rx ring */
166 TxThresh = 0xEC, /* Early Tx threshold */
167 OldRxBufAddr = 0x30, /* DMA address of Rx ring buffer (C mode) */
168 OldTSD0 = 0x10, /* DMA address of first Tx desc (C mode) */
169
170 /* Tx and Rx status descriptors */
171 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
172 RingEnd = (1 << 30), /* End of descriptor ring */
173 FirstFrag = (1 << 29), /* First segment of a packet */
174 LastFrag = (1 << 28), /* Final segment of a packet */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400175 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
176 MSSShift = 16, /* MSS value position */
177 MSSMask = 0xfff, /* MSS value: 11 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 TxError = (1 << 23), /* Tx error summary */
179 RxError = (1 << 20), /* Rx error summary */
180 IPCS = (1 << 18), /* Calculate IP checksum */
181 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
182 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
183 TxVlanTag = (1 << 17), /* Add VLAN tag */
184 RxVlanTagged = (1 << 16), /* Rx VLAN tag available */
185 IPFail = (1 << 15), /* IP checksum failed */
186 UDPFail = (1 << 14), /* UDP/IP checksum failed */
187 TCPFail = (1 << 13), /* TCP/IP checksum failed */
188 NormalTxPoll = (1 << 6), /* One or more normal Tx packets to send */
189 PID1 = (1 << 17), /* 2 protocol id bits: 0==non-IP, */
190 PID0 = (1 << 16), /* 1==UDP/IP, 2==TCP/IP, 3==IP */
191 RxProtoTCP = 1,
192 RxProtoUDP = 2,
193 RxProtoIP = 3,
194 TxFIFOUnder = (1 << 25), /* Tx FIFO underrun */
195 TxOWC = (1 << 22), /* Tx Out-of-window collision */
196 TxLinkFail = (1 << 21), /* Link failed during Tx of packet */
197 TxMaxCol = (1 << 20), /* Tx aborted due to excessive collisions */
198 TxColCntShift = 16, /* Shift, to get 4-bit Tx collision cnt */
199 TxColCntMask = 0x01 | 0x02 | 0x04 | 0x08, /* 4-bit collision count */
200 RxErrFrame = (1 << 27), /* Rx frame alignment error */
201 RxMcast = (1 << 26), /* Rx multicast packet rcv'd */
202 RxErrCRC = (1 << 18), /* Rx CRC error */
203 RxErrRunt = (1 << 19), /* Rx error, packet < 64 bytes */
204 RxErrLong = (1 << 21), /* Rx error, packet > 4096 bytes */
205 RxErrFIFO = (1 << 22), /* Rx error, FIFO overflowed, pkt bad */
206
207 /* StatsAddr register */
208 DumpStats = (1 << 3), /* Begin stats dump */
209
210 /* RxConfig register */
211 RxCfgFIFOShift = 13, /* Shift, to get Rx FIFO thresh value */
212 RxCfgDMAShift = 8, /* Shift, to get Rx Max DMA value */
213 AcceptErr = 0x20, /* Accept packets with CRC errors */
214 AcceptRunt = 0x10, /* Accept runt (<64 bytes) packets */
215 AcceptBroadcast = 0x08, /* Accept broadcast packets */
216 AcceptMulticast = 0x04, /* Accept multicast packets */
217 AcceptMyPhys = 0x02, /* Accept pkts with our MAC as dest */
218 AcceptAllPhys = 0x01, /* Accept all pkts w/ physical dest */
219
220 /* IntrMask / IntrStatus registers */
221 PciErr = (1 << 15), /* System error on the PCI bus */
222 TimerIntr = (1 << 14), /* Asserted when TCTR reaches TimerInt value */
223 LenChg = (1 << 13), /* Cable length change */
224 SWInt = (1 << 8), /* Software-requested interrupt */
225 TxEmpty = (1 << 7), /* No Tx descriptors available */
226 RxFIFOOvr = (1 << 6), /* Rx FIFO Overflow */
227 LinkChg = (1 << 5), /* Packet underrun, or link change */
228 RxEmpty = (1 << 4), /* No Rx descriptors available */
229 TxErr = (1 << 3), /* Tx error */
230 TxOK = (1 << 2), /* Tx packet sent */
231 RxErr = (1 << 1), /* Rx error */
232 RxOK = (1 << 0), /* Rx packet received */
233 IntrResvd = (1 << 10), /* reserved, according to RealTek engineers,
234 but hardware likes to raise it */
235
236 IntrAll = PciErr | TimerIntr | LenChg | SWInt | TxEmpty |
237 RxFIFOOvr | LinkChg | RxEmpty | TxErr | TxOK |
238 RxErr | RxOK | IntrResvd,
239
240 /* C mode command register */
241 CmdReset = (1 << 4), /* Enable to reset; self-clearing */
242 RxOn = (1 << 3), /* Rx mode enable */
243 TxOn = (1 << 2), /* Tx mode enable */
244
245 /* C+ mode command register */
246 RxVlanOn = (1 << 6), /* Rx VLAN de-tagging enable */
247 RxChkSum = (1 << 5), /* Rx checksum offload enable */
248 PCIDAC = (1 << 4), /* PCI Dual Address Cycle (64-bit PCI) */
249 PCIMulRW = (1 << 3), /* Enable PCI read/write multiple */
250 CpRxOn = (1 << 1), /* Rx mode enable */
251 CpTxOn = (1 << 0), /* Tx mode enable */
252
253 /* Cfg9436 EEPROM control register */
254 Cfg9346_Lock = 0x00, /* Lock ConfigX/MII register access */
255 Cfg9346_Unlock = 0xC0, /* Unlock ConfigX/MII register access */
256
257 /* TxConfig register */
258 IFG = (1 << 25) | (1 << 24), /* standard IEEE interframe gap */
259 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
260
261 /* Early Tx Threshold register */
262 TxThreshMask = 0x3f, /* Mask bits 5-0 */
263 TxThreshMax = 2048, /* Max early Tx threshold */
264
265 /* Config1 register */
266 DriverLoaded = (1 << 5), /* Software marker, driver is loaded */
267 LWACT = (1 << 4), /* LWAKE active mode */
268 PMEnable = (1 << 0), /* Enable various PM features of chip */
269
270 /* Config3 register */
271 PARMEnable = (1 << 6), /* Enable auto-loading of PHY parms */
272 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
273 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
274
275 /* Config4 register */
276 LWPTN = (1 << 1), /* LWAKE Pattern */
277 LWPME = (1 << 4), /* LANWAKE vs PMEB */
278
279 /* Config5 register */
280 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
281 MWF = (1 << 5), /* Accept Multicast wakeup frame */
282 UWF = (1 << 4), /* Accept Unicast wakeup frame */
283 LANWake = (1 << 1), /* Enable LANWake signal */
284 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
285
286 cp_norx_intr_mask = PciErr | LinkChg | TxOK | TxErr | TxEmpty,
287 cp_rx_intr_mask = RxOK | RxErr | RxEmpty | RxFIFOOvr,
288 cp_intr_mask = cp_rx_intr_mask | cp_norx_intr_mask,
289};
290
291static const unsigned int cp_rx_config =
292 (RX_FIFO_THRESH << RxCfgFIFOShift) |
293 (RX_DMA_BURST << RxCfgDMAShift);
294
295struct cp_desc {
Al Viro03233b92007-08-23 02:31:17 +0100296 __le32 opts1;
Al Virocf983012007-08-22 21:18:56 -0400297 __le32 opts2;
Al Viro03233b92007-08-23 02:31:17 +0100298 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299};
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301struct cp_dma_stats {
Al Viro03233b92007-08-23 02:31:17 +0100302 __le64 tx_ok;
303 __le64 rx_ok;
304 __le64 tx_err;
305 __le32 rx_err;
306 __le16 rx_fifo;
307 __le16 frame_align;
308 __le32 tx_ok_1col;
309 __le32 tx_ok_mcol;
310 __le64 rx_ok_phys;
311 __le64 rx_ok_bcast;
312 __le32 rx_ok_mcast;
313 __le16 tx_abort;
314 __le16 tx_underrun;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000315} __packed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317struct cp_extra_stats {
318 unsigned long rx_frags;
319};
320
321struct cp_private {
322 void __iomem *regs;
323 struct net_device *dev;
324 spinlock_t lock;
325 u32 msg_enable;
326
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700327 struct napi_struct napi;
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 struct pci_dev *pdev;
330 u32 rx_config;
331 u16 cpcmd;
332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 struct cp_extra_stats cp_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Francois Romieud03d3762006-01-29 01:31:36 +0100335 unsigned rx_head ____cacheline_aligned;
336 unsigned rx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 struct cp_desc *rx_ring;
Francois Romieu0ba894d2006-08-14 19:55:07 +0200338 struct sk_buff *rx_skb[CP_RX_RING_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
340 unsigned tx_head ____cacheline_aligned;
341 unsigned tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 struct cp_desc *tx_ring;
Francois Romieu48907e32006-09-10 23:33:44 +0200343 struct sk_buff *tx_skb[CP_TX_RING_SIZE];
Francois Romieud03d3762006-01-29 01:31:36 +0100344
345 unsigned rx_buf_sz;
346 unsigned wol_enabled : 1; /* Is Wake-on-LAN enabled? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Francois Romieud03d3762006-01-29 01:31:36 +0100348 dma_addr_t ring_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 struct mii_if_info mii_if;
351};
352
353#define cpr8(reg) readb(cp->regs + (reg))
354#define cpr16(reg) readw(cp->regs + (reg))
355#define cpr32(reg) readl(cp->regs + (reg))
356#define cpw8(reg,val) writeb((val), cp->regs + (reg))
357#define cpw16(reg,val) writew((val), cp->regs + (reg))
358#define cpw32(reg,val) writel((val), cp->regs + (reg))
359#define cpw8_f(reg,val) do { \
360 writeb((val), cp->regs + (reg)); \
361 readb(cp->regs + (reg)); \
362 } while (0)
363#define cpw16_f(reg,val) do { \
364 writew((val), cp->regs + (reg)); \
365 readw(cp->regs + (reg)); \
366 } while (0)
367#define cpw32_f(reg,val) do { \
368 writel((val), cp->regs + (reg)); \
369 readl(cp->regs + (reg)); \
370 } while (0)
371
372
373static void __cp_set_rx_mode (struct net_device *dev);
374static void cp_tx (struct cp_private *cp);
375static void cp_clean_rings (struct cp_private *cp);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400376#ifdef CONFIG_NET_POLL_CONTROLLER
377static void cp_poll_controller(struct net_device *dev);
378#endif
Philip Craig722fdb32006-06-21 11:33:27 +1000379static int cp_get_eeprom_len(struct net_device *dev);
380static int cp_get_eeprom(struct net_device *dev,
381 struct ethtool_eeprom *eeprom, u8 *data);
382static int cp_set_eeprom(struct net_device *dev,
383 struct ethtool_eeprom *eeprom, u8 *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000385static DEFINE_PCI_DEVICE_TABLE(cp_pci_tbl) = {
Francois Romieucccb20d2006-08-16 13:07:18 +0200386 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139), },
387 { PCI_DEVICE(PCI_VENDOR_ID_TTTECH, PCI_DEVICE_ID_TTTECH_MC322), },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 { },
389};
390MODULE_DEVICE_TABLE(pci, cp_pci_tbl);
391
392static struct {
393 const char str[ETH_GSTRING_LEN];
394} ethtool_stats_keys[] = {
395 { "tx_ok" },
396 { "rx_ok" },
397 { "tx_err" },
398 { "rx_err" },
399 { "rx_fifo" },
400 { "frame_align" },
401 { "tx_ok_1col" },
402 { "tx_ok_mcol" },
403 { "rx_ok_phys" },
404 { "rx_ok_bcast" },
405 { "rx_ok_mcast" },
406 { "tx_abort" },
407 { "tx_underrun" },
408 { "rx_frags" },
409};
410
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412static inline void cp_set_rxbufsize (struct cp_private *cp)
413{
414 unsigned int mtu = cp->dev->mtu;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 if (mtu > ETH_DATA_LEN)
417 /* MTU + ethernet header + FCS + optional VLAN tag */
418 cp->rx_buf_sz = mtu + ETH_HLEN + 8;
419 else
420 cp->rx_buf_sz = PKT_BUF_SZ;
421}
422
423static inline void cp_rx_skb (struct cp_private *cp, struct sk_buff *skb,
424 struct cp_desc *desc)
425{
françois romieu6864ddb2011-07-15 00:21:44 +0000426 u32 opts2 = le32_to_cpu(desc->opts2);
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 skb->protocol = eth_type_trans (skb, cp->dev);
429
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300430 cp->dev->stats.rx_packets++;
431 cp->dev->stats.rx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
françois romieu6864ddb2011-07-15 00:21:44 +0000433 if (opts2 & RxVlanTagged)
434 __vlan_hwaccel_put_tag(skb, swab16(opts2 & 0xffff));
435
436 napi_gro_receive(&cp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
439static void cp_rx_err_acct (struct cp_private *cp, unsigned rx_tail,
440 u32 status, u32 len)
441{
Joe Perchesb4f18b32010-02-17 15:01:48 +0000442 netif_dbg(cp, rx_err, cp->dev, "rx err, slot %d status 0x%x len %d\n",
443 rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300444 cp->dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 if (status & RxErrFrame)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300446 cp->dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 if (status & RxErrCRC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300448 cp->dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 if ((status & RxErrRunt) || (status & RxErrLong))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300450 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300452 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 if (status & RxErrFIFO)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300454 cp->dev->stats.rx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
457static inline unsigned int cp_rx_csum_ok (u32 status)
458{
459 unsigned int protocol = (status >> 16) & 0x3;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400460
Shan Wei24b7ea92010-11-17 11:55:08 -0800461 if (((protocol == RxProtoTCP) && !(status & TCPFail)) ||
462 ((protocol == RxProtoUDP) && !(status & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 return 1;
Shan Wei24b7ea92010-11-17 11:55:08 -0800464 else
465 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700468static int cp_rx_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700470 struct cp_private *cp = container_of(napi, struct cp_private, napi);
471 struct net_device *dev = cp->dev;
472 unsigned int rx_tail = cp->rx_tail;
473 int rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475rx_status_loop:
476 rx = 0;
477 cpw16(IntrStatus, cp_rx_intr_mask);
478
479 while (1) {
480 u32 status, len;
481 dma_addr_t mapping;
482 struct sk_buff *skb, *new_skb;
483 struct cp_desc *desc;
Francois Romieu839d1622009-08-12 22:18:14 -0700484 const unsigned buflen = cp->rx_buf_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Francois Romieu0ba894d2006-08-14 19:55:07 +0200486 skb = cp->rx_skb[rx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200487 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 desc = &cp->rx_ring[rx_tail];
490 status = le32_to_cpu(desc->opts1);
491 if (status & DescOwn)
492 break;
493
494 len = (status & 0x1fff) - 4;
Francois Romieu3598b572006-01-29 01:31:13 +0100495 mapping = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag)) {
498 /* we don't support incoming fragmented frames.
499 * instead, we attempt to ensure that the
500 * pre-allocated RX skbs are properly sized such
501 * that RX fragments are never encountered
502 */
503 cp_rx_err_acct(cp, rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300504 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 cp->cp_stats.rx_frags++;
506 goto rx_next;
507 }
508
509 if (status & (RxError | RxErrFIFO)) {
510 cp_rx_err_acct(cp, rx_tail, status, len);
511 goto rx_next;
512 }
513
Joe Perchesb4f18b32010-02-17 15:01:48 +0000514 netif_dbg(cp, rx_status, dev, "rx slot %d status 0x%x len %d\n",
515 rx_tail, status, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Eric Dumazet89d71a62009-10-13 05:34:20 +0000517 new_skb = netdev_alloc_skb_ip_align(dev, buflen);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 if (!new_skb) {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300519 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 goto rx_next;
521 }
522
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400523 dma_unmap_single(&cp->pdev->dev, mapping,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 buflen, PCI_DMA_FROMDEVICE);
525
526 /* Handle checksum offloading for incoming packets. */
527 if (cp_rx_csum_ok(status))
528 skb->ip_summed = CHECKSUM_UNNECESSARY;
529 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700530 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
532 skb_put(skb, len);
533
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400534 mapping = dma_map_single(&cp->pdev->dev, new_skb->data, buflen,
Francois Romieu3598b572006-01-29 01:31:13 +0100535 PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +0200536 cp->rx_skb[rx_tail] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
538 cp_rx_skb(cp, skb, desc);
539 rx++;
540
541rx_next:
542 cp->rx_ring[rx_tail].opts2 = 0;
543 cp->rx_ring[rx_tail].addr = cpu_to_le64(mapping);
544 if (rx_tail == (CP_RX_RING_SIZE - 1))
545 desc->opts1 = cpu_to_le32(DescOwn | RingEnd |
546 cp->rx_buf_sz);
547 else
548 desc->opts1 = cpu_to_le32(DescOwn | cp->rx_buf_sz);
549 rx_tail = NEXT_RX(rx_tail);
550
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700551 if (rx >= budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 break;
553 }
554
555 cp->rx_tail = rx_tail;
556
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 /* if we did not reach work limit, then we're done with
558 * this round of polling
559 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700560 if (rx < budget) {
Francois Romieud15e9c42006-12-17 23:03:15 +0100561 unsigned long flags;
562
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 if (cpr16(IntrStatus) & cp_rx_intr_mask)
564 goto rx_status_loop;
565
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700566 spin_lock_irqsave(&cp->lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -0800567 __napi_complete(napi);
Figo.zhang349124a2010-06-07 21:13:22 +0000568 cpw16_f(IntrMask, cp_intr_mask);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700569 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 }
571
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700572 return rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573}
574
David Howells7d12e782006-10-05 14:55:46 +0100575static irqreturn_t cp_interrupt (int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576{
577 struct net_device *dev = dev_instance;
578 struct cp_private *cp;
579 u16 status;
580
581 if (unlikely(dev == NULL))
582 return IRQ_NONE;
583 cp = netdev_priv(dev);
584
585 status = cpr16(IntrStatus);
586 if (!status || (status == 0xFFFF))
587 return IRQ_NONE;
588
Joe Perchesb4f18b32010-02-17 15:01:48 +0000589 netif_dbg(cp, intr, dev, "intr, status %04x cmd %02x cpcmd %04x\n",
590 status, cpr8(Cmd), cpr16(CpCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
592 cpw16(IntrStatus, status & ~cp_rx_intr_mask);
593
594 spin_lock(&cp->lock);
595
596 /* close possible race's with dev_close */
597 if (unlikely(!netif_running(dev))) {
598 cpw16(IntrMask, 0);
599 spin_unlock(&cp->lock);
600 return IRQ_HANDLED;
601 }
602
603 if (status & (RxOK | RxErr | RxEmpty | RxFIFOOvr))
Ben Hutchings288379f2009-01-19 16:43:59 -0800604 if (napi_schedule_prep(&cp->napi)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 cpw16_f(IntrMask, cp_norx_intr_mask);
Ben Hutchings288379f2009-01-19 16:43:59 -0800606 __napi_schedule(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 }
608
609 if (status & (TxOK | TxErr | TxEmpty | SWInt))
610 cp_tx(cp);
611 if (status & LinkChg)
Richard Knutsson2501f842007-05-19 22:26:40 +0200612 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
614 spin_unlock(&cp->lock);
615
616 if (status & PciErr) {
617 u16 pci_status;
618
619 pci_read_config_word(cp->pdev, PCI_STATUS, &pci_status);
620 pci_write_config_word(cp->pdev, PCI_STATUS, pci_status);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000621 netdev_err(dev, "PCI bus error, status=%04x, PCI status=%04x\n",
622 status, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623
624 /* TODO: reset hardware */
625 }
626
627 return IRQ_HANDLED;
628}
629
Steffen Klassert7502cd12005-05-12 19:34:31 -0400630#ifdef CONFIG_NET_POLL_CONTROLLER
631/*
632 * Polling receive - used by netconsole and other diagnostic tools
633 * to allow network i/o with interrupts disabled.
634 */
635static void cp_poll_controller(struct net_device *dev)
636{
637 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +0100638 cp_interrupt(dev->irq, dev);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400639 enable_irq(dev->irq);
640}
641#endif
642
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643static void cp_tx (struct cp_private *cp)
644{
645 unsigned tx_head = cp->tx_head;
646 unsigned tx_tail = cp->tx_tail;
647
648 while (tx_tail != tx_head) {
Francois Romieu3598b572006-01-29 01:31:13 +0100649 struct cp_desc *txd = cp->tx_ring + tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 struct sk_buff *skb;
651 u32 status;
652
653 rmb();
Francois Romieu3598b572006-01-29 01:31:13 +0100654 status = le32_to_cpu(txd->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 if (status & DescOwn)
656 break;
657
Francois Romieu48907e32006-09-10 23:33:44 +0200658 skb = cp->tx_skb[tx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200659 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400661 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
Francois Romieu48907e32006-09-10 23:33:44 +0200662 le32_to_cpu(txd->opts1) & 0xffff,
663 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
665 if (status & LastFrag) {
666 if (status & (TxError | TxFIFOUnder)) {
Joe Perchesb4f18b32010-02-17 15:01:48 +0000667 netif_dbg(cp, tx_err, cp->dev,
668 "tx err, status 0x%x\n", status);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300669 cp->dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 if (status & TxOWC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300671 cp->dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 if (status & TxMaxCol)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300673 cp->dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 if (status & TxLinkFail)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300675 cp->dev->stats.tx_carrier_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (status & TxFIFOUnder)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300677 cp->dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 } else {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300679 cp->dev->stats.collisions +=
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 ((status >> TxColCntShift) & TxColCntMask);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300681 cp->dev->stats.tx_packets++;
682 cp->dev->stats.tx_bytes += skb->len;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000683 netif_dbg(cp, tx_done, cp->dev,
684 "tx done, slot %d\n", tx_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 }
686 dev_kfree_skb_irq(skb);
687 }
688
Francois Romieu48907e32006-09-10 23:33:44 +0200689 cp->tx_skb[tx_tail] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
691 tx_tail = NEXT_TX(tx_tail);
692 }
693
694 cp->tx_tail = tx_tail;
695
696 if (TX_BUFFS_AVAIL(cp) > (MAX_SKB_FRAGS + 1))
697 netif_wake_queue(cp->dev);
698}
699
françois romieu6864ddb2011-07-15 00:21:44 +0000700static inline u32 cp_tx_vlan_tag(struct sk_buff *skb)
701{
702 return vlan_tx_tag_present(skb) ?
703 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
704}
705
Stephen Hemminger613573252009-08-31 19:50:58 +0000706static netdev_tx_t cp_start_xmit (struct sk_buff *skb,
707 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708{
709 struct cp_private *cp = netdev_priv(dev);
710 unsigned entry;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400711 u32 eor, flags;
Chris Lalancette553af562007-01-16 16:41:44 -0500712 unsigned long intr_flags;
françois romieu6864ddb2011-07-15 00:21:44 +0000713 __le32 opts2;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400714 int mss = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Chris Lalancette553af562007-01-16 16:41:44 -0500716 spin_lock_irqsave(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
718 /* This is a hard error, log it. */
719 if (TX_BUFFS_AVAIL(cp) <= (skb_shinfo(skb)->nr_frags + 1)) {
720 netif_stop_queue(dev);
Chris Lalancette553af562007-01-16 16:41:44 -0500721 spin_unlock_irqrestore(&cp->lock, intr_flags);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000722 netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
Patrick McHardy5b548142009-06-12 06:22:29 +0000723 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 }
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 entry = cp->tx_head;
727 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
Michał Mirosław044a8902011-04-09 00:58:18 +0000728 mss = skb_shinfo(skb)->gso_size;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400729
françois romieu6864ddb2011-07-15 00:21:44 +0000730 opts2 = cpu_to_le32(cp_tx_vlan_tag(skb));
731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 if (skb_shinfo(skb)->nr_frags == 0) {
733 struct cp_desc *txd = &cp->tx_ring[entry];
734 u32 len;
735 dma_addr_t mapping;
736
737 len = skb->len;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400738 mapping = dma_map_single(&cp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
françois romieu6864ddb2011-07-15 00:21:44 +0000739 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 txd->addr = cpu_to_le64(mapping);
741 wmb();
742
Jeff Garzikfcec3452005-05-12 19:28:49 -0400743 flags = eor | len | DescOwn | FirstFrag | LastFrag;
744
745 if (mss)
746 flags |= LargeSend | ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700747 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700748 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400750 flags |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400752 flags |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 else
Francois Romieu57344182005-05-12 19:31:31 -0400754 WARN_ON(1); /* we need a WARN() */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400755 }
756
757 txd->opts1 = cpu_to_le32(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 wmb();
759
Francois Romieu48907e32006-09-10 23:33:44 +0200760 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 entry = NEXT_TX(entry);
762 } else {
763 struct cp_desc *txd;
764 u32 first_len, first_eor;
765 dma_addr_t first_mapping;
766 int frag, first_entry = entry;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700767 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 /* We must give this initial chunk to the device last.
770 * Otherwise we could race with the device.
771 */
772 first_eor = eor;
773 first_len = skb_headlen(skb);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400774 first_mapping = dma_map_single(&cp->pdev->dev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 first_len, PCI_DMA_TODEVICE);
Francois Romieu48907e32006-09-10 23:33:44 +0200776 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 entry = NEXT_TX(entry);
778
779 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
780 skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
781 u32 len;
782 u32 ctrl;
783 dma_addr_t mapping;
784
785 len = this_frag->size;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400786 mapping = dma_map_single(&cp->pdev->dev,
Ian Campbelldeb8a062011-08-29 23:18:18 +0000787 skb_frag_address(this_frag),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 len, PCI_DMA_TODEVICE);
789 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
790
Jeff Garzikfcec3452005-05-12 19:28:49 -0400791 ctrl = eor | len | DescOwn;
792
793 if (mss)
794 ctrl |= LargeSend |
795 ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700796 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400798 ctrl |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400800 ctrl |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 else
802 BUG();
Jeff Garzikfcec3452005-05-12 19:28:49 -0400803 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
805 if (frag == skb_shinfo(skb)->nr_frags - 1)
806 ctrl |= LastFrag;
807
808 txd = &cp->tx_ring[entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000809 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 txd->addr = cpu_to_le64(mapping);
811 wmb();
812
813 txd->opts1 = cpu_to_le32(ctrl);
814 wmb();
815
Francois Romieu48907e32006-09-10 23:33:44 +0200816 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 entry = NEXT_TX(entry);
818 }
819
820 txd = &cp->tx_ring[first_entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000821 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 txd->addr = cpu_to_le64(first_mapping);
823 wmb();
824
Patrick McHardy84fa7932006-08-29 16:44:56 -0700825 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 if (ip->protocol == IPPROTO_TCP)
827 txd->opts1 = cpu_to_le32(first_eor | first_len |
828 FirstFrag | DescOwn |
829 IPCS | TCPCS);
830 else if (ip->protocol == IPPROTO_UDP)
831 txd->opts1 = cpu_to_le32(first_eor | first_len |
832 FirstFrag | DescOwn |
833 IPCS | UDPCS);
834 else
835 BUG();
836 } else
837 txd->opts1 = cpu_to_le32(first_eor | first_len |
838 FirstFrag | DescOwn);
839 wmb();
840 }
841 cp->tx_head = entry;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000842 netif_dbg(cp, tx_queued, cp->dev, "tx queued, slot %d, skblen %d\n",
843 entry, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 if (TX_BUFFS_AVAIL(cp) <= (MAX_SKB_FRAGS + 1))
845 netif_stop_queue(dev);
846
Chris Lalancette553af562007-01-16 16:41:44 -0500847 spin_unlock_irqrestore(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
849 cpw8(TxPoll, NormalTxPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850
Patrick McHardy6ed10652009-06-23 06:03:08 +0000851 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852}
853
854/* Set or clear the multicast filter for this adaptor.
855 This routine is not state sensitive and need not be SMP locked. */
856
857static void __cp_set_rx_mode (struct net_device *dev)
858{
859 struct cp_private *cp = netdev_priv(dev);
860 u32 mc_filter[2]; /* Multicast hash filter */
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000861 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 u32 tmp;
863
864 /* Note: do not reorder, GCC is clever about common statements. */
865 if (dev->flags & IFF_PROMISC) {
866 /* Unconditionally log net taps. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 rx_mode =
868 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
869 AcceptAllPhys;
870 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000871 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +0000872 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 /* Too many to filter perfectly -- accept all multicasts. */
874 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
875 mc_filter[1] = mc_filter[0] = 0xffffffff;
876 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000877 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 rx_mode = AcceptBroadcast | AcceptMyPhys;
879 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +0000880 netdev_for_each_mc_addr(ha, dev) {
881 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882
883 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
884 rx_mode |= AcceptMulticast;
885 }
886 }
887
888 /* We can safely update without stopping the chip. */
889 tmp = cp_rx_config | rx_mode;
890 if (cp->rx_config != tmp) {
891 cpw32_f (RxConfig, tmp);
892 cp->rx_config = tmp;
893 }
894 cpw32_f (MAR0 + 0, mc_filter[0]);
895 cpw32_f (MAR0 + 4, mc_filter[1]);
896}
897
898static void cp_set_rx_mode (struct net_device *dev)
899{
900 unsigned long flags;
901 struct cp_private *cp = netdev_priv(dev);
902
903 spin_lock_irqsave (&cp->lock, flags);
904 __cp_set_rx_mode(dev);
905 spin_unlock_irqrestore (&cp->lock, flags);
906}
907
908static void __cp_get_stats(struct cp_private *cp)
909{
910 /* only lower 24 bits valid; write any value to clear */
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300911 cp->dev->stats.rx_missed_errors += (cpr32 (RxMissed) & 0xffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 cpw32 (RxMissed, 0);
913}
914
915static struct net_device_stats *cp_get_stats(struct net_device *dev)
916{
917 struct cp_private *cp = netdev_priv(dev);
918 unsigned long flags;
919
920 /* The chip only need report frame silently dropped. */
921 spin_lock_irqsave(&cp->lock, flags);
922 if (netif_running(dev) && netif_device_present(dev))
923 __cp_get_stats(cp);
924 spin_unlock_irqrestore(&cp->lock, flags);
925
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300926 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927}
928
929static void cp_stop_hw (struct cp_private *cp)
930{
931 cpw16(IntrStatus, ~(cpr16(IntrStatus)));
932 cpw16_f(IntrMask, 0);
933 cpw8(Cmd, 0);
934 cpw16_f(CpCmd, 0);
935 cpw16_f(IntrStatus, ~(cpr16(IntrStatus)));
936
937 cp->rx_tail = 0;
938 cp->tx_head = cp->tx_tail = 0;
939}
940
941static void cp_reset_hw (struct cp_private *cp)
942{
943 unsigned work = 1000;
944
945 cpw8(Cmd, CmdReset);
946
947 while (work--) {
948 if (!(cpr8(Cmd) & CmdReset))
949 return;
950
Nishanth Aravamudan3173c892005-09-11 02:09:55 -0700951 schedule_timeout_uninterruptible(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 }
953
Joe Perchesb4f18b32010-02-17 15:01:48 +0000954 netdev_err(cp->dev, "hardware reset timeout\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955}
956
957static inline void cp_start_hw (struct cp_private *cp)
958{
959 cpw16(CpCmd, cp->cpcmd);
960 cpw8(Cmd, RxOn | TxOn);
961}
962
963static void cp_init_hw (struct cp_private *cp)
964{
965 struct net_device *dev = cp->dev;
966 dma_addr_t ring_dma;
967
968 cp_reset_hw(cp);
969
970 cpw8_f (Cfg9346, Cfg9346_Unlock);
971
972 /* Restore our idea of the MAC address. */
Al Viro03233b92007-08-23 02:31:17 +0100973 cpw32_f (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
974 cpw32_f (MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975
976 cp_start_hw(cp);
977 cpw8(TxThresh, 0x06); /* XXX convert magic num to a constant */
978
979 __cp_set_rx_mode(dev);
980 cpw32_f (TxConfig, IFG | (TX_DMA_BURST << TxDMAShift));
981
982 cpw8(Config1, cpr8(Config1) | DriverLoaded | PMEnable);
983 /* Disable Wake-on-LAN. Can be turned on with ETHTOOL_SWOL */
984 cpw8(Config3, PARMEnable);
985 cp->wol_enabled = 0;
986
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400987 cpw8(Config5, cpr8(Config5) & PMEStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
989 cpw32_f(HiTxRingAddr, 0);
990 cpw32_f(HiTxRingAddr + 4, 0);
991
992 ring_dma = cp->ring_dma;
993 cpw32_f(RxRingAddr, ring_dma & 0xffffffff);
994 cpw32_f(RxRingAddr + 4, (ring_dma >> 16) >> 16);
995
996 ring_dma += sizeof(struct cp_desc) * CP_RX_RING_SIZE;
997 cpw32_f(TxRingAddr, ring_dma & 0xffffffff);
998 cpw32_f(TxRingAddr + 4, (ring_dma >> 16) >> 16);
999
1000 cpw16(MultiIntr, 0);
1001
1002 cpw16_f(IntrMask, cp_intr_mask);
1003
1004 cpw8_f(Cfg9346, Cfg9346_Lock);
1005}
1006
Kevin Loa52be1cbc2008-08-27 11:35:15 +08001007static int cp_refill_rx(struct cp_private *cp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008{
Kevin Loa52be1cbc2008-08-27 11:35:15 +08001009 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 unsigned i;
1011
1012 for (i = 0; i < CP_RX_RING_SIZE; i++) {
1013 struct sk_buff *skb;
Francois Romieu3598b572006-01-29 01:31:13 +01001014 dma_addr_t mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
Eric Dumazet89d71a62009-10-13 05:34:20 +00001016 skb = netdev_alloc_skb_ip_align(dev, cp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 if (!skb)
1018 goto err_out;
1019
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001020 mapping = dma_map_single(&cp->pdev->dev, skb->data,
1021 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +02001022 cp->rx_skb[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023
1024 cp->rx_ring[i].opts2 = 0;
Francois Romieu3598b572006-01-29 01:31:13 +01001025 cp->rx_ring[i].addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 if (i == (CP_RX_RING_SIZE - 1))
1027 cp->rx_ring[i].opts1 =
1028 cpu_to_le32(DescOwn | RingEnd | cp->rx_buf_sz);
1029 else
1030 cp->rx_ring[i].opts1 =
1031 cpu_to_le32(DescOwn | cp->rx_buf_sz);
1032 }
1033
1034 return 0;
1035
1036err_out:
1037 cp_clean_rings(cp);
1038 return -ENOMEM;
1039}
1040
Francois Romieu576cfa92006-02-27 23:15:06 +01001041static void cp_init_rings_index (struct cp_private *cp)
1042{
1043 cp->rx_tail = 0;
1044 cp->tx_head = cp->tx_tail = 0;
1045}
1046
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047static int cp_init_rings (struct cp_private *cp)
1048{
1049 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1050 cp->tx_ring[CP_TX_RING_SIZE - 1].opts1 = cpu_to_le32(RingEnd);
1051
Francois Romieu576cfa92006-02-27 23:15:06 +01001052 cp_init_rings_index(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
1054 return cp_refill_rx (cp);
1055}
1056
1057static int cp_alloc_rings (struct cp_private *cp)
1058{
1059 void *mem;
1060
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001061 mem = dma_alloc_coherent(&cp->pdev->dev, CP_RING_BYTES,
1062 &cp->ring_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 if (!mem)
1064 return -ENOMEM;
1065
1066 cp->rx_ring = mem;
1067 cp->tx_ring = &cp->rx_ring[CP_RX_RING_SIZE];
1068
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 return cp_init_rings(cp);
1070}
1071
1072static void cp_clean_rings (struct cp_private *cp)
1073{
Francois Romieu3598b572006-01-29 01:31:13 +01001074 struct cp_desc *desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 unsigned i;
1076
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 for (i = 0; i < CP_RX_RING_SIZE; i++) {
Francois Romieu0ba894d2006-08-14 19:55:07 +02001078 if (cp->rx_skb[i]) {
Francois Romieu3598b572006-01-29 01:31:13 +01001079 desc = cp->rx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001080 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +02001082 dev_kfree_skb(cp->rx_skb[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 }
1084 }
1085
1086 for (i = 0; i < CP_TX_RING_SIZE; i++) {
Francois Romieu48907e32006-09-10 23:33:44 +02001087 if (cp->tx_skb[i]) {
1088 struct sk_buff *skb = cp->tx_skb[i];
Francois Romieu57344182005-05-12 19:31:31 -04001089
Francois Romieu3598b572006-01-29 01:31:13 +01001090 desc = cp->tx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001091 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Francois Romieu48907e32006-09-10 23:33:44 +02001092 le32_to_cpu(desc->opts1) & 0xffff,
1093 PCI_DMA_TODEVICE);
Francois Romieu3598b572006-01-29 01:31:13 +01001094 if (le32_to_cpu(desc->opts1) & LastFrag)
Francois Romieu57344182005-05-12 19:31:31 -04001095 dev_kfree_skb(skb);
Paulius Zaleckas237225f2008-05-05 16:05:17 +03001096 cp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 }
1098 }
1099
Francois Romieu57344182005-05-12 19:31:31 -04001100 memset(cp->rx_ring, 0, sizeof(struct cp_desc) * CP_RX_RING_SIZE);
1101 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1102
Francois Romieu0ba894d2006-08-14 19:55:07 +02001103 memset(cp->rx_skb, 0, sizeof(struct sk_buff *) * CP_RX_RING_SIZE);
Francois Romieu48907e32006-09-10 23:33:44 +02001104 memset(cp->tx_skb, 0, sizeof(struct sk_buff *) * CP_TX_RING_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
1107static void cp_free_rings (struct cp_private *cp)
1108{
1109 cp_clean_rings(cp);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001110 dma_free_coherent(&cp->pdev->dev, CP_RING_BYTES, cp->rx_ring,
1111 cp->ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 cp->rx_ring = NULL;
1113 cp->tx_ring = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114}
1115
1116static int cp_open (struct net_device *dev)
1117{
1118 struct cp_private *cp = netdev_priv(dev);
1119 int rc;
1120
Joe Perchesb4f18b32010-02-17 15:01:48 +00001121 netif_dbg(cp, ifup, dev, "enabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 rc = cp_alloc_rings(cp);
1124 if (rc)
1125 return rc;
1126
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001127 napi_enable(&cp->napi);
1128
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 cp_init_hw(cp);
1130
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07001131 rc = request_irq(dev->irq, cp_interrupt, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 if (rc)
1133 goto err_out_hw;
1134
1135 netif_carrier_off(dev);
Richard Knutsson2501f842007-05-19 22:26:40 +02001136 mii_check_media(&cp->mii_if, netif_msg_link(cp), true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 netif_start_queue(dev);
1138
1139 return 0;
1140
1141err_out_hw:
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001142 napi_disable(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 cp_stop_hw(cp);
1144 cp_free_rings(cp);
1145 return rc;
1146}
1147
1148static int cp_close (struct net_device *dev)
1149{
1150 struct cp_private *cp = netdev_priv(dev);
1151 unsigned long flags;
1152
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001153 napi_disable(&cp->napi);
1154
Joe Perchesb4f18b32010-02-17 15:01:48 +00001155 netif_dbg(cp, ifdown, dev, "disabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
1157 spin_lock_irqsave(&cp->lock, flags);
1158
1159 netif_stop_queue(dev);
1160 netif_carrier_off(dev);
1161
1162 cp_stop_hw(cp);
1163
1164 spin_unlock_irqrestore(&cp->lock, flags);
1165
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 free_irq(dev->irq, dev);
1167
1168 cp_free_rings(cp);
1169 return 0;
1170}
1171
Francois Romieu9030c0d2007-07-13 23:05:35 +02001172static void cp_tx_timeout(struct net_device *dev)
1173{
1174 struct cp_private *cp = netdev_priv(dev);
1175 unsigned long flags;
1176 int rc;
1177
Joe Perchesb4f18b32010-02-17 15:01:48 +00001178 netdev_warn(dev, "Transmit timeout, status %2x %4x %4x %4x\n",
1179 cpr8(Cmd), cpr16(CpCmd),
1180 cpr16(IntrStatus), cpr16(IntrMask));
Francois Romieu9030c0d2007-07-13 23:05:35 +02001181
1182 spin_lock_irqsave(&cp->lock, flags);
1183
1184 cp_stop_hw(cp);
1185 cp_clean_rings(cp);
1186 rc = cp_init_rings(cp);
1187 cp_start_hw(cp);
1188
1189 netif_wake_queue(dev);
1190
1191 spin_unlock_irqrestore(&cp->lock, flags);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001192}
1193
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194#ifdef BROKEN
1195static int cp_change_mtu(struct net_device *dev, int new_mtu)
1196{
1197 struct cp_private *cp = netdev_priv(dev);
1198 int rc;
1199 unsigned long flags;
1200
1201 /* check for invalid MTU, according to hardware limits */
1202 if (new_mtu < CP_MIN_MTU || new_mtu > CP_MAX_MTU)
1203 return -EINVAL;
1204
1205 /* if network interface not up, no need for complexity */
1206 if (!netif_running(dev)) {
1207 dev->mtu = new_mtu;
1208 cp_set_rxbufsize(cp); /* set new rx buf size */
1209 return 0;
1210 }
1211
1212 spin_lock_irqsave(&cp->lock, flags);
1213
1214 cp_stop_hw(cp); /* stop h/w and free rings */
1215 cp_clean_rings(cp);
1216
1217 dev->mtu = new_mtu;
1218 cp_set_rxbufsize(cp); /* set new rx buf size */
1219
1220 rc = cp_init_rings(cp); /* realloc and restart h/w */
1221 cp_start_hw(cp);
1222
1223 spin_unlock_irqrestore(&cp->lock, flags);
1224
1225 return rc;
1226}
1227#endif /* BROKEN */
1228
Arjan van de Venf71e1302006-03-03 21:33:57 -05001229static const char mii_2_8139_map[8] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 BasicModeCtrl,
1231 BasicModeStatus,
1232 0,
1233 0,
1234 NWayAdvert,
1235 NWayLPAR,
1236 NWayExpansion,
1237 0
1238};
1239
1240static int mdio_read(struct net_device *dev, int phy_id, int location)
1241{
1242 struct cp_private *cp = netdev_priv(dev);
1243
1244 return location < 8 && mii_2_8139_map[location] ?
1245 readw(cp->regs + mii_2_8139_map[location]) : 0;
1246}
1247
1248
1249static void mdio_write(struct net_device *dev, int phy_id, int location,
1250 int value)
1251{
1252 struct cp_private *cp = netdev_priv(dev);
1253
1254 if (location == 0) {
1255 cpw8(Cfg9346, Cfg9346_Unlock);
1256 cpw16(BasicModeCtrl, value);
1257 cpw8(Cfg9346, Cfg9346_Lock);
1258 } else if (location < 8 && mii_2_8139_map[location])
1259 cpw16(mii_2_8139_map[location], value);
1260}
1261
1262/* Set the ethtool Wake-on-LAN settings */
1263static int netdev_set_wol (struct cp_private *cp,
1264 const struct ethtool_wolinfo *wol)
1265{
1266 u8 options;
1267
1268 options = cpr8 (Config3) & ~(LinkUp | MagicPacket);
1269 /* If WOL is being disabled, no need for complexity */
1270 if (wol->wolopts) {
1271 if (wol->wolopts & WAKE_PHY) options |= LinkUp;
1272 if (wol->wolopts & WAKE_MAGIC) options |= MagicPacket;
1273 }
1274
1275 cpw8 (Cfg9346, Cfg9346_Unlock);
1276 cpw8 (Config3, options);
1277 cpw8 (Cfg9346, Cfg9346_Lock);
1278
1279 options = 0; /* Paranoia setting */
1280 options = cpr8 (Config5) & ~(UWF | MWF | BWF);
1281 /* If WOL is being disabled, no need for complexity */
1282 if (wol->wolopts) {
1283 if (wol->wolopts & WAKE_UCAST) options |= UWF;
1284 if (wol->wolopts & WAKE_BCAST) options |= BWF;
1285 if (wol->wolopts & WAKE_MCAST) options |= MWF;
1286 }
1287
1288 cpw8 (Config5, options);
1289
1290 cp->wol_enabled = (wol->wolopts) ? 1 : 0;
1291
1292 return 0;
1293}
1294
1295/* Get the ethtool Wake-on-LAN settings */
1296static void netdev_get_wol (struct cp_private *cp,
1297 struct ethtool_wolinfo *wol)
1298{
1299 u8 options;
1300
1301 wol->wolopts = 0; /* Start from scratch */
1302 wol->supported = WAKE_PHY | WAKE_BCAST | WAKE_MAGIC |
1303 WAKE_MCAST | WAKE_UCAST;
1304 /* We don't need to go on if WOL is disabled */
1305 if (!cp->wol_enabled) return;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001306
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 options = cpr8 (Config3);
1308 if (options & LinkUp) wol->wolopts |= WAKE_PHY;
1309 if (options & MagicPacket) wol->wolopts |= WAKE_MAGIC;
1310
1311 options = 0; /* Paranoia setting */
1312 options = cpr8 (Config5);
1313 if (options & UWF) wol->wolopts |= WAKE_UCAST;
1314 if (options & BWF) wol->wolopts |= WAKE_BCAST;
1315 if (options & MWF) wol->wolopts |= WAKE_MCAST;
1316}
1317
1318static void cp_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
1319{
1320 struct cp_private *cp = netdev_priv(dev);
1321
1322 strcpy (info->driver, DRV_NAME);
1323 strcpy (info->version, DRV_VERSION);
1324 strcpy (info->bus_info, pci_name(cp->pdev));
1325}
1326
1327static int cp_get_regs_len(struct net_device *dev)
1328{
1329 return CP_REGS_SIZE;
1330}
1331
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001332static int cp_get_sset_count (struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001334 switch (sset) {
1335 case ETH_SS_STATS:
1336 return CP_NUM_STATS;
1337 default:
1338 return -EOPNOTSUPP;
1339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340}
1341
1342static int cp_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1343{
1344 struct cp_private *cp = netdev_priv(dev);
1345 int rc;
1346 unsigned long flags;
1347
1348 spin_lock_irqsave(&cp->lock, flags);
1349 rc = mii_ethtool_gset(&cp->mii_if, cmd);
1350 spin_unlock_irqrestore(&cp->lock, flags);
1351
1352 return rc;
1353}
1354
1355static int cp_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1356{
1357 struct cp_private *cp = netdev_priv(dev);
1358 int rc;
1359 unsigned long flags;
1360
1361 spin_lock_irqsave(&cp->lock, flags);
1362 rc = mii_ethtool_sset(&cp->mii_if, cmd);
1363 spin_unlock_irqrestore(&cp->lock, flags);
1364
1365 return rc;
1366}
1367
1368static int cp_nway_reset(struct net_device *dev)
1369{
1370 struct cp_private *cp = netdev_priv(dev);
1371 return mii_nway_restart(&cp->mii_if);
1372}
1373
1374static u32 cp_get_msglevel(struct net_device *dev)
1375{
1376 struct cp_private *cp = netdev_priv(dev);
1377 return cp->msg_enable;
1378}
1379
1380static void cp_set_msglevel(struct net_device *dev, u32 value)
1381{
1382 struct cp_private *cp = netdev_priv(dev);
1383 cp->msg_enable = value;
1384}
1385
Michał Mirosław044a8902011-04-09 00:58:18 +00001386static int cp_set_features(struct net_device *dev, u32 features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387{
1388 struct cp_private *cp = netdev_priv(dev);
Michał Mirosław044a8902011-04-09 00:58:18 +00001389 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Michał Mirosław044a8902011-04-09 00:58:18 +00001391 if (!((dev->features ^ features) & NETIF_F_RXCSUM))
1392 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393
Michał Mirosław044a8902011-04-09 00:58:18 +00001394 spin_lock_irqsave(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395
Michał Mirosław044a8902011-04-09 00:58:18 +00001396 if (features & NETIF_F_RXCSUM)
1397 cp->cpcmd |= RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 else
Michał Mirosław044a8902011-04-09 00:58:18 +00001399 cp->cpcmd &= ~RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
françois romieu6864ddb2011-07-15 00:21:44 +00001401 if (features & NETIF_F_HW_VLAN_RX)
1402 cp->cpcmd |= RxVlanOn;
1403 else
1404 cp->cpcmd &= ~RxVlanOn;
1405
Michał Mirosław044a8902011-04-09 00:58:18 +00001406 cpw16_f(CpCmd, cp->cpcmd);
1407 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
1409 return 0;
1410}
1411
1412static void cp_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1413 void *p)
1414{
1415 struct cp_private *cp = netdev_priv(dev);
1416 unsigned long flags;
1417
1418 if (regs->len < CP_REGS_SIZE)
1419 return /* -EINVAL */;
1420
1421 regs->version = CP_REGS_VER;
1422
1423 spin_lock_irqsave(&cp->lock, flags);
1424 memcpy_fromio(p, cp->regs, CP_REGS_SIZE);
1425 spin_unlock_irqrestore(&cp->lock, flags);
1426}
1427
1428static void cp_get_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1429{
1430 struct cp_private *cp = netdev_priv(dev);
1431 unsigned long flags;
1432
1433 spin_lock_irqsave (&cp->lock, flags);
1434 netdev_get_wol (cp, wol);
1435 spin_unlock_irqrestore (&cp->lock, flags);
1436}
1437
1438static int cp_set_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1439{
1440 struct cp_private *cp = netdev_priv(dev);
1441 unsigned long flags;
1442 int rc;
1443
1444 spin_lock_irqsave (&cp->lock, flags);
1445 rc = netdev_set_wol (cp, wol);
1446 spin_unlock_irqrestore (&cp->lock, flags);
1447
1448 return rc;
1449}
1450
1451static void cp_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
1452{
1453 switch (stringset) {
1454 case ETH_SS_STATS:
1455 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
1456 break;
1457 default:
1458 BUG();
1459 break;
1460 }
1461}
1462
1463static void cp_get_ethtool_stats (struct net_device *dev,
1464 struct ethtool_stats *estats, u64 *tmp_stats)
1465{
1466 struct cp_private *cp = netdev_priv(dev);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001467 struct cp_dma_stats *nic_stats;
1468 dma_addr_t dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 int i;
1470
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001471 nic_stats = dma_alloc_coherent(&cp->pdev->dev, sizeof(*nic_stats),
1472 &dma, GFP_KERNEL);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001473 if (!nic_stats)
1474 return;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001475
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 /* begin NIC statistics dump */
Stephen Hemminger8b512922005-09-14 09:45:44 -07001477 cpw32(StatsAddr + 4, (u64)dma >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001478 cpw32(StatsAddr, ((u64)dma & DMA_BIT_MASK(32)) | DumpStats);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 cpr32(StatsAddr);
1480
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001481 for (i = 0; i < 1000; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 if ((cpr32(StatsAddr) & DumpStats) == 0)
1483 break;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001484 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 }
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001486 cpw32(StatsAddr, 0);
1487 cpw32(StatsAddr + 4, 0);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001488 cpr32(StatsAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489
1490 i = 0;
Stephen Hemminger8b512922005-09-14 09:45:44 -07001491 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_ok);
1492 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok);
1493 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_err);
1494 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_err);
1495 tmp_stats[i++] = le16_to_cpu(nic_stats->rx_fifo);
1496 tmp_stats[i++] = le16_to_cpu(nic_stats->frame_align);
1497 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_1col);
1498 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_mcol);
1499 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_phys);
1500 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_bcast);
1501 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_ok_mcast);
1502 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_abort);
1503 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504 tmp_stats[i++] = cp->cp_stats.rx_frags;
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02001505 BUG_ON(i != CP_NUM_STATS);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001506
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001507 dma_free_coherent(&cp->pdev->dev, sizeof(*nic_stats), nic_stats, dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508}
1509
Jeff Garzik7282d492006-09-13 14:30:00 -04001510static const struct ethtool_ops cp_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 .get_drvinfo = cp_get_drvinfo,
1512 .get_regs_len = cp_get_regs_len,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001513 .get_sset_count = cp_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 .get_settings = cp_get_settings,
1515 .set_settings = cp_set_settings,
1516 .nway_reset = cp_nway_reset,
1517 .get_link = ethtool_op_get_link,
1518 .get_msglevel = cp_get_msglevel,
1519 .set_msglevel = cp_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 .get_regs = cp_get_regs,
1521 .get_wol = cp_get_wol,
1522 .set_wol = cp_set_wol,
1523 .get_strings = cp_get_strings,
1524 .get_ethtool_stats = cp_get_ethtool_stats,
Philip Craig722fdb32006-06-21 11:33:27 +10001525 .get_eeprom_len = cp_get_eeprom_len,
1526 .get_eeprom = cp_get_eeprom,
1527 .set_eeprom = cp_set_eeprom,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528};
1529
1530static int cp_ioctl (struct net_device *dev, struct ifreq *rq, int cmd)
1531{
1532 struct cp_private *cp = netdev_priv(dev);
1533 int rc;
1534 unsigned long flags;
1535
1536 if (!netif_running(dev))
1537 return -EINVAL;
1538
1539 spin_lock_irqsave(&cp->lock, flags);
1540 rc = generic_mii_ioctl(&cp->mii_if, if_mii(rq), cmd, NULL);
1541 spin_unlock_irqrestore(&cp->lock, flags);
1542 return rc;
1543}
1544
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001545static int cp_set_mac_address(struct net_device *dev, void *p)
1546{
1547 struct cp_private *cp = netdev_priv(dev);
1548 struct sockaddr *addr = p;
1549
1550 if (!is_valid_ether_addr(addr->sa_data))
1551 return -EADDRNOTAVAIL;
1552
1553 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1554
1555 spin_lock_irq(&cp->lock);
1556
1557 cpw8_f(Cfg9346, Cfg9346_Unlock);
1558 cpw32_f(MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1559 cpw32_f(MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
1560 cpw8_f(Cfg9346, Cfg9346_Lock);
1561
1562 spin_unlock_irq(&cp->lock);
1563
1564 return 0;
1565}
1566
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567/* Serial EEPROM section. */
1568
1569/* EEPROM_Ctrl bits. */
1570#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1571#define EE_CS 0x08 /* EEPROM chip select. */
1572#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1573#define EE_WRITE_0 0x00
1574#define EE_WRITE_1 0x02
1575#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1576#define EE_ENB (0x80 | EE_CS)
1577
1578/* Delay between EEPROM clock transitions.
1579 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1580 */
1581
1582#define eeprom_delay() readl(ee_addr)
1583
1584/* The EEPROM commands include the alway-set leading bit. */
Philip Craig722fdb32006-06-21 11:33:27 +10001585#define EE_EXTEND_CMD (4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586#define EE_WRITE_CMD (5)
1587#define EE_READ_CMD (6)
1588#define EE_ERASE_CMD (7)
1589
Philip Craig722fdb32006-06-21 11:33:27 +10001590#define EE_EWDS_ADDR (0)
1591#define EE_WRAL_ADDR (1)
1592#define EE_ERAL_ADDR (2)
1593#define EE_EWEN_ADDR (3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
Philip Craig722fdb32006-06-21 11:33:27 +10001595#define CP_EEPROM_MAGIC PCI_DEVICE_ID_REALTEK_8139
1596
1597static void eeprom_cmd_start(void __iomem *ee_addr)
1598{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 writeb (EE_ENB & ~EE_CS, ee_addr);
1600 writeb (EE_ENB, ee_addr);
1601 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001602}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
Philip Craig722fdb32006-06-21 11:33:27 +10001604static void eeprom_cmd(void __iomem *ee_addr, int cmd, int cmd_len)
1605{
1606 int i;
1607
1608 /* Shift the command bits out. */
1609 for (i = cmd_len - 1; i >= 0; i--) {
1610 int dataval = (cmd & (1 << i)) ? EE_DATA_WRITE : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 writeb (EE_ENB | dataval, ee_addr);
1612 eeprom_delay ();
1613 writeb (EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
1614 eeprom_delay ();
1615 }
1616 writeb (EE_ENB, ee_addr);
1617 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001618}
1619
1620static void eeprom_cmd_end(void __iomem *ee_addr)
1621{
1622 writeb (~EE_CS, ee_addr);
1623 eeprom_delay ();
1624}
1625
1626static void eeprom_extend_cmd(void __iomem *ee_addr, int extend_cmd,
1627 int addr_len)
1628{
1629 int cmd = (EE_EXTEND_CMD << addr_len) | (extend_cmd << (addr_len - 2));
1630
1631 eeprom_cmd_start(ee_addr);
1632 eeprom_cmd(ee_addr, cmd, 3 + addr_len);
1633 eeprom_cmd_end(ee_addr);
1634}
1635
1636static u16 read_eeprom (void __iomem *ioaddr, int location, int addr_len)
1637{
1638 int i;
1639 u16 retval = 0;
1640 void __iomem *ee_addr = ioaddr + Cfg9346;
1641 int read_cmd = location | (EE_READ_CMD << addr_len);
1642
1643 eeprom_cmd_start(ee_addr);
1644 eeprom_cmd(ee_addr, read_cmd, 3 + addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645
1646 for (i = 16; i > 0; i--) {
1647 writeb (EE_ENB | EE_SHIFT_CLK, ee_addr);
1648 eeprom_delay ();
1649 retval =
1650 (retval << 1) | ((readb (ee_addr) & EE_DATA_READ) ? 1 :
1651 0);
1652 writeb (EE_ENB, ee_addr);
1653 eeprom_delay ();
1654 }
1655
Philip Craig722fdb32006-06-21 11:33:27 +10001656 eeprom_cmd_end(ee_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
1658 return retval;
1659}
1660
Philip Craig722fdb32006-06-21 11:33:27 +10001661static void write_eeprom(void __iomem *ioaddr, int location, u16 val,
1662 int addr_len)
1663{
1664 int i;
1665 void __iomem *ee_addr = ioaddr + Cfg9346;
1666 int write_cmd = location | (EE_WRITE_CMD << addr_len);
1667
1668 eeprom_extend_cmd(ee_addr, EE_EWEN_ADDR, addr_len);
1669
1670 eeprom_cmd_start(ee_addr);
1671 eeprom_cmd(ee_addr, write_cmd, 3 + addr_len);
1672 eeprom_cmd(ee_addr, val, 16);
1673 eeprom_cmd_end(ee_addr);
1674
1675 eeprom_cmd_start(ee_addr);
1676 for (i = 0; i < 20000; i++)
1677 if (readb(ee_addr) & EE_DATA_READ)
1678 break;
1679 eeprom_cmd_end(ee_addr);
1680
1681 eeprom_extend_cmd(ee_addr, EE_EWDS_ADDR, addr_len);
1682}
1683
1684static int cp_get_eeprom_len(struct net_device *dev)
1685{
1686 struct cp_private *cp = netdev_priv(dev);
1687 int size;
1688
1689 spin_lock_irq(&cp->lock);
1690 size = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 256 : 128;
1691 spin_unlock_irq(&cp->lock);
1692
1693 return size;
1694}
1695
1696static int cp_get_eeprom(struct net_device *dev,
1697 struct ethtool_eeprom *eeprom, u8 *data)
1698{
1699 struct cp_private *cp = netdev_priv(dev);
1700 unsigned int addr_len;
1701 u16 val;
1702 u32 offset = eeprom->offset >> 1;
1703 u32 len = eeprom->len;
1704 u32 i = 0;
1705
1706 eeprom->magic = CP_EEPROM_MAGIC;
1707
1708 spin_lock_irq(&cp->lock);
1709
1710 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1711
1712 if (eeprom->offset & 1) {
1713 val = read_eeprom(cp->regs, offset, addr_len);
1714 data[i++] = (u8)(val >> 8);
1715 offset++;
1716 }
1717
1718 while (i < len - 1) {
1719 val = read_eeprom(cp->regs, offset, addr_len);
1720 data[i++] = (u8)val;
1721 data[i++] = (u8)(val >> 8);
1722 offset++;
1723 }
1724
1725 if (i < len) {
1726 val = read_eeprom(cp->regs, offset, addr_len);
1727 data[i] = (u8)val;
1728 }
1729
1730 spin_unlock_irq(&cp->lock);
1731 return 0;
1732}
1733
1734static int cp_set_eeprom(struct net_device *dev,
1735 struct ethtool_eeprom *eeprom, u8 *data)
1736{
1737 struct cp_private *cp = netdev_priv(dev);
1738 unsigned int addr_len;
1739 u16 val;
1740 u32 offset = eeprom->offset >> 1;
1741 u32 len = eeprom->len;
1742 u32 i = 0;
1743
1744 if (eeprom->magic != CP_EEPROM_MAGIC)
1745 return -EINVAL;
1746
1747 spin_lock_irq(&cp->lock);
1748
1749 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1750
1751 if (eeprom->offset & 1) {
1752 val = read_eeprom(cp->regs, offset, addr_len) & 0xff;
1753 val |= (u16)data[i++] << 8;
1754 write_eeprom(cp->regs, offset, val, addr_len);
1755 offset++;
1756 }
1757
1758 while (i < len - 1) {
1759 val = (u16)data[i++];
1760 val |= (u16)data[i++] << 8;
1761 write_eeprom(cp->regs, offset, val, addr_len);
1762 offset++;
1763 }
1764
1765 if (i < len) {
1766 val = read_eeprom(cp->regs, offset, addr_len) & 0xff00;
1767 val |= (u16)data[i];
1768 write_eeprom(cp->regs, offset, val, addr_len);
1769 }
1770
1771 spin_unlock_irq(&cp->lock);
1772 return 0;
1773}
1774
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775/* Put the board into D3cold state and wait for WakeUp signal */
1776static void cp_set_d3_state (struct cp_private *cp)
1777{
1778 pci_enable_wake (cp->pdev, 0, 1); /* Enable PME# generation */
1779 pci_set_power_state (cp->pdev, PCI_D3hot);
1780}
1781
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001782static const struct net_device_ops cp_netdev_ops = {
1783 .ndo_open = cp_open,
1784 .ndo_stop = cp_close,
1785 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001786 .ndo_set_mac_address = cp_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001787 .ndo_set_rx_mode = cp_set_rx_mode,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001788 .ndo_get_stats = cp_get_stats,
1789 .ndo_do_ioctl = cp_ioctl,
Stephen Hemminger00829822008-11-20 20:14:53 -08001790 .ndo_start_xmit = cp_start_xmit,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001791 .ndo_tx_timeout = cp_tx_timeout,
Michał Mirosław044a8902011-04-09 00:58:18 +00001792 .ndo_set_features = cp_set_features,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001793#ifdef BROKEN
1794 .ndo_change_mtu = cp_change_mtu,
1795#endif
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +00001796
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001797#ifdef CONFIG_NET_POLL_CONTROLLER
1798 .ndo_poll_controller = cp_poll_controller,
1799#endif
1800};
1801
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802static int cp_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1803{
1804 struct net_device *dev;
1805 struct cp_private *cp;
1806 int rc;
1807 void __iomem *regs;
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001808 resource_size_t pciaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 unsigned int addr_len, i, pci_using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810
1811#ifndef MODULE
1812 static int version_printed;
1813 if (version_printed++ == 0)
Alexander Beregalovb93d5842009-05-26 12:35:27 +00001814 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815#endif
1816
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
Auke Kok44c10132007-06-08 15:46:36 -07001818 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision < 0x20) {
Stephen Hemmingerde4549c2008-10-21 18:04:27 -07001819 dev_info(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001820 "This (id %04x:%04x rev %02x) is not an 8139C+ compatible chip, use 8139too\n",
1821 pdev->vendor, pdev->device, pdev->revision);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 return -ENODEV;
1823 }
1824
1825 dev = alloc_etherdev(sizeof(struct cp_private));
1826 if (!dev)
1827 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 SET_NETDEV_DEV(dev, &pdev->dev);
1829
1830 cp = netdev_priv(dev);
1831 cp->pdev = pdev;
1832 cp->dev = dev;
1833 cp->msg_enable = (debug < 0 ? CP_DEF_MSG_ENABLE : debug);
1834 spin_lock_init (&cp->lock);
1835 cp->mii_if.dev = dev;
1836 cp->mii_if.mdio_read = mdio_read;
1837 cp->mii_if.mdio_write = mdio_write;
1838 cp->mii_if.phy_id = CP_INTERNAL_PHY;
1839 cp->mii_if.phy_id_mask = 0x1f;
1840 cp->mii_if.reg_num_mask = 0x1f;
1841 cp_set_rxbufsize(cp);
1842
1843 rc = pci_enable_device(pdev);
1844 if (rc)
1845 goto err_out_free;
1846
1847 rc = pci_set_mwi(pdev);
1848 if (rc)
1849 goto err_out_disable;
1850
1851 rc = pci_request_regions(pdev, DRV_NAME);
1852 if (rc)
1853 goto err_out_mwi;
1854
1855 pciaddr = pci_resource_start(pdev, 1);
1856 if (!pciaddr) {
1857 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001858 dev_err(&pdev->dev, "no MMIO resource\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859 goto err_out_res;
1860 }
1861 if (pci_resource_len(pdev, 1) < CP_REGS_SIZE) {
1862 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001863 dev_err(&pdev->dev, "MMIO resource (%llx) too small\n",
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001864 (unsigned long long)pci_resource_len(pdev, 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 goto err_out_res;
1866 }
1867
1868 /* Configure DMA attributes. */
1869 if ((sizeof(dma_addr_t) > 4) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07001870 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) &&
1871 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872 pci_using_dac = 1;
1873 } else {
1874 pci_using_dac = 0;
1875
Yang Hongyang284901a2009-04-06 19:01:15 -07001876 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001878 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001879 "No usable DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 goto err_out_res;
1881 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001882 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001884 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001885 "No usable consistent DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 goto err_out_res;
1887 }
1888 }
1889
1890 cp->cpcmd = (pci_using_dac ? PCIDAC : 0) |
1891 PCIMulRW | RxChkSum | CpRxOn | CpTxOn;
1892
Michał Mirosław044a8902011-04-09 00:58:18 +00001893 dev->features |= NETIF_F_RXCSUM;
1894 dev->hw_features |= NETIF_F_RXCSUM;
1895
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 regs = ioremap(pciaddr, CP_REGS_SIZE);
1897 if (!regs) {
1898 rc = -EIO;
Andrew Morton4626dd42006-07-06 23:58:26 -07001899 dev_err(&pdev->dev, "Cannot map PCI MMIO (%Lx@%Lx)\n",
Joe Perchesb4f18b32010-02-17 15:01:48 +00001900 (unsigned long long)pci_resource_len(pdev, 1),
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001901 (unsigned long long)pciaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902 goto err_out_res;
1903 }
1904 dev->base_addr = (unsigned long) regs;
1905 cp->regs = regs;
1906
1907 cp_stop_hw(cp);
1908
1909 /* read MAC address from EEPROM */
1910 addr_len = read_eeprom (regs, 0, 8) == 0x8129 ? 8 : 6;
1911 for (i = 0; i < 3; i++)
Al Viro03233b92007-08-23 02:31:17 +01001912 ((__le16 *) (dev->dev_addr))[i] =
1913 cpu_to_le16(read_eeprom (regs, i + 7, addr_len));
John W. Linvillebb0ce602005-09-12 10:48:54 -04001914 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001916 dev->netdev_ops = &cp_netdev_ops;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001917 netif_napi_add(dev, &cp->napi, cp_rx_poll, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 dev->ethtool_ops = &cp_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922
1923 if (pci_using_dac)
1924 dev->features |= NETIF_F_HIGHDMA;
1925
Michał Mirosław044a8902011-04-09 00:58:18 +00001926 /* disabled by default until verified */
françois romieu6864ddb2011-07-15 00:21:44 +00001927 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1928 NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1929 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1930 NETIF_F_HIGHDMA;
Jeff Garzikfcec3452005-05-12 19:28:49 -04001931
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 dev->irq = pdev->irq;
1933
1934 rc = register_netdev(dev);
1935 if (rc)
1936 goto err_out_iomap;
1937
Joe Perchesb4f18b32010-02-17 15:01:48 +00001938 netdev_info(dev, "RTL-8139C+ at 0x%lx, %pM, IRQ %d\n",
1939 dev->base_addr, dev->dev_addr, dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
1941 pci_set_drvdata(pdev, dev);
1942
1943 /* enable busmastering and memory-write-invalidate */
1944 pci_set_master(pdev);
1945
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001946 if (cp->wol_enabled)
1947 cp_set_d3_state (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948
1949 return 0;
1950
1951err_out_iomap:
1952 iounmap(regs);
1953err_out_res:
1954 pci_release_regions(pdev);
1955err_out_mwi:
1956 pci_clear_mwi(pdev);
1957err_out_disable:
1958 pci_disable_device(pdev);
1959err_out_free:
1960 free_netdev(dev);
1961 return rc;
1962}
1963
1964static void cp_remove_one (struct pci_dev *pdev)
1965{
1966 struct net_device *dev = pci_get_drvdata(pdev);
1967 struct cp_private *cp = netdev_priv(dev);
1968
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 unregister_netdev(dev);
1970 iounmap(cp->regs);
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001971 if (cp->wol_enabled)
1972 pci_set_power_state (pdev, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 pci_release_regions(pdev);
1974 pci_clear_mwi(pdev);
1975 pci_disable_device(pdev);
1976 pci_set_drvdata(pdev, NULL);
1977 free_netdev(dev);
1978}
1979
1980#ifdef CONFIG_PM
Pavel Machek05adc3b2005-04-16 15:25:25 -07001981static int cp_suspend (struct pci_dev *pdev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982{
François Romieu7668a492006-08-15 20:10:57 +02001983 struct net_device *dev = pci_get_drvdata(pdev);
1984 struct cp_private *cp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 unsigned long flags;
1986
François Romieu7668a492006-08-15 20:10:57 +02001987 if (!netif_running(dev))
1988 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
1990 netif_device_detach (dev);
1991 netif_stop_queue (dev);
1992
1993 spin_lock_irqsave (&cp->lock, flags);
1994
1995 /* Disable Rx and Tx */
1996 cpw16 (IntrMask, 0);
1997 cpw8 (Cmd, cpr8 (Cmd) & (~RxOn | ~TxOn));
1998
1999 spin_unlock_irqrestore (&cp->lock, flags);
2000
Francois Romieu576cfa92006-02-27 23:15:06 +01002001 pci_save_state(pdev);
2002 pci_enable_wake(pdev, pci_choose_state(pdev, state), cp->wol_enabled);
2003 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
2005 return 0;
2006}
2007
2008static int cp_resume (struct pci_dev *pdev)
2009{
Francois Romieu576cfa92006-02-27 23:15:06 +01002010 struct net_device *dev = pci_get_drvdata (pdev);
2011 struct cp_private *cp = netdev_priv(dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002012 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013
Francois Romieu576cfa92006-02-27 23:15:06 +01002014 if (!netif_running(dev))
2015 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016
2017 netif_device_attach (dev);
Francois Romieu576cfa92006-02-27 23:15:06 +01002018
2019 pci_set_power_state(pdev, PCI_D0);
2020 pci_restore_state(pdev);
2021 pci_enable_wake(pdev, PCI_D0, 0);
2022
2023 /* FIXME: sh*t may happen if the Rx ring buffer is depleted */
2024 cp_init_rings_index (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025 cp_init_hw (cp);
2026 netif_start_queue (dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002027
2028 spin_lock_irqsave (&cp->lock, flags);
2029
Richard Knutsson2501f842007-05-19 22:26:40 +02002030 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002031
2032 spin_unlock_irqrestore (&cp->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002033
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 return 0;
2035}
2036#endif /* CONFIG_PM */
2037
2038static struct pci_driver cp_driver = {
2039 .name = DRV_NAME,
2040 .id_table = cp_pci_tbl,
2041 .probe = cp_init_one,
2042 .remove = cp_remove_one,
2043#ifdef CONFIG_PM
2044 .resume = cp_resume,
2045 .suspend = cp_suspend,
2046#endif
2047};
2048
2049static int __init cp_init (void)
2050{
2051#ifdef MODULE
Alexander Beregalovb93d5842009-05-26 12:35:27 +00002052 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053#endif
Jeff Garzik29917622006-08-19 17:48:59 -04002054 return pci_register_driver(&cp_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055}
2056
2057static void __exit cp_exit (void)
2058{
2059 pci_unregister_driver (&cp_driver);
2060}
2061
2062module_init(cp_init);
2063module_exit(cp_exit);