blob: 6ba7d300b08f35e1ce05fdf8b3fcab058819f150 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Liad Kaufman553452e2015-04-16 17:21:12 +03008 * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
9 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
23 * USA
24 *
25 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020026 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030027 *
28 * Contact Information:
29 * Intel Linux Wireless <ilw@linux.intel.com>
30 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
31 *
32 * BSD LICENSE
33 *
Liad Kaufman553452e2015-04-16 17:21:12 +030034 * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
35 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030036 * All rights reserved.
37 *
38 * Redistribution and use in source and binary forms, with or without
39 * modification, are permitted provided that the following conditions
40 * are met:
41 *
42 * * Redistributions of source code must retain the above copyright
43 * notice, this list of conditions and the following disclaimer.
44 * * Redistributions in binary form must reproduce the above copyright
45 * notice, this list of conditions and the following disclaimer in
46 * the documentation and/or other materials provided with the
47 * distribution.
48 * * Neither the name Intel Corporation nor the names of its
49 * contributors may be used to endorse or promote products derived
50 * from this software without specific prior written permission.
51 *
52 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
53 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
54 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
55 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
56 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
57 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
58 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
59 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
60 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
61 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
62 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
63 *
64 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080065#include <linux/pci.h>
66#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070067#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070068#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020069#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070070#include <linux/bitops.h>
71#include <linux/gfp.h>
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +030072#include <linux/vmalloc.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070073
Johannes Berg82575102012-04-03 16:44:37 -070074#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030075#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070076#include "iwl-csr.h"
77#include "iwl-prph.h"
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +020078#include "iwl-scd.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070079#include "iwl-agn-hw.h"
Johannes Berg4d075002014-04-24 10:41:31 +020080#include "iwl-fw-error-dump.h"
Johannes Berg6468a012012-05-16 19:13:54 +020081#include "internal.h"
Liad Kaufman06d51e02014-11-23 13:56:21 +020082#include "iwl-fh.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080083
Arik Nemtsovfe457732014-11-17 15:46:37 +020084/* extended range in FW SRAM */
85#define IWL_FW_MEM_EXTENDED_START 0x40000
86#define IWL_FW_MEM_EXTENDED_END 0x57FFF
87
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +030088static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
89{
90 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
91
92 if (!trans_pcie->fw_mon_page)
93 return;
94
95 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
96 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
97 __free_pages(trans_pcie->fw_mon_page,
98 get_order(trans_pcie->fw_mon_size));
99 trans_pcie->fw_mon_page = NULL;
100 trans_pcie->fw_mon_phys = 0;
101 trans_pcie->fw_mon_size = 0;
102}
103
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300104static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300105{
106 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Liad Kaufman553452e2015-04-16 17:21:12 +0300107 struct page *page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300108 dma_addr_t phys;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300109 u32 size = 0;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300110 u8 power;
111
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300112 if (!max_power) {
113 /* default max_power is maximum */
114 max_power = 26;
115 } else {
116 max_power += 11;
117 }
118
119 if (WARN(max_power > 26,
120 "External buffer size for monitor is too big %d, check the FW TLV\n",
121 max_power))
122 return;
123
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300124 if (trans_pcie->fw_mon_page) {
125 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
126 trans_pcie->fw_mon_size,
127 DMA_FROM_DEVICE);
128 return;
129 }
130
131 phys = 0;
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300132 for (power = max_power; power >= 11; power--) {
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300133 int order;
134
135 size = BIT(power);
136 order = get_order(size);
137 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
138 order);
139 if (!page)
140 continue;
141
142 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
143 DMA_FROM_DEVICE);
144 if (dma_mapping_error(trans->dev, phys)) {
145 __free_pages(page, order);
Liad Kaufman553452e2015-04-16 17:21:12 +0300146 page = NULL;
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300147 continue;
148 }
149 IWL_INFO(trans,
150 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
151 size, order);
152 break;
153 }
154
Emmanuel Grumbach40a76902014-09-18 15:44:04 +0300155 if (WARN_ON_ONCE(!page))
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300156 return;
157
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300158 if (power != max_power)
159 IWL_ERR(trans,
160 "Sorry - debug buffer is only %luK while you requested %luK\n",
161 (unsigned long)BIT(power - 10),
162 (unsigned long)BIT(max_power - 10));
163
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300164 trans_pcie->fw_mon_page = page;
165 trans_pcie->fw_mon_phys = phys;
166 trans_pcie->fw_mon_size = size;
167}
168
Alexander Bondara812cba2014-02-18 16:45:00 +0100169static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
170{
171 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
172 ((reg & 0x0000ffff) | (2 << 28)));
173 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
174}
175
176static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
177{
178 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
179 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
180 ((reg & 0x0000ffff) | (3 << 28)));
181}
182
Johannes Bergddaf5a52013-01-08 11:25:44 +0100183static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300184{
Dreyfuss, Haim66337b72015-06-04 11:45:33 +0300185 if (trans->cfg->apmg_not_supported)
Avri Altman95411d02015-05-11 11:04:34 +0300186 return;
187
Johannes Bergddaf5a52013-01-08 11:25:44 +0100188 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
189 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
190 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
191 ~APMG_PS_CTRL_MSK_PWR_SRC);
192 else
193 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
194 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
195 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300196}
197
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200198/* PCI registers */
199#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200200
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200201static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200202{
Johannes Berg20d3b642012-05-16 22:54:29 +0200203 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200204 u16 lctl;
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300205 u16 cap;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200206
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200207 /*
208 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
209 * Check if BIOS (or OS) enabled L1-ASPM on this device.
210 * If so (likely), disable L0S, so device moves directly L0->L1;
211 * costs negligible amount of power savings.
212 * If not (unlikely), enable L0S, so there is at least some
213 * power savings, even without L1.
214 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200215 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300216 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200217 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300218 else
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200219 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700220 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300221
222 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
223 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
224 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
225 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
226 trans->ltr_enabled ? "En" : "Dis");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200227}
228
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200229/*
230 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200231 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200232 * NOTE: This does not load uCode nor start the embedded processor
233 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200234static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200235{
236 int ret = 0;
237 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
238
239 /*
240 * Use "set_bit" below rather than "write", to preserve any hardware
241 * bits already set by default after reset.
242 */
243
244 /* Disable L0S exit timer (platform NMI Work/Around) */
Eran Hararye4a9f8c2013-12-22 08:06:34 +0200245 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
246 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
247 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200248
249 /*
250 * Disable L0s without affecting L1;
251 * don't wait for ICH L0s (ICH bug W/A)
252 */
253 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200254 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200255
256 /* Set FH wait threshold to maximum (HW error during stress W/A) */
257 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
258
259 /*
260 * Enable HAP INTA (interrupt from management bus) to
261 * wake device's PCI Express link L1a -> L0s
262 */
263 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200264 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200265
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200266 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200267
268 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700269 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200270 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700271 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200272
273 /*
274 * Set "initialization complete" bit to move adapter from
275 * D0U* --> D0A* (powered-up active) state.
276 */
277 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
278
279 /*
280 * Wait for clock stabilization; once stabilized, access to
281 * device-internal resources is supported, e.g. iwl_write_prph()
282 * and accesses to uCode SRAM.
283 */
284 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200285 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
286 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200287 if (ret < 0) {
288 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
289 goto out;
290 }
291
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200292 if (trans->cfg->host_interrupt_operation_mode) {
293 /*
294 * This is a bit of an abuse - This is needed for 7260 / 3160
295 * only check host_interrupt_operation_mode even if this is
296 * not related to host_interrupt_operation_mode.
297 *
298 * Enable the oscillator to count wake up time for L1 exit. This
299 * consumes slightly more power (100uA) - but allows to be sure
300 * that we wake up from L1 on time.
301 *
302 * This looks weird: read twice the same register, discard the
303 * value, set a bit, and yet again, read that same register
304 * just to discard the value. But that's the way the hardware
305 * seems to like it.
306 */
307 iwl_read_prph(trans, OSC_CLK);
308 iwl_read_prph(trans, OSC_CLK);
309 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
310 iwl_read_prph(trans, OSC_CLK);
311 iwl_read_prph(trans, OSC_CLK);
312 }
313
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200314 /*
315 * Enable DMA clock and wait for it to stabilize.
316 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200317 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
318 * bits do not disable clocks. This preserves any hardware
319 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200320 */
Avri Altman95411d02015-05-11 11:04:34 +0300321 if (!trans->cfg->apmg_not_supported) {
Eran Harary3073d8c2013-12-29 14:09:59 +0200322 iwl_write_prph(trans, APMG_CLK_EN_REG,
323 APMG_CLK_VAL_DMA_CLK_RQT);
324 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200325
Eran Harary3073d8c2013-12-29 14:09:59 +0200326 /* Disable L1-Active */
327 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
328 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200329
Eran Harary3073d8c2013-12-29 14:09:59 +0200330 /* Clear the interrupt in APMG if the NIC is in RFKILL */
331 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
332 APMG_RTC_INT_STT_RFKILL);
333 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300334
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200335 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200336
337out:
338 return ret;
339}
340
Alexander Bondara812cba2014-02-18 16:45:00 +0100341/*
342 * Enable LP XTAL to avoid HW bug where device may consume much power if
343 * FW is not loaded after device reset. LP XTAL is disabled by default
344 * after device HW reset. Do it only if XTAL is fed by internal source.
345 * Configure device's "persistence" mode to avoid resetting XTAL again when
346 * SHRD_HW_RST occurs in S3.
347 */
348static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
349{
350 int ret;
351 u32 apmg_gp1_reg;
352 u32 apmg_xtal_cfg_reg;
353 u32 dl_cfg_reg;
354
355 /* Force XTAL ON */
356 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
357 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
358
359 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
360 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
361
362 udelay(10);
363
364 /*
365 * Set "initialization complete" bit to move adapter from
366 * D0U* --> D0A* (powered-up active) state.
367 */
368 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
369
370 /*
371 * Wait for clock stabilization; once stabilized, access to
372 * device-internal resources is possible.
373 */
374 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
375 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
376 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
377 25000);
378 if (WARN_ON(ret < 0)) {
379 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
380 /* Release XTAL ON request */
381 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
382 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
383 return;
384 }
385
386 /*
387 * Clear "disable persistence" to avoid LP XTAL resetting when
388 * SHRD_HW_RST is applied in S3.
389 */
390 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
391 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
392
393 /*
394 * Force APMG XTAL to be active to prevent its disabling by HW
395 * caused by APMG idle state.
396 */
397 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
398 SHR_APMG_XTAL_CFG_REG);
399 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
400 apmg_xtal_cfg_reg |
401 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
402
403 /*
404 * Reset entire device again - do controller reset (results in
405 * SHRD_HW_RST). Turn MAC off before proceeding.
406 */
407 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
408
409 udelay(10);
410
411 /* Enable LP XTAL by indirect access through CSR */
412 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
413 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
414 SHR_APMG_GP1_WF_XTAL_LP_EN |
415 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
416
417 /* Clear delay line clock power up */
418 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
419 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
420 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
421
422 /*
423 * Enable persistence mode to avoid LP XTAL resetting when
424 * SHRD_HW_RST is applied in S3.
425 */
426 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
427 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
428
429 /*
430 * Clear "initialization complete" bit to move adapter from
431 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
432 */
433 iwl_clear_bit(trans, CSR_GP_CNTRL,
434 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
435
436 /* Activates XTAL resources monitor */
437 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
438 CSR_MONITOR_XTAL_RESOURCES);
439
440 /* Release XTAL ON request */
441 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
442 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
443 udelay(10);
444
445 /* Release APMG XTAL */
446 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
447 apmg_xtal_cfg_reg &
448 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
449}
450
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200451static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200452{
453 int ret = 0;
454
455 /* stop device's busmaster DMA activity */
456 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
457
458 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200459 CSR_RESET_REG_FLAG_MASTER_DISABLED,
460 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300461 if (ret < 0)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200462 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
463
464 IWL_DEBUG_INFO(trans, "stop master\n");
465
466 return ret;
467}
468
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200469static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200470{
471 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
472
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200473 if (op_mode_leave) {
474 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
475 iwl_pcie_apm_init(trans);
476
477 /* inform ME that we are leaving */
478 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
479 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
480 APMG_PCIDEV_STT_VAL_WAKE_ME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300481 else if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
482 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
483 CSR_RESET_LINK_PWR_MGMT_DISABLED);
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200484 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
485 CSR_HW_IF_CONFIG_REG_PREPARE |
486 CSR_HW_IF_CONFIG_REG_ENABLE_PME);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300487 mdelay(1);
488 iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
489 CSR_RESET_LINK_PWR_MGMT_DISABLED);
490 }
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200491 mdelay(5);
492 }
493
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200494 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200495
496 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200497 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200498
Alexander Bondara812cba2014-02-18 16:45:00 +0100499 if (trans->cfg->lp_xtal_workaround) {
500 iwl_pcie_apm_lp_xtal_enable(trans);
501 return;
502 }
503
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200504 /* Reset the entire device */
505 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
506
507 udelay(10);
508
509 /*
510 * Clear "initialization complete" bit to move adapter from
511 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
512 */
513 iwl_clear_bit(trans, CSR_GP_CNTRL,
514 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
515}
516
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200517static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300518{
Johannes Berg7b114882012-02-05 13:55:11 -0800519 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300520
521 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200522 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200523 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300524
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200525 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300526
Avri Altman95411d02015-05-11 11:04:34 +0300527 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300528
Johannes Bergecdb9752012-03-06 13:31:03 -0800529 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300530
531 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200532 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300533
534 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200535 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300536 return -ENOMEM;
537
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700538 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300539 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200540 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200541 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300542 }
543
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300544 return 0;
545}
546
547#define HW_READY_TIMEOUT (50)
548
549/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200550static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300551{
552 int ret;
553
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200554 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200555 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300556
557 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200558 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200559 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
560 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
561 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300562
Emmanuel Grumbach6a08f512014-11-04 20:16:00 +0200563 if (ret >= 0)
564 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
565
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700566 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300567 return ret;
568}
569
570/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200571static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300572{
573 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300574 int t = 0;
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300575 int iter;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300576
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700577 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300578
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200579 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200580 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300581 if (ret >= 0)
582 return 0;
583
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300584 iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
585 CSR_RESET_LINK_PWR_MGMT_DISABLED);
586 msleep(1);
587
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300588 for (iter = 0; iter < 10; iter++) {
589 /* If HW is not ready, prepare the conditions to check again */
590 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
591 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300592
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300593 do {
594 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300595 if (ret >= 0) {
596 ret = 0;
597 goto out;
598 }
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300599
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300600 usleep_range(200, 1000);
601 t += 200;
602 } while (t < 150000);
603 msleep(25);
604 }
605
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300606 IWL_ERR(trans, "Couldn't prepare the card\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300607
Emmanuel Grumbachc9fdec92015-07-20 12:14:39 +0300608out:
609 iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
610 CSR_RESET_LINK_PWR_MGMT_DISABLED);
611
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300612 return ret;
613}
614
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200615/*
616 * ucode
617 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200618static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200619 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200620{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800621 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200622 int ret;
623
Johannes Berg13df1aa2012-03-06 13:31:00 -0800624 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200625
626 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200627 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
628 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200629
630 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200631 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
632 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200633
634 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200635 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
636 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200637
638 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200639 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
640 (iwl_get_dma_hi_addr(phy_addr)
641 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200642
643 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200644 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
645 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
646 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
647 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200648
649 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200650 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
651 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
652 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
653 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200654
Johannes Berg13df1aa2012-03-06 13:31:00 -0800655 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
656 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200657 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200658 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200659 return -ETIMEDOUT;
660 }
661
662 return 0;
663}
664
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200665static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200666 const struct fw_desc *section)
667{
668 u8 *v_addr;
669 dma_addr_t p_addr;
Liad Kaufmanbaa21e82014-12-02 14:28:45 +0200670 u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
Johannes Berg83f84d72012-09-10 11:50:18 +0200671 int ret = 0;
672
673 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
674 section_num);
675
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300676 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
677 GFP_KERNEL | __GFP_NOWARN);
678 if (!v_addr) {
679 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
680 chunk_sz = PAGE_SIZE;
681 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
682 &p_addr, GFP_KERNEL);
683 if (!v_addr)
684 return -ENOMEM;
685 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200686
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300687 for (offset = 0; offset < section->len; offset += chunk_sz) {
Arik Nemtsovfe457732014-11-17 15:46:37 +0200688 u32 copy_size, dst_addr;
689 bool extended_addr = false;
Johannes Berg83f84d72012-09-10 11:50:18 +0200690
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300691 copy_size = min_t(u32, chunk_sz, section->len - offset);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200692 dst_addr = section->offset + offset;
693
694 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
695 dst_addr <= IWL_FW_MEM_EXTENDED_END)
696 extended_addr = true;
697
698 if (extended_addr)
699 iwl_set_bits_prph(trans, LMPM_CHICK,
700 LMPM_CHICK_EXTENDED_ADDR_SPACE);
Johannes Berg83f84d72012-09-10 11:50:18 +0200701
702 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200703 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
704 copy_size);
705
706 if (extended_addr)
707 iwl_clear_bits_prph(trans, LMPM_CHICK,
708 LMPM_CHICK_EXTENDED_ADDR_SPACE);
709
Johannes Berg83f84d72012-09-10 11:50:18 +0200710 if (ret) {
711 IWL_ERR(trans,
712 "Could not load the [%d] uCode section\n",
713 section_num);
714 break;
715 }
716 }
717
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300718 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200719 return ret;
720}
721
Eran Harary16bc1192015-03-03 13:53:28 +0200722/*
723 * Driver Takes the ownership on secure machine before FW load
724 * and prevent race with the BT load.
725 * W/A for ROM bug. (should be remove in the next Si step)
726 */
727static int iwl_pcie_rsa_race_bug_wa(struct iwl_trans *trans)
728{
729 u32 val, loop = 1000;
730
Eran Harary1e167072015-03-19 13:01:07 +0200731 /*
732 * Check the RSA semaphore is accessible.
733 * If the HW isn't locked and the rsa semaphore isn't accessible,
734 * we are in trouble.
735 */
Eran Harary16bc1192015-03-03 13:53:28 +0200736 val = iwl_read_prph(trans, PREG_AUX_BUS_WPROT_0);
737 if (val & (BIT(1) | BIT(17))) {
Eran Harary1e167072015-03-19 13:01:07 +0200738 IWL_INFO(trans,
739 "can't access the RSA semaphore it is write protected\n");
Eran Harary16bc1192015-03-03 13:53:28 +0200740 return 0;
741 }
742
743 /* take ownership on the AUX IF */
744 iwl_write_prph(trans, WFPM_CTRL_REG, WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK);
745 iwl_write_prph(trans, AUX_MISC_MASTER1_EN, AUX_MISC_MASTER1_EN_SBE_MSK);
746
747 do {
748 iwl_write_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS, 0x1);
749 val = iwl_read_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS);
750 if (val == 0x1) {
751 iwl_write_prph(trans, RSA_ENABLE, 0);
752 return 0;
753 }
754
755 udelay(10);
756 loop--;
757 } while (loop > 0);
758
759 IWL_ERR(trans, "Failed to take ownership on secure machine\n");
760 return -EIO;
761}
762
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200763static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
764 const struct fw_img *image,
765 int cpu,
766 int *first_ucode_section)
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300767{
768 int shift_param;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200769 int i, ret = 0, sec_num = 0x1;
770 u32 val, last_read_idx = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300771
772 if (cpu == 1) {
773 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200774 *first_ucode_section = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300775 } else {
776 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200777 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300778 }
779
Eran Harary034846c2014-01-29 08:10:17 +0200780 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
781 last_read_idx = i;
782
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300783 /*
784 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
785 * CPU1 to CPU2.
786 * PAGING_SEPARATOR_SECTION delimiter - separate between
787 * CPU2 non paged to CPU2 paging sec.
788 */
Eran Harary034846c2014-01-29 08:10:17 +0200789 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300790 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
791 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200792 IWL_DEBUG_FW(trans,
793 "Break since Data not valid or Empty section, sec = %d\n",
794 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200795 break;
Eran Harary034846c2014-01-29 08:10:17 +0200796 }
797
Eran Harary189fa2f2014-01-23 16:26:32 +0200798 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
799 if (ret)
800 return ret;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200801
802 /* Notify the ucode of the loaded section number and status */
803 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
804 val = val | (sec_num << shift_param);
805 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
806 sec_num = (sec_num << 1) | 0x1;
Eran Harary189fa2f2014-01-23 16:26:32 +0200807 }
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300808
Eran Harary034846c2014-01-29 08:10:17 +0200809 *first_ucode_section = last_read_idx;
810
Eran Hararyafb88912015-01-20 15:37:34 +0200811 if (cpu == 1)
812 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFF);
813 else
814 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFFFFFF);
815
Eran Harary189fa2f2014-01-23 16:26:32 +0200816 return 0;
817}
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300818
Eran Harary189fa2f2014-01-23 16:26:32 +0200819static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
820 const struct fw_img *image,
Eran Harary034846c2014-01-29 08:10:17 +0200821 int cpu,
822 int *first_ucode_section)
Eran Harary189fa2f2014-01-23 16:26:32 +0200823{
824 int shift_param;
Eran Harary189fa2f2014-01-23 16:26:32 +0200825 int i, ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200826 u32 last_read_idx = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200827
828 if (cpu == 1) {
829 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200830 *first_ucode_section = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200831 } else {
832 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200833 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300834 }
835
Eran Harary034846c2014-01-29 08:10:17 +0200836 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
837 last_read_idx = i;
838
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300839 /*
840 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
841 * CPU1 to CPU2.
842 * PAGING_SEPARATOR_SECTION delimiter - separate between
843 * CPU2 non paged to CPU2 paging sec.
844 */
Eran Harary034846c2014-01-29 08:10:17 +0200845 if (!image->sec[i].data ||
Matti Gottlieba6c4fb42015-07-15 16:19:29 +0300846 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
847 image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
Eran Harary034846c2014-01-29 08:10:17 +0200848 IWL_DEBUG_FW(trans,
849 "Break since Data not valid or Empty section, sec = %d\n",
850 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200851 break;
Eran Harary034846c2014-01-29 08:10:17 +0200852 }
853
Eran Harary189fa2f2014-01-23 16:26:32 +0200854 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
855 if (ret)
856 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300857 }
858
Eran Harary189fa2f2014-01-23 16:26:32 +0200859 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
860 iwl_set_bits_prph(trans,
861 CSR_UCODE_LOAD_STATUS_ADDR,
862 (LMPM_CPU_UCODE_LOADING_COMPLETED |
863 LMPM_CPU_HDRS_LOADING_COMPLETED |
864 LMPM_CPU_UCODE_LOADING_STARTED) <<
865 shift_param);
866
Eran Harary034846c2014-01-29 08:10:17 +0200867 *first_ucode_section = last_read_idx;
868
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300869 return 0;
870}
871
Liad Kaufman09e350f2014-11-17 11:41:07 +0200872static void iwl_pcie_apply_destination(struct iwl_trans *trans)
873{
874 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
875 const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
876 int i;
877
878 if (dest->version)
879 IWL_ERR(trans,
880 "DBG DEST version is %d - expect issues\n",
881 dest->version);
882
883 IWL_INFO(trans, "Applying debug destination %s\n",
884 get_fw_dbg_mode_string(dest->monitor_mode));
885
886 if (dest->monitor_mode == EXTERNAL_MODE)
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300887 iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
Liad Kaufman09e350f2014-11-17 11:41:07 +0200888 else
889 IWL_WARN(trans, "PCI should have external buffer debug\n");
890
891 for (i = 0; i < trans->dbg_dest_reg_num; i++) {
892 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
893 u32 val = le32_to_cpu(dest->reg_ops[i].val);
894
895 switch (dest->reg_ops[i].op) {
896 case CSR_ASSIGN:
897 iwl_write32(trans, addr, val);
898 break;
899 case CSR_SETBIT:
900 iwl_set_bit(trans, addr, BIT(val));
901 break;
902 case CSR_CLEARBIT:
903 iwl_clear_bit(trans, addr, BIT(val));
904 break;
905 case PRPH_ASSIGN:
906 iwl_write_prph(trans, addr, val);
907 break;
908 case PRPH_SETBIT:
909 iwl_set_bits_prph(trans, addr, BIT(val));
910 break;
911 case PRPH_CLEARBIT:
912 iwl_clear_bits_prph(trans, addr, BIT(val));
913 break;
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300914 case PRPH_BLOCKBIT:
915 if (iwl_read_prph(trans, addr) & BIT(val)) {
916 IWL_ERR(trans,
917 "BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
918 val, addr);
919 goto monitor;
920 }
921 break;
Liad Kaufman09e350f2014-11-17 11:41:07 +0200922 default:
923 IWL_ERR(trans, "FW debug - unknown OP %d\n",
924 dest->reg_ops[i].op);
925 break;
926 }
927 }
928
Haim Dreyfuss869f3b12015-07-20 14:16:21 +0300929monitor:
Liad Kaufman09e350f2014-11-17 11:41:07 +0200930 if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
931 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
932 trans_pcie->fw_mon_phys >> dest->base_shift);
933 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
934 (trans_pcie->fw_mon_phys +
935 trans_pcie->fw_mon_size) >> dest->end_shift);
936 }
937}
938
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200939static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800940 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200941{
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300942 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eran Harary189fa2f2014-01-23 16:26:32 +0200943 int ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200944 int first_ucode_section;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200945
Eran Hararydcab8ec2014-10-19 12:20:14 +0200946 IWL_DEBUG_FW(trans, "working with %s CPU\n",
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300947 image->is_dual_cpus ? "Dual" : "Single");
948
Eran Hararydcab8ec2014-10-19 12:20:14 +0200949 /* load to FW the binary non secured sections of CPU1 */
950 ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
951 if (ret)
952 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300953
954 if (image->is_dual_cpus) {
Eran Harary189fa2f2014-01-23 16:26:32 +0200955 /* set CPU2 header address */
956 iwl_write_prph(trans,
957 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
958 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300959
Eran Harary189fa2f2014-01-23 16:26:32 +0200960 /* load to FW the binary sections of CPU2 */
Eran Hararydcab8ec2014-10-19 12:20:14 +0200961 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
962 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +0200963 if (ret)
964 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300965 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200966
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300967 /* supported for 7000 only for the moment */
968 if (iwlwifi_mod_params.fw_monitor &&
969 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
Emmanuel Grumbach96c285d2015-04-14 23:14:48 +0300970 iwl_pcie_alloc_fw_monitor(trans, 0);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300971
972 if (trans_pcie->fw_mon_size) {
973 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
974 trans_pcie->fw_mon_phys >> 4);
975 iwl_write_prph(trans, MON_BUFF_END_ADDR,
976 (trans_pcie->fw_mon_phys +
977 trans_pcie->fw_mon_size) >> 4);
978 }
Liad Kaufman09e350f2014-11-17 11:41:07 +0200979 } else if (trans->dbg_dest_tlv) {
980 iwl_pcie_apply_destination(trans);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300981 }
982
Eran Hararye12ba842013-12-02 12:18:10 +0200983 /* release CPU reset */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200984 iwl_write32(trans, CSR_RESET, 0);
Eran Hararye12ba842013-12-02 12:18:10 +0200985
Eran Hararydcab8ec2014-10-19 12:20:14 +0200986 return 0;
987}
Eran Harary189fa2f2014-01-23 16:26:32 +0200988
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200989static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
990 const struct fw_img *image)
Eran Hararydcab8ec2014-10-19 12:20:14 +0200991{
992 int ret = 0;
993 int first_ucode_section;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200994
995 IWL_DEBUG_FW(trans, "working with %s CPU\n",
996 image->is_dual_cpus ? "Dual" : "Single");
997
Emmanuel Grumbacha2227ce2015-02-04 16:35:03 +0200998 if (trans->dbg_dest_tlv)
999 iwl_pcie_apply_destination(trans);
1000
Eran Harary16bc1192015-03-03 13:53:28 +02001001 /* TODO: remove in the next Si step */
1002 ret = iwl_pcie_rsa_race_bug_wa(trans);
1003 if (ret)
1004 return ret;
1005
Eran Hararydcab8ec2014-10-19 12:20:14 +02001006 /* configure the ucode to be ready to get the secured image */
1007 /* release CPU reset */
1008 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1009
1010 /* load to FW the binary Secured sections of CPU1 */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001011 ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1012 &first_ucode_section);
Eran Hararydcab8ec2014-10-19 12:20:14 +02001013 if (ret)
1014 return ret;
1015
1016 /* load to FW the binary sections of CPU2 */
Emmanuel Grumbach47dbab22015-04-28 21:32:47 +03001017 return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1018 &first_ucode_section);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001019}
1020
Johannes Berg0692fe42012-03-06 13:30:37 -08001021static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +02001022 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001023{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001024 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001025 bool hw_rfkill;
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001026 int ret;
1027
1028 mutex_lock(&trans_pcie->mutex);
1029
1030 /* Someone called stop_device, don't try to start_fw */
1031 if (trans_pcie->is_down) {
1032 IWL_WARN(trans,
1033 "Can't start_fw since the HW hasn't been started\n");
1034 ret = EIO;
1035 goto out;
1036 }
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001037
Johannes Berg496bab32012-03-06 13:30:45 -08001038 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001039 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001040 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001041 ret = -EIO;
1042 goto out;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001043 }
1044
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +02001045 iwl_enable_rfkill_int(trans);
1046
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001047 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001048 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001049 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001050 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001051 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001052 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Berg14cfca72014-02-25 20:50:53 +01001053 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001054 if (hw_rfkill && !run_in_rfkill) {
1055 ret = -ERFKILL;
1056 goto out;
1057 }
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001058
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001059 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001060
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001061 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001062 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001063 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001064 goto out;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001065 }
1066
1067 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001068 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1069 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001070 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1071
1072 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001073 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001074 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001075
1076 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001077 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1078 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001079
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001080 /* Load the given image to the HW */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001081 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001082 ret = iwl_pcie_load_given_ucode_8000(trans, fw);
Eran Hararydcab8ec2014-10-19 12:20:14 +02001083 else
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001084 ret = iwl_pcie_load_given_ucode(trans, fw);
1085
1086out:
1087 mutex_unlock(&trans_pcie->mutex);
1088 return ret;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001089}
1090
Emmanuel Grumbachadca1232012-10-25 23:08:27 +02001091static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001092{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001093 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001094 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001095}
1096
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001097static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001098{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001099 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001100 bool hw_rfkill, was_hw_rfkill;
1101
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001102 lockdep_assert_held(&trans_pcie->mutex);
1103
1104 if (trans_pcie->is_down)
1105 return;
1106
1107 trans_pcie->is_down = true;
1108
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001109 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001110
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001111 /* tell the device to stop sending interrupts */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001112 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001113 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001114 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001115
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001116 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001117 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001118
1119 /*
1120 * If a HW restart happens during firmware loading,
1121 * then the firmware loading might call this function
1122 * and later it might be called again due to the
1123 * restart. So don't process again if the device is
1124 * already dead.
1125 */
Emmanuel Grumbach31b8b342014-11-02 15:48:09 +02001126 if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
1127 IWL_DEBUG_INFO(trans, "DEVICE_ENABLED bit was set and is now cleared\n");
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001128 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001129 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001130
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001131 /* Power-down device's busmaster DMA clocks */
Avri Altman95411d02015-05-11 11:04:34 +03001132 if (!trans->cfg->apmg_not_supported) {
Avri Altman1aa02b52015-04-29 05:11:10 +03001133 iwl_write_prph(trans, APMG_CLK_DIS_REG,
1134 APMG_CLK_VAL_DMA_CLK_RQT);
1135 udelay(5);
1136 }
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001137 }
1138
1139 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001140 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001141 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001142
1143 /* Stop the device, and put it in low power state */
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001144 iwl_pcie_apm_stop(trans, false);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001145
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001146 /* stop and reset the on-board processor */
1147 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1148 udelay(20);
1149
1150 /*
1151 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1152 * This is a bug in certain verions of the hardware.
1153 * Certain devices also keep sending HW RF kill interrupt all
1154 * the time, unless the interrupt is ACKed even if the interrupt
1155 * should be masked. Re-ACK all the interrupts here.
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001156 */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001157 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001158 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001159 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001160
Don Fry74fda972012-03-20 16:36:54 -07001161
1162 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001163 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1164 clear_bit(STATUS_INT_ENABLED, &trans->status);
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001165 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1166 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001167
1168 /*
1169 * Even if we stop the HW, we still want the RF kill
1170 * interrupt
1171 */
1172 iwl_enable_rfkill_int(trans);
1173
1174 /*
1175 * Check again since the RF kill state may have changed while
1176 * all the interrupts were disabled, in this case we couldn't
1177 * receive the RF kill interrupt and update the state in the
1178 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001179 * Don't call the op_mode if the rkfill state hasn't changed.
1180 * This allows the op_mode to call stop_device from the rfkill
1181 * notification without endless recursion. Under very rare
1182 * circumstances, we might have a small recursion if the rfkill
1183 * state changed exactly now while we were called from stop_device.
1184 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +02001185 */
1186 hw_rfkill = iwl_is_rfkill_set(trans);
1187 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001188 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001189 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001190 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001191 if (hw_rfkill != was_hw_rfkill)
Johannes Berg14cfca72014-02-25 20:50:53 +01001192 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001193
1194 /* re-take ownership to prevent other users from stealing the deivce */
1195 iwl_pcie_prepare_card_hw(trans);
Johannes Berg14cfca72014-02-25 20:50:53 +01001196}
1197
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001198static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1199{
1200 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1201
1202 mutex_lock(&trans_pcie->mutex);
1203 _iwl_trans_pcie_stop_device(trans, low_power);
1204 mutex_unlock(&trans_pcie->mutex);
1205}
1206
Johannes Berg14cfca72014-02-25 20:50:53 +01001207void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1208{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001209 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1210 IWL_TRANS_GET_PCIE_TRANS(trans);
1211
1212 lockdep_assert_held(&trans_pcie->mutex);
1213
Johannes Berg14cfca72014-02-25 20:50:53 +01001214 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001215 _iwl_trans_pcie_stop_device(trans, true);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001216}
1217
Johannes Bergdebff612013-05-14 13:53:45 +02001218static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001219{
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001220 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1221
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001222 if (trans->wowlan_d0i3) {
1223 /* Enable persistence mode to avoid reset */
1224 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1225 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
1226 }
1227
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001228 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +02001229
1230 /*
1231 * in testing mode, the host stays awake and the
1232 * hardware won't be reset (not even partially)
1233 */
1234 if (test)
1235 return;
1236
Johannes Bergddaf5a52013-01-08 11:25:44 +01001237 iwl_pcie_disable_ict(trans);
1238
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001239 synchronize_irq(trans_pcie->pci_dev->irq);
1240
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001241 iwl_clear_bit(trans, CSR_GP_CNTRL,
1242 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001243 iwl_clear_bit(trans, CSR_GP_CNTRL,
1244 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1245
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001246 if (!trans->wowlan_d0i3) {
1247 /*
1248 * reset TX queues -- some of their registers reset during S3
1249 * so if we don't reset everything here the D3 image would try
1250 * to execute some invalid memory upon resume
1251 */
1252 iwl_trans_pcie_tx_reset(trans);
1253 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001254
1255 iwl_pcie_set_pwr(trans, true);
1256}
1257
1258static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +02001259 enum iwl_d3_status *status,
1260 bool test)
Johannes Bergddaf5a52013-01-08 11:25:44 +01001261{
1262 u32 val;
1263 int ret;
1264
Johannes Bergdebff612013-05-14 13:53:45 +02001265 if (test) {
1266 iwl_enable_interrupts(trans);
1267 *status = IWL_D3_STATUS_ALIVE;
1268 return 0;
1269 }
1270
Johannes Bergddaf5a52013-01-08 11:25:44 +01001271 /*
1272 * Also enables interrupts - none will happen as the device doesn't
1273 * know we're waking it up, only when the opmode actually tells it
1274 * after this call.
1275 */
1276 iwl_pcie_reset_ict(trans);
1277
1278 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1279 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1280
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001281 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1282 udelay(2);
1283
Johannes Bergddaf5a52013-01-08 11:25:44 +01001284 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1285 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1286 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1287 25000);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +03001288 if (ret < 0) {
Johannes Bergddaf5a52013-01-08 11:25:44 +01001289 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1290 return ret;
1291 }
1292
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001293 iwl_pcie_set_pwr(trans, false);
1294
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001295 if (trans->wowlan_d0i3) {
1296 iwl_clear_bit(trans, CSR_GP_CNTRL,
1297 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1298 } else {
1299 iwl_trans_pcie_tx_reset(trans);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001300
Eliad Peller6dfb36c2015-07-09 14:17:24 +03001301 ret = iwl_pcie_rx_init(trans);
1302 if (ret) {
1303 IWL_ERR(trans,
1304 "Failed to resume the device (RX reset)\n");
1305 return ret;
1306 }
Johannes Bergddaf5a52013-01-08 11:25:44 +01001307 }
1308
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001309 val = iwl_read32(trans, CSR_RESET);
1310 if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1311 *status = IWL_D3_STATUS_RESET;
1312 else
1313 *status = IWL_D3_STATUS_ALIVE;
1314
Johannes Bergddaf5a52013-01-08 11:25:44 +01001315 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001316}
1317
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001318static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001319{
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001320 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Johannes Bergc9eec952012-03-06 13:30:43 -08001321 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +01001322 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001323
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001324 lockdep_assert_held(&trans_pcie->mutex);
1325
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001326 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001327 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001328 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +01001329 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001330 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001331
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001332 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +02001333 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001334
1335 usleep_range(10, 15);
1336
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001337 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001338
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001339 /* From now on, the op_mode will be kept updated about RF kill state */
1340 iwl_enable_rfkill_int(trans);
1341
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001342 /* Set is_down to false here so that...*/
1343 trans_pcie->is_down = false;
1344
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001345 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001346 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001347 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001348 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001349 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001350 /* ... rfkill can call stop_device and set it false if needed */
Johannes Berg14cfca72014-02-25 20:50:53 +01001351 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001352
Johannes Berga8b691e2012-12-27 23:08:06 +01001353 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001354}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001355
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001356static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
1357{
1358 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359 int ret;
1360
1361 mutex_lock(&trans_pcie->mutex);
1362 ret = _iwl_trans_pcie_start_hw(trans, low_power);
1363 mutex_unlock(&trans_pcie->mutex);
1364
1365 return ret;
1366}
1367
Arik Nemtsova4082842013-11-24 19:10:46 +02001368static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001369{
Johannes Berg20d3b642012-05-16 22:54:29 +02001370 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001371
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001372 mutex_lock(&trans_pcie->mutex);
1373
Arik Nemtsova4082842013-11-24 19:10:46 +02001374 /* disable interrupts - don't enable HW RF kill interrupt */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001375 spin_lock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001376 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001377 spin_unlock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001378
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001379 iwl_pcie_apm_stop(trans, true);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001380
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001381 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001382 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001383 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001384
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +02001385 iwl_pcie_disable_ict(trans);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001386
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03001387 mutex_unlock(&trans_pcie->mutex);
Emmanuel Grumbach33b56af2015-06-25 12:55:45 +03001388
1389 synchronize_irq(trans_pcie->pci_dev->irq);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001390}
1391
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001392static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1393{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001394 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001395}
1396
1397static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1398{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001399 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001400}
1401
1402static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1403{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001404 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001405}
1406
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001407static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1408{
Amnon Pazf9477c12013-02-27 11:28:16 +02001409 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1410 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001411 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1412}
1413
1414static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1415 u32 val)
1416{
1417 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +02001418 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001419 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1420}
1421
Johannes Bergf14d6b32014-03-21 13:30:03 +01001422static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
1423{
1424 WARN_ON(1);
1425 return 0;
1426}
1427
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001428static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001429 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001430{
1431 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1432
1433 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001434 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001435 trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -08001436 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1437 trans_pcie->n_no_reclaim_cmds = 0;
1438 else
1439 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1440 if (trans_pcie->n_no_reclaim_cmds)
1441 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1442 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001443
Johannes Bergb2cf4102012-04-09 17:46:51 -07001444 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1445 if (trans_pcie->rx_buf_size_8k)
1446 trans_pcie->rx_page_order = get_order(8 * 1024);
1447 else
1448 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001449
Aviya Erenfeldab021652015-06-09 16:45:52 +03001450 trans_pcie->wide_cmd_header = trans_cfg->wide_cmd_header;
Johannes Bergd9fb6462012-03-26 08:23:39 -07001451 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +02001452 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001453 trans_pcie->scd_set_active = trans_cfg->scd_set_active;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001454
Eliad Peller483f3ab2015-03-04 10:38:32 +02001455 /* init ref_count to 1 (should be cleared when ucode is loaded) */
1456 trans_pcie->ref_count = 1;
1457
Johannes Bergf14d6b32014-03-21 13:30:03 +01001458 /* Initialize NAPI here - it should be before registering to mac80211
1459 * in the opmode but after the HW struct is allocated.
1460 * As this function may be called again in some corner cases don't
1461 * do anything if NAPI was already initialized.
1462 */
Johannes Berg1be5d8c2015-06-11 16:51:24 +02001463 if (!trans_pcie->napi.poll) {
Johannes Bergf14d6b32014-03-21 13:30:03 +01001464 init_dummy_netdev(&trans_pcie->napi_dev);
Johannes Berg1be5d8c2015-06-11 16:51:24 +02001465 netif_napi_add(&trans_pcie->napi_dev, &trans_pcie->napi,
1466 iwl_pcie_dummy_napi_poll, 64);
Johannes Bergf14d6b32014-03-21 13:30:03 +01001467 }
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001468}
1469
Johannes Bergd1ff5252012-04-12 06:24:30 -07001470void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001471{
Johannes Berg20d3b642012-05-16 22:54:29 +02001472 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001473
Johannes Berg0aa86df2012-12-27 22:58:21 +01001474 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +01001475
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001476 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001477 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001478
Johannes Berga8b691e2012-12-27 23:08:06 +01001479 free_irq(trans_pcie->pci_dev->irq, trans);
1480 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001481
1482 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001483 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001484 pci_release_regions(trans_pcie->pci_dev);
1485 pci_disable_device(trans_pcie->pci_dev);
1486
Johannes Bergf14d6b32014-03-21 13:30:03 +01001487 if (trans_pcie->napi.poll)
1488 netif_napi_del(&trans_pcie->napi);
1489
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001490 iwl_pcie_free_fw_monitor(trans);
1491
Johannes Berg7b501d12015-05-22 11:28:58 +02001492 iwl_trans_free(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001493}
1494
Don Fry47107e82012-03-15 13:27:06 -07001495static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1496{
Don Fry47107e82012-03-15 13:27:06 -07001497 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001498 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001499 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001500 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001501}
1502
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001503static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
1504 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001505{
1506 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +02001507 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1508
1509 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001510
Ilan Peerfc8a3502015-05-13 14:34:07 +03001511 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001512 goto out;
1513
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001514 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001515 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1516 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001517 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1518 udelay(2);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001519
1520 /*
1521 * These bits say the device is running, and should keep running for
1522 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1523 * but they do not indicate that embedded SRAM is restored yet;
1524 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1525 * to/from host DRAM when sleeping/waking for power-saving.
1526 * Each direction takes approximately 1/4 millisecond; with this
1527 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1528 * series of register accesses are expected (e.g. reading Event Log),
1529 * to keep device from sleeping.
1530 *
1531 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1532 * SRAM is okay/restored. We don't check that here because this call
1533 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1534 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1535 *
1536 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1537 * and do not save/restore SRAM when power cycling.
1538 */
1539 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1540 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1541 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1542 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1543 if (unlikely(ret < 0)) {
1544 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
1545 if (!silent) {
1546 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
1547 WARN_ONCE(1,
1548 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1549 val);
Johannes Bergcfb4e622013-06-20 22:02:05 +02001550 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001551 return false;
1552 }
1553 }
1554
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001555out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001556 /*
1557 * Fool sparse by faking we release the lock - sparse will
1558 * track nic_access anyway.
1559 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001560 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001561 return true;
1562}
1563
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001564static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1565 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001566{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001567 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001568
Johannes Bergcfb4e622013-06-20 22:02:05 +02001569 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001570
1571 /*
1572 * Fool sparse by faking we acquiring the lock - sparse will
1573 * track nic_access anyway.
1574 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001575 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001576
Ilan Peerfc8a3502015-05-13 14:34:07 +03001577 if (trans_pcie->cmd_hold_nic_awake)
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001578 goto out;
1579
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001580 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1581 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001582 /*
1583 * Above we read the CSR_GP_CNTRL register, which will flush
1584 * any previous writes, but we need the write that clears the
1585 * MAC_ACCESS_REQ bit to be performed before any other writes
1586 * scheduled on different CPUs (after we drop reg_lock).
1587 */
1588 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001589out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001590 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001591}
1592
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001593static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1594 void *buf, int dwords)
1595{
1596 unsigned long flags;
1597 int offs, ret = 0;
1598 u32 *vals = buf;
1599
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001600 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001601 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1602 for (offs = 0; offs < dwords; offs++)
1603 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001604 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001605 } else {
1606 ret = -EBUSY;
1607 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001608 return ret;
1609}
1610
1611static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001612 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001613{
1614 unsigned long flags;
1615 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001616 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001617
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001618 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001619 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1620 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001621 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1622 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001623 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001624 } else {
1625 ret = -EBUSY;
1626 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001627 return ret;
1628}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001629
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001630static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
1631 unsigned long txqs,
1632 bool freeze)
1633{
1634 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1635 int queue;
1636
1637 for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
1638 struct iwl_txq *txq = &trans_pcie->txq[queue];
1639 unsigned long now;
1640
1641 spin_lock_bh(&txq->lock);
1642
1643 now = jiffies;
1644
1645 if (txq->frozen == freeze)
1646 goto next_queue;
1647
1648 IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
1649 freeze ? "Freezing" : "Waking", queue);
1650
1651 txq->frozen = freeze;
1652
1653 if (txq->q.read_ptr == txq->q.write_ptr)
1654 goto next_queue;
1655
1656 if (freeze) {
1657 if (unlikely(time_after(now,
1658 txq->stuck_timer.expires))) {
1659 /*
1660 * The timer should have fired, maybe it is
1661 * spinning right now on the lock.
1662 */
1663 goto next_queue;
1664 }
1665 /* remember how long until the timer fires */
1666 txq->frozen_expiry_remainder =
1667 txq->stuck_timer.expires - now;
1668 del_timer(&txq->stuck_timer);
1669 goto next_queue;
1670 }
1671
1672 /*
1673 * Wake a non-empty queue -> arm timer with the
1674 * remainder before it froze
1675 */
1676 mod_timer(&txq->stuck_timer,
1677 now + txq->frozen_expiry_remainder);
1678
1679next_queue:
1680 spin_unlock_bh(&txq->lock);
1681 }
1682}
1683
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001684#define IWL_FLUSH_WAIT_MS 2000
1685
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001686static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001687{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001688 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001689 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001690 struct iwl_queue *q;
1691 int cnt;
1692 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001693 u32 scd_sram_addr;
1694 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001695 int ret = 0;
1696
1697 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001698 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001699 u8 wr_ptr;
1700
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001701 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001702 continue;
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001703 if (!test_bit(cnt, trans_pcie->queue_used))
1704 continue;
1705 if (!(BIT(cnt) & txq_bm))
1706 continue;
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001707
1708 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001709 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001710 q = &txq->q;
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001711 wr_ptr = ACCESS_ONCE(q->write_ptr);
1712
1713 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1714 !time_after(jiffies,
1715 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1716 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1717
1718 if (WARN_ONCE(wr_ptr != write_ptr,
1719 "WR pointer moved while flushing %d -> %d\n",
1720 wr_ptr, write_ptr))
1721 return -ETIMEDOUT;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001722 msleep(1);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001723 }
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001724
1725 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001726 IWL_ERR(trans,
1727 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001728 ret = -ETIMEDOUT;
1729 break;
1730 }
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001731 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001732 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001733
1734 if (!ret)
1735 return 0;
1736
1737 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1738 txq->q.read_ptr, txq->q.write_ptr);
1739
1740 scd_sram_addr = trans_pcie->scd_base_addr +
1741 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1742 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1743
1744 iwl_print_hex_error(trans, buf, sizeof(buf));
1745
1746 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1747 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1748 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1749
1750 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1751 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1752 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1753 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1754 u32 tbl_dw =
1755 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1756 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1757
1758 if (cnt & 0x1)
1759 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1760 else
1761 tbl_dw = tbl_dw & 0x0000FFFF;
1762
1763 IWL_ERR(trans,
1764 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1765 cnt, active ? "" : "in", fifo, tbl_dw,
Johannes Berg83f32a42014-04-24 09:57:40 +02001766 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
1767 (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001768 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1769 }
1770
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001771 return ret;
1772}
1773
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001774static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1775 u32 mask, u32 value)
1776{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001777 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001778 unsigned long flags;
1779
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001780 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001781 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001782 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001783}
1784
Eliad Peller7616f332014-11-20 17:33:43 +02001785void iwl_trans_pcie_ref(struct iwl_trans *trans)
1786{
1787 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1788 unsigned long flags;
1789
1790 if (iwlwifi_mod_params.d0i3_disable)
1791 return;
1792
1793 spin_lock_irqsave(&trans_pcie->ref_lock, flags);
1794 IWL_DEBUG_RPM(trans, "ref_counter: %d\n", trans_pcie->ref_count);
1795 trans_pcie->ref_count++;
1796 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
1797}
1798
1799void iwl_trans_pcie_unref(struct iwl_trans *trans)
1800{
1801 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1802 unsigned long flags;
1803
1804 if (iwlwifi_mod_params.d0i3_disable)
1805 return;
1806
1807 spin_lock_irqsave(&trans_pcie->ref_lock, flags);
1808 IWL_DEBUG_RPM(trans, "ref_counter: %d\n", trans_pcie->ref_count);
1809 if (WARN_ON_ONCE(trans_pcie->ref_count == 0)) {
1810 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
1811 return;
1812 }
1813 trans_pcie->ref_count--;
1814 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
1815}
1816
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001817static const char *get_csr_string(int cmd)
1818{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001819#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001820 switch (cmd) {
1821 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1822 IWL_CMD(CSR_INT_COALESCING);
1823 IWL_CMD(CSR_INT);
1824 IWL_CMD(CSR_INT_MASK);
1825 IWL_CMD(CSR_FH_INT_STATUS);
1826 IWL_CMD(CSR_GPIO_IN);
1827 IWL_CMD(CSR_RESET);
1828 IWL_CMD(CSR_GP_CNTRL);
1829 IWL_CMD(CSR_HW_REV);
1830 IWL_CMD(CSR_EEPROM_REG);
1831 IWL_CMD(CSR_EEPROM_GP);
1832 IWL_CMD(CSR_OTP_GP_REG);
1833 IWL_CMD(CSR_GIO_REG);
1834 IWL_CMD(CSR_GP_UCODE_REG);
1835 IWL_CMD(CSR_GP_DRIVER_REG);
1836 IWL_CMD(CSR_UCODE_DRV_GP1);
1837 IWL_CMD(CSR_UCODE_DRV_GP2);
1838 IWL_CMD(CSR_LED_REG);
1839 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1840 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1841 IWL_CMD(CSR_ANA_PLL_CFG);
1842 IWL_CMD(CSR_HW_REV_WA_REG);
Alexander Bondara812cba2014-02-18 16:45:00 +01001843 IWL_CMD(CSR_MONITOR_STATUS_REG);
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001844 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1845 default:
1846 return "UNKNOWN";
1847 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001848#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001849}
1850
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001851void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001852{
1853 int i;
1854 static const u32 csr_tbl[] = {
1855 CSR_HW_IF_CONFIG_REG,
1856 CSR_INT_COALESCING,
1857 CSR_INT,
1858 CSR_INT_MASK,
1859 CSR_FH_INT_STATUS,
1860 CSR_GPIO_IN,
1861 CSR_RESET,
1862 CSR_GP_CNTRL,
1863 CSR_HW_REV,
1864 CSR_EEPROM_REG,
1865 CSR_EEPROM_GP,
1866 CSR_OTP_GP_REG,
1867 CSR_GIO_REG,
1868 CSR_GP_UCODE_REG,
1869 CSR_GP_DRIVER_REG,
1870 CSR_UCODE_DRV_GP1,
1871 CSR_UCODE_DRV_GP2,
1872 CSR_LED_REG,
1873 CSR_DRAM_INT_TBL_REG,
1874 CSR_GIO_CHICKEN_BITS,
1875 CSR_ANA_PLL_CFG,
Alexander Bondara812cba2014-02-18 16:45:00 +01001876 CSR_MONITOR_STATUS_REG,
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001877 CSR_HW_REV_WA_REG,
1878 CSR_DBG_HPET_MEM_REG
1879 };
1880 IWL_ERR(trans, "CSR values:\n");
1881 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1882 "CSR_INT_PERIODIC_REG)\n");
1883 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1884 IWL_ERR(trans, " %25s: 0X%08x\n",
1885 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001886 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001887 }
1888}
1889
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001890#ifdef CONFIG_IWLWIFI_DEBUGFS
1891/* create and remove of files */
1892#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001893 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001894 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001895 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001896} while (0)
1897
1898/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001899#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001900static const struct file_operations iwl_dbgfs_##name##_ops = { \
1901 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001902 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001903 .llseek = generic_file_llseek, \
1904};
1905
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001906#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001907static const struct file_operations iwl_dbgfs_##name##_ops = { \
1908 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001909 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001910 .llseek = generic_file_llseek, \
1911};
1912
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001913#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001914static const struct file_operations iwl_dbgfs_##name##_ops = { \
1915 .write = iwl_dbgfs_##name##_write, \
1916 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001917 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001918 .llseek = generic_file_llseek, \
1919};
1920
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001921static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001922 char __user *user_buf,
1923 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001924{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001925 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001926 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001927 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001928 struct iwl_queue *q;
1929 char *buf;
1930 int pos = 0;
1931 int cnt;
1932 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001933 size_t bufsz;
1934
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001935 bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001936
Johannes Bergf9e75442012-03-30 09:37:39 +02001937 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001938 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001939
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001940 buf = kzalloc(bufsz, GFP_KERNEL);
1941 if (!buf)
1942 return -ENOMEM;
1943
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001944 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001945 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001946 q = &txq->q;
1947 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001948 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001949 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001950 !!test_bit(cnt, trans_pcie->queue_used),
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001951 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001952 txq->need_update, txq->frozen,
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001953 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001954 }
1955 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1956 kfree(buf);
1957 return ret;
1958}
1959
1960static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001961 char __user *user_buf,
1962 size_t count, loff_t *ppos)
1963{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001964 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001965 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001966 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001967 char buf[256];
1968 int pos = 0;
1969 const size_t bufsz = sizeof(buf);
1970
1971 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1972 rxq->read);
1973 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1974 rxq->write);
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001975 pos += scnprintf(buf + pos, bufsz - pos, "write_actual: %u\n",
1976 rxq->write_actual);
1977 pos += scnprintf(buf + pos, bufsz - pos, "need_update: %d\n",
1978 rxq->need_update);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001979 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1980 rxq->free_count);
1981 if (rxq->rb_stts) {
1982 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1983 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1984 } else {
1985 pos += scnprintf(buf + pos, bufsz - pos,
1986 "closed_rb_num: Not Allocated\n");
1987 }
1988 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1989}
1990
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001991static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1992 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001993 size_t count, loff_t *ppos)
1994{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001995 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001996 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001997 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1998
1999 int pos = 0;
2000 char *buf;
2001 int bufsz = 24 * 64; /* 24 items * 64 char per item */
2002 ssize_t ret;
2003
2004 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02002005 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002006 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002007
2008 pos += scnprintf(buf + pos, bufsz - pos,
2009 "Interrupt Statistics Report:\n");
2010
2011 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2012 isr_stats->hw);
2013 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2014 isr_stats->sw);
2015 if (isr_stats->sw || isr_stats->hw) {
2016 pos += scnprintf(buf + pos, bufsz - pos,
2017 "\tLast Restarting Code: 0x%X\n",
2018 isr_stats->err_code);
2019 }
2020#ifdef CONFIG_IWLWIFI_DEBUG
2021 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2022 isr_stats->sch);
2023 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2024 isr_stats->alive);
2025#endif
2026 pos += scnprintf(buf + pos, bufsz - pos,
2027 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2028
2029 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2030 isr_stats->ctkill);
2031
2032 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2033 isr_stats->wakeup);
2034
2035 pos += scnprintf(buf + pos, bufsz - pos,
2036 "Rx command responses:\t\t %u\n", isr_stats->rx);
2037
2038 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
2039 isr_stats->tx);
2040
2041 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
2042 isr_stats->unhandled);
2043
2044 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2045 kfree(buf);
2046 return ret;
2047}
2048
2049static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
2050 const char __user *user_buf,
2051 size_t count, loff_t *ppos)
2052{
2053 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02002054 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002055 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2056
2057 char buf[8];
2058 int buf_size;
2059 u32 reset_flag;
2060
2061 memset(buf, 0, sizeof(buf));
2062 buf_size = min(count, sizeof(buf) - 1);
2063 if (copy_from_user(buf, user_buf, buf_size))
2064 return -EFAULT;
2065 if (sscanf(buf, "%x", &reset_flag) != 1)
2066 return -EFAULT;
2067 if (reset_flag == 0)
2068 memset(isr_stats, 0, sizeof(*isr_stats));
2069
2070 return count;
2071}
2072
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002073static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002074 const char __user *user_buf,
2075 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002076{
2077 struct iwl_trans *trans = file->private_data;
2078 char buf[8];
2079 int buf_size;
2080 int csr;
2081
2082 memset(buf, 0, sizeof(buf));
2083 buf_size = min(count, sizeof(buf) - 1);
2084 if (copy_from_user(buf, user_buf, buf_size))
2085 return -EFAULT;
2086 if (sscanf(buf, "%d", &csr) != 1)
2087 return -EFAULT;
2088
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002089 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002090
2091 return count;
2092}
2093
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002094static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02002095 char __user *user_buf,
2096 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002097{
2098 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02002099 char *buf = NULL;
Johannes Berg56c24772014-01-21 21:19:18 +01002100 ssize_t ret;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002101
Johannes Berg56c24772014-01-21 21:19:18 +01002102 ret = iwl_dump_fh(trans, &buf);
2103 if (ret < 0)
2104 return ret;
2105 if (!buf)
2106 return -EINVAL;
2107 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
2108 kfree(buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002109 return ret;
2110}
2111
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002112DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002113DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002114DEBUGFS_READ_FILE_OPS(rx_queue);
2115DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002116DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002117
2118/*
2119 * Create the debugfs files and directories
2120 *
2121 */
2122static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02002123 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002124{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002125 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2126 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002127 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002128 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2129 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002130 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07002131
2132err:
2133 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2134 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002135}
Johannes Bergaadede62014-10-09 17:01:36 +02002136#else
2137static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2138 struct dentry *dir)
2139{
2140 return 0;
2141}
2142#endif /*CONFIG_IWLWIFI_DEBUGFS */
Johannes Berg4d075002014-04-24 10:41:31 +02002143
2144static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
2145{
2146 u32 cmdlen = 0;
2147 int i;
2148
2149 for (i = 0; i < IWL_NUM_OF_TBS; i++)
2150 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
2151
2152 return cmdlen;
2153}
2154
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002155static const struct {
2156 u32 start, end;
2157} iwl_prph_dump_addr[] = {
2158 { .start = 0x00a00000, .end = 0x00a00000 },
2159 { .start = 0x00a0000c, .end = 0x00a00024 },
2160 { .start = 0x00a0002c, .end = 0x00a0003c },
2161 { .start = 0x00a00410, .end = 0x00a00418 },
2162 { .start = 0x00a00420, .end = 0x00a00420 },
2163 { .start = 0x00a00428, .end = 0x00a00428 },
2164 { .start = 0x00a00430, .end = 0x00a0043c },
2165 { .start = 0x00a00444, .end = 0x00a00444 },
2166 { .start = 0x00a004c0, .end = 0x00a004cc },
2167 { .start = 0x00a004d8, .end = 0x00a004d8 },
2168 { .start = 0x00a004e0, .end = 0x00a004f0 },
2169 { .start = 0x00a00840, .end = 0x00a00840 },
2170 { .start = 0x00a00850, .end = 0x00a00858 },
2171 { .start = 0x00a01004, .end = 0x00a01008 },
2172 { .start = 0x00a01010, .end = 0x00a01010 },
2173 { .start = 0x00a01018, .end = 0x00a01018 },
2174 { .start = 0x00a01024, .end = 0x00a01024 },
2175 { .start = 0x00a0102c, .end = 0x00a01034 },
2176 { .start = 0x00a0103c, .end = 0x00a01040 },
2177 { .start = 0x00a01048, .end = 0x00a01094 },
2178 { .start = 0x00a01c00, .end = 0x00a01c20 },
2179 { .start = 0x00a01c58, .end = 0x00a01c58 },
2180 { .start = 0x00a01c7c, .end = 0x00a01c7c },
2181 { .start = 0x00a01c28, .end = 0x00a01c54 },
2182 { .start = 0x00a01c5c, .end = 0x00a01c5c },
Emmanuel Grumbach6a65bd52015-02-25 16:06:46 +02002183 { .start = 0x00a01c60, .end = 0x00a01cdc },
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002184 { .start = 0x00a01ce0, .end = 0x00a01d0c },
2185 { .start = 0x00a01d18, .end = 0x00a01d20 },
2186 { .start = 0x00a01d2c, .end = 0x00a01d30 },
2187 { .start = 0x00a01d40, .end = 0x00a01d5c },
2188 { .start = 0x00a01d80, .end = 0x00a01d80 },
Emmanuel Grumbach6a65bd52015-02-25 16:06:46 +02002189 { .start = 0x00a01d98, .end = 0x00a01d9c },
2190 { .start = 0x00a01da8, .end = 0x00a01da8 },
2191 { .start = 0x00a01db8, .end = 0x00a01df4 },
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002192 { .start = 0x00a01dc0, .end = 0x00a01dfc },
2193 { .start = 0x00a01e00, .end = 0x00a01e2c },
2194 { .start = 0x00a01e40, .end = 0x00a01e60 },
Emmanuel Grumbach6a65bd52015-02-25 16:06:46 +02002195 { .start = 0x00a01e68, .end = 0x00a01e6c },
2196 { .start = 0x00a01e74, .end = 0x00a01e74 },
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002197 { .start = 0x00a01e84, .end = 0x00a01e90 },
2198 { .start = 0x00a01e9c, .end = 0x00a01ec4 },
Emmanuel Grumbach6a65bd52015-02-25 16:06:46 +02002199 { .start = 0x00a01ed0, .end = 0x00a01ee0 },
2200 { .start = 0x00a01f00, .end = 0x00a01f1c },
2201 { .start = 0x00a01f44, .end = 0x00a01ffc },
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002202 { .start = 0x00a02000, .end = 0x00a02048 },
2203 { .start = 0x00a02068, .end = 0x00a020f0 },
2204 { .start = 0x00a02100, .end = 0x00a02118 },
2205 { .start = 0x00a02140, .end = 0x00a0214c },
2206 { .start = 0x00a02168, .end = 0x00a0218c },
2207 { .start = 0x00a021c0, .end = 0x00a021c0 },
2208 { .start = 0x00a02400, .end = 0x00a02410 },
2209 { .start = 0x00a02418, .end = 0x00a02420 },
2210 { .start = 0x00a02428, .end = 0x00a0242c },
2211 { .start = 0x00a02434, .end = 0x00a02434 },
2212 { .start = 0x00a02440, .end = 0x00a02460 },
2213 { .start = 0x00a02468, .end = 0x00a024b0 },
2214 { .start = 0x00a024c8, .end = 0x00a024cc },
2215 { .start = 0x00a02500, .end = 0x00a02504 },
2216 { .start = 0x00a0250c, .end = 0x00a02510 },
2217 { .start = 0x00a02540, .end = 0x00a02554 },
2218 { .start = 0x00a02580, .end = 0x00a025f4 },
2219 { .start = 0x00a02600, .end = 0x00a0260c },
2220 { .start = 0x00a02648, .end = 0x00a02650 },
2221 { .start = 0x00a02680, .end = 0x00a02680 },
2222 { .start = 0x00a026c0, .end = 0x00a026d0 },
2223 { .start = 0x00a02700, .end = 0x00a0270c },
2224 { .start = 0x00a02804, .end = 0x00a02804 },
2225 { .start = 0x00a02818, .end = 0x00a0281c },
2226 { .start = 0x00a02c00, .end = 0x00a02db4 },
2227 { .start = 0x00a02df4, .end = 0x00a02fb0 },
2228 { .start = 0x00a03000, .end = 0x00a03014 },
2229 { .start = 0x00a0301c, .end = 0x00a0302c },
2230 { .start = 0x00a03034, .end = 0x00a03038 },
2231 { .start = 0x00a03040, .end = 0x00a03048 },
2232 { .start = 0x00a03060, .end = 0x00a03068 },
2233 { .start = 0x00a03070, .end = 0x00a03074 },
2234 { .start = 0x00a0307c, .end = 0x00a0307c },
2235 { .start = 0x00a03080, .end = 0x00a03084 },
2236 { .start = 0x00a0308c, .end = 0x00a03090 },
2237 { .start = 0x00a03098, .end = 0x00a03098 },
2238 { .start = 0x00a030a0, .end = 0x00a030a0 },
2239 { .start = 0x00a030a8, .end = 0x00a030b4 },
2240 { .start = 0x00a030bc, .end = 0x00a030bc },
2241 { .start = 0x00a030c0, .end = 0x00a0312c },
2242 { .start = 0x00a03c00, .end = 0x00a03c5c },
2243 { .start = 0x00a04400, .end = 0x00a04454 },
2244 { .start = 0x00a04460, .end = 0x00a04474 },
2245 { .start = 0x00a044c0, .end = 0x00a044ec },
2246 { .start = 0x00a04500, .end = 0x00a04504 },
2247 { .start = 0x00a04510, .end = 0x00a04538 },
2248 { .start = 0x00a04540, .end = 0x00a04548 },
2249 { .start = 0x00a04560, .end = 0x00a0457c },
2250 { .start = 0x00a04590, .end = 0x00a04598 },
2251 { .start = 0x00a045c0, .end = 0x00a045f4 },
2252};
2253
2254static u32 iwl_trans_pcie_dump_prph(struct iwl_trans *trans,
2255 struct iwl_fw_error_dump_data **data)
2256{
2257 struct iwl_fw_error_dump_prph *prph;
2258 unsigned long flags;
2259 u32 prph_len = 0, i;
2260
2261 if (!iwl_trans_grab_nic_access(trans, false, &flags))
2262 return 0;
2263
2264 for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) {
2265 /* The range includes both boundaries */
2266 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
2267 iwl_prph_dump_addr[i].start + 4;
2268 int reg;
2269 __le32 *val;
2270
Liad Kaufman87dd6342014-11-10 19:25:22 +02002271 prph_len += sizeof(**data) + sizeof(*prph) + num_bytes_in_chunk;
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002272
2273 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PRPH);
2274 (*data)->len = cpu_to_le32(sizeof(*prph) +
2275 num_bytes_in_chunk);
2276 prph = (void *)(*data)->data;
2277 prph->prph_start = cpu_to_le32(iwl_prph_dump_addr[i].start);
2278 val = (void *)prph->data;
2279
2280 for (reg = iwl_prph_dump_addr[i].start;
2281 reg <= iwl_prph_dump_addr[i].end;
2282 reg += 4)
2283 *val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans,
2284 reg));
2285 *data = iwl_fw_error_next_data(*data);
2286 }
2287
2288 iwl_trans_release_nic_access(trans, &flags);
2289
2290 return prph_len;
2291}
2292
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002293static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
2294 struct iwl_fw_error_dump_data **data,
2295 int allocated_rb_nums)
2296{
2297 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2298 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
2299 struct iwl_rxq *rxq = &trans_pcie->rxq;
2300 u32 i, r, j, rb_len = 0;
2301
2302 spin_lock(&rxq->lock);
2303
2304 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
2305
2306 for (i = rxq->read, j = 0;
2307 i != r && j < allocated_rb_nums;
2308 i = (i + 1) & RX_QUEUE_MASK, j++) {
2309 struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
2310 struct iwl_fw_error_dump_rb *rb;
2311
2312 dma_unmap_page(trans->dev, rxb->page_dma, max_len,
2313 DMA_FROM_DEVICE);
2314
2315 rb_len += sizeof(**data) + sizeof(*rb) + max_len;
2316
2317 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
2318 (*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
2319 rb = (void *)(*data)->data;
2320 rb->index = cpu_to_le32(i);
2321 memcpy(rb->data, page_address(rxb->page), max_len);
2322 /* remap the page for the free benefit */
2323 rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
2324 max_len,
2325 DMA_FROM_DEVICE);
2326
2327 *data = iwl_fw_error_next_data(*data);
2328 }
2329
2330 spin_unlock(&rxq->lock);
2331
2332 return rb_len;
2333}
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002334#define IWL_CSR_TO_DUMP (0x250)
2335
2336static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2337 struct iwl_fw_error_dump_data **data)
2338{
2339 u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2340 __le32 *val;
2341 int i;
2342
2343 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2344 (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2345 val = (void *)(*data)->data;
2346
2347 for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2348 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2349
2350 *data = iwl_fw_error_next_data(*data);
2351
2352 return csr_len;
2353}
2354
Liad Kaufman06d51e02014-11-23 13:56:21 +02002355static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2356 struct iwl_fw_error_dump_data **data)
2357{
2358 u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2359 unsigned long flags;
2360 __le32 *val;
2361 int i;
2362
2363 if (!iwl_trans_grab_nic_access(trans, false, &flags))
2364 return 0;
2365
2366 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2367 (*data)->len = cpu_to_le32(fh_regs_len);
2368 val = (void *)(*data)->data;
2369
2370 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32))
2371 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2372
2373 iwl_trans_release_nic_access(trans, &flags);
2374
2375 *data = iwl_fw_error_next_data(*data);
2376
2377 return sizeof(**data) + fh_regs_len;
2378}
2379
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002380static u32
2381iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
2382 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
2383 u32 monitor_len)
2384{
2385 u32 buf_size_in_dwords = (monitor_len >> 2);
2386 u32 *buffer = (u32 *)fw_mon_data->data;
2387 unsigned long flags;
2388 u32 i;
2389
2390 if (!iwl_trans_grab_nic_access(trans, false, &flags))
2391 return 0;
2392
2393 __iwl_write_prph(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
2394 for (i = 0; i < buf_size_in_dwords; i++)
2395 buffer[i] = __iwl_read_prph(trans, MON_DMARB_RD_DATA_ADDR);
2396 __iwl_write_prph(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
2397
2398 iwl_trans_release_nic_access(trans, &flags);
2399
2400 return monitor_len;
2401}
2402
Oren Givon36fb9012015-07-15 15:47:28 +03002403static u32
2404iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
2405 struct iwl_fw_error_dump_data **data,
2406 u32 monitor_len)
2407{
2408 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2409 u32 len = 0;
2410
2411 if ((trans_pcie->fw_mon_page &&
2412 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2413 trans->dbg_dest_tlv) {
2414 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
2415 u32 base, write_ptr, wrap_cnt;
2416
2417 /* If there was a dest TLV - use the values from there */
2418 if (trans->dbg_dest_tlv) {
2419 write_ptr =
2420 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2421 wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2422 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2423 } else {
2424 base = MON_BUFF_BASE_ADDR;
2425 write_ptr = MON_BUFF_WRPTR;
2426 wrap_cnt = MON_BUFF_CYCLE_CNT;
2427 }
2428
2429 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
2430 fw_mon_data = (void *)(*data)->data;
2431 fw_mon_data->fw_mon_wr_ptr =
2432 cpu_to_le32(iwl_read_prph(trans, write_ptr));
2433 fw_mon_data->fw_mon_cycle_cnt =
2434 cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
2435 fw_mon_data->fw_mon_base_ptr =
2436 cpu_to_le32(iwl_read_prph(trans, base));
2437
2438 len += sizeof(**data) + sizeof(*fw_mon_data);
2439 if (trans_pcie->fw_mon_page) {
2440 /*
2441 * The firmware is now asserted, it won't write anything
2442 * to the buffer. CPU can take ownership to fetch the
2443 * data. The buffer will be handed back to the device
2444 * before the firmware will be restarted.
2445 */
2446 dma_sync_single_for_cpu(trans->dev,
2447 trans_pcie->fw_mon_phys,
2448 trans_pcie->fw_mon_size,
2449 DMA_FROM_DEVICE);
2450 memcpy(fw_mon_data->data,
2451 page_address(trans_pcie->fw_mon_page),
2452 trans_pcie->fw_mon_size);
2453
2454 monitor_len = trans_pcie->fw_mon_size;
2455 } else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) {
2456 /*
2457 * Update pointers to reflect actual values after
2458 * shifting
2459 */
2460 base = iwl_read_prph(trans, base) <<
2461 trans->dbg_dest_tlv->base_shift;
2462 iwl_trans_read_mem(trans, base, fw_mon_data->data,
2463 monitor_len / sizeof(u32));
2464 } else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) {
2465 monitor_len =
2466 iwl_trans_pci_dump_marbh_monitor(trans,
2467 fw_mon_data,
2468 monitor_len);
2469 } else {
2470 /* Didn't match anything - output no monitor data */
2471 monitor_len = 0;
2472 }
2473
2474 len += monitor_len;
2475 (*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
2476 }
2477
2478 return len;
2479}
2480
2481static struct iwl_trans_dump_data
2482*iwl_trans_pcie_dump_data(struct iwl_trans *trans,
2483 struct iwl_fw_dbg_trigger_tlv *trigger)
Johannes Berg4d075002014-04-24 10:41:31 +02002484{
2485 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2486 struct iwl_fw_error_dump_data *data;
2487 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
2488 struct iwl_fw_error_dump_txcmd *txcmd;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002489 struct iwl_trans_dump_data *dump_data;
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002490 u32 len, num_rbs;
Liad Kaufman99684ae2014-11-17 11:44:03 +02002491 u32 monitor_len;
Johannes Berg4d075002014-04-24 10:41:31 +02002492 int i, ptr;
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002493 bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status);
Johannes Berg4d075002014-04-24 10:41:31 +02002494
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002495 /* transport dump header */
2496 len = sizeof(*dump_data);
2497
2498 /* host commands */
2499 len += sizeof(*data) +
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002500 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
2501
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002502 /* FW monitor */
Liad Kaufman99684ae2014-11-17 11:44:03 +02002503 if (trans_pcie->fw_mon_page) {
Emmanuel Grumbachc544e9c2014-06-26 09:54:23 +03002504 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
Liad Kaufman99684ae2014-11-17 11:44:03 +02002505 trans_pcie->fw_mon_size;
2506 monitor_len = trans_pcie->fw_mon_size;
2507 } else if (trans->dbg_dest_tlv) {
2508 u32 base, end;
2509
2510 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2511 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2512
2513 base = iwl_read_prph(trans, base) <<
2514 trans->dbg_dest_tlv->base_shift;
2515 end = iwl_read_prph(trans, end) <<
2516 trans->dbg_dest_tlv->end_shift;
2517
2518 /* Make "end" point to the actual end */
Liad Kaufmancc79ef62015-01-05 14:06:14 +02002519 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000 ||
2520 trans->dbg_dest_tlv->monitor_mode == MARBH_MODE)
Liad Kaufman99684ae2014-11-17 11:44:03 +02002521 end += (1 << trans->dbg_dest_tlv->end_shift);
2522 monitor_len = end - base;
2523 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2524 monitor_len;
2525 } else {
2526 monitor_len = 0;
2527 }
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002528
Oren Givon36fb9012015-07-15 15:47:28 +03002529 if (trigger && (trigger->mode & IWL_FW_DBG_TRIGGER_MONITOR_ONLY)) {
2530 dump_data = vzalloc(len);
2531 if (!dump_data)
2532 return NULL;
2533
2534 data = (void *)dump_data->data;
2535 len = iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
2536 dump_data->len = len;
2537
2538 return dump_data;
2539 }
2540
2541 /* CSR registers */
2542 len += sizeof(*data) + IWL_CSR_TO_DUMP;
2543
2544 /* PRPH registers */
2545 for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) {
2546 /* The range includes both boundaries */
2547 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
2548 iwl_prph_dump_addr[i].start + 4;
2549
2550 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_prph) +
2551 num_bytes_in_chunk;
2552 }
2553
2554 /* FH registers */
2555 len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2556
2557 if (dump_rbs) {
2558 /* RBs */
2559 num_rbs = le16_to_cpu(ACCESS_ONCE(
2560 trans_pcie->rxq.rb_stts->closed_rb_num))
2561 & 0x0FFF;
2562 num_rbs = (num_rbs - trans_pcie->rxq.read) & RX_QUEUE_MASK;
2563 len += num_rbs * (sizeof(*data) +
2564 sizeof(struct iwl_fw_error_dump_rb) +
2565 (PAGE_SIZE << trans_pcie->rx_page_order));
2566 }
2567
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002568 dump_data = vzalloc(len);
2569 if (!dump_data)
2570 return NULL;
Johannes Berg4d075002014-04-24 10:41:31 +02002571
2572 len = 0;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002573 data = (void *)dump_data->data;
Johannes Berg4d075002014-04-24 10:41:31 +02002574 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2575 txcmd = (void *)data->data;
2576 spin_lock_bh(&cmdq->lock);
2577 ptr = cmdq->q.write_ptr;
2578 for (i = 0; i < cmdq->q.n_window; i++) {
2579 u8 idx = get_cmd_index(&cmdq->q, ptr);
2580 u32 caplen, cmdlen;
2581
2582 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
2583 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2584
2585 if (cmdlen) {
2586 len += sizeof(*txcmd) + caplen;
2587 txcmd->cmdlen = cpu_to_le32(cmdlen);
2588 txcmd->caplen = cpu_to_le32(caplen);
2589 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2590 txcmd = (void *)((u8 *)txcmd->data + caplen);
2591 }
2592
2593 ptr = iwl_queue_dec_wrap(ptr);
2594 }
2595 spin_unlock_bh(&cmdq->lock);
2596
2597 data->len = cpu_to_le32(len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002598 len += sizeof(*data);
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002599 data = iwl_fw_error_next_data(data);
2600
2601 len += iwl_trans_pcie_dump_prph(trans, &data);
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002602 len += iwl_trans_pcie_dump_csr(trans, &data);
Liad Kaufman06d51e02014-11-23 13:56:21 +02002603 len += iwl_trans_pcie_fh_regs_dump(trans, &data);
Emmanuel Grumbachbd7fc612015-07-15 23:15:08 +03002604 if (dump_rbs)
2605 len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002606
Oren Givon36fb9012015-07-15 15:47:28 +03002607 len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002608
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002609 dump_data->len = len;
2610
2611 return dump_data;
Johannes Berg4d075002014-04-24 10:41:31 +02002612}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002613
Johannes Bergd1ff5252012-04-12 06:24:30 -07002614static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002615 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02002616 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002617 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002618 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002619 .stop_device = iwl_trans_pcie_stop_device,
2620
Johannes Bergddaf5a52013-01-08 11:25:44 +01002621 .d3_suspend = iwl_trans_pcie_d3_suspend,
2622 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002623
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002624 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002625
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002626 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002627 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002628
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002629 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002630 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002631
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002632 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002633
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002634 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02002635 .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002636
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002637 .write8 = iwl_trans_pcie_write8,
2638 .write32 = iwl_trans_pcie_write32,
2639 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02002640 .read_prph = iwl_trans_pcie_read_prph,
2641 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02002642 .read_mem = iwl_trans_pcie_read_mem,
2643 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002644 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002645 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02002646 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002647 .release_nic_access = iwl_trans_pcie_release_nic_access,
2648 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Johannes Berg4d075002014-04-24 10:41:31 +02002649
Eliad Peller7616f332014-11-20 17:33:43 +02002650 .ref = iwl_trans_pcie_ref,
2651 .unref = iwl_trans_pcie_unref,
2652
Johannes Berg4d075002014-04-24 10:41:31 +02002653 .dump_data = iwl_trans_pcie_dump_data,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002654};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002655
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002656struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002657 const struct pci_device_id *ent,
2658 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002659{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002660 struct iwl_trans_pcie *trans_pcie;
2661 struct iwl_trans *trans;
2662 u16 pci_cmd;
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002663 int ret;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002664
Johannes Berg7b501d12015-05-22 11:28:58 +02002665 trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
2666 &pdev->dev, cfg, &trans_ops_pcie, 0);
2667 if (!trans)
2668 return ERR_PTR(-ENOMEM);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002669
Johannes Berg206eea72015-04-17 16:38:31 +02002670 trans->max_skb_frags = IWL_PCIE_MAX_FRAGS;
2671
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002672 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2673
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002674 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002675 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002676 spin_lock_init(&trans_pcie->reg_lock);
Johannes Bergdad33ec2015-01-19 21:09:09 +01002677 spin_lock_init(&trans_pcie->ref_lock);
Emmanuel Grumbachfa9f3282015-06-11 20:45:49 +03002678 mutex_init(&trans_pcie->mutex);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002679 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002680
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002681 ret = pci_enable_device(pdev);
2682 if (ret)
Johannes Bergd819c6c2013-09-30 11:02:46 +02002683 goto out_no_pci;
2684
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03002685 if (!cfg->base_params->pcie_l1_allowed) {
2686 /*
2687 * W/A - seems to solve weird behavior. We need to remove this
2688 * if we don't want to stay in L1 all the time. This wastes a
2689 * lot of power.
2690 */
2691 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2692 PCIE_LINK_STATE_L1 |
2693 PCIE_LINK_STATE_CLKPM);
2694 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002695
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002696 pci_set_master(pdev);
2697
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002698 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2699 if (!ret)
2700 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2701 if (ret) {
2702 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2703 if (!ret)
2704 ret = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002705 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002706 /* both attempts failed: */
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002707 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002708 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002709 goto out_pci_disable_device;
2710 }
2711 }
2712
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002713 ret = pci_request_regions(pdev, DRV_NAME);
2714 if (ret) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002715 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002716 goto out_pci_disable_device;
2717 }
2718
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002719 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002720 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002721 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002722 ret = -ENODEV;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002723 goto out_pci_release_regions;
2724 }
2725
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002726 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2727 * PCI Tx retries from interfering with C3 CPU state */
2728 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2729
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002730 trans->dev = &pdev->dev;
2731 trans_pcie->pci_dev = pdev;
2732 iwl_disable_interrupts(trans);
2733
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002734 ret = pci_enable_msi(pdev);
2735 if (ret) {
2736 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", ret);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02002737 /* enable rfkill interrupt: hw bug w/a */
2738 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2739 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2740 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2741 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2742 }
2743 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002744
Emmanuel Grumbach08079a492012-01-09 16:23:00 +02002745 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002746 /*
2747 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
2748 * changed, and now the revision step also includes bit 0-1 (no more
2749 * "dash" value). To keep hw_rev backwards compatible - we'll store it
2750 * in the old format.
2751 */
Eran Harary7a42baa2015-02-25 14:24:51 +02002752 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
2753 unsigned long flags;
Eran Harary7a42baa2015-02-25 14:24:51 +02002754
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002755 trans->hw_rev = (trans->hw_rev & 0xfff0) |
Liad Kaufman1fc0e222014-09-17 13:28:50 +03002756 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002757
Emmanuel Grumbachf9e55542015-06-04 11:09:47 +03002758 ret = iwl_pcie_prepare_card_hw(trans);
2759 if (ret) {
2760 IWL_WARN(trans, "Exit HW not ready\n");
2761 goto out_pci_disable_msi;
2762 }
2763
Eran Harary7a42baa2015-02-25 14:24:51 +02002764 /*
2765 * in-order to recognize C step driver should read chip version
2766 * id located at the AUX bus MISC address space.
2767 */
2768 iwl_set_bit(trans, CSR_GP_CNTRL,
2769 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
2770 udelay(2);
2771
2772 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
2773 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2774 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2775 25000);
2776 if (ret < 0) {
2777 IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n");
2778 goto out_pci_disable_msi;
2779 }
2780
2781 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
2782 u32 hw_step;
2783
2784 hw_step = __iwl_read_prph(trans, WFPM_CTRL_REG);
2785 hw_step |= ENABLE_WFPM;
2786 __iwl_write_prph(trans, WFPM_CTRL_REG, hw_step);
2787 hw_step = __iwl_read_prph(trans, AUX_MISC_REG);
2788 hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
2789 if (hw_step == 0x3)
2790 trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
2791 (SILICON_C_STEP << 2);
2792 iwl_trans_release_nic_access(trans, &flags);
2793 }
2794 }
2795
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002796 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002797 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2798 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002799
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002800 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02002801 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002802
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002803 ret = iwl_pcie_alloc_ict(trans);
2804 if (ret)
Johannes Berg7b501d12015-05-22 11:28:58 +02002805 goto out_pci_disable_msi;
Johannes Berga8b691e2012-12-27 23:08:06 +01002806
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002807 ret = request_threaded_irq(pdev->irq, iwl_pcie_isr,
Luciano Coelho6965a352013-08-10 16:35:45 +03002808 iwl_pcie_irq_handler,
2809 IRQF_SHARED, DRV_NAME, trans);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002810 if (ret) {
Johannes Berga8b691e2012-12-27 23:08:06 +01002811 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2812 goto out_free_ict;
2813 }
2814
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002815 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Eliad Peller67359432014-12-09 15:23:54 +02002816 trans->d0i3_mode = IWL_D0I3_MODE_ON_SUSPEND;
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002817
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002818 return trans;
2819
Johannes Berga8b691e2012-12-27 23:08:06 +01002820out_free_ict:
2821 iwl_pcie_free_ict(trans);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002822out_pci_disable_msi:
2823 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002824out_pci_release_regions:
2825 pci_release_regions(pdev);
2826out_pci_disable_device:
2827 pci_disable_device(pdev);
2828out_no_pci:
Johannes Berg7b501d12015-05-22 11:28:58 +02002829 iwl_trans_free(trans);
Emmanuel Grumbachaf3f2f72015-06-04 09:51:11 +03002830 return ERR_PTR(ret);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002831}