blob: 5f01b65954420cd7bdbea4a8c870af24b3fe2500 [file] [log] [blame]
Mingkai Hu8b60d6c2010-10-12 18:18:32 +08001/*
2 * Freescale eSPI controller driver.
3 *
4 * Copyright 2010 Freescale Semiconductor, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080011#include <linux/delay.h>
Xiubo Lia3108362014-09-29 10:57:06 +080012#include <linux/err.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080013#include <linux/fsl_devices.h>
Xiubo Lia3108362014-09-29 10:57:06 +080014#include <linux/interrupt.h>
Xiubo Lia3108362014-09-29 10:57:06 +080015#include <linux/module.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080016#include <linux/mm.h>
17#include <linux/of.h>
Rob Herring5af50732013-09-17 14:28:33 -050018#include <linux/of_address.h>
19#include <linux/of_irq.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080020#include <linux/of_platform.h>
Xiubo Lia3108362014-09-29 10:57:06 +080021#include <linux/platform_device.h>
22#include <linux/spi/spi.h>
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020023#include <linux/pm_runtime.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080024#include <sysdev/fsl_soc.h>
25
Grant Likelyca632f52011-06-06 01:16:30 -060026#include "spi-fsl-lib.h"
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080027
28/* eSPI Controller registers */
29struct fsl_espi_reg {
30 __be32 mode; /* 0x000 - eSPI mode register */
31 __be32 event; /* 0x004 - eSPI event register */
32 __be32 mask; /* 0x008 - eSPI mask register */
33 __be32 command; /* 0x00c - eSPI command register */
34 __be32 transmit; /* 0x010 - eSPI transmit FIFO access register*/
35 __be32 receive; /* 0x014 - eSPI receive FIFO access register*/
36 u8 res[8]; /* 0x018 - 0x01c reserved */
37 __be32 csmode[4]; /* 0x020 - 0x02c eSPI cs mode register */
38};
39
40struct fsl_espi_transfer {
41 const void *tx_buf;
42 void *rx_buf;
43 unsigned len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080044 unsigned actual_length;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080045};
46
47/* eSPI Controller mode register definitions */
48#define SPMODE_ENABLE (1 << 31)
49#define SPMODE_LOOP (1 << 30)
50#define SPMODE_TXTHR(x) ((x) << 8)
51#define SPMODE_RXTHR(x) ((x) << 0)
52
53/* eSPI Controller CS mode register definitions */
54#define CSMODE_CI_INACTIVEHIGH (1 << 31)
55#define CSMODE_CP_BEGIN_EDGECLK (1 << 30)
56#define CSMODE_REV (1 << 29)
57#define CSMODE_DIV16 (1 << 28)
58#define CSMODE_PM(x) ((x) << 24)
59#define CSMODE_POL_1 (1 << 20)
60#define CSMODE_LEN(x) ((x) << 16)
61#define CSMODE_BEF(x) ((x) << 12)
62#define CSMODE_AFT(x) ((x) << 8)
63#define CSMODE_CG(x) ((x) << 3)
64
65/* Default mode/csmode for eSPI controller */
66#define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(3))
67#define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
68 | CSMODE_AFT(0) | CSMODE_CG(1))
69
70/* SPIE register values */
71#define SPIE_NE 0x00000200 /* Not empty */
72#define SPIE_NF 0x00000100 /* Not full */
73
74/* SPIM register values */
75#define SPIM_NE 0x00000200 /* Not empty */
76#define SPIM_NF 0x00000100 /* Not full */
77#define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
78#define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
79
80/* SPCOM register values */
81#define SPCOM_CS(x) ((x) << 30)
82#define SPCOM_TRANLEN(x) ((x) << 0)
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +080083#define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080084
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020085#define AUTOSUSPEND_TIMEOUT 2000
86
Heiner Kallweit7c159aa2016-09-07 22:50:53 +020087static unsigned int fsl_espi_copy_to_buf(struct spi_message *m,
88 struct mpc8xxx_spi *mspi)
89{
90 unsigned int tx_only = 0;
91 struct spi_transfer *t;
92 u8 *buf = mspi->local_buf;
93
94 list_for_each_entry(t, &m->transfers, transfer_list) {
95 if (t->tx_buf) {
96 memcpy(buf, t->tx_buf, t->len);
97 if (!t->rx_buf)
98 tx_only += t->len;
99 } else {
100 memset(buf, 0, t->len);
101 }
102 buf += t->len;
103 }
104
105 return tx_only;
106}
107
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800108static void fsl_espi_change_mode(struct spi_device *spi)
109{
110 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
111 struct spi_mpc8xxx_cs *cs = spi->controller_state;
112 struct fsl_espi_reg *reg_base = mspi->reg_base;
113 __be32 __iomem *mode = &reg_base->csmode[spi->chip_select];
114 __be32 __iomem *espi_mode = &reg_base->mode;
115 u32 tmp;
116 unsigned long flags;
117
118 /* Turn off IRQs locally to minimize time that SPI is disabled. */
119 local_irq_save(flags);
120
121 /* Turn off SPI unit prior changing mode */
122 tmp = mpc8xxx_spi_read_reg(espi_mode);
123 mpc8xxx_spi_write_reg(espi_mode, tmp & ~SPMODE_ENABLE);
124 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
125 mpc8xxx_spi_write_reg(espi_mode, tmp);
126
127 local_irq_restore(flags);
128}
129
130static u32 fsl_espi_tx_buf_lsb(struct mpc8xxx_spi *mpc8xxx_spi)
131{
132 u32 data;
133 u16 data_h;
134 u16 data_l;
135 const u32 *tx = mpc8xxx_spi->tx;
136
137 if (!tx)
138 return 0;
139
140 data = *tx++ << mpc8xxx_spi->tx_shift;
141 data_l = data & 0xffff;
142 data_h = (data >> 16) & 0xffff;
143 swab16s(&data_l);
144 swab16s(&data_h);
145 data = data_h | data_l;
146
147 mpc8xxx_spi->tx = tx;
148 return data;
149}
150
Heiner Kallweitea616ee2016-08-25 06:44:42 +0200151static void fsl_espi_setup_transfer(struct spi_device *spi,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800152 struct spi_transfer *t)
153{
154 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
155 int bits_per_word = 0;
156 u8 pm;
157 u32 hz = 0;
158 struct spi_mpc8xxx_cs *cs = spi->controller_state;
159
160 if (t) {
161 bits_per_word = t->bits_per_word;
162 hz = t->speed_hz;
163 }
164
165 /* spi_transfer level calls that work per-word */
166 if (!bits_per_word)
167 bits_per_word = spi->bits_per_word;
168
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800169 if (!hz)
170 hz = spi->max_speed_hz;
171
172 cs->rx_shift = 0;
173 cs->tx_shift = 0;
174 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
175 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
176 if (bits_per_word <= 8) {
177 cs->rx_shift = 8 - bits_per_word;
Stephen Warren51faed62013-05-30 09:59:41 -0600178 } else {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800179 cs->rx_shift = 16 - bits_per_word;
180 if (spi->mode & SPI_LSB_FIRST)
181 cs->get_tx = fsl_espi_tx_buf_lsb;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800182 }
183
184 mpc8xxx_spi->rx_shift = cs->rx_shift;
185 mpc8xxx_spi->tx_shift = cs->tx_shift;
186 mpc8xxx_spi->get_rx = cs->get_rx;
187 mpc8xxx_spi->get_tx = cs->get_tx;
188
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800189 /* mask out bits we are going to set */
190 cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
191
Heiner Kallweita755af52016-09-04 09:56:57 +0200192 cs->hw_mode |= CSMODE_LEN(bits_per_word - 1);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800193
194 if ((mpc8xxx_spi->spibrg / hz) > 64) {
195 cs->hw_mode |= CSMODE_DIV16;
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100196 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 16 * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800197
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100198 WARN_ONCE(pm > 33, "%s: Requested speed is too low: %d Hz. "
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800199 "Will use %d Hz instead.\n", dev_name(&spi->dev),
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100200 hz, mpc8xxx_spi->spibrg / (4 * 16 * (32 + 1)));
201 if (pm > 33)
202 pm = 33;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800203 } else {
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100204 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800205 }
206 if (pm)
207 pm--;
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100208 if (pm < 2)
209 pm = 2;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800210
211 cs->hw_mode |= CSMODE_PM(pm);
212
213 fsl_espi_change_mode(spi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800214}
215
Heiner Kallweitbbb55f62016-08-25 06:44:58 +0200216static void fsl_espi_cpu_bufs(struct mpc8xxx_spi *mspi, struct spi_transfer *t,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800217 unsigned int len)
218{
219 u32 word;
220 struct fsl_espi_reg *reg_base = mspi->reg_base;
221
222 mspi->count = len;
223
224 /* enable rx ints */
225 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
226
227 /* transmit word */
228 word = mspi->get_tx(mspi);
229 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800230}
231
232static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
233{
234 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
235 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
236 unsigned int len = t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800237 int ret;
238
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800239 mpc8xxx_spi->len = t->len;
240 len = roundup(len, 4) / 4;
241
242 mpc8xxx_spi->tx = t->tx_buf;
243 mpc8xxx_spi->rx = t->rx_buf;
244
Wolfram Sang16735d02013-11-14 14:32:02 -0800245 reinit_completion(&mpc8xxx_spi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800246
247 /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +0800248 if (t->len > SPCOM_TRANLEN_MAX) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800249 dev_err(mpc8xxx_spi->dev, "Transaction length (%d)"
250 " beyond the SPCOM[TRANLEN] field\n", t->len);
251 return -EINVAL;
252 }
253 mpc8xxx_spi_write_reg(&reg_base->command,
254 (SPCOM_CS(spi->chip_select) | SPCOM_TRANLEN(t->len - 1)));
255
Heiner Kallweitbbb55f62016-08-25 06:44:58 +0200256 fsl_espi_cpu_bufs(mpc8xxx_spi, t, len);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800257
Nobuteru Hayashiaa70e562016-03-18 11:35:21 +0000258 /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
259 ret = wait_for_completion_timeout(&mpc8xxx_spi->done, 2 * HZ);
260 if (ret == 0)
261 dev_err(mpc8xxx_spi->dev,
262 "Transaction hanging up (left %d bytes)\n",
263 mpc8xxx_spi->count);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800264
265 /* disable rx ints */
266 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
267
268 return mpc8xxx_spi->count;
269}
270
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200271static int fsl_espi_do_trans(struct spi_message *m,
272 struct fsl_espi_transfer *tr)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800273{
274 struct spi_device *spi = m->spi;
275 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
276 struct fsl_espi_transfer *espi_trans = tr;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800277 struct spi_transfer *t, *first, trans;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200278 int ret = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800279
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800280 memset(&trans, 0, sizeof(trans));
281
282 first = list_first_entry(&m->transfers, struct spi_transfer,
283 transfer_list);
284 list_for_each_entry(t, &m->transfers, transfer_list) {
285 if ((first->bits_per_word != t->bits_per_word) ||
286 (first->speed_hz != t->speed_hz)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300287 dev_err(mspi->dev,
288 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200289 return -EINVAL;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800290 }
291
292 trans.speed_hz = t->speed_hz;
293 trans.bits_per_word = t->bits_per_word;
294 trans.delay_usecs = max(first->delay_usecs, t->delay_usecs);
295 }
296
297 trans.len = espi_trans->len;
298 trans.tx_buf = espi_trans->tx_buf;
299 trans.rx_buf = espi_trans->rx_buf;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800300
Heiner Kallweit71581a12016-09-04 09:57:18 +0200301 fsl_espi_setup_transfer(spi, &trans);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800302
Heiner Kallweitdbd4fef2016-08-25 06:45:55 +0200303 if (trans.len)
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200304 ret = fsl_espi_bufs(spi, &trans);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800305
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200306 if (ret)
307 ret = -EMSGSIZE;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800308
Heiner Kallweitdbd4fef2016-08-25 06:45:55 +0200309 if (trans.delay_usecs)
310 udelay(trans.delay_usecs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800311
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800312 fsl_espi_setup_transfer(spi, NULL);
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200313
314 return ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800315}
316
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200317static int fsl_espi_cmd_trans(struct spi_message *m,
318 struct fsl_espi_transfer *trans, u8 *rx_buff)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800319{
Heiner Kallweit14238772016-09-07 22:50:22 +0200320 struct mpc8xxx_spi *mspi = spi_master_get_devdata(m->spi->master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800321 struct fsl_espi_transfer *espi_trans = trans;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200322 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800323
Heiner Kallweit7c159aa2016-09-07 22:50:53 +0200324 fsl_espi_copy_to_buf(m, mspi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800325
Heiner Kallweit14238772016-09-07 22:50:22 +0200326 espi_trans->tx_buf = mspi->local_buf;
327 espi_trans->rx_buf = mspi->local_buf;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200328 ret = fsl_espi_do_trans(m, espi_trans);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800329
330 espi_trans->actual_length = espi_trans->len;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200331
332 return ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800333}
334
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200335static int fsl_espi_rw_trans(struct spi_message *m,
336 struct fsl_espi_transfer *trans, u8 *rx_buff)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800337{
Heiner Kallweit14238772016-09-07 22:50:22 +0200338 struct mpc8xxx_spi *mspi = spi_master_get_devdata(m->spi->master);
Heiner Kallweit7c159aa2016-09-07 22:50:53 +0200339 unsigned int tx_only;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200340 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800341
Heiner Kallweit7c159aa2016-09-07 22:50:53 +0200342 tx_only = fsl_espi_copy_to_buf(m, mspi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800343
Heiner Kallweit14238772016-09-07 22:50:22 +0200344 trans->tx_buf = mspi->local_buf;
345 trans->rx_buf = mspi->local_buf;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200346 ret = fsl_espi_do_trans(m, trans);
Jonatas Rech20000582015-04-15 12:23:18 -0300347
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200348 if (!ret) {
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200349 /* If there is at least one RX byte then copy it to rx_buff */
350 if (trans->len > tx_only)
351 memcpy(rx_buff, trans->rx_buf + tx_only,
352 trans->len - tx_only);
353 trans->actual_length += trans->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800354 }
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200355
356 return ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800357}
358
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100359static int fsl_espi_do_one_msg(struct spi_master *master,
360 struct spi_message *m)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800361{
362 struct spi_transfer *t;
363 u8 *rx_buf = NULL;
Jonatas Rech20000582015-04-15 12:23:18 -0300364 unsigned int xfer_len = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800365 struct fsl_espi_transfer espi_trans;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200366 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800367
368 list_for_each_entry(t, &m->transfers, transfer_list) {
Heiner Kallweitdaae0202016-09-04 09:53:01 +0200369 if (t->rx_buf)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800370 rx_buf = t->rx_buf;
Jonatas Rech20000582015-04-15 12:23:18 -0300371 if ((t->tx_buf) || (t->rx_buf))
372 xfer_len += t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800373 }
374
Jonatas Rech20000582015-04-15 12:23:18 -0300375 espi_trans.len = xfer_len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800376 espi_trans.actual_length = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800377
378 if (!rx_buf)
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200379 ret = fsl_espi_cmd_trans(m, &espi_trans, NULL);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800380 else
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200381 ret = fsl_espi_rw_trans(m, &espi_trans, rx_buf);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800382
383 m->actual_length = espi_trans.actual_length;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200384 m->status = ret;
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100385 spi_finalize_current_message(master);
386 return 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800387}
388
389static int fsl_espi_setup(struct spi_device *spi)
390{
391 struct mpc8xxx_spi *mpc8xxx_spi;
392 struct fsl_espi_reg *reg_base;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800393 u32 hw_mode;
394 u32 loop_mode;
Axel Lind9f26742014-08-31 12:44:09 +0800395 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800396
397 if (!spi->max_speed_hz)
398 return -EINVAL;
399
400 if (!cs) {
Axel Lind9f26742014-08-31 12:44:09 +0800401 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800402 if (!cs)
403 return -ENOMEM;
Axel Lind9f26742014-08-31 12:44:09 +0800404 spi_set_ctldata(spi, cs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800405 }
406
407 mpc8xxx_spi = spi_master_get_devdata(spi->master);
408 reg_base = mpc8xxx_spi->reg_base;
409
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200410 pm_runtime_get_sync(mpc8xxx_spi->dev);
411
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300412 hw_mode = cs->hw_mode; /* Save original settings */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800413 cs->hw_mode = mpc8xxx_spi_read_reg(
414 &reg_base->csmode[spi->chip_select]);
415 /* mask out bits we are going to set */
416 cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
417 | CSMODE_REV);
418
419 if (spi->mode & SPI_CPHA)
420 cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
421 if (spi->mode & SPI_CPOL)
422 cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
423 if (!(spi->mode & SPI_LSB_FIRST))
424 cs->hw_mode |= CSMODE_REV;
425
426 /* Handle the loop mode */
427 loop_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
428 loop_mode &= ~SPMODE_LOOP;
429 if (spi->mode & SPI_LOOP)
430 loop_mode |= SPMODE_LOOP;
431 mpc8xxx_spi_write_reg(&reg_base->mode, loop_mode);
432
Heiner Kallweitea616ee2016-08-25 06:44:42 +0200433 fsl_espi_setup_transfer(spi, NULL);
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200434
435 pm_runtime_mark_last_busy(mpc8xxx_spi->dev);
436 pm_runtime_put_autosuspend(mpc8xxx_spi->dev);
437
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800438 return 0;
439}
440
Axel Lind9f26742014-08-31 12:44:09 +0800441static void fsl_espi_cleanup(struct spi_device *spi)
442{
443 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
444
445 kfree(cs);
446 spi_set_ctldata(spi, NULL);
447}
448
Heiner Kallweit10ed1e62016-08-25 06:45:16 +0200449static void fsl_espi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800450{
451 struct fsl_espi_reg *reg_base = mspi->reg_base;
452
453 /* We need handle RX first */
454 if (events & SPIE_NE) {
Mingkai Hue6289d62010-12-21 09:26:07 +0800455 u32 rx_data, tmp;
456 u8 rx_data_8;
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000457 int rx_nr_bytes = 4;
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000458 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800459
460 /* Spin until RX is done */
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000461 if (SPIE_RXCNT(events) < min(4, mspi->len)) {
462 ret = spin_event_timeout(
463 !(SPIE_RXCNT(events =
464 mpc8xxx_spi_read_reg(&reg_base->event)) <
465 min(4, mspi->len)),
466 10000, 0); /* 10 msec */
467 if (!ret)
468 dev_err(mspi->dev,
469 "tired waiting for SPIE_RXCNT\n");
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800470 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800471
Mingkai Hue6289d62010-12-21 09:26:07 +0800472 if (mspi->len >= 4) {
473 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000474 } else if (mspi->len <= 0) {
475 dev_err(mspi->dev,
476 "unexpected RX(SPIE_NE) interrupt occurred,\n"
477 "(local rxlen %d bytes, reg rxlen %d bytes)\n",
478 min(4, mspi->len), SPIE_RXCNT(events));
479 rx_nr_bytes = 0;
Mingkai Hue6289d62010-12-21 09:26:07 +0800480 } else {
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000481 rx_nr_bytes = mspi->len;
Mingkai Hue6289d62010-12-21 09:26:07 +0800482 tmp = mspi->len;
483 rx_data = 0;
484 while (tmp--) {
485 rx_data_8 = in_8((u8 *)&reg_base->receive);
486 rx_data |= (rx_data_8 << (tmp * 8));
487 }
488
489 rx_data <<= (4 - mspi->len) * 8;
490 }
491
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000492 mspi->len -= rx_nr_bytes;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800493
494 if (mspi->rx)
495 mspi->get_rx(rx_data, mspi);
496 }
497
498 if (!(events & SPIE_NF)) {
499 int ret;
500
501 /* spin until TX is done */
502 ret = spin_event_timeout(((events = mpc8xxx_spi_read_reg(
Jane Wan7a0a1752015-05-01 16:37:42 -0700503 &reg_base->event)) & SPIE_NF), 1000, 0);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800504 if (!ret) {
505 dev_err(mspi->dev, "tired waiting for SPIE_NF\n");
Jane Wan7a0a1752015-05-01 16:37:42 -0700506
507 /* Clear the SPIE bits */
508 mpc8xxx_spi_write_reg(&reg_base->event, events);
509 complete(&mspi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800510 return;
511 }
512 }
513
514 /* Clear the events */
515 mpc8xxx_spi_write_reg(&reg_base->event, events);
516
517 mspi->count -= 1;
518 if (mspi->count) {
519 u32 word = mspi->get_tx(mspi);
520
521 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
522 } else {
523 complete(&mspi->done);
524 }
525}
526
527static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
528{
529 struct mpc8xxx_spi *mspi = context_data;
530 struct fsl_espi_reg *reg_base = mspi->reg_base;
531 irqreturn_t ret = IRQ_NONE;
532 u32 events;
533
534 /* Get interrupt events(tx/rx) */
535 events = mpc8xxx_spi_read_reg(&reg_base->event);
536 if (events)
537 ret = IRQ_HANDLED;
538
539 dev_vdbg(mspi->dev, "%s: events %x\n", __func__, events);
540
541 fsl_espi_cpu_irq(mspi, events);
542
543 return ret;
544}
545
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200546#ifdef CONFIG_PM
547static int fsl_espi_runtime_suspend(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100548{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200549 struct spi_master *master = dev_get_drvdata(dev);
550 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
551 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100552 u32 regval;
553
Heiner Kallweit75506d02014-12-03 07:56:19 +0100554 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
555 regval &= ~SPMODE_ENABLE;
556 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
557
558 return 0;
559}
560
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200561static int fsl_espi_runtime_resume(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100562{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200563 struct spi_master *master = dev_get_drvdata(dev);
564 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
565 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100566 u32 regval;
567
Heiner Kallweit75506d02014-12-03 07:56:19 +0100568 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
569 regval |= SPMODE_ENABLE;
570 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
571
572 return 0;
573}
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200574#endif
Heiner Kallweit75506d02014-12-03 07:56:19 +0100575
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200576static size_t fsl_espi_max_message_size(struct spi_device *spi)
Michal Suchanekb541eef2015-12-02 10:38:21 +0000577{
578 return SPCOM_TRANLEN_MAX;
579}
580
Grant Likelyfd4a3192012-12-07 16:57:14 +0000581static struct spi_master * fsl_espi_probe(struct device *dev,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800582 struct resource *mem, unsigned int irq)
583{
Jingoo Han8074cf02013-07-30 16:58:59 +0900584 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800585 struct spi_master *master;
586 struct mpc8xxx_spi *mpc8xxx_spi;
587 struct fsl_espi_reg *reg_base;
Jane Wand0fb47a52014-04-16 13:09:39 -0700588 struct device_node *nc;
589 const __be32 *prop;
590 u32 regval, csmode;
591 int i, len, ret = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800592
593 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
594 if (!master) {
595 ret = -ENOMEM;
596 goto err;
597 }
598
599 dev_set_drvdata(dev, master);
600
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100601 mpc8xxx_spi_probe(dev, mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800602
Stephen Warren24778be2013-05-21 20:36:35 -0600603 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800604 master->setup = fsl_espi_setup;
Axel Lind9f26742014-08-31 12:44:09 +0800605 master->cleanup = fsl_espi_cleanup;
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100606 master->transfer_one_message = fsl_espi_do_one_msg;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200607 master->auto_runtime_pm = true;
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200608 master->max_message_size = fsl_espi_max_message_size;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800609
610 mpc8xxx_spi = spi_master_get_devdata(master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800611
Heiner Kallweit14238772016-09-07 22:50:22 +0200612 mpc8xxx_spi->local_buf =
613 devm_kmalloc(dev, SPCOM_TRANLEN_MAX, GFP_KERNEL);
614 if (!mpc8xxx_spi->local_buf) {
615 ret = -ENOMEM;
616 goto err_probe;
617 }
618
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200619 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
Axel Lin37c5db72015-08-30 18:35:51 +0800620 if (IS_ERR(mpc8xxx_spi->reg_base)) {
621 ret = PTR_ERR(mpc8xxx_spi->reg_base);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800622 goto err_probe;
623 }
624
625 reg_base = mpc8xxx_spi->reg_base;
626
627 /* Register for SPI Interrupt */
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200628 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_espi_irq,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800629 0, "fsl_espi", mpc8xxx_spi);
630 if (ret)
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200631 goto err_probe;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800632
633 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
634 mpc8xxx_spi->rx_shift = 16;
635 mpc8xxx_spi->tx_shift = 24;
636 }
637
638 /* SPI controller initializations */
639 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
640 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
641 mpc8xxx_spi_write_reg(&reg_base->command, 0);
642 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
643
644 /* Init eSPI CS mode register */
Jane Wand0fb47a52014-04-16 13:09:39 -0700645 for_each_available_child_of_node(master->dev.of_node, nc) {
646 /* get chip select */
647 prop = of_get_property(nc, "reg", &len);
648 if (!prop || len < sizeof(*prop))
649 continue;
650 i = be32_to_cpup(prop);
651 if (i < 0 || i >= pdata->max_chipselect)
652 continue;
653
654 csmode = CSMODE_INIT_VAL;
655 /* check if CSBEF is set in device tree */
656 prop = of_get_property(nc, "fsl,csbef", &len);
657 if (prop && len >= sizeof(*prop)) {
658 csmode &= ~(CSMODE_BEF(0xf));
659 csmode |= CSMODE_BEF(be32_to_cpup(prop));
660 }
661 /* check if CSAFT is set in device tree */
662 prop = of_get_property(nc, "fsl,csaft", &len);
663 if (prop && len >= sizeof(*prop)) {
664 csmode &= ~(CSMODE_AFT(0xf));
665 csmode |= CSMODE_AFT(be32_to_cpup(prop));
666 }
667 mpc8xxx_spi_write_reg(&reg_base->csmode[i], csmode);
668
669 dev_info(dev, "cs=%d, init_csmode=0x%x\n", i, csmode);
670 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800671
672 /* Enable SPI interface */
673 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
674
675 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
676
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200677 pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
678 pm_runtime_use_autosuspend(dev);
679 pm_runtime_set_active(dev);
680 pm_runtime_enable(dev);
681 pm_runtime_get_sync(dev);
682
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200683 ret = devm_spi_register_master(dev, master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800684 if (ret < 0)
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200685 goto err_pm;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800686
687 dev_info(dev, "at 0x%p (irq = %d)\n", reg_base, mpc8xxx_spi->irq);
688
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200689 pm_runtime_mark_last_busy(dev);
690 pm_runtime_put_autosuspend(dev);
691
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800692 return master;
693
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200694err_pm:
695 pm_runtime_put_noidle(dev);
696 pm_runtime_disable(dev);
697 pm_runtime_set_suspended(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800698err_probe:
699 spi_master_put(master);
700err:
701 return ERR_PTR(ret);
702}
703
704static int of_fsl_espi_get_chipselects(struct device *dev)
705{
706 struct device_node *np = dev->of_node;
Jingoo Han8074cf02013-07-30 16:58:59 +0900707 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800708 const u32 *prop;
709 int len;
710
711 prop = of_get_property(np, "fsl,espi-num-chipselects", &len);
712 if (!prop || len < sizeof(*prop)) {
713 dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
714 return -EINVAL;
715 }
716
717 pdata->max_chipselect = *prop;
718 pdata->cs_control = NULL;
719
720 return 0;
721}
722
Grant Likelyfd4a3192012-12-07 16:57:14 +0000723static int of_fsl_espi_probe(struct platform_device *ofdev)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800724{
725 struct device *dev = &ofdev->dev;
726 struct device_node *np = ofdev->dev.of_node;
727 struct spi_master *master;
728 struct resource mem;
Thierry Redingf7578492013-09-18 15:24:44 +0200729 unsigned int irq;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800730 int ret = -ENOMEM;
731
Grant Likely18d306d2011-02-22 21:02:43 -0700732 ret = of_mpc8xxx_spi_probe(ofdev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800733 if (ret)
734 return ret;
735
736 ret = of_fsl_espi_get_chipselects(dev);
737 if (ret)
738 goto err;
739
740 ret = of_address_to_resource(np, 0, &mem);
741 if (ret)
742 goto err;
743
Thierry Redingf7578492013-09-18 15:24:44 +0200744 irq = irq_of_parse_and_map(np, 0);
Hou Zhiqiang7227cd12013-12-11 13:09:40 +0800745 if (!irq) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800746 ret = -EINVAL;
747 goto err;
748 }
749
Thierry Redingf7578492013-09-18 15:24:44 +0200750 master = fsl_espi_probe(dev, &mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800751 if (IS_ERR(master)) {
752 ret = PTR_ERR(master);
753 goto err;
754 }
755
756 return 0;
757
758err:
759 return ret;
760}
761
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200762static int of_fsl_espi_remove(struct platform_device *dev)
763{
764 pm_runtime_disable(&dev->dev);
765
766 return 0;
767}
768
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800769#ifdef CONFIG_PM_SLEEP
770static int of_fsl_espi_suspend(struct device *dev)
771{
772 struct spi_master *master = dev_get_drvdata(dev);
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800773 int ret;
774
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800775 ret = spi_master_suspend(master);
776 if (ret) {
777 dev_warn(dev, "cannot suspend master\n");
778 return ret;
779 }
780
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200781 ret = pm_runtime_force_suspend(dev);
782 if (ret < 0)
783 return ret;
784
785 return 0;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800786}
787
788static int of_fsl_espi_resume(struct device *dev)
789{
790 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
791 struct spi_master *master = dev_get_drvdata(dev);
792 struct mpc8xxx_spi *mpc8xxx_spi;
793 struct fsl_espi_reg *reg_base;
794 u32 regval;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200795 int i, ret;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800796
797 mpc8xxx_spi = spi_master_get_devdata(master);
798 reg_base = mpc8xxx_spi->reg_base;
799
800 /* SPI controller initializations */
801 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
802 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
803 mpc8xxx_spi_write_reg(&reg_base->command, 0);
804 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
805
806 /* Init eSPI CS mode register */
807 for (i = 0; i < pdata->max_chipselect; i++)
808 mpc8xxx_spi_write_reg(&reg_base->csmode[i], CSMODE_INIT_VAL);
809
810 /* Enable SPI interface */
811 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
812
813 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
814
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200815 ret = pm_runtime_force_resume(dev);
816 if (ret < 0)
817 return ret;
818
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800819 return spi_master_resume(master);
820}
821#endif /* CONFIG_PM_SLEEP */
822
823static const struct dev_pm_ops espi_pm = {
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200824 SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
825 fsl_espi_runtime_resume, NULL)
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800826 SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
827};
828
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800829static const struct of_device_id of_fsl_espi_match[] = {
830 { .compatible = "fsl,mpc8536-espi" },
831 {}
832};
833MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
834
Grant Likely18d306d2011-02-22 21:02:43 -0700835static struct platform_driver fsl_espi_driver = {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800836 .driver = {
837 .name = "fsl_espi",
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800838 .of_match_table = of_fsl_espi_match,
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800839 .pm = &espi_pm,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800840 },
841 .probe = of_fsl_espi_probe,
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200842 .remove = of_fsl_espi_remove,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800843};
Grant Likely940ab882011-10-05 11:29:49 -0600844module_platform_driver(fsl_espi_driver);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800845
846MODULE_AUTHOR("Mingkai Hu");
847MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
848MODULE_LICENSE("GPL");