blob: b4180c7bffc444c5caead0609b5e60069dec0abf [file] [log] [blame]
Yusuke Godafdc50a92010-05-26 14:41:59 -07001/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +010019/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010045#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000046#include <linux/clk.h>
47#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000048#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070049#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000050#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070051#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000053#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070054#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070056#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020057#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020058#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010059#include <linux/mutex.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000060#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000061#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010062#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000063#include <linux/pm_runtime.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000064#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040065#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070066
67#define DRIVER_NAME "sh_mmcif"
68#define DRIVER_VERSION "2010-04-28"
69
Yusuke Godafdc50a92010-05-26 14:41:59 -070070/* CE_CMD_SET */
71#define CMD_MASK 0x3f000000
72#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
73#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
74#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
75#define CMD_SET_RBSY (1 << 21) /* R1b */
76#define CMD_SET_CCSEN (1 << 20)
77#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
78#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
79#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
80#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
81#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
82#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
83#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
84#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
85#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
86#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
87#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
88#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
89#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
90#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
91#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010092#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070093#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
94#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
95#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
96
97/* CE_CMD_CTRL */
98#define CMD_CTRL_BREAK (1 << 0)
99
100/* CE_BLOCK_SET */
101#define BLOCK_SIZE_MASK 0x0000ffff
102
Yusuke Godafdc50a92010-05-26 14:41:59 -0700103/* CE_INT */
104#define INT_CCSDE (1 << 29)
105#define INT_CMD12DRE (1 << 26)
106#define INT_CMD12RBE (1 << 25)
107#define INT_CMD12CRE (1 << 24)
108#define INT_DTRANE (1 << 23)
109#define INT_BUFRE (1 << 22)
110#define INT_BUFWEN (1 << 21)
111#define INT_BUFREN (1 << 20)
112#define INT_CCSRCV (1 << 19)
113#define INT_RBSYE (1 << 17)
114#define INT_CRSPE (1 << 16)
115#define INT_CMDVIO (1 << 15)
116#define INT_BUFVIO (1 << 14)
117#define INT_WDATERR (1 << 11)
118#define INT_RDATERR (1 << 10)
119#define INT_RIDXERR (1 << 9)
120#define INT_RSPERR (1 << 8)
121#define INT_CCSTO (1 << 5)
122#define INT_CRCSTO (1 << 4)
123#define INT_WDATTO (1 << 3)
124#define INT_RDATTO (1 << 2)
125#define INT_RBSYTO (1 << 1)
126#define INT_RSPTO (1 << 0)
127#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
128 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
129 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
130 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
131
132/* CE_INT_MASK */
133#define MASK_ALL 0x00000000
134#define MASK_MCCSDE (1 << 29)
135#define MASK_MCMD12DRE (1 << 26)
136#define MASK_MCMD12RBE (1 << 25)
137#define MASK_MCMD12CRE (1 << 24)
138#define MASK_MDTRANE (1 << 23)
139#define MASK_MBUFRE (1 << 22)
140#define MASK_MBUFWEN (1 << 21)
141#define MASK_MBUFREN (1 << 20)
142#define MASK_MCCSRCV (1 << 19)
143#define MASK_MRBSYE (1 << 17)
144#define MASK_MCRSPE (1 << 16)
145#define MASK_MCMDVIO (1 << 15)
146#define MASK_MBUFVIO (1 << 14)
147#define MASK_MWDATERR (1 << 11)
148#define MASK_MRDATERR (1 << 10)
149#define MASK_MRIDXERR (1 << 9)
150#define MASK_MRSPERR (1 << 8)
151#define MASK_MCCSTO (1 << 5)
152#define MASK_MCRCSTO (1 << 4)
153#define MASK_MWDATTO (1 << 3)
154#define MASK_MRDATTO (1 << 2)
155#define MASK_MRBSYTO (1 << 1)
156#define MASK_MRSPTO (1 << 0)
157
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100158#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
159 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
160 MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO | \
161 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
162
Yusuke Godafdc50a92010-05-26 14:41:59 -0700163/* CE_HOST_STS1 */
164#define STS1_CMDSEQ (1 << 31)
165
166/* CE_HOST_STS2 */
167#define STS2_CRCSTE (1 << 31)
168#define STS2_CRC16E (1 << 30)
169#define STS2_AC12CRCE (1 << 29)
170#define STS2_RSPCRC7E (1 << 28)
171#define STS2_CRCSTEBE (1 << 27)
172#define STS2_RDATEBE (1 << 26)
173#define STS2_AC12REBE (1 << 25)
174#define STS2_RSPEBE (1 << 24)
175#define STS2_AC12IDXE (1 << 23)
176#define STS2_RSPIDXE (1 << 22)
177#define STS2_CCSTO (1 << 15)
178#define STS2_RDATTO (1 << 14)
179#define STS2_DATBSYTO (1 << 13)
180#define STS2_CRCSTTO (1 << 12)
181#define STS2_AC12BSYTO (1 << 11)
182#define STS2_RSPBSYTO (1 << 10)
183#define STS2_AC12RSPTO (1 << 9)
184#define STS2_RSPTO (1 << 8)
185#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
186 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
187#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
188 STS2_DATBSYTO | STS2_CRCSTTO | \
189 STS2_AC12BSYTO | STS2_RSPBSYTO | \
190 STS2_AC12RSPTO | STS2_RSPTO)
191
Yusuke Godafdc50a92010-05-26 14:41:59 -0700192#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
193#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
194#define CLKDEV_INIT 400000 /* 400 KHz */
195
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000196enum mmcif_state {
197 STATE_IDLE,
198 STATE_REQUEST,
199 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100200 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000201};
202
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100203enum mmcif_wait_for {
204 MMCIF_WAIT_FOR_REQUEST,
205 MMCIF_WAIT_FOR_CMD,
206 MMCIF_WAIT_FOR_MREAD,
207 MMCIF_WAIT_FOR_MWRITE,
208 MMCIF_WAIT_FOR_READ,
209 MMCIF_WAIT_FOR_WRITE,
210 MMCIF_WAIT_FOR_READ_END,
211 MMCIF_WAIT_FOR_WRITE_END,
212 MMCIF_WAIT_FOR_STOP,
213};
214
Yusuke Godafdc50a92010-05-26 14:41:59 -0700215struct sh_mmcif_host {
216 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100217 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700218 struct platform_device *pd;
219 struct clk *hclk;
220 unsigned int clk;
221 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100222 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000223 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100224 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700225 long timeout;
226 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100227 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100228 spinlock_t lock; /* protect sh_mmcif_host::state */
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000229 enum mmcif_state state;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100230 enum mmcif_wait_for wait_for;
231 struct delayed_work timeout_work;
232 size_t blocksize;
233 int sg_idx;
234 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000235 bool power;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200236 bool card_present;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100237 struct mutex thread_lock;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700238
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000239 /* DMA support */
240 struct dma_chan *chan_rx;
241 struct dma_chan *chan_tx;
242 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100243 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000244};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700245
246static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
247 unsigned int reg, u32 val)
248{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000249 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700250}
251
252static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
253 unsigned int reg, u32 val)
254{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000255 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700256}
257
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000258static void mmcif_dma_complete(void *arg)
259{
260 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100261 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500262
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000263 dev_dbg(&host->pd->dev, "Command completed\n");
264
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100265 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000266 dev_name(&host->pd->dev)))
267 return;
268
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000269 complete(&host->dma_complete);
270}
271
272static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
273{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500274 struct mmc_data *data = host->mrq->data;
275 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000276 struct dma_async_tx_descriptor *desc = NULL;
277 struct dma_chan *chan = host->chan_rx;
278 dma_cookie_t cookie = -EINVAL;
279 int ret;
280
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500281 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100282 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000283 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100284 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500285 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530286 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000287 }
288
289 if (desc) {
290 desc->callback = mmcif_dma_complete;
291 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100292 cookie = dmaengine_submit(desc);
293 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
294 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000295 }
296 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500297 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000298
299 if (!desc) {
300 /* DMA failed, fall back to PIO */
301 if (ret >= 0)
302 ret = -EIO;
303 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100304 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000305 dma_release_channel(chan);
306 /* Free the Tx channel too */
307 chan = host->chan_tx;
308 if (chan) {
309 host->chan_tx = NULL;
310 dma_release_channel(chan);
311 }
312 dev_warn(&host->pd->dev,
313 "DMA failed: %d, falling back to PIO\n", ret);
314 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
315 }
316
317 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500318 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000319}
320
321static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
322{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500323 struct mmc_data *data = host->mrq->data;
324 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000325 struct dma_async_tx_descriptor *desc = NULL;
326 struct dma_chan *chan = host->chan_tx;
327 dma_cookie_t cookie = -EINVAL;
328 int ret;
329
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500330 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100331 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000332 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100333 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500334 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530335 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000336 }
337
338 if (desc) {
339 desc->callback = mmcif_dma_complete;
340 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100341 cookie = dmaengine_submit(desc);
342 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
343 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000344 }
345 dev_dbg(&host->pd->dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500346 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000347
348 if (!desc) {
349 /* DMA failed, fall back to PIO */
350 if (ret >= 0)
351 ret = -EIO;
352 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100353 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000354 dma_release_channel(chan);
355 /* Free the Rx channel too */
356 chan = host->chan_rx;
357 if (chan) {
358 host->chan_rx = NULL;
359 dma_release_channel(chan);
360 }
361 dev_warn(&host->pd->dev,
362 "DMA failed: %d, falling back to PIO\n", ret);
363 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
364 }
365
366 dev_dbg(&host->pd->dev, "%s(): desc %p, cookie %d\n", __func__,
367 desc, cookie);
368}
369
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000370static void sh_mmcif_request_dma(struct sh_mmcif_host *host,
371 struct sh_mmcif_plat_data *pdata)
372{
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200373 struct resource *res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
374 struct dma_slave_config cfg;
375 dma_cap_mask_t mask;
376 int ret;
377
Linus Walleijf38f94c2011-02-10 16:09:50 +0100378 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000379
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200380 if (!pdata)
381 return;
382
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200383 if (pdata->slave_id_tx <= 0 || pdata->slave_id_rx <= 0)
384 return;
385
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000386 /* We can only either use DMA for both Tx and Rx or not use it at all */
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200387 dma_cap_zero(mask);
388 dma_cap_set(DMA_SLAVE, mask);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000389
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200390 host->chan_tx = dma_request_channel(mask, shdma_chan_filter,
391 (void *)pdata->slave_id_tx);
392 dev_dbg(&host->pd->dev, "%s: TX: got channel %p\n", __func__,
393 host->chan_tx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000394
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200395 if (!host->chan_tx)
396 return;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000397
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200398 cfg.slave_id = pdata->slave_id_tx;
399 cfg.direction = DMA_MEM_TO_DEV;
400 cfg.dst_addr = res->start + MMCIF_CE_DATA;
401 cfg.src_addr = 0;
402 ret = dmaengine_slave_config(host->chan_tx, &cfg);
403 if (ret < 0)
404 goto ecfgtx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000405
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200406 host->chan_rx = dma_request_channel(mask, shdma_chan_filter,
407 (void *)pdata->slave_id_rx);
408 dev_dbg(&host->pd->dev, "%s: RX: got channel %p\n", __func__,
409 host->chan_rx);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000410
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200411 if (!host->chan_rx)
412 goto erqrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000413
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200414 cfg.slave_id = pdata->slave_id_rx;
415 cfg.direction = DMA_DEV_TO_MEM;
416 cfg.dst_addr = 0;
417 cfg.src_addr = res->start + MMCIF_CE_DATA;
418 ret = dmaengine_slave_config(host->chan_rx, &cfg);
419 if (ret < 0)
420 goto ecfgrx;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000421
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200422 return;
423
424ecfgrx:
425 dma_release_channel(host->chan_rx);
426 host->chan_rx = NULL;
427erqrx:
428ecfgtx:
429 dma_release_channel(host->chan_tx);
430 host->chan_tx = NULL;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000431}
432
433static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
434{
435 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
436 /* Descriptors are freed automatically */
437 if (host->chan_tx) {
438 struct dma_chan *chan = host->chan_tx;
439 host->chan_tx = NULL;
440 dma_release_channel(chan);
441 }
442 if (host->chan_rx) {
443 struct dma_chan *chan = host->chan_rx;
444 host->chan_rx = NULL;
445 dma_release_channel(chan);
446 }
447
Linus Walleijf38f94c2011-02-10 16:09:50 +0100448 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000449}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700450
451static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
452{
453 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200454 bool sup_pclk = p ? p->sup_pclk : false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700455
456 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
457 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
458
459 if (!clk)
460 return;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200461 if (sup_pclk && clk == host->clk)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700462 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_SUP_PCLK);
463 else
464 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR &
Simon Hormanf9388252012-03-28 18:01:09 +0900465 ((fls(DIV_ROUND_UP(host->clk,
466 clk) - 1) - 1) << 16));
Yusuke Godafdc50a92010-05-26 14:41:59 -0700467
468 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
469}
470
471static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
472{
473 u32 tmp;
474
Magnus Damm487d9fc2010-05-18 14:42:51 +0000475 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700476
Magnus Damm487d9fc2010-05-18 14:42:51 +0000477 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
478 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700479 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
480 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29);
481 /* byte swap on */
482 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
483}
484
485static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
486{
487 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100488 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700489
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000490 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700491
Magnus Damm487d9fc2010-05-18 14:42:51 +0000492 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
493 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000494 dev_dbg(&host->pd->dev, "ERR HOST_STS1 = %08x\n", state1);
495 dev_dbg(&host->pd->dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700496
497 if (state1 & STS1_CMDSEQ) {
498 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
499 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100500 for (timeout = 10000000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000501 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100502 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700503 break;
504 mdelay(1);
505 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100506 if (!timeout) {
507 dev_err(&host->pd->dev,
508 "Forced end of command sequence timeout err\n");
509 return -EIO;
510 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700511 sh_mmcif_sync_reset(host);
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000512 dev_dbg(&host->pd->dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700513 return -EIO;
514 }
515
516 if (state2 & STS2_CRC_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100517 dev_err(&host->pd->dev, " CRC error: state %u, wait %u\n",
518 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700519 ret = -EIO;
520 } else if (state2 & STS2_TIMEOUT_ERR) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100521 dev_err(&host->pd->dev, " Timeout: state %u, wait %u\n",
522 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700523 ret = -ETIMEDOUT;
524 } else {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100525 dev_dbg(&host->pd->dev, " End/Index error: state %u, wait %u\n",
526 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700527 ret = -EIO;
528 }
529 return ret;
530}
531
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100532static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700533{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100534 struct mmc_data *data = host->mrq->data;
535
536 host->sg_blkidx += host->blocksize;
537
538 /* data->sg->length must be a multiple of host->blocksize? */
539 BUG_ON(host->sg_blkidx > data->sg->length);
540
541 if (host->sg_blkidx == data->sg->length) {
542 host->sg_blkidx = 0;
543 if (++host->sg_idx < data->sg_len)
544 host->pio_ptr = sg_virt(++data->sg);
545 } else {
546 host->pio_ptr = p;
547 }
548
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100549 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100550}
551
552static void sh_mmcif_single_read(struct sh_mmcif_host *host,
553 struct mmc_request *mrq)
554{
555 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
556 BLOCK_SIZE_MASK) + 3;
557
558 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700559
Yusuke Godafdc50a92010-05-26 14:41:59 -0700560 /* buf read enable */
561 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100562}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700563
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100564static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
565{
566 struct mmc_data *data = host->mrq->data;
567 u32 *p = sg_virt(data->sg);
568 int i;
569
570 if (host->sd_error) {
571 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100572 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100573 return false;
574 }
575
576 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000577 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700578
579 /* buffer read end */
580 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100581 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700582
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100583 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700584}
585
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100586static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
587 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700588{
589 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700590
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100591 if (!data->sg_len || !data->sg->length)
592 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700593
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100594 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
595 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700596
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100597 host->wait_for = MMCIF_WAIT_FOR_MREAD;
598 host->sg_idx = 0;
599 host->sg_blkidx = 0;
600 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100601
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100602 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
603}
604
605static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
606{
607 struct mmc_data *data = host->mrq->data;
608 u32 *p = host->pio_ptr;
609 int i;
610
611 if (host->sd_error) {
612 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100613 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100614 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700615 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100616
617 BUG_ON(!data->sg->length);
618
619 for (i = 0; i < host->blocksize / 4; i++)
620 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
621
622 if (!sh_mmcif_next_block(host, p))
623 return false;
624
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100625 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
626
627 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700628}
629
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100630static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700631 struct mmc_request *mrq)
632{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100633 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
634 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700635
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100636 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700637
638 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100639 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
640}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700641
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100642static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
643{
644 struct mmc_data *data = host->mrq->data;
645 u32 *p = sg_virt(data->sg);
646 int i;
647
648 if (host->sd_error) {
649 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100650 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100651 return false;
652 }
653
654 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000655 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700656
657 /* buffer write end */
658 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100659 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700660
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100661 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700662}
663
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100664static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
665 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700666{
667 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700668
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100669 if (!data->sg_len || !data->sg->length)
670 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700671
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100672 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
673 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700674
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100675 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
676 host->sg_idx = 0;
677 host->sg_blkidx = 0;
678 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100679
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100680 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
681}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700682
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100683static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
684{
685 struct mmc_data *data = host->mrq->data;
686 u32 *p = host->pio_ptr;
687 int i;
688
689 if (host->sd_error) {
690 data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +0100691 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100692 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700693 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100694
695 BUG_ON(!data->sg->length);
696
697 for (i = 0; i < host->blocksize / 4; i++)
698 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
699
700 if (!sh_mmcif_next_block(host, p))
701 return false;
702
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100703 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
704
705 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700706}
707
708static void sh_mmcif_get_response(struct sh_mmcif_host *host,
709 struct mmc_command *cmd)
710{
711 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000712 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
713 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
714 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
715 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700716 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000717 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700718}
719
720static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
721 struct mmc_command *cmd)
722{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000723 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700724}
725
726static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500727 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700728{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500729 struct mmc_data *data = mrq->data;
730 struct mmc_command *cmd = mrq->cmd;
731 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700732 u32 tmp = 0;
733
734 /* Response Type check */
735 switch (mmc_resp_type(cmd)) {
736 case MMC_RSP_NONE:
737 tmp |= CMD_SET_RTYP_NO;
738 break;
739 case MMC_RSP_R1:
740 case MMC_RSP_R1B:
741 case MMC_RSP_R3:
742 tmp |= CMD_SET_RTYP_6B;
743 break;
744 case MMC_RSP_R2:
745 tmp |= CMD_SET_RTYP_17B;
746 break;
747 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000748 dev_err(&host->pd->dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700749 break;
750 }
751 switch (opc) {
752 /* RBSY */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100753 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700754 case MMC_SWITCH:
755 case MMC_STOP_TRANSMISSION:
756 case MMC_SET_WRITE_PROT:
757 case MMC_CLR_WRITE_PROT:
758 case MMC_ERASE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700759 tmp |= CMD_SET_RBSY;
760 break;
761 }
762 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500763 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700764 tmp |= CMD_SET_WDAT;
765 switch (host->bus_width) {
766 case MMC_BUS_WIDTH_1:
767 tmp |= CMD_SET_DATW_1;
768 break;
769 case MMC_BUS_WIDTH_4:
770 tmp |= CMD_SET_DATW_4;
771 break;
772 case MMC_BUS_WIDTH_8:
773 tmp |= CMD_SET_DATW_8;
774 break;
775 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000776 dev_err(&host->pd->dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700777 break;
778 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100779 switch (host->timing) {
780 case MMC_TIMING_UHS_DDR50:
781 /*
782 * MMC core will only set this timing, if the host
783 * advertises the MMC_CAP_UHS_DDR50 capability. MMCIF
784 * implementations with this capability, e.g. sh73a0,
785 * will have to set it in their platform data.
786 */
787 tmp |= CMD_SET_DARS;
788 break;
789 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700790 }
791 /* DWEN */
792 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
793 tmp |= CMD_SET_DWEN;
794 /* CMLTE/CMD12EN */
795 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
796 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
797 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500798 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700799 }
800 /* RIDXC[1:0] check bits */
801 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
802 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
803 tmp |= CMD_SET_RIDXC_BITS;
804 /* RCRC7C[1:0] check bits */
805 if (opc == MMC_SEND_OP_COND)
806 tmp |= CMD_SET_CRC7C_BITS;
807 /* RCRC7C[1:0] internal CRC7 */
808 if (opc == MMC_ALL_SEND_CID ||
809 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
810 tmp |= CMD_SET_CRC7C_INTERNAL;
811
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500812 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700813}
814
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000815static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100816 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700817{
Yusuke Godafdc50a92010-05-26 14:41:59 -0700818 switch (opc) {
819 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100820 sh_mmcif_multi_read(host, mrq);
821 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700822 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100823 sh_mmcif_multi_write(host, mrq);
824 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700825 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100826 sh_mmcif_single_write(host, mrq);
827 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700828 case MMC_READ_SINGLE_BLOCK:
829 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100830 sh_mmcif_single_read(host, mrq);
831 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700832 default:
Teppei Kamijoue475b272012-12-12 15:38:18 +0100833 dev_err(&host->pd->dev, "Unsupported CMD%d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100834 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700835 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700836}
837
838static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100839 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700840{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100841 struct mmc_command *cmd = mrq->cmd;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100842 u32 opc = cmd->opcode;
843 u32 mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700844
Yusuke Godafdc50a92010-05-26 14:41:59 -0700845 switch (opc) {
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100846 /* response busy check */
Teppei Kamijoua812ba02012-12-12 15:38:10 +0100847 case MMC_SLEEP_AWAKE:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700848 case MMC_SWITCH:
849 case MMC_STOP_TRANSMISSION:
850 case MMC_SET_WRITE_PROT:
851 case MMC_CLR_WRITE_PROT:
852 case MMC_ERASE:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100853 mask = MASK_START_CMD | MASK_MRBSYE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700854 break;
855 default:
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100856 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700857 break;
858 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700859
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500860 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000861 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
862 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
863 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700864 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500865 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700866
Magnus Damm487d9fc2010-05-18 14:42:51 +0000867 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
868 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700869 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000870 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700871 /* set cmd */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000872 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700873
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100874 host->wait_for = MMCIF_WAIT_FOR_CMD;
875 schedule_delayed_work(&host->timeout_work, host->timeout);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700876}
877
878static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100879 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700880{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500881 switch (mrq->cmd->opcode) {
882 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700883 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500884 break;
885 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700886 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500887 break;
888 default:
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000889 dev_err(&host->pd->dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500890 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700891 return;
892 }
893
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100894 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700895}
896
897static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
898{
899 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000900 unsigned long flags;
901
902 spin_lock_irqsave(&host->lock, flags);
903 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100904 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000905 spin_unlock_irqrestore(&host->lock, flags);
906 mrq->cmd->error = -EAGAIN;
907 mmc_request_done(mmc, mrq);
908 return;
909 }
910
911 host->state = STATE_REQUEST;
912 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700913
914 switch (mrq->cmd->opcode) {
915 /* MMCIF does not support SD/SDIO command */
Laurent Pinchart7541ca92012-06-12 22:56:09 +0200916 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
917 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
918 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
919 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700920 case MMC_APP_CMD:
Teppei Kamijou92ff0c52012-12-12 15:38:05 +0100921 case SD_IO_RW_DIRECT:
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000922 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700923 mrq->cmd->error = -ETIMEDOUT;
924 mmc_request_done(mmc, mrq);
925 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700926 default:
927 break;
928 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700929
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100930 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100931
932 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700933}
934
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200935static int sh_mmcif_clk_update(struct sh_mmcif_host *host)
936{
937 int ret = clk_enable(host->hclk);
938
939 if (!ret) {
940 host->clk = clk_get_rate(host->hclk);
941 host->mmc->f_max = host->clk / 2;
942 host->mmc->f_min = host->clk / 512;
943 }
944
945 return ret;
946}
947
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200948static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
949{
950 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
951 struct mmc_host *mmc = host->mmc;
952
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200953 if (pd && pd->set_pwr)
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200954 pd->set_pwr(host->pd, ios->power_mode != MMC_POWER_OFF);
955 if (!IS_ERR(mmc->supply.vmmc))
956 /* Errors ignored... */
957 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
958 ios->power_mode ? ios->vdd : 0);
959}
960
Yusuke Godafdc50a92010-05-26 14:41:59 -0700961static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
962{
963 struct sh_mmcif_host *host = mmc_priv(mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000964 unsigned long flags;
965
966 spin_lock_irqsave(&host->lock, flags);
967 if (host->state != STATE_IDLE) {
Teppei Kamijoue475b272012-12-12 15:38:18 +0100968 dev_dbg(&host->pd->dev, "%s() rejected, state %u\n", __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000969 spin_unlock_irqrestore(&host->lock, flags);
970 return;
971 }
972
973 host->state = STATE_IOS;
974 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700975
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100976 if (ios->power_mode == MMC_POWER_UP) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200977 if (!host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000978 /* See if we also get DMA */
979 sh_mmcif_request_dma(host, host->pd->dev.platform_data);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200980 host->card_present = true;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000981 }
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200982 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +0100983 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
984 /* clock stop */
985 sh_mmcif_clock_control(host, 0);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000986 if (ios->power_mode == MMC_POWER_OFF) {
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200987 if (host->card_present) {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000988 sh_mmcif_release_dma(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200989 host->card_present = false;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000990 }
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200991 }
992 if (host->power) {
Teppei Kamijouf8a8ced2012-12-12 15:38:06 +0100993 pm_runtime_put_sync(&host->pd->dev);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +0200994 clk_disable(host->hclk);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +0200995 host->power = false;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +0200996 if (ios->power_mode == MMC_POWER_OFF)
997 sh_mmcif_set_power(host, ios);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000998 }
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000999 host->state = STATE_IDLE;
Guennadi Liakhovetskif5e0cec2011-02-25 16:58:38 +01001000 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001001 }
1002
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001003 if (ios->clock) {
1004 if (!host->power) {
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001005 sh_mmcif_clk_update(host);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001006 pm_runtime_get_sync(&host->pd->dev);
1007 host->power = true;
1008 sh_mmcif_sync_reset(host);
1009 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001010 sh_mmcif_clock_control(host, ios->clock);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001011 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001012
Teppei Kamijou555061f2012-12-12 15:38:08 +01001013 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001014 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001015 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001016}
1017
Arnd Hannemann777271d2010-08-24 17:27:01 +02001018static int sh_mmcif_get_cd(struct mmc_host *mmc)
1019{
1020 struct sh_mmcif_host *host = mmc_priv(mmc);
1021 struct sh_mmcif_plat_data *p = host->pd->dev.platform_data;
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001022 int ret = mmc_gpio_get_cd(mmc);
1023
1024 if (ret >= 0)
1025 return ret;
Arnd Hannemann777271d2010-08-24 17:27:01 +02001026
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001027 if (!p || !p->get_cd)
Arnd Hannemann777271d2010-08-24 17:27:01 +02001028 return -ENOSYS;
1029 else
1030 return p->get_cd(host->pd);
1031}
1032
Yusuke Godafdc50a92010-05-26 14:41:59 -07001033static struct mmc_host_ops sh_mmcif_ops = {
1034 .request = sh_mmcif_request,
1035 .set_ios = sh_mmcif_set_ios,
Arnd Hannemann777271d2010-08-24 17:27:01 +02001036 .get_cd = sh_mmcif_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001037};
1038
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001039static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1040{
1041 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001042 struct mmc_data *data = host->mrq->data;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001043 long time;
1044
1045 if (host->sd_error) {
1046 switch (cmd->opcode) {
1047 case MMC_ALL_SEND_CID:
1048 case MMC_SELECT_CARD:
1049 case MMC_APP_CMD:
1050 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001051 break;
1052 default:
1053 cmd->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001054 break;
1055 }
Teppei Kamijoue475b272012-12-12 15:38:18 +01001056 dev_dbg(&host->pd->dev, "CMD%d error %d\n",
1057 cmd->opcode, cmd->error);
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001058 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001059 return false;
1060 }
1061 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1062 cmd->error = 0;
1063 return false;
1064 }
1065
1066 sh_mmcif_get_response(host, cmd);
1067
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001068 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001069 return false;
1070
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001071 /*
1072 * Completion can be signalled from DMA callback and error, so, have to
1073 * reset here, before setting .dma_active
1074 */
1075 init_completion(&host->dma_complete);
1076
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001077 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001078 if (host->chan_rx)
1079 sh_mmcif_start_dma_rx(host);
1080 } else {
1081 if (host->chan_tx)
1082 sh_mmcif_start_dma_tx(host);
1083 }
1084
1085 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001086 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001087 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001088 }
1089
1090 /* Running in the IRQ thread, can sleep */
1091 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1092 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001093
1094 if (data->flags & MMC_DATA_READ)
1095 dma_unmap_sg(host->chan_rx->device->dev,
1096 data->sg, data->sg_len,
1097 DMA_FROM_DEVICE);
1098 else
1099 dma_unmap_sg(host->chan_tx->device->dev,
1100 data->sg, data->sg_len,
1101 DMA_TO_DEVICE);
1102
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001103 if (host->sd_error) {
1104 dev_err(host->mmc->parent,
1105 "Error IRQ while waiting for DMA completion!\n");
1106 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001107 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001108 } else if (!time) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001109 dev_err(host->mmc->parent, "DMA timeout!\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001110 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001111 } else if (time < 0) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001112 dev_err(host->mmc->parent,
1113 "wait_for_completion_...() error %ld!\n", time);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001114 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001115 }
1116 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1117 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1118 host->dma_active = false;
1119
Teppei Kamijoueae30982012-12-12 15:38:12 +01001120 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001121 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001122 /* Abort DMA */
1123 if (data->flags & MMC_DATA_READ)
1124 dmaengine_terminate_all(host->chan_rx);
1125 else
1126 dmaengine_terminate_all(host->chan_tx);
1127 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001128
1129 return false;
1130}
1131
1132static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1133{
1134 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001135 struct mmc_request *mrq;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001136 bool wait = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001137
1138 cancel_delayed_work_sync(&host->timeout_work);
1139
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001140 mutex_lock(&host->thread_lock);
1141
1142 mrq = host->mrq;
1143 if (!mrq) {
1144 dev_dbg(&host->pd->dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
1145 host->state, host->wait_for);
1146 mutex_unlock(&host->thread_lock);
1147 return IRQ_HANDLED;
1148 }
1149
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001150 /*
1151 * All handlers return true, if processing continues, and false, if the
1152 * request has to be completed - successfully or not
1153 */
1154 switch (host->wait_for) {
1155 case MMCIF_WAIT_FOR_REQUEST:
1156 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001157 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001158 return IRQ_HANDLED;
1159 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001160 /* Wait for data? */
1161 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001162 break;
1163 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001164 /* Wait for more data? */
1165 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001166 break;
1167 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001168 /* Wait for data end? */
1169 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001170 break;
1171 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001172 /* Wait data to write? */
1173 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001174 break;
1175 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001176 /* Wait for data end? */
1177 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001178 break;
1179 case MMCIF_WAIT_FOR_STOP:
1180 if (host->sd_error) {
1181 mrq->stop->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001182 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->stop->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001183 break;
1184 }
1185 sh_mmcif_get_cmd12response(host, mrq->stop);
1186 mrq->stop->error = 0;
1187 break;
1188 case MMCIF_WAIT_FOR_READ_END:
1189 case MMCIF_WAIT_FOR_WRITE_END:
Teppei Kamijoue475b272012-12-12 15:38:18 +01001190 if (host->sd_error) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001191 mrq->data->error = sh_mmcif_error_manage(host);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001192 dev_dbg(&host->pd->dev, "%s(): %d\n", __func__, mrq->data->error);
1193 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001194 break;
1195 default:
1196 BUG();
1197 }
1198
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001199 if (wait) {
1200 schedule_delayed_work(&host->timeout_work, host->timeout);
1201 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001202 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001203 return IRQ_HANDLED;
1204 }
1205
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001206 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001207 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001208 if (!mrq->cmd->error && data && !data->error)
1209 data->bytes_xfered =
1210 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001211
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001212 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001213 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001214 if (!mrq->stop->error) {
1215 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001216 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001217 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001218 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001219 }
1220 }
1221
1222 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1223 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001224 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001225 mmc_request_done(host->mmc, mrq);
1226
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001227 mutex_unlock(&host->thread_lock);
1228
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001229 return IRQ_HANDLED;
1230}
1231
Yusuke Godafdc50a92010-05-26 14:41:59 -07001232static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1233{
1234 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001235 u32 state;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001236 int err = 0;
1237
Magnus Damm487d9fc2010-05-18 14:42:51 +00001238 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001239
Guennadi Liakhovetski8a8284a2011-12-14 19:31:51 +01001240 if (state & INT_ERR_STS) {
1241 /* error interrupts - process first */
1242 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
1243 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1244 err = 1;
1245 } else if (state & INT_RBSYE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001246 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1247 ~(INT_RBSYE | INT_CRSPE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001248 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MRBSYE);
1249 } else if (state & INT_CRSPE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001250 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_CRSPE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001251 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCRSPE);
1252 } else if (state & INT_BUFREN) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001253 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFREN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001254 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
1255 } else if (state & INT_BUFWEN) {
Guennadi Liakhovetski276bc962012-12-12 15:38:17 +01001256 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1257 ~(INT_BUFWEN | INT_DTRANE | INT_CMD12DRE |
1258 INT_CMD12RBE | INT_CMD12CRE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001259 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
1260 } else if (state & INT_CMD12DRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001261 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001262 ~(INT_CMD12DRE | INT_CMD12RBE |
1263 INT_CMD12CRE | INT_BUFRE));
1264 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
1265 } else if (state & INT_BUFRE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001266 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~INT_BUFRE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001267 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
1268 } else if (state & INT_DTRANE) {
Guennadi Liakhovetski7a7eb322012-09-18 23:10:24 +00001269 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
1270 ~(INT_CMD12DRE | INT_CMD12RBE |
1271 INT_CMD12CRE | INT_DTRANE));
Yusuke Godafdc50a92010-05-26 14:41:59 -07001272 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
1273 } else if (state & INT_CMD12RBE) {
Magnus Damm487d9fc2010-05-18 14:42:51 +00001274 sh_mmcif_writel(host->addr, MMCIF_CE_INT,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001275 ~(INT_CMD12RBE | INT_CMD12CRE));
1276 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001277 } else {
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001278 dev_dbg(&host->pd->dev, "Unsupported interrupt: 0x%x\n", state);
Magnus Damm487d9fc2010-05-18 14:42:51 +00001279 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001280 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state);
1281 err = 1;
1282 }
1283 if (err) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001284 host->sd_error = true;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001285 dev_dbg(&host->pd->dev, "int err state = %08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001286 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001287 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
1288 if (!host->dma_active)
1289 return IRQ_WAKE_THREAD;
1290 else if (host->sd_error)
1291 mmcif_dma_complete(host);
1292 } else {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001293 dev_dbg(&host->pd->dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001294 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001295
1296 return IRQ_HANDLED;
1297}
1298
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001299static void mmcif_timeout_work(struct work_struct *work)
1300{
1301 struct delayed_work *d = container_of(work, struct delayed_work, work);
1302 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1303 struct mmc_request *mrq = host->mrq;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001304 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001305
1306 if (host->dying)
1307 /* Don't run after mmc_remove_host() */
1308 return;
1309
Teppei Kamijoue475b272012-12-12 15:38:18 +01001310 dev_err(&host->pd->dev, "Timeout waiting for %u on CMD%u\n",
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001311 host->wait_for, mrq->cmd->opcode);
1312
1313 spin_lock_irqsave(&host->lock, flags);
1314 if (host->state == STATE_IDLE) {
1315 spin_unlock_irqrestore(&host->lock, flags);
1316 return;
1317 }
1318
1319 host->state = STATE_TIMEOUT;
1320 spin_unlock_irqrestore(&host->lock, flags);
1321
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001322 /*
1323 * Handle races with cancel_delayed_work(), unless
1324 * cancel_delayed_work_sync() is used
1325 */
1326 switch (host->wait_for) {
1327 case MMCIF_WAIT_FOR_CMD:
1328 mrq->cmd->error = sh_mmcif_error_manage(host);
1329 break;
1330 case MMCIF_WAIT_FOR_STOP:
1331 mrq->stop->error = sh_mmcif_error_manage(host);
1332 break;
1333 case MMCIF_WAIT_FOR_MREAD:
1334 case MMCIF_WAIT_FOR_MWRITE:
1335 case MMCIF_WAIT_FOR_READ:
1336 case MMCIF_WAIT_FOR_WRITE:
1337 case MMCIF_WAIT_FOR_READ_END:
1338 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001339 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001340 break;
1341 default:
1342 BUG();
1343 }
1344
1345 host->state = STATE_IDLE;
1346 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001347 host->mrq = NULL;
1348 mmc_request_done(host->mmc, mrq);
1349}
1350
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001351static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1352{
1353 struct sh_mmcif_plat_data *pd = host->pd->dev.platform_data;
1354 struct mmc_host *mmc = host->mmc;
1355
1356 mmc_regulator_get_supply(mmc);
1357
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001358 if (!pd)
1359 return;
1360
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001361 if (!mmc->ocr_avail)
1362 mmc->ocr_avail = pd->ocr;
1363 else if (pd->ocr)
1364 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1365}
1366
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001367static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001368{
1369 int ret = 0, irq[2];
1370 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001371 struct sh_mmcif_host *host;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001372 struct sh_mmcif_plat_data *pd = pdev->dev.platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001373 struct resource *res;
1374 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001375 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001376
1377 irq[0] = platform_get_irq(pdev, 0);
1378 irq[1] = platform_get_irq(pdev, 1);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001379 if (irq[0] < 0) {
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001380 dev_err(&pdev->dev, "Get irq error\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -07001381 return -ENXIO;
1382 }
1383 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1384 if (!res) {
1385 dev_err(&pdev->dev, "platform_get_resource error.\n");
1386 return -ENXIO;
1387 }
1388 reg = ioremap(res->start, resource_size(res));
1389 if (!reg) {
1390 dev_err(&pdev->dev, "ioremap error.\n");
1391 return -ENOMEM;
1392 }
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001393
Yusuke Godafdc50a92010-05-26 14:41:59 -07001394 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), &pdev->dev);
1395 if (!mmc) {
1396 ret = -ENOMEM;
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001397 goto ealloch;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001398 }
1399 host = mmc_priv(mmc);
1400 host->mmc = mmc;
1401 host->addr = reg;
Teppei Kamijouf9fd54f2012-12-12 15:38:09 +01001402 host->timeout = msecs_to_jiffies(1000);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001403
Yusuke Godafdc50a92010-05-26 14:41:59 -07001404 host->pd = pdev;
1405
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001406 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001407
1408 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001409 sh_mmcif_init_ocr(host);
1410
Teppei Kamijoua812ba02012-12-12 15:38:10 +01001411 mmc->caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001412 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001413 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001414 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001415 mmc->max_blk_size = 512;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001416 mmc->max_req_size = PAGE_CACHE_SIZE * mmc->max_segs;
1417 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001418 mmc->max_seg_size = mmc->max_req_size;
1419
Yusuke Godafdc50a92010-05-26 14:41:59 -07001420 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001421
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001422 pm_runtime_enable(&pdev->dev);
1423 host->power = false;
1424
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001425 host->hclk = clk_get(&pdev->dev, NULL);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001426 if (IS_ERR(host->hclk)) {
1427 ret = PTR_ERR(host->hclk);
Guennadi Liakhovetski047a9ce2012-11-28 10:24:27 +01001428 dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001429 goto eclkget;
1430 }
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001431 ret = sh_mmcif_clk_update(host);
1432 if (ret < 0)
1433 goto eclkupdate;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001434
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001435 ret = pm_runtime_resume(&pdev->dev);
1436 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001437 goto eresume;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001438
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001439 INIT_DELAYED_WORK(&host->timeout_work, mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001440
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001441 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001442 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1443
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001444 name = irq[1] < 0 ? dev_name(&pdev->dev) : "sh_mmc:error";
1445 ret = request_threaded_irq(irq[0], sh_mmcif_intr, sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001446 if (ret) {
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001447 dev_err(&pdev->dev, "request_irq error (%s)\n", name);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001448 goto ereqirq0;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001449 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001450 if (irq[1] >= 0) {
1451 ret = request_threaded_irq(irq[1], sh_mmcif_intr, sh_mmcif_irqt,
1452 0, "sh_mmc:int", host);
1453 if (ret) {
1454 dev_err(&pdev->dev, "request_irq error (sh_mmc:int)\n");
1455 goto ereqirq1;
1456 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001457 }
1458
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001459 if (pd && pd->use_cd_gpio) {
1460 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio);
1461 if (ret < 0)
1462 goto erqcd;
1463 }
1464
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001465 mutex_init(&host->thread_lock);
1466
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001467 clk_disable(host->hclk);
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001468 ret = mmc_add_host(mmc);
1469 if (ret < 0)
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001470 goto emmcaddh;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001471
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001472 dev_pm_qos_expose_latency_limit(&pdev->dev, 100);
1473
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001474 dev_info(&pdev->dev, "driver version %s\n", DRIVER_VERSION);
1475 dev_dbg(&pdev->dev, "chip ver H'%04x\n",
Magnus Damm487d9fc2010-05-18 14:42:51 +00001476 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0x0000ffff);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001477 return ret;
1478
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001479emmcaddh:
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +02001480erqcd:
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001481 if (irq[1] >= 0)
1482 free_irq(irq[1], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001483ereqirq1:
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001484 free_irq(irq[0], host);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001485ereqirq0:
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001486 pm_runtime_suspend(&pdev->dev);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001487eresume:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001488 clk_disable(host->hclk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001489eclkupdate:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001490 clk_put(host->hclk);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001491eclkget:
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001492 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001493 mmc_free_host(mmc);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001494ealloch:
1495 iounmap(reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001496 return ret;
1497}
1498
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001499static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001500{
1501 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
1502 int irq[2];
1503
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001504 host->dying = true;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001505 clk_enable(host->hclk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001506 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001507
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001508 dev_pm_qos_hide_latency_limit(&pdev->dev);
1509
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001510 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001511 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1512
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001513 /*
1514 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1515 * mmc_remove_host() call above. But swapping order doesn't help either
1516 * (a query on the linux-mmc mailing list didn't bring any replies).
1517 */
1518 cancel_delayed_work_sync(&host->timeout_work);
1519
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001520 if (host->addr)
1521 iounmap(host->addr);
1522
Yusuke Godafdc50a92010-05-26 14:41:59 -07001523 irq[0] = platform_get_irq(pdev, 0);
1524 irq[1] = platform_get_irq(pdev, 1);
1525
Yusuke Godafdc50a92010-05-26 14:41:59 -07001526 free_irq(irq[0], host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001527 if (irq[1] >= 0)
1528 free_irq(irq[1], host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001529
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001530 platform_set_drvdata(pdev, NULL);
1531
Guennadi Liakhovetskia0d28ba2012-10-23 14:08:52 +02001532 clk_disable(host->hclk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001533 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001534 pm_runtime_put_sync(&pdev->dev);
1535 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001536
1537 return 0;
1538}
1539
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001540#ifdef CONFIG_PM
1541static int sh_mmcif_suspend(struct device *dev)
1542{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001543 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001544 int ret = mmc_suspend_host(host->mmc);
1545
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001546 if (!ret)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001547 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001548
1549 return ret;
1550}
1551
1552static int sh_mmcif_resume(struct device *dev)
1553{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001554 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001555
1556 return mmc_resume_host(host->mmc);
1557}
1558#else
1559#define sh_mmcif_suspend NULL
1560#define sh_mmcif_resume NULL
1561#endif /* CONFIG_PM */
1562
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001563static const struct of_device_id mmcif_of_match[] = {
1564 { .compatible = "renesas,sh-mmcif" },
1565 { }
1566};
1567MODULE_DEVICE_TABLE(of, mmcif_of_match);
1568
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001569static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
1570 .suspend = sh_mmcif_suspend,
1571 .resume = sh_mmcif_resume,
1572};
1573
Yusuke Godafdc50a92010-05-26 14:41:59 -07001574static struct platform_driver sh_mmcif_driver = {
1575 .probe = sh_mmcif_probe,
1576 .remove = sh_mmcif_remove,
1577 .driver = {
1578 .name = DRIVER_NAME,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001579 .pm = &sh_mmcif_dev_pm_ops,
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001580 .owner = THIS_MODULE,
1581 .of_match_table = mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001582 },
1583};
1584
Axel Lind1f81a62011-11-26 12:55:43 +08001585module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001586
1587MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1588MODULE_LICENSE("GPL");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001589MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001590MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");