blob: 592f0b88b04efc7c181f3217b0cb68f73e299850 [file] [log] [blame]
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001/* Copyright (c) 2012-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef __H_VIDC_HFI_HELPER_H__
15#define __H_VIDC_HFI_HELPER_H__
16
17#define HFI_COMMON_BASE (0)
18#define HFI_OX_BASE (0x01000000)
19
20#define HFI_VIDEO_DOMAIN_ENCODER (HFI_COMMON_BASE + 0x1)
21#define HFI_VIDEO_DOMAIN_DECODER (HFI_COMMON_BASE + 0x2)
22#define HFI_VIDEO_DOMAIN_VPE (HFI_COMMON_BASE + 0x4)
23#define HFI_VIDEO_DOMAIN_MBI (HFI_COMMON_BASE + 0x8)
24
25#define HFI_DOMAIN_BASE_COMMON (HFI_COMMON_BASE + 0)
26#define HFI_DOMAIN_BASE_VDEC (HFI_COMMON_BASE + 0x01000000)
27#define HFI_DOMAIN_BASE_VENC (HFI_COMMON_BASE + 0x02000000)
28#define HFI_DOMAIN_BASE_VPE (HFI_COMMON_BASE + 0x03000000)
29
30#define HFI_VIDEO_ARCH_OX (HFI_COMMON_BASE + 0x1)
31
32#define HFI_ARCH_COMMON_OFFSET (0)
33#define HFI_ARCH_OX_OFFSET (0x00200000)
34
35#define HFI_CMD_START_OFFSET (0x00010000)
36#define HFI_MSG_START_OFFSET (0x00020000)
37
38#define HFI_ERR_NONE HFI_COMMON_BASE
39#define HFI_ERR_SYS_FATAL (HFI_COMMON_BASE + 0x1)
40#define HFI_ERR_SYS_INVALID_PARAMETER (HFI_COMMON_BASE + 0x2)
41#define HFI_ERR_SYS_VERSION_MISMATCH (HFI_COMMON_BASE + 0x3)
42#define HFI_ERR_SYS_INSUFFICIENT_RESOURCES (HFI_COMMON_BASE + 0x4)
43#define HFI_ERR_SYS_MAX_SESSIONS_REACHED (HFI_COMMON_BASE + 0x5)
44#define HFI_ERR_SYS_UNSUPPORTED_CODEC (HFI_COMMON_BASE + 0x6)
45#define HFI_ERR_SYS_SESSION_IN_USE (HFI_COMMON_BASE + 0x7)
46#define HFI_ERR_SYS_SESSION_ID_OUT_OF_RANGE (HFI_COMMON_BASE + 0x8)
47#define HFI_ERR_SYS_UNSUPPORTED_DOMAIN (HFI_COMMON_BASE + 0x9)
48
49#define HFI_ERR_SESSION_FATAL (HFI_COMMON_BASE + 0x1001)
50#define HFI_ERR_SESSION_INVALID_PARAMETER (HFI_COMMON_BASE + 0x1002)
51#define HFI_ERR_SESSION_BAD_POINTER (HFI_COMMON_BASE + 0x1003)
52#define HFI_ERR_SESSION_INVALID_SESSION_ID (HFI_COMMON_BASE + 0x1004)
53#define HFI_ERR_SESSION_INVALID_STREAM_ID (HFI_COMMON_BASE + 0x1005)
54#define HFI_ERR_SESSION_INCORRECT_STATE_OPERATION \
55 (HFI_COMMON_BASE + 0x1006)
56#define HFI_ERR_SESSION_UNSUPPORTED_PROPERTY (HFI_COMMON_BASE + 0x1007)
57
58#define HFI_ERR_SESSION_UNSUPPORTED_SETTING (HFI_COMMON_BASE + 0x1008)
59
60#define HFI_ERR_SESSION_INSUFFICIENT_RESOURCES (HFI_COMMON_BASE + 0x1009)
61
62#define HFI_ERR_SESSION_STREAM_CORRUPT_OUTPUT_STALLED \
63 (HFI_COMMON_BASE + 0x100A)
64
65#define HFI_ERR_SESSION_STREAM_CORRUPT (HFI_COMMON_BASE + 0x100B)
66#define HFI_ERR_SESSION_ENC_OVERFLOW (HFI_COMMON_BASE + 0x100C)
67#define HFI_ERR_SESSION_UNSUPPORTED_STREAM (HFI_COMMON_BASE + 0x100D)
68#define HFI_ERR_SESSION_CMDSIZE (HFI_COMMON_BASE + 0x100E)
69#define HFI_ERR_SESSION_UNSUPPORT_CMD (HFI_COMMON_BASE + 0x100F)
70#define HFI_ERR_SESSION_UNSUPPORT_BUFFERTYPE (HFI_COMMON_BASE + 0x1010)
71#define HFI_ERR_SESSION_BUFFERCOUNT_TOOSMALL (HFI_COMMON_BASE + 0x1011)
72#define HFI_ERR_SESSION_INVALID_SCALE_FACTOR (HFI_COMMON_BASE + 0x1012)
73#define HFI_ERR_SESSION_UPSCALE_NOT_SUPPORTED (HFI_COMMON_BASE + 0x1013)
74
75#define HFI_EVENT_SYS_ERROR (HFI_COMMON_BASE + 0x1)
76#define HFI_EVENT_SESSION_ERROR (HFI_COMMON_BASE + 0x2)
77
78#define HFI_VIDEO_CODEC_H264 0x00000002
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080079#define HFI_VIDEO_CODEC_MPEG1 0x00000008
80#define HFI_VIDEO_CODEC_MPEG2 0x00000010
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080081#define HFI_VIDEO_CODEC_VP8 0x00001000
82#define HFI_VIDEO_CODEC_HEVC 0x00002000
83#define HFI_VIDEO_CODEC_VP9 0x00004000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080084
Umesh Pandey3cfce632017-03-02 13:56:18 -080085#define HFI_PROFILE_UNKNOWN 0x00000000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080086#define HFI_H264_PROFILE_BASELINE 0x00000001
87#define HFI_H264_PROFILE_MAIN 0x00000002
88#define HFI_H264_PROFILE_HIGH 0x00000004
89#define HFI_H264_PROFILE_STEREO_HIGH 0x00000008
90#define HFI_H264_PROFILE_MULTIVIEW_HIGH 0x00000010
91#define HFI_H264_PROFILE_CONSTRAINED_BASE 0x00000020
92#define HFI_H264_PROFILE_CONSTRAINED_HIGH 0x00000040
93
Umesh Pandey3cfce632017-03-02 13:56:18 -080094#define HFI_LEVEL_UNKNOWN 0x00000000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080095#define HFI_H264_LEVEL_1 0x00000001
96#define HFI_H264_LEVEL_1b 0x00000002
97#define HFI_H264_LEVEL_11 0x00000004
98#define HFI_H264_LEVEL_12 0x00000008
99#define HFI_H264_LEVEL_13 0x00000010
100#define HFI_H264_LEVEL_2 0x00000020
101#define HFI_H264_LEVEL_21 0x00000040
102#define HFI_H264_LEVEL_22 0x00000080
103#define HFI_H264_LEVEL_3 0x00000100
104#define HFI_H264_LEVEL_31 0x00000200
105#define HFI_H264_LEVEL_32 0x00000400
106#define HFI_H264_LEVEL_4 0x00000800
107#define HFI_H264_LEVEL_41 0x00001000
108#define HFI_H264_LEVEL_42 0x00002000
109#define HFI_H264_LEVEL_5 0x00004000
110#define HFI_H264_LEVEL_51 0x00008000
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800111#define HFI_H264_LEVEL_52 0x00010000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800112
113#define HFI_MPEG2_PROFILE_SIMPLE 0x00000001
114#define HFI_MPEG2_PROFILE_MAIN 0x00000002
115#define HFI_MPEG2_PROFILE_422 0x00000004
116#define HFI_MPEG2_PROFILE_SNR 0x00000008
117#define HFI_MPEG2_PROFILE_SPATIAL 0x00000010
118#define HFI_MPEG2_PROFILE_HIGH 0x00000020
119
120#define HFI_MPEG2_LEVEL_LL 0x00000001
121#define HFI_MPEG2_LEVEL_ML 0x00000002
122#define HFI_MPEG2_LEVEL_H14 0x00000004
123#define HFI_MPEG2_LEVEL_HL 0x00000008
124
Chinmay Sawarkar7f1cc152017-05-05 18:16:36 -0700125#define HFI_VPX_PROFILE_MAIN 0x00000001
126
127#define HFI_VPX_LEVEL_VERSION_0 0x00000001
128#define HFI_VPX_LEVEL_VERSION_1 0x00000002
129#define HFI_VPX_LEVEL_VERSION_2 0x00000004
130#define HFI_VPX_LEVEL_VERSION_3 0x00000008
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800131
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800132#define HFI_HEVC_PROFILE_MAIN 0x00000001
133#define HFI_HEVC_PROFILE_MAIN10 0x00000002
134#define HFI_HEVC_PROFILE_MAIN_STILL_PIC 0x00000004
135
136#define HFI_HEVC_LEVEL_1 0x00000001
137#define HFI_HEVC_LEVEL_2 0x00000002
138#define HFI_HEVC_LEVEL_21 0x00000004
139#define HFI_HEVC_LEVEL_3 0x00000008
140#define HFI_HEVC_LEVEL_31 0x00000010
141#define HFI_HEVC_LEVEL_4 0x00000020
142#define HFI_HEVC_LEVEL_41 0x00000040
143#define HFI_HEVC_LEVEL_5 0x00000080
144#define HFI_HEVC_LEVEL_51 0x00000100
145#define HFI_HEVC_LEVEL_52 0x00000200
146#define HFI_HEVC_LEVEL_6 0x00000400
147#define HFI_HEVC_LEVEL_61 0x00000800
148#define HFI_HEVC_LEVEL_62 0x00001000
149
150#define HFI_HEVC_TIER_MAIN 0x1
151#define HFI_HEVC_TIER_HIGH0 0x2
152
153#define HFI_BUFFER_INPUT (HFI_COMMON_BASE + 0x1)
154#define HFI_BUFFER_OUTPUT (HFI_COMMON_BASE + 0x2)
155#define HFI_BUFFER_OUTPUT2 (HFI_COMMON_BASE + 0x3)
156#define HFI_BUFFER_INTERNAL_PERSIST (HFI_COMMON_BASE + 0x4)
157#define HFI_BUFFER_INTERNAL_PERSIST_1 (HFI_COMMON_BASE + 0x5)
Chinmay Sawarkare6468ec2017-05-23 18:20:51 -0700158#define HFI_BUFFER_COMMON_INTERNAL_SCRATCH (HFI_COMMON_BASE + 0x6)
159#define HFI_BUFFER_COMMON_INTERNAL_SCRATCH_1 (HFI_COMMON_BASE + 0x7)
160#define HFI_BUFFER_COMMON_INTERNAL_SCRATCH_2 (HFI_COMMON_BASE + 0x8)
161#define HFI_BUFFER_COMMON_INTERNAL_RECON (HFI_COMMON_BASE + 0x9)
162#define HFI_BUFFER_EXTRADATA_OUTPUT (HFI_COMMON_BASE + 0xA)
163#define HFI_BUFFER_EXTRADATA_OUTPUT2 (HFI_COMMON_BASE + 0xB)
164#define HFI_BUFFER_EXTRADATA_INPUT (HFI_COMMON_BASE + 0xC)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800165
166#define HFI_BITDEPTH_8 (HFI_COMMON_BASE + 0x0)
167#define HFI_BITDEPTH_9 (HFI_COMMON_BASE + 0x1)
168#define HFI_BITDEPTH_10 (HFI_COMMON_BASE + 0x2)
169
170#define HFI_VENC_PERFMODE_MAX_QUALITY 0x1
171#define HFI_VENC_PERFMODE_POWER_SAVE 0x2
172
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800173#define HFI_WORKMODE_1 (HFI_COMMON_BASE + 0x1)
174#define HFI_WORKMODE_2 (HFI_COMMON_BASE + 0x2)
175
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800176struct hfi_buffer_info {
177 u32 buffer_addr;
178 u32 extra_data_addr;
179};
180
181#define HFI_PROPERTY_SYS_COMMON_START \
182 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x0000)
183#define HFI_PROPERTY_SYS_DEBUG_CONFIG \
184 (HFI_PROPERTY_SYS_COMMON_START + 0x001)
185#define HFI_PROPERTY_SYS_RESOURCE_OCMEM_REQUIREMENT_INFO \
186 (HFI_PROPERTY_SYS_COMMON_START + 0x002)
187#define HFI_PROPERTY_SYS_CONFIG_VCODEC_CLKFREQ \
188 (HFI_PROPERTY_SYS_COMMON_START + 0x003)
189#define HFI_PROPERTY_SYS_IDLE_INDICATOR \
190 (HFI_PROPERTY_SYS_COMMON_START + 0x004)
191#define HFI_PROPERTY_SYS_CODEC_POWER_PLANE_CTRL \
192 (HFI_PROPERTY_SYS_COMMON_START + 0x005)
193#define HFI_PROPERTY_SYS_IMAGE_VERSION \
194 (HFI_PROPERTY_SYS_COMMON_START + 0x006)
195#define HFI_PROPERTY_SYS_CONFIG_COVERAGE \
196 (HFI_PROPERTY_SYS_COMMON_START + 0x007)
197
198#define HFI_PROPERTY_PARAM_COMMON_START \
199 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x1000)
200#define HFI_PROPERTY_PARAM_FRAME_SIZE \
201 (HFI_PROPERTY_PARAM_COMMON_START + 0x001)
202#define HFI_PROPERTY_PARAM_UNCOMPRESSED_PLANE_ACTUAL_INFO \
203 (HFI_PROPERTY_PARAM_COMMON_START + 0x002)
204#define HFI_PROPERTY_PARAM_UNCOMPRESSED_FORMAT_SELECT \
205 (HFI_PROPERTY_PARAM_COMMON_START + 0x003)
206#define HFI_PROPERTY_PARAM_UNCOMPRESSED_FORMAT_SUPPORTED \
207 (HFI_PROPERTY_PARAM_COMMON_START + 0x004)
208#define HFI_PROPERTY_PARAM_PROFILE_LEVEL_CURRENT \
209 (HFI_PROPERTY_PARAM_COMMON_START + 0x005)
210#define HFI_PROPERTY_PARAM_PROFILE_LEVEL_SUPPORTED \
211 (HFI_PROPERTY_PARAM_COMMON_START + 0x006)
212#define HFI_PROPERTY_PARAM_CAPABILITY_SUPPORTED \
213 (HFI_PROPERTY_PARAM_COMMON_START + 0x007)
214#define HFI_PROPERTY_PARAM_PROPERTIES_SUPPORTED \
215 (HFI_PROPERTY_PARAM_COMMON_START + 0x008)
216#define HFI_PROPERTY_PARAM_CODEC_SUPPORTED \
217 (HFI_PROPERTY_PARAM_COMMON_START + 0x009)
218#define HFI_PROPERTY_PARAM_NAL_STREAM_FORMAT_SUPPORTED \
219 (HFI_PROPERTY_PARAM_COMMON_START + 0x00A)
220#define HFI_PROPERTY_PARAM_NAL_STREAM_FORMAT_SELECT \
221 (HFI_PROPERTY_PARAM_COMMON_START + 0x00B)
222#define HFI_PROPERTY_PARAM_MULTI_VIEW_FORMAT \
223 (HFI_PROPERTY_PARAM_COMMON_START + 0x00C)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800224#define HFI_PROPERTY_PARAM_CODEC_MASK_SUPPORTED \
225 (HFI_PROPERTY_PARAM_COMMON_START + 0x00E)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800226#define HFI_PROPERTY_PARAM_MAX_SESSIONS_SUPPORTED \
227 (HFI_PROPERTY_PARAM_COMMON_START + 0x010)
Karthikeyan Periasamya0e4bad2017-04-26 12:51:10 -0700228#define HFI_PROPERTY_PARAM_SECURE_SESSION \
229 (HFI_PROPERTY_PARAM_COMMON_START + 0x011)
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700230#define HFI_PROPERTY_PARAM_USE_SYS_CACHE \
231 (HFI_PROPERTY_PARAM_COMMON_START + 0x012)
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800232#define HFI_PROPERTY_PARAM_WORK_MODE \
233 (HFI_PROPERTY_PARAM_COMMON_START + 0x015)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800234
235#define HFI_PROPERTY_CONFIG_COMMON_START \
236 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x2000)
237#define HFI_PROPERTY_CONFIG_FRAME_RATE \
238 (HFI_PROPERTY_CONFIG_COMMON_START + 0x001)
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800239#define HFI_PROPERTY_CONFIG_VIDEOCORES_USAGE \
240 (HFI_PROPERTY_CONFIG_COMMON_START + 0x002)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800241
242#define HFI_PROPERTY_PARAM_VDEC_COMMON_START \
243 (HFI_DOMAIN_BASE_VDEC + HFI_ARCH_COMMON_OFFSET + 0x3000)
244#define HFI_PROPERTY_PARAM_VDEC_MULTI_STREAM \
245 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x001)
246#define HFI_PROPERTY_PARAM_VDEC_CONCEAL_COLOR \
247 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x002)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800248#define HFI_PROPERTY_PARAM_VDEC_PIXEL_BITDEPTH \
249 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x007)
250#define HFI_PROPERTY_PARAM_VDEC_PIC_STRUCT \
251 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x009)
252#define HFI_PROPERTY_PARAM_VDEC_COLOUR_SPACE \
253 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x00A)
254
255
256#define HFI_PROPERTY_CONFIG_VDEC_COMMON_START \
257 (HFI_DOMAIN_BASE_VDEC + HFI_ARCH_COMMON_OFFSET + 0x4000)
258
259#define HFI_PROPERTY_PARAM_VENC_COMMON_START \
260 (HFI_DOMAIN_BASE_VENC + HFI_ARCH_COMMON_OFFSET + 0x5000)
261#define HFI_PROPERTY_PARAM_VENC_SLICE_DELIVERY_MODE \
262 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x001)
263#define HFI_PROPERTY_PARAM_VENC_H264_ENTROPY_CONTROL \
264 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x002)
265#define HFI_PROPERTY_PARAM_VENC_H264_DEBLOCK_CONTROL \
266 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x003)
267#define HFI_PROPERTY_PARAM_VENC_RATE_CONTROL \
268 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x004)
Umesh Pandey3cfce632017-03-02 13:56:18 -0800269#define HFI_PROPERTY_PARAM_VENC_SESSION_QP_RANGE \
270 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x009)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800271#define HFI_PROPERTY_PARAM_VENC_OPEN_GOP \
272 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00C)
273#define HFI_PROPERTY_PARAM_VENC_INTRA_REFRESH \
274 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00D)
275#define HFI_PROPERTY_PARAM_VENC_MULTI_SLICE_CONTROL \
276 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00E)
277#define HFI_PROPERTY_PARAM_VENC_VBV_HRD_BUF_SIZE \
278 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00F)
279#define HFI_PROPERTY_PARAM_VENC_QUALITY_VS_SPEED \
280 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x010)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800281#define HFI_PROPERTY_PARAM_VENC_H264_SPS_ID \
282 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x014)
283#define HFI_PROPERTY_PARAM_VENC_H264_PPS_ID \
284 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x015)
Umesh Pandey7fce7ee2017-03-13 17:59:48 -0700285#define HFI_PROPERTY_PARAM_VENC_GENERATE_AUDNAL \
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800286 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x016)
287#define HFI_PROPERTY_PARAM_VENC_ASPECT_RATIO \
288 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x017)
289#define HFI_PROPERTY_PARAM_VENC_NUMREF \
290 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x018)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800291#define HFI_PROPERTY_PARAM_VENC_LTRMODE \
292 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01C)
293#define HFI_PROPERTY_PARAM_VENC_VIDEO_SIGNAL_INFO \
294 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01D)
Chinmay Sawarkard0054622017-05-04 13:50:59 -0700295#define HFI_PROPERTY_PARAM_VENC_VUI_TIMING_INFO \
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800296 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01E)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800297#define HFI_PROPERTY_PARAM_VENC_LOW_LATENCY_MODE \
298 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x022)
299#define HFI_PROPERTY_PARAM_VENC_PRESERVE_TEXT_QUALITY \
300 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x023)
301#define HFI_PROPERTY_PARAM_VENC_H264_8X8_TRANSFORM \
302 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x025)
303#define HFI_PROPERTY_PARAM_VENC_HIER_P_MAX_NUM_ENH_LAYER \
304 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x026)
305#define HFI_PROPERTY_PARAM_VENC_DISABLE_RC_TIMESTAMP \
306 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x027)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800307#define HFI_PROPERTY_PARAM_VENC_VPX_ERROR_RESILIENCE_MODE \
308 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x029)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800309#define HFI_PROPERTY_PARAM_VENC_HIER_B_MAX_NUM_ENH_LAYER \
310 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x02C)
311#define HFI_PROPERTY_PARAM_VENC_HIER_P_HYBRID_MODE \
312 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x02F)
313#define HFI_PROPERTY_PARAM_VENC_BITRATE_TYPE \
314 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x031)
315#define HFI_PROPERTY_PARAM_VENC_VQZIP_SEI_TYPE \
316 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x033)
317#define HFI_PROPERTY_PARAM_VENC_IFRAMESIZE \
318 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x034)
319
320#define HFI_PROPERTY_CONFIG_VENC_COMMON_START \
321 (HFI_DOMAIN_BASE_VENC + HFI_ARCH_COMMON_OFFSET + 0x6000)
322#define HFI_PROPERTY_CONFIG_VENC_TARGET_BITRATE \
323 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x001)
324#define HFI_PROPERTY_CONFIG_VENC_IDR_PERIOD \
325 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x002)
326#define HFI_PROPERTY_CONFIG_VENC_INTRA_PERIOD \
327 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x003)
328#define HFI_PROPERTY_CONFIG_VENC_REQUEST_SYNC_FRAME \
329 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x004)
330#define HFI_PROPERTY_CONFIG_VENC_SLICE_SIZE \
331 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x005)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800332#define HFI_PROPERTY_PARAM_VPE_COMMON_START \
333 (HFI_DOMAIN_BASE_VPE + HFI_ARCH_COMMON_OFFSET + 0x7000)
334#define HFI_PROPERTY_CONFIG_VENC_SYNC_FRAME_SEQUENCE_HEADER \
335 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x008)
336#define HFI_PROPERTY_CONFIG_VENC_MARKLTRFRAME \
337 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x009)
338#define HFI_PROPERTY_CONFIG_VENC_USELTRFRAME \
339 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00A)
340#define HFI_PROPERTY_CONFIG_VENC_HIER_P_ENH_LAYER \
341 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00B)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800342#define HFI_PROPERTY_CONFIG_VENC_PERF_MODE \
343 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00E)
344#define HFI_PROPERTY_CONFIG_VENC_BASELAYER_PRIORITYID \
345 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00F)
Praneeth Paladugu7fbd2792017-01-27 13:39:03 -0800346#define HFI_PROPERTY_CONFIG_VENC_SESSION_QP \
347 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x012)
348
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800349
350#define HFI_PROPERTY_CONFIG_VPE_COMMON_START \
351 (HFI_DOMAIN_BASE_VPE + HFI_ARCH_COMMON_OFFSET + 0x8000)
352#define HFI_PROPERTY_CONFIG_VENC_BLUR_FRAME_SIZE \
353 (HFI_PROPERTY_CONFIG_COMMON_START + 0x010)
354#define HFI_PROPERTY_CONFIG_VPE_DEINTERLACE \
355 (HFI_PROPERTY_CONFIG_VPE_COMMON_START + 0x001)
356#define HFI_PROPERTY_CONFIG_VPE_OPERATIONS \
357 (HFI_PROPERTY_CONFIG_VPE_COMMON_START + 0x002)
358
359struct hfi_pic_struct {
360 u32 progressive_only;
361};
362
363struct hfi_bitrate {
364 u32 bit_rate;
365 u32 layer_id;
366};
367
368struct hfi_colour_space {
369 u32 colour_space;
370};
371
372#define HFI_CAPABILITY_FRAME_WIDTH (HFI_COMMON_BASE + 0x1)
373#define HFI_CAPABILITY_FRAME_HEIGHT (HFI_COMMON_BASE + 0x2)
374#define HFI_CAPABILITY_MBS_PER_FRAME (HFI_COMMON_BASE + 0x3)
375#define HFI_CAPABILITY_MBS_PER_SECOND (HFI_COMMON_BASE + 0x4)
376#define HFI_CAPABILITY_FRAMERATE (HFI_COMMON_BASE + 0x5)
377#define HFI_CAPABILITY_SCALE_X (HFI_COMMON_BASE + 0x6)
378#define HFI_CAPABILITY_SCALE_Y (HFI_COMMON_BASE + 0x7)
379#define HFI_CAPABILITY_BITRATE (HFI_COMMON_BASE + 0x8)
380#define HFI_CAPABILITY_BFRAME (HFI_COMMON_BASE + 0x9)
381#define HFI_CAPABILITY_PEAKBITRATE (HFI_COMMON_BASE + 0xa)
382#define HFI_CAPABILITY_HIER_P_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x10)
383#define HFI_CAPABILITY_ENC_LTR_COUNT (HFI_COMMON_BASE + 0x11)
384#define HFI_CAPABILITY_CP_OUTPUT2_THRESH (HFI_COMMON_BASE + 0x12)
385#define HFI_CAPABILITY_HIER_B_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x13)
386#define HFI_CAPABILITY_LCU_SIZE (HFI_COMMON_BASE + 0x14)
387#define HFI_CAPABILITY_HIER_P_HYBRID_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x15)
388#define HFI_CAPABILITY_MBS_PER_SECOND_POWERSAVE (HFI_COMMON_BASE + 0x16)
Praneeth Paladugu520c7592017-01-26 13:53:14 -0800389#define HFI_CAPABILITY_EXTRADATA (HFI_COMMON_BASE + 0X17)
390#define HFI_CAPABILITY_PROFILE (HFI_COMMON_BASE + 0X18)
391#define HFI_CAPABILITY_LEVEL (HFI_COMMON_BASE + 0X19)
392#define HFI_CAPABILITY_I_FRAME_QP (HFI_COMMON_BASE + 0X20)
393#define HFI_CAPABILITY_P_FRAME_QP (HFI_COMMON_BASE + 0X21)
394#define HFI_CAPABILITY_B_FRAME_QP (HFI_COMMON_BASE + 0X22)
395#define HFI_CAPABILITY_RATE_CONTROL_MODES (HFI_COMMON_BASE + 0X23)
396#define HFI_CAPABILITY_BLUR_WIDTH (HFI_COMMON_BASE + 0X24)
397#define HFI_CAPABILITY_BLUR_HEIGHT (HFI_COMMON_BASE + 0X25)
398#define HFI_CAPABILITY_SLICE_DELIVERY_MODES (HFI_COMMON_BASE + 0X26)
399#define HFI_CAPABILITY_SLICE_BYTE (HFI_COMMON_BASE + 0X27)
400#define HFI_CAPABILITY_SLICE_MB (HFI_COMMON_BASE + 0X28)
401#define HFI_CAPABILITY_SECURE (HFI_COMMON_BASE + 0X29)
402#define HFI_CAPABILITY_MAX_NUM_B_FRAMES (HFI_COMMON_BASE + 0X2A)
403#define HFI_CAPABILITY_MAX_VIDEOCORES (HFI_COMMON_BASE + 0X2B)
404#define HFI_CAPABILITY_MAX_WORKMODES (HFI_COMMON_BASE + 0X2C)
405#define HFI_CAPABILITY_UBWC_CR_STATS (HFI_COMMON_BASE + 0X2D)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800406
407struct hfi_capability_supported {
408 u32 capability_type;
409 u32 min;
410 u32 max;
411 u32 step_size;
412};
413
414struct hfi_capability_supported_info {
415 u32 num_capabilities;
416 struct hfi_capability_supported rg_data[1];
417};
418
419#define HFI_DEBUG_MSG_LOW 0x00000001
420#define HFI_DEBUG_MSG_MEDIUM 0x00000002
421#define HFI_DEBUG_MSG_HIGH 0x00000004
422#define HFI_DEBUG_MSG_ERROR 0x00000008
423#define HFI_DEBUG_MSG_FATAL 0x00000010
424#define HFI_DEBUG_MSG_PERF 0x00000020
425
426#define HFI_DEBUG_MODE_QUEUE 0x00000001
427#define HFI_DEBUG_MODE_QDSS 0x00000002
428
429struct hfi_debug_config {
430 u32 debug_config;
431 u32 debug_mode;
432};
433
434struct hfi_enable {
435 u32 enable;
436};
437
438#define HFI_H264_DB_MODE_DISABLE (HFI_COMMON_BASE + 0x1)
439#define HFI_H264_DB_MODE_SKIP_SLICE_BOUNDARY \
440 (HFI_COMMON_BASE + 0x2)
441#define HFI_H264_DB_MODE_ALL_BOUNDARY (HFI_COMMON_BASE + 0x3)
442
443struct hfi_h264_db_control {
444 u32 mode;
445 u32 slice_alpha_offset;
446 u32 slice_beta_offset;
447};
448
449#define HFI_H264_ENTROPY_CAVLC (HFI_COMMON_BASE + 0x1)
450#define HFI_H264_ENTROPY_CABAC (HFI_COMMON_BASE + 0x2)
451
452#define HFI_H264_CABAC_MODEL_0 (HFI_COMMON_BASE + 0x1)
453#define HFI_H264_CABAC_MODEL_1 (HFI_COMMON_BASE + 0x2)
454#define HFI_H264_CABAC_MODEL_2 (HFI_COMMON_BASE + 0x3)
455
456struct hfi_h264_entropy_control {
457 u32 entropy_mode;
458 u32 cabac_model;
459};
460
461struct hfi_frame_rate {
462 u32 buffer_type;
463 u32 frame_rate;
464};
465
466#define HFI_INTRA_REFRESH_NONE (HFI_COMMON_BASE + 0x1)
467#define HFI_INTRA_REFRESH_CYCLIC (HFI_COMMON_BASE + 0x2)
Saurabh Kothawade11e05722017-05-16 19:07:58 -0700468#define HFI_INTRA_REFRESH_RANDOM (HFI_COMMON_BASE + 0x5)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800469
470struct hfi_intra_refresh {
471 u32 mode;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800472 u32 mbs;
473};
474
475struct hfi_idr_period {
476 u32 idr_period;
477};
478
479struct hfi_operations_type {
480 u32 rotation;
481 u32 flip;
482};
483
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800484struct hfi_conceal_color {
485 u32 conceal_color;
486};
487
488struct hfi_intra_period {
489 u32 pframes;
490 u32 bframes;
491};
492
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800493struct hfi_multi_stream {
494 u32 buffer_type;
495 u32 enable;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800496};
497
498struct hfi_multi_view_format {
499 u32 views;
500 u32 rg_view_order[1];
501};
502
503#define HFI_MULTI_SLICE_OFF (HFI_COMMON_BASE + 0x1)
504#define HFI_MULTI_SLICE_BY_MB_COUNT (HFI_COMMON_BASE + 0x2)
505#define HFI_MULTI_SLICE_BY_BYTE_COUNT (HFI_COMMON_BASE + 0x3)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800506
507struct hfi_multi_slice_control {
508 u32 multi_slice;
509 u32 slice_size;
510};
511
512#define HFI_NAL_FORMAT_STARTCODES 0x00000001
513#define HFI_NAL_FORMAT_ONE_NAL_PER_BUFFER 0x00000002
514#define HFI_NAL_FORMAT_ONE_BYTE_LENGTH 0x00000004
515#define HFI_NAL_FORMAT_TWO_BYTE_LENGTH 0x00000008
516#define HFI_NAL_FORMAT_FOUR_BYTE_LENGTH 0x00000010
517
518struct hfi_nal_stream_format_supported {
519 u32 nal_stream_format_supported;
520};
521
522struct hfi_nal_stream_format_select {
523 u32 nal_stream_format_select;
524};
525#define HFI_PICTURE_TYPE_I 0x01
526#define HFI_PICTURE_TYPE_P 0x02
527#define HFI_PICTURE_TYPE_B 0x04
528#define HFI_PICTURE_TYPE_IDR 0x08
529#define HFI_PICTURE_TYPE_CRA 0x10
530
531struct hfi_profile_level {
532 u32 profile;
533 u32 level;
534};
535
536struct hfi_profile_level_supported {
537 u32 profile_count;
538 struct hfi_profile_level rg_profile_level[1];
539};
540
541struct hfi_quality_vs_speed {
542 u32 quality_vs_speed;
543};
544
545struct hfi_quantization {
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800546 u32 qp_packed;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800547 u32 layer_id;
Vaibhav Deshu Venkatesh3a147162017-04-27 16:21:12 -0700548 u32 enable;
549 u32 reserved[3];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800550};
551
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800552struct hfi_quantization_range {
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800553 struct hfi_quantization min_qp;
554 struct hfi_quantization max_qp;
Umesh Pandey3cfce632017-03-02 13:56:18 -0800555 u32 reserved[4];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800556};
557
558#define HFI_LTR_MODE_DISABLE 0x0
559#define HFI_LTR_MODE_MANUAL 0x1
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800560
561struct hfi_ltr_mode {
562 u32 ltr_mode;
563 u32 ltr_count;
564 u32 trust_mode;
565};
566
567struct hfi_ltr_use {
568 u32 ref_ltr;
569 u32 use_constrnt;
570 u32 frames;
571};
572
573struct hfi_ltr_mark {
574 u32 mark_frame;
575};
576
577struct hfi_frame_size {
578 u32 buffer_type;
579 u32 width;
580 u32 height;
581};
582
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800583struct hfi_videocores_usage_type {
584 u32 video_core_enable_mask;
585};
586
587struct hfi_video_work_mode {
588 u32 video_work_mode;
589};
590
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800591struct hfi_video_signal_metadata {
592 u32 enable;
593 u32 video_format;
594 u32 video_full_range;
595 u32 color_description;
596 u32 color_primaries;
597 u32 transfer_characteristics;
598 u32 matrix_coeffs;
599};
600
Chinmay Sawarkard0054622017-05-04 13:50:59 -0700601struct hfi_vui_timing_info {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800602 u32 enable;
603 u32 fixed_frame_rate;
604 u32 time_scale;
605};
606
607struct hfi_bit_depth {
608 u32 buffer_type;
609 u32 bit_depth;
610};
611
612struct hfi_picture_type {
613 u32 is_sync_frame;
614 u32 picture_type;
615};
616
617/* Base Offset for UBWC color formats */
618#define HFI_COLOR_FORMAT_UBWC_BASE (0x8000)
619/* Base Offset for 10-bit color formats */
620#define HFI_COLOR_FORMAT_10_BIT_BASE (0x4000)
621
622#define HFI_COLOR_FORMAT_MONOCHROME (HFI_COMMON_BASE + 0x1)
623#define HFI_COLOR_FORMAT_NV12 (HFI_COMMON_BASE + 0x2)
624#define HFI_COLOR_FORMAT_NV21 (HFI_COMMON_BASE + 0x3)
625#define HFI_COLOR_FORMAT_NV12_4x4TILE (HFI_COMMON_BASE + 0x4)
626#define HFI_COLOR_FORMAT_NV21_4x4TILE (HFI_COMMON_BASE + 0x5)
627#define HFI_COLOR_FORMAT_YUYV (HFI_COMMON_BASE + 0x6)
628#define HFI_COLOR_FORMAT_YVYU (HFI_COMMON_BASE + 0x7)
629#define HFI_COLOR_FORMAT_UYVY (HFI_COMMON_BASE + 0x8)
630#define HFI_COLOR_FORMAT_VYUY (HFI_COMMON_BASE + 0x9)
631#define HFI_COLOR_FORMAT_RGB565 (HFI_COMMON_BASE + 0xA)
632#define HFI_COLOR_FORMAT_BGR565 (HFI_COMMON_BASE + 0xB)
633#define HFI_COLOR_FORMAT_RGB888 (HFI_COMMON_BASE + 0xC)
634#define HFI_COLOR_FORMAT_BGR888 (HFI_COMMON_BASE + 0xD)
635#define HFI_COLOR_FORMAT_YUV444 (HFI_COMMON_BASE + 0xE)
636#define HFI_COLOR_FORMAT_RGBA8888 (HFI_COMMON_BASE + 0x10)
637
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800638#define HFI_COLOR_FORMAT_YUV420_TP10 \
Umesh Pandey3cfce632017-03-02 13:56:18 -0800639 (HFI_COLOR_FORMAT_10_BIT_BASE + HFI_COLOR_FORMAT_NV12)
640#define HFI_COLOR_FORMAT_P010 \
641 (HFI_COLOR_FORMAT_10_BIT_BASE + HFI_COLOR_FORMAT_NV12 + 0x1)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800642
643#define HFI_COLOR_FORMAT_NV12_UBWC \
644 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_NV12)
645
646#define HFI_COLOR_FORMAT_YUV420_TP10_UBWC \
647 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_YUV420_TP10)
648
649#define HFI_COLOR_FORMAT_RGBA8888_UBWC \
650 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_RGBA8888)
651
652#define HFI_MAX_MATRIX_COEFFS 9
653#define HFI_MAX_BIAS_COEFFS 3
654#define HFI_MAX_LIMIT_COEFFS 6
655
656#define HFI_STATISTICS_MODE_DEFAULT 0x10
657#define HFI_STATISTICS_MODE_1 0x11
658#define HFI_STATISTICS_MODE_2 0x12
659#define HFI_STATISTICS_MODE_3 0x13
660
661struct hfi_uncompressed_format_select {
662 u32 buffer_type;
663 u32 format;
664};
665
666struct hfi_uncompressed_format_supported {
667 u32 buffer_type;
668 u32 format_entries;
669 u32 rg_format_info[1];
670};
671
672struct hfi_uncompressed_plane_actual {
673 u32 actual_stride;
674 u32 actual_plane_buffer_height;
675};
676
677struct hfi_uncompressed_plane_actual_info {
678 u32 buffer_type;
679 u32 num_planes;
680 struct hfi_uncompressed_plane_actual rg_plane_format[1];
681};
682
683struct hfi_uncompressed_plane_constraints {
684 u32 stride_multiples;
685 u32 max_stride;
686 u32 min_plane_buffer_height_multiple;
687 u32 buffer_alignment;
688};
689
690struct hfi_uncompressed_plane_info {
691 u32 format;
692 u32 num_planes;
693 struct hfi_uncompressed_plane_constraints rg_plane_format[1];
694};
695
696struct hfi_codec_supported {
697 u32 decoder_codec_supported;
698 u32 encoder_codec_supported;
699};
700
701struct hfi_properties_supported {
702 u32 num_properties;
703 u32 rg_properties[1];
704};
705
706struct hfi_max_sessions_supported {
707 u32 max_sessions;
708};
709
710struct hfi_vpe_color_space_conversion {
711 u32 csc_matrix[HFI_MAX_MATRIX_COEFFS];
712 u32 csc_bias[HFI_MAX_BIAS_COEFFS];
713 u32 csc_limit[HFI_MAX_LIMIT_COEFFS];
714};
715
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800716#define HFI_ROTATE_NONE (HFI_COMMON_BASE + 0x1)
717#define HFI_ROTATE_90 (HFI_COMMON_BASE + 0x2)
718#define HFI_ROTATE_180 (HFI_COMMON_BASE + 0x3)
719#define HFI_ROTATE_270 (HFI_COMMON_BASE + 0x4)
720
721#define HFI_FLIP_NONE (HFI_COMMON_BASE + 0x1)
722#define HFI_FLIP_HORIZONTAL (HFI_COMMON_BASE + 0x2)
723#define HFI_FLIP_VERTICAL (HFI_COMMON_BASE + 0x3)
724
725struct hfi_operations {
726 u32 rotate;
727 u32 flip;
728};
729
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700730#define HFI_RESOURCE_SYSCACHE 0x00000002
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800731
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700732struct hfi_resource_subcache_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800733 u32 size;
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700734 u32 sc_id;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800735};
736
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700737struct hfi_resource_syscache_info_type {
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800738 u32 num_entries;
Shivendra Kakraniac1f60e02017-04-13 00:07:26 -0700739 struct hfi_resource_subcache_type rg_subcache_entries[1];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800740};
741
742struct hfi_property_sys_image_version_info_type {
743 u32 string_size;
744 u8 str_image_version[1];
745};
746
747struct hfi_venc_config_advanced {
748 u8 pipe2d;
749 u8 hw_mode;
750 u8 low_delay_enforce;
751 u8 worker_vppsg_delay;
752 u32 close_gop;
753 u32 h264_constrain_intra_pred;
754 u32 h264_transform_8x8_flag;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800755 u32 multi_refp_en;
756 u32 qmatrix_en;
757 u8 vpp_info_packet_mode;
758 u8 ref_tile_mode;
759 u8 bitstream_flush_mode;
760 u32 vppsg_vspap_fb_sync_delay;
761 u32 rc_initial_delay;
762 u32 peak_bitrate_constraint;
763 u32 ds_display_frame_width;
764 u32 ds_display_frame_height;
765 u32 perf_tune_param_ptr;
766 u32 input_x_offset;
767 u32 input_y_offset;
768 u32 input_roi_width;
769 u32 input_roi_height;
770 u32 vsp_fifo_dma_sel;
771 u32 h264_num_ref_frames;
772};
773
774struct hfi_vbv_hrd_bufsize {
775 u32 buffer_size;
776};
777
778struct hfi_codec_mask_supported {
779 u32 codecs;
780 u32 video_domains;
781};
782
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800783struct hfi_aspect_ratio {
784 u32 aspect_width;
785 u32 aspect_height;
786};
787
788#define HFI_IFRAME_SIZE_DEFAULT (HFI_COMMON_BASE + 0x1)
789#define HFI_IFRAME_SIZE_MEDIUM (HFI_COMMON_BASE + 0x2)
790#define HFI_IFRAME_SIZE_HIGH (HFI_COMMON_BASE + 0x3)
791#define HFI_IFRAME_SIZE_UNLIMITED (HFI_COMMON_BASE + 0x4)
792struct hfi_iframe_size {
793 u32 type;
794};
795
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800796
797#define HFI_CMD_SYS_COMMON_START \
798(HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + HFI_CMD_START_OFFSET \
799 + 0x0000)
800#define HFI_CMD_SYS_INIT (HFI_CMD_SYS_COMMON_START + 0x001)
801#define HFI_CMD_SYS_PC_PREP (HFI_CMD_SYS_COMMON_START + 0x002)
802#define HFI_CMD_SYS_SET_RESOURCE (HFI_CMD_SYS_COMMON_START + 0x003)
803#define HFI_CMD_SYS_RELEASE_RESOURCE (HFI_CMD_SYS_COMMON_START + 0x004)
804#define HFI_CMD_SYS_SET_PROPERTY (HFI_CMD_SYS_COMMON_START + 0x005)
805#define HFI_CMD_SYS_GET_PROPERTY (HFI_CMD_SYS_COMMON_START + 0x006)
806#define HFI_CMD_SYS_SESSION_INIT (HFI_CMD_SYS_COMMON_START + 0x007)
807#define HFI_CMD_SYS_SESSION_END (HFI_CMD_SYS_COMMON_START + 0x008)
808#define HFI_CMD_SYS_SET_BUFFERS (HFI_CMD_SYS_COMMON_START + 0x009)
809#define HFI_CMD_SYS_TEST_START (HFI_CMD_SYS_COMMON_START + 0x100)
810
811#define HFI_CMD_SESSION_COMMON_START \
812 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
813 HFI_CMD_START_OFFSET + 0x1000)
814#define HFI_CMD_SESSION_SET_PROPERTY \
815 (HFI_CMD_SESSION_COMMON_START + 0x001)
816#define HFI_CMD_SESSION_SET_BUFFERS \
817 (HFI_CMD_SESSION_COMMON_START + 0x002)
818#define HFI_CMD_SESSION_GET_SEQUENCE_HEADER \
819 (HFI_CMD_SESSION_COMMON_START + 0x003)
820
821#define HFI_MSG_SYS_COMMON_START \
822 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
823 HFI_MSG_START_OFFSET + 0x0000)
824#define HFI_MSG_SYS_INIT_DONE (HFI_MSG_SYS_COMMON_START + 0x1)
825#define HFI_MSG_SYS_PC_PREP_DONE (HFI_MSG_SYS_COMMON_START + 0x2)
826#define HFI_MSG_SYS_RELEASE_RESOURCE (HFI_MSG_SYS_COMMON_START + 0x3)
827#define HFI_MSG_SYS_DEBUG (HFI_MSG_SYS_COMMON_START + 0x4)
828#define HFI_MSG_SYS_SESSION_INIT_DONE (HFI_MSG_SYS_COMMON_START + 0x6)
829#define HFI_MSG_SYS_SESSION_END_DONE (HFI_MSG_SYS_COMMON_START + 0x7)
830#define HFI_MSG_SYS_IDLE (HFI_MSG_SYS_COMMON_START + 0x8)
831#define HFI_MSG_SYS_COV (HFI_MSG_SYS_COMMON_START + 0x9)
832#define HFI_MSG_SYS_PROPERTY_INFO (HFI_MSG_SYS_COMMON_START + 0xA)
833#define HFI_MSG_SESSION_SYNC_DONE (HFI_MSG_SESSION_OX_START + 0xD)
834
835#define HFI_MSG_SESSION_COMMON_START \
836 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
837 HFI_MSG_START_OFFSET + 0x1000)
838#define HFI_MSG_EVENT_NOTIFY (HFI_MSG_SESSION_COMMON_START + 0x1)
839#define HFI_MSG_SESSION_GET_SEQUENCE_HEADER_DONE \
840 (HFI_MSG_SESSION_COMMON_START + 0x2)
841
842#define HFI_CMD_SYS_TEST_SSR (HFI_CMD_SYS_TEST_START + 0x1)
843#define HFI_TEST_SSR_SW_ERR_FATAL 0x1
844#define HFI_TEST_SSR_SW_DIV_BY_ZERO 0x2
845#define HFI_TEST_SSR_HW_WDOG_IRQ 0x3
846
847struct vidc_hal_cmd_pkt_hdr {
848 u32 size;
849 u32 packet_type;
850};
851
852struct vidc_hal_msg_pkt_hdr {
853 u32 size;
854 u32 packet;
855};
856
857struct vidc_hal_session_cmd_pkt {
858 u32 size;
859 u32 packet_type;
860 u32 session_id;
861};
862
863struct hfi_cmd_sys_init_packet {
864 u32 size;
865 u32 packet_type;
866 u32 arch_type;
867};
868
869struct hfi_cmd_sys_pc_prep_packet {
870 u32 size;
871 u32 packet_type;
872};
873
874struct hfi_cmd_sys_set_resource_packet {
875 u32 size;
876 u32 packet_type;
877 u32 resource_handle;
878 u32 resource_type;
879 u32 rg_resource_data[1];
880};
881
882struct hfi_cmd_sys_release_resource_packet {
883 u32 size;
884 u32 packet_type;
885 u32 resource_type;
886 u32 resource_handle;
887};
888
889struct hfi_cmd_sys_set_property_packet {
890 u32 size;
891 u32 packet_type;
892 u32 num_properties;
893 u32 rg_property_data[1];
894};
895
896struct hfi_cmd_sys_get_property_packet {
897 u32 size;
898 u32 packet_type;
899 u32 num_properties;
900 u32 rg_property_data[1];
901};
902
903struct hfi_cmd_sys_session_init_packet {
904 u32 size;
905 u32 packet_type;
906 u32 session_id;
907 u32 session_domain;
908 u32 session_codec;
909};
910
911struct hfi_cmd_sys_session_end_packet {
912 u32 size;
913 u32 packet_type;
914 u32 session_id;
915};
916
917struct hfi_cmd_sys_set_buffers_packet {
918 u32 size;
919 u32 packet_type;
920 u32 buffer_type;
921 u32 buffer_size;
922 u32 num_buffers;
923 u32 rg_buffer_addr[1];
924};
925
926struct hfi_cmd_session_set_property_packet {
927 u32 size;
928 u32 packet_type;
929 u32 session_id;
930 u32 num_properties;
931 u32 rg_property_data[0];
932};
933
934struct hfi_cmd_session_set_buffers_packet {
935 u32 size;
936 u32 packet_type;
937 u32 session_id;
938 u32 buffer_type;
939 u32 buffer_size;
940 u32 extra_data_size;
941 u32 min_buffer_size;
942 u32 num_buffers;
943 u32 rg_buffer_info[1];
944};
945
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800946struct hfi_cmd_session_sync_process_packet {
947 u32 size;
948 u32 packet_type;
949 u32 session_id;
950 u32 sync_id;
951 u32 rg_data[1];
952};
953
954struct hfi_msg_event_notify_packet {
955 u32 size;
956 u32 packet_type;
957 u32 session_id;
958 u32 event_id;
959 u32 event_data1;
960 u32 event_data2;
961 u32 rg_ext_event_data[1];
962};
963
964struct hfi_msg_release_buffer_ref_event_packet {
965 u32 packet_buffer;
966 u32 extra_data_buffer;
967 u32 output_tag;
968};
969
970struct hfi_msg_sys_init_done_packet {
971 u32 size;
972 u32 packet_type;
973 u32 error_type;
974 u32 num_properties;
975 u32 rg_property_data[1];
976};
977
978struct hfi_msg_sys_pc_prep_done_packet {
979 u32 size;
980 u32 packet_type;
981 u32 error_type;
982};
983
984struct hfi_msg_sys_release_resource_done_packet {
985 u32 size;
986 u32 packet_type;
987 u32 resource_handle;
988 u32 error_type;
989};
990
991struct hfi_msg_sys_session_init_done_packet {
992 u32 size;
993 u32 packet_type;
994 u32 session_id;
995 u32 error_type;
996 u32 num_properties;
997 u32 rg_property_data[1];
998};
999
1000struct hfi_msg_sys_session_end_done_packet {
1001 u32 size;
1002 u32 packet_type;
1003 u32 session_id;
1004 u32 error_type;
1005};
1006
1007struct hfi_msg_session_get_sequence_header_done_packet {
1008 u32 size;
1009 u32 packet_type;
1010 u32 session_id;
1011 u32 error_type;
1012 u32 header_len;
1013 u32 sequence_header;
1014};
1015
1016struct hfi_msg_sys_debug_packet {
1017 u32 size;
1018 u32 packet_type;
1019 u32 msg_type;
1020 u32 msg_size;
1021 u32 time_stamp_hi;
1022 u32 time_stamp_lo;
1023 u8 rg_msg_data[1];
1024};
1025
1026struct hfi_msg_sys_coverage_packet {
1027 u32 size;
1028 u32 packet_type;
1029 u32 msg_size;
1030 u32 time_stamp_hi;
1031 u32 time_stamp_lo;
1032 u8 rg_msg_data[1];
1033};
1034
1035enum HFI_VENUS_QTBL_STATUS {
1036 HFI_VENUS_QTBL_DISABLED = 0x00,
1037 HFI_VENUS_QTBL_ENABLED = 0x01,
1038 HFI_VENUS_QTBL_INITIALIZING = 0x02,
1039 HFI_VENUS_QTBL_DEINITIALIZING = 0x03
1040};
1041
1042enum HFI_VENUS_CTRL_INIT_STATUS {
1043 HFI_VENUS_CTRL_NOT_INIT = 0x0,
1044 HFI_VENUS_CTRL_READY = 0x1,
1045 HFI_VENUS_CTRL_ERROR_FATAL = 0x2
1046};
1047
1048struct hfi_sfr_struct {
1049 u32 bufSize;
1050 u8 rg_data[1];
1051};
1052
1053struct hfi_cmd_sys_test_ssr_packet {
1054 u32 size;
1055 u32 packet_type;
1056 u32 trigger_type;
1057};
1058#endif