blob: 8324e3ec21c29c0fe84829865f47923221f7162e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
16#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000017#include <linux/kernel.h>
Lee Jones000bc9d2012-04-16 10:18:43 +010018#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/delay.h>
20#include <linux/err.h>
21#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040022#include <linux/log2.h>
Ulf Hansson70be2082013-01-07 15:35:06 +010023#include <linux/mmc/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010025#include <linux/mmc/card.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000026#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000027#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020028#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010029#include <linux/gpio.h>
Lee Jones9a597012012-04-12 16:51:13 +010030#include <linux/of_gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010031#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000032#include <linux/dmaengine.h>
33#include <linux/dma-mapping.h>
34#include <linux/amba/mmci.h>
Russell King1c3be362011-08-14 09:17:05 +010035#include <linux/pm_runtime.h>
Viresh Kumar258aea72012-02-01 16:12:19 +053036#include <linux/types.h>
Linus Walleija9a83782012-10-29 14:39:30 +010037#include <linux/pinctrl/consumer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Russell King7b09cda2005-07-01 12:02:59 +010039#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010041#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43#include "mmci.h"
44
45#define DRIVER_NAME "mmci-pl18x"
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047static unsigned int fmax = 515633;
48
Rabin Vincent4956e102010-07-21 12:54:40 +010049/**
50 * struct variant_data - MMCI variant-specific quirks
51 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010052 * @clkreg_enable: enable value for MMCICLOCK register
Rabin Vincent08458ef2010-07-21 12:55:59 +010053 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010054 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
55 * is asserted (likewise for RX)
56 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
57 * is asserted (likewise for RX)
Linus Walleij34177802010-10-19 12:43:58 +010058 * @sdio: variant supports SDIO
Linus Walleijb70a67f2010-12-06 09:24:14 +010059 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Philippe Langlais1784b152011-03-25 08:51:52 +010060 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010061 * @pwrreg_powerup: power up value for MMCIPOWER register
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010062 * @signal_direction: input/out direction of bus signals can be indicated
Ulf Hanssonf4670da2013-01-09 17:19:54 +010063 * @pwrreg_clkgate: MMCIPOWER register must be used to gate the clock
Ulf Hansson01259622013-05-15 20:53:22 +010064 * @busy_detect: true if busy detection on dat0 is supported
Ulf Hansson1ff44432013-09-04 09:05:17 +010065 * @pwrreg_nopower: bits in MMCIPOWER don't controls ext. power supply
Rabin Vincent4956e102010-07-21 12:54:40 +010066 */
67struct variant_data {
68 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010069 unsigned int clkreg_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010070 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010071 unsigned int fifosize;
72 unsigned int fifohalfsize;
Linus Walleij34177802010-10-19 12:43:58 +010073 bool sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010074 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010075 bool blksz_datactrl16;
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010076 u32 pwrreg_powerup;
Ulf Hansson4d1a3a02011-12-13 16:57:07 +010077 bool signal_direction;
Ulf Hanssonf4670da2013-01-09 17:19:54 +010078 bool pwrreg_clkgate;
Ulf Hansson01259622013-05-15 20:53:22 +010079 bool busy_detect;
Ulf Hansson1ff44432013-09-04 09:05:17 +010080 bool pwrreg_nopower;
Rabin Vincent4956e102010-07-21 12:54:40 +010081};
82
83static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +010084 .fifosize = 16 * 4,
85 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +010086 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010087 .pwrreg_powerup = MCI_PWR_UP,
Rabin Vincent4956e102010-07-21 12:54:40 +010088};
89
Pawel Moll768fbc12011-03-11 17:18:07 +000090static struct variant_data variant_arm_extended_fifo = {
91 .fifosize = 128 * 4,
92 .fifohalfsize = 64 * 4,
93 .datalength_bits = 16,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +010094 .pwrreg_powerup = MCI_PWR_UP,
Pawel Moll768fbc12011-03-11 17:18:07 +000095};
96
Pawel Moll3a372982013-01-24 14:12:45 +010097static struct variant_data variant_arm_extended_fifo_hwfc = {
98 .fifosize = 128 * 4,
99 .fifohalfsize = 64 * 4,
100 .clkreg_enable = MCI_ARM_HWFCEN,
101 .datalength_bits = 16,
102 .pwrreg_powerup = MCI_PWR_UP,
103};
104
Rabin Vincent4956e102010-07-21 12:54:40 +0100105static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100106 .fifosize = 16 * 4,
107 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +0100108 .clkreg_enable = MCI_ST_U300_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100109 .datalength_bits = 16,
Linus Walleij34177802010-10-19 12:43:58 +0100110 .sdio = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100111 .pwrreg_powerup = MCI_PWR_ON,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100112 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100113 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100114 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100115};
116
Linus Walleij34fd4212012-04-10 17:43:59 +0100117static struct variant_data variant_nomadik = {
118 .fifosize = 16 * 4,
119 .fifohalfsize = 8 * 4,
120 .clkreg = MCI_CLK_ENABLE,
121 .datalength_bits = 24,
122 .sdio = true,
123 .st_clkdiv = true,
124 .pwrreg_powerup = MCI_PWR_ON,
125 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100126 .pwrreg_clkgate = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100127 .pwrreg_nopower = true,
Linus Walleij34fd4212012-04-10 17:43:59 +0100128};
129
Rabin Vincent4956e102010-07-21 12:54:40 +0100130static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +0100131 .fifosize = 30 * 4,
132 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +0100133 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +0100134 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +0100135 .datalength_bits = 24,
Linus Walleij34177802010-10-19 12:43:58 +0100136 .sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +0100137 .st_clkdiv = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100138 .pwrreg_powerup = MCI_PWR_ON,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100139 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100140 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100141 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100142 .pwrreg_nopower = true,
Rabin Vincent4956e102010-07-21 12:54:40 +0100143};
Linus Walleijb70a67f2010-12-06 09:24:14 +0100144
Philippe Langlais1784b152011-03-25 08:51:52 +0100145static struct variant_data variant_ux500v2 = {
146 .fifosize = 30 * 4,
147 .fifohalfsize = 8 * 4,
148 .clkreg = MCI_CLK_ENABLE,
149 .clkreg_enable = MCI_ST_UX500_HWFCEN,
150 .datalength_bits = 24,
151 .sdio = true,
152 .st_clkdiv = true,
153 .blksz_datactrl16 = true,
Ulf Hansson7d72a1d2011-12-13 16:54:55 +0100154 .pwrreg_powerup = MCI_PWR_ON,
Ulf Hansson4d1a3a02011-12-13 16:57:07 +0100155 .signal_direction = true,
Ulf Hanssonf4670da2013-01-09 17:19:54 +0100156 .pwrreg_clkgate = true,
Ulf Hansson01259622013-05-15 20:53:22 +0100157 .busy_detect = true,
Ulf Hansson1ff44432013-09-04 09:05:17 +0100158 .pwrreg_nopower = true,
Philippe Langlais1784b152011-03-25 08:51:52 +0100159};
160
Ulf Hansson01259622013-05-15 20:53:22 +0100161static int mmci_card_busy(struct mmc_host *mmc)
162{
163 struct mmci_host *host = mmc_priv(mmc);
164 unsigned long flags;
165 int busy = 0;
166
167 pm_runtime_get_sync(mmc_dev(mmc));
168
169 spin_lock_irqsave(&host->lock, flags);
170 if (readl(host->base + MMCISTATUS) & MCI_ST_CARDBUSY)
171 busy = 1;
172 spin_unlock_irqrestore(&host->lock, flags);
173
174 pm_runtime_mark_last_busy(mmc_dev(mmc));
175 pm_runtime_put_autosuspend(mmc_dev(mmc));
176
177 return busy;
178}
179
Linus Walleija6a64642009-09-14 12:56:14 +0100180/*
Ulf Hansson653a7612013-01-21 21:29:34 +0100181 * Validate mmc prerequisites
182 */
183static int mmci_validate_data(struct mmci_host *host,
184 struct mmc_data *data)
185{
186 if (!data)
187 return 0;
188
189 if (!is_power_of_2(data->blksz)) {
190 dev_err(mmc_dev(host->mmc),
191 "unsupported block size (%d bytes)\n", data->blksz);
192 return -EINVAL;
193 }
194
195 return 0;
196}
197
Ulf Hanssonf829c042013-09-04 09:01:15 +0100198static void mmci_reg_delay(struct mmci_host *host)
199{
200 /*
201 * According to the spec, at least three feedback clock cycles
202 * of max 52 MHz must pass between two writes to the MMCICLOCK reg.
203 * Three MCLK clock cycles must pass between two MMCIPOWER reg writes.
204 * Worst delay time during card init is at 100 kHz => 30 us.
205 * Worst delay time when up and running is at 25 MHz => 120 ns.
206 */
207 if (host->cclk < 25000000)
208 udelay(30);
209 else
210 ndelay(120);
211}
212
Ulf Hansson653a7612013-01-21 21:29:34 +0100213/*
Linus Walleija6a64642009-09-14 12:56:14 +0100214 * This must be called with host->lock held
215 */
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100216static void mmci_write_clkreg(struct mmci_host *host, u32 clk)
217{
218 if (host->clk_reg != clk) {
219 host->clk_reg = clk;
220 writel(clk, host->base + MMCICLOCK);
221 }
222}
223
224/*
225 * This must be called with host->lock held
226 */
227static void mmci_write_pwrreg(struct mmci_host *host, u32 pwr)
228{
229 if (host->pwr_reg != pwr) {
230 host->pwr_reg = pwr;
231 writel(pwr, host->base + MMCIPOWER);
232 }
233}
234
235/*
236 * This must be called with host->lock held
237 */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100238static void mmci_write_datactrlreg(struct mmci_host *host, u32 datactrl)
239{
Ulf Hansson01259622013-05-15 20:53:22 +0100240 /* Keep ST Micro busy mode if enabled */
241 datactrl |= host->datactrl_reg & MCI_ST_DPSM_BUSYMODE;
242
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100243 if (host->datactrl_reg != datactrl) {
244 host->datactrl_reg = datactrl;
245 writel(datactrl, host->base + MMCIDATACTRL);
246 }
247}
248
249/*
250 * This must be called with host->lock held
251 */
Linus Walleija6a64642009-09-14 12:56:14 +0100252static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
253{
Rabin Vincent4956e102010-07-21 12:54:40 +0100254 struct variant_data *variant = host->variant;
255 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100256
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100257 /* Make sure cclk reflects the current calculated clock */
258 host->cclk = 0;
259
Linus Walleija6a64642009-09-14 12:56:14 +0100260 if (desired) {
261 if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100262 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100263 if (variant->st_clkdiv)
264 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100265 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100266 } else if (variant->st_clkdiv) {
267 /*
268 * DB8500 TRM says f = mclk / (clkdiv + 2)
269 * => clkdiv = (mclk / f) - 2
270 * Round the divider up so we don't exceed the max
271 * frequency
272 */
273 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
274 if (clk >= 256)
275 clk = 255;
276 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100277 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100278 /*
279 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
280 * => clkdiv = mclk / (2 * f) - 1
281 */
Linus Walleija6a64642009-09-14 12:56:14 +0100282 clk = host->mclk / (2 * desired) - 1;
283 if (clk >= 256)
284 clk = 255;
285 host->cclk = host->mclk / (2 * (clk + 1));
286 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100287
288 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100289 clk |= MCI_CLK_ENABLE;
290 /* This hasn't proven to be worthwhile */
291 /* clk |= MCI_CLK_PWRSAVE; */
292 }
293
Ulf Hanssonc58a8502013-05-13 15:40:03 +0100294 /* Set actual clock for debug */
295 host->mmc->actual_clock = host->cclk;
296
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100297 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100298 clk |= MCI_4BIT_BUS;
299 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
300 clk |= MCI_ST_8BIT_BUS;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100301
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100302 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50)
303 clk |= MCI_ST_UX500_NEG_EDGE;
304
Ulf Hansson7437cfa2012-01-18 09:17:27 +0100305 mmci_write_clkreg(host, clk);
Linus Walleija6a64642009-09-14 12:56:14 +0100306}
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308static void
309mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
310{
311 writel(0, host->base + MMCICOMMAND);
312
Russell Kinge47c2222007-01-08 16:42:51 +0000313 BUG_ON(host->data);
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 host->mrq = NULL;
316 host->cmd = NULL;
317
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 mmc_request_done(host->mmc, mrq);
Ulf Hansson2cd976c2011-12-13 17:01:11 +0100319
320 pm_runtime_mark_last_busy(mmc_dev(host->mmc));
321 pm_runtime_put_autosuspend(mmc_dev(host->mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322}
323
Linus Walleij2686b4b2010-10-19 12:39:48 +0100324static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
325{
326 void __iomem *base = host->base;
327
328 if (host->singleirq) {
329 unsigned int mask0 = readl(base + MMCIMASK0);
330
331 mask0 &= ~MCI_IRQ1MASK;
332 mask0 |= mask;
333
334 writel(mask0, base + MMCIMASK0);
335 }
336
337 writel(mask, base + MMCIMASK1);
338}
339
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340static void mmci_stop_data(struct mmci_host *host)
341{
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100342 mmci_write_datactrlreg(host, 0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100343 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 host->data = NULL;
345}
346
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100347static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
348{
349 unsigned int flags = SG_MITER_ATOMIC;
350
351 if (data->flags & MMC_DATA_READ)
352 flags |= SG_MITER_TO_SG;
353 else
354 flags |= SG_MITER_FROM_SG;
355
356 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
357}
358
Russell Kingc8ebae32011-01-11 19:35:53 +0000359/*
360 * All the DMA operation mode stuff goes inside this ifdef.
361 * This assumes that you have a generic DMA device interface,
362 * no custom DMA interfaces are supported.
363 */
364#ifdef CONFIG_DMA_ENGINE
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500365static void mmci_dma_setup(struct mmci_host *host)
Russell Kingc8ebae32011-01-11 19:35:53 +0000366{
367 struct mmci_platform_data *plat = host->plat;
368 const char *rxname, *txname;
369 dma_cap_mask_t mask;
370
Lee Jones1fd83f02013-05-03 12:51:17 +0100371 host->dma_rx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "rx");
372 host->dma_tx_channel = dma_request_slave_channel(mmc_dev(host->mmc), "tx");
Russell Kingc8ebae32011-01-11 19:35:53 +0000373
Per Forlin58c7ccb2011-07-01 18:55:24 +0200374 /* initialize pre request cookie */
375 host->next_data.cookie = 1;
376
Russell Kingc8ebae32011-01-11 19:35:53 +0000377 /* Try to acquire a generic DMA engine slave channel */
378 dma_cap_zero(mask);
379 dma_cap_set(DMA_SLAVE, mask);
380
Lee Jones1fd83f02013-05-03 12:51:17 +0100381 if (plat && plat->dma_filter) {
382 if (!host->dma_rx_channel && plat->dma_rx_param) {
383 host->dma_rx_channel = dma_request_channel(mask,
384 plat->dma_filter,
385 plat->dma_rx_param);
386 /* E.g if no DMA hardware is present */
387 if (!host->dma_rx_channel)
388 dev_err(mmc_dev(host->mmc), "no RX DMA channel\n");
389 }
390
391 if (!host->dma_tx_channel && plat->dma_tx_param) {
392 host->dma_tx_channel = dma_request_channel(mask,
393 plat->dma_filter,
394 plat->dma_tx_param);
395 if (!host->dma_tx_channel)
396 dev_warn(mmc_dev(host->mmc), "no TX DMA channel\n");
397 }
398 }
399
Russell Kingc8ebae32011-01-11 19:35:53 +0000400 /*
401 * If only an RX channel is specified, the driver will
402 * attempt to use it bidirectionally, however if it is
403 * is specified but cannot be located, DMA will be disabled.
404 */
Lee Jones1fd83f02013-05-03 12:51:17 +0100405 if (host->dma_rx_channel && !host->dma_tx_channel)
Russell Kingc8ebae32011-01-11 19:35:53 +0000406 host->dma_tx_channel = host->dma_rx_channel;
Russell Kingc8ebae32011-01-11 19:35:53 +0000407
408 if (host->dma_rx_channel)
409 rxname = dma_chan_name(host->dma_rx_channel);
410 else
411 rxname = "none";
412
413 if (host->dma_tx_channel)
414 txname = dma_chan_name(host->dma_tx_channel);
415 else
416 txname = "none";
417
418 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
419 rxname, txname);
420
421 /*
422 * Limit the maximum segment size in any SG entry according to
423 * the parameters of the DMA engine device.
424 */
425 if (host->dma_tx_channel) {
426 struct device *dev = host->dma_tx_channel->device->dev;
427 unsigned int max_seg_size = dma_get_max_seg_size(dev);
428
429 if (max_seg_size < host->mmc->max_seg_size)
430 host->mmc->max_seg_size = max_seg_size;
431 }
432 if (host->dma_rx_channel) {
433 struct device *dev = host->dma_rx_channel->device->dev;
434 unsigned int max_seg_size = dma_get_max_seg_size(dev);
435
436 if (max_seg_size < host->mmc->max_seg_size)
437 host->mmc->max_seg_size = max_seg_size;
438 }
439}
440
441/*
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500442 * This is used in or so inline it
Russell Kingc8ebae32011-01-11 19:35:53 +0000443 * so it can be discarded.
444 */
445static inline void mmci_dma_release(struct mmci_host *host)
446{
447 struct mmci_platform_data *plat = host->plat;
448
449 if (host->dma_rx_channel)
450 dma_release_channel(host->dma_rx_channel);
451 if (host->dma_tx_channel && plat->dma_tx_param)
452 dma_release_channel(host->dma_tx_channel);
453 host->dma_rx_channel = host->dma_tx_channel = NULL;
454}
455
Ulf Hansson653a7612013-01-21 21:29:34 +0100456static void mmci_dma_data_error(struct mmci_host *host)
457{
458 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
459 dmaengine_terminate_all(host->dma_current);
460 host->dma_current = NULL;
461 host->dma_desc_current = NULL;
462 host->data->host_cookie = 0;
463}
464
Russell Kingc8ebae32011-01-11 19:35:53 +0000465static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
466{
Ulf Hansson653a7612013-01-21 21:29:34 +0100467 struct dma_chan *chan;
Russell Kingc8ebae32011-01-11 19:35:53 +0000468 enum dma_data_direction dir;
Ulf Hansson653a7612013-01-21 21:29:34 +0100469
470 if (data->flags & MMC_DATA_READ) {
471 dir = DMA_FROM_DEVICE;
472 chan = host->dma_rx_channel;
473 } else {
474 dir = DMA_TO_DEVICE;
475 chan = host->dma_tx_channel;
476 }
477
478 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
479}
480
481static void mmci_dma_finalize(struct mmci_host *host, struct mmc_data *data)
482{
Russell Kingc8ebae32011-01-11 19:35:53 +0000483 u32 status;
484 int i;
485
486 /* Wait up to 1ms for the DMA to complete */
487 for (i = 0; ; i++) {
488 status = readl(host->base + MMCISTATUS);
489 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
490 break;
491 udelay(10);
492 }
493
494 /*
495 * Check to see whether we still have some data left in the FIFO -
496 * this catches DMA controllers which are unable to monitor the
497 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
498 * contiguous buffers. On TX, we'll get a FIFO underrun error.
499 */
500 if (status & MCI_RXDATAAVLBLMASK) {
Ulf Hansson653a7612013-01-21 21:29:34 +0100501 mmci_dma_data_error(host);
Russell Kingc8ebae32011-01-11 19:35:53 +0000502 if (!data->error)
503 data->error = -EIO;
504 }
505
Per Forlin58c7ccb2011-07-01 18:55:24 +0200506 if (!data->host_cookie)
Ulf Hansson653a7612013-01-21 21:29:34 +0100507 mmci_dma_unmap(host, data);
Russell Kingc8ebae32011-01-11 19:35:53 +0000508
509 /*
510 * Use of DMA with scatter-gather is impossible.
511 * Give up with DMA and switch back to PIO mode.
512 */
513 if (status & MCI_RXDATAAVLBLMASK) {
514 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
515 mmci_dma_release(host);
516 }
Ulf Hansson653a7612013-01-21 21:29:34 +0100517
518 host->dma_current = NULL;
519 host->dma_desc_current = NULL;
Russell Kingc8ebae32011-01-11 19:35:53 +0000520}
521
Ulf Hansson653a7612013-01-21 21:29:34 +0100522/* prepares DMA channel and DMA descriptor, returns non-zero on failure */
523static int __mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
524 struct dma_chan **dma_chan,
525 struct dma_async_tx_descriptor **dma_desc)
Russell Kingc8ebae32011-01-11 19:35:53 +0000526{
527 struct variant_data *variant = host->variant;
528 struct dma_slave_config conf = {
529 .src_addr = host->phybase + MMCIFIFO,
530 .dst_addr = host->phybase + MMCIFIFO,
531 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
532 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
533 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
534 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
Viresh Kumar258aea72012-02-01 16:12:19 +0530535 .device_fc = false,
Russell Kingc8ebae32011-01-11 19:35:53 +0000536 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000537 struct dma_chan *chan;
538 struct dma_device *device;
539 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530540 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000541 int nr_sg;
542
Russell Kingc8ebae32011-01-11 19:35:53 +0000543 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530544 conf.direction = DMA_DEV_TO_MEM;
545 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000546 chan = host->dma_rx_channel;
547 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530548 conf.direction = DMA_MEM_TO_DEV;
549 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000550 chan = host->dma_tx_channel;
551 }
552
553 /* If there's no DMA channel, fall back to PIO */
554 if (!chan)
555 return -EINVAL;
556
557 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200558 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000559 return -EINVAL;
560
561 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530562 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000563 if (nr_sg == 0)
564 return -EINVAL;
565
566 dmaengine_slave_config(chan, &conf);
Alexandre Bounine16052822012-03-08 16:11:18 -0500567 desc = dmaengine_prep_slave_sg(chan, data->sg, nr_sg,
Russell Kingc8ebae32011-01-11 19:35:53 +0000568 conf.direction, DMA_CTRL_ACK);
569 if (!desc)
570 goto unmap_exit;
571
Ulf Hansson653a7612013-01-21 21:29:34 +0100572 *dma_chan = chan;
573 *dma_desc = desc;
Russell Kingc8ebae32011-01-11 19:35:53 +0000574
Per Forlin58c7ccb2011-07-01 18:55:24 +0200575 return 0;
576
577 unmap_exit:
Vinod Koul05f57992011-10-14 10:45:11 +0530578 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200579 return -ENOMEM;
580}
581
Ulf Hansson653a7612013-01-21 21:29:34 +0100582static inline int mmci_dma_prep_data(struct mmci_host *host,
583 struct mmc_data *data)
584{
585 /* Check if next job is already prepared. */
586 if (host->dma_current && host->dma_desc_current)
587 return 0;
588
589 /* No job were prepared thus do it now. */
590 return __mmci_dma_prep_data(host, data, &host->dma_current,
591 &host->dma_desc_current);
592}
593
594static inline int mmci_dma_prep_next(struct mmci_host *host,
595 struct mmc_data *data)
596{
597 struct mmci_host_next *nd = &host->next_data;
598 return __mmci_dma_prep_data(host, data, &nd->dma_chan, &nd->dma_desc);
599}
600
Per Forlin58c7ccb2011-07-01 18:55:24 +0200601static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
602{
603 int ret;
604 struct mmc_data *data = host->data;
605
Ulf Hansson653a7612013-01-21 21:29:34 +0100606 ret = mmci_dma_prep_data(host, host->data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200607 if (ret)
608 return ret;
609
610 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000611 dev_vdbg(mmc_dev(host->mmc),
612 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
613 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200614 dmaengine_submit(host->dma_desc_current);
615 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000616
617 datactrl |= MCI_DPSM_DMAENABLE;
618
619 /* Trigger the DMA transfer */
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100620 mmci_write_datactrlreg(host, datactrl);
Russell Kingc8ebae32011-01-11 19:35:53 +0000621
622 /*
623 * Let the MMCI say when the data is ended and it's time
624 * to fire next DMA request. When that happens, MMCI will
625 * call mmci_data_end()
626 */
627 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
628 host->base + MMCIMASK0);
629 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000630}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200631
632static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
633{
634 struct mmci_host_next *next = &host->next_data;
635
Ulf Hansson653a7612013-01-21 21:29:34 +0100636 WARN_ON(data->host_cookie && data->host_cookie != next->cookie);
637 WARN_ON(!data->host_cookie && (next->dma_desc || next->dma_chan));
Per Forlin58c7ccb2011-07-01 18:55:24 +0200638
639 host->dma_desc_current = next->dma_desc;
640 host->dma_current = next->dma_chan;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200641 next->dma_desc = NULL;
642 next->dma_chan = NULL;
643}
644
645static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
646 bool is_first_req)
647{
648 struct mmci_host *host = mmc_priv(mmc);
649 struct mmc_data *data = mrq->data;
650 struct mmci_host_next *nd = &host->next_data;
651
652 if (!data)
653 return;
654
Ulf Hansson653a7612013-01-21 21:29:34 +0100655 BUG_ON(data->host_cookie);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200656
Ulf Hansson653a7612013-01-21 21:29:34 +0100657 if (mmci_validate_data(host, data))
658 return;
659
660 if (!mmci_dma_prep_next(host, data))
661 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200662}
663
664static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
665 int err)
666{
667 struct mmci_host *host = mmc_priv(mmc);
668 struct mmc_data *data = mrq->data;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200669
Ulf Hansson653a7612013-01-21 21:29:34 +0100670 if (!data || !data->host_cookie)
Per Forlin58c7ccb2011-07-01 18:55:24 +0200671 return;
672
Ulf Hansson653a7612013-01-21 21:29:34 +0100673 mmci_dma_unmap(host, data);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200674
Ulf Hansson653a7612013-01-21 21:29:34 +0100675 if (err) {
676 struct mmci_host_next *next = &host->next_data;
677 struct dma_chan *chan;
678 if (data->flags & MMC_DATA_READ)
679 chan = host->dma_rx_channel;
680 else
681 chan = host->dma_tx_channel;
682 dmaengine_terminate_all(chan);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200683
Ulf Hansson653a7612013-01-21 21:29:34 +0100684 next->dma_desc = NULL;
685 next->dma_chan = NULL;
Per Forlin58c7ccb2011-07-01 18:55:24 +0200686 }
687}
688
Russell Kingc8ebae32011-01-11 19:35:53 +0000689#else
690/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200691static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
692{
693}
Russell Kingc8ebae32011-01-11 19:35:53 +0000694static inline void mmci_dma_setup(struct mmci_host *host)
695{
696}
697
698static inline void mmci_dma_release(struct mmci_host *host)
699{
700}
701
702static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
703{
704}
705
Ulf Hansson653a7612013-01-21 21:29:34 +0100706static inline void mmci_dma_finalize(struct mmci_host *host,
707 struct mmc_data *data)
708{
709}
710
Russell Kingc8ebae32011-01-11 19:35:53 +0000711static inline void mmci_dma_data_error(struct mmci_host *host)
712{
713}
714
715static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
716{
717 return -ENOSYS;
718}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200719
720#define mmci_pre_request NULL
721#define mmci_post_request NULL
722
Russell Kingc8ebae32011-01-11 19:35:53 +0000723#endif
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
726{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100727 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100729 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100731 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
Linus Walleij64de0282010-02-19 01:09:10 +0100733 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
734 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
736 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100737 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000738 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739
Russell King7b09cda2005-07-01 12:02:59 +0100740 clks = (unsigned long long)data->timeout_ns * host->cclk;
741 do_div(clks, 1000000000UL);
742
743 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
745 base = host->base;
746 writel(timeout, base + MMCIDATATIMER);
747 writel(host->size, base + MMCIDATALENGTH);
748
Russell King3bc87f22006-08-27 13:51:28 +0100749 blksz_bits = ffs(data->blksz) - 1;
750 BUG_ON(1 << blksz_bits != data->blksz);
751
Philippe Langlais1784b152011-03-25 08:51:52 +0100752 if (variant->blksz_datactrl16)
753 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
754 else
755 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000756
757 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000759
Ulf Hansson7258db72011-12-13 17:05:28 +0100760 /* The ST Micro variants has a special bit to enable SDIO */
761 if (variant->sdio && host->mmc->card)
Ulf Hansson06c1a122012-10-12 14:01:50 +0100762 if (mmc_card_sdio(host->mmc->card)) {
763 /*
764 * The ST Micro variants has a special bit
765 * to enable SDIO.
766 */
767 u32 clk;
768
Ulf Hansson7258db72011-12-13 17:05:28 +0100769 datactrl |= MCI_ST_DPSM_SDIOEN;
770
Ulf Hansson06c1a122012-10-12 14:01:50 +0100771 /*
Ulf Hansson70ac0932012-10-12 14:07:36 +0100772 * The ST Micro variant for SDIO small write transfers
773 * needs to have clock H/W flow control disabled,
774 * otherwise the transfer will not start. The threshold
775 * depends on the rate of MCLK.
Ulf Hansson06c1a122012-10-12 14:01:50 +0100776 */
Ulf Hansson70ac0932012-10-12 14:07:36 +0100777 if (data->flags & MMC_DATA_WRITE &&
778 (host->size < 8 ||
779 (host->size <= 8 && host->mclk > 50000000)))
Ulf Hansson06c1a122012-10-12 14:01:50 +0100780 clk = host->clk_reg & ~variant->clkreg_enable;
781 else
782 clk = host->clk_reg | variant->clkreg_enable;
783
784 mmci_write_clkreg(host, clk);
785 }
786
Ulf Hansson6dbb6ee2013-01-07 15:30:44 +0100787 if (host->mmc->ios.timing == MMC_TIMING_UHS_DDR50)
788 datactrl |= MCI_ST_DPSM_DDRMODE;
789
Russell Kingc8ebae32011-01-11 19:35:53 +0000790 /*
791 * Attempt to use DMA operation mode, if this
792 * should fail, fall back to PIO mode
793 */
794 if (!mmci_dma_start_data(host, datactrl))
795 return;
796
797 /* IRQ mode, map the SG list for CPU reading/writing */
798 mmci_init_sg(host, data);
799
800 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000802
803 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000804 * If we have less than the fifo 'half-full' threshold to
805 * transfer, trigger a PIO interrupt as soon as any data
806 * is available.
Russell King0425a142006-02-16 16:48:31 +0000807 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000808 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000809 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 } else {
811 /*
812 * We don't actually need to include "FIFO empty" here
813 * since its implicit in "FIFO half empty".
814 */
815 irqmask = MCI_TXFIFOHALFEMPTYMASK;
816 }
817
Ulf Hansson9cc639a2013-05-15 20:48:23 +0100818 mmci_write_datactrlreg(host, datactrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100820 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821}
822
823static void
824mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
825{
826 void __iomem *base = host->base;
827
Linus Walleij64de0282010-02-19 01:09:10 +0100828 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 cmd->opcode, cmd->arg, cmd->flags);
830
831 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
832 writel(0, base + MMCICOMMAND);
833 udelay(1);
834 }
835
836 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000837 if (cmd->flags & MMC_RSP_PRESENT) {
838 if (cmd->flags & MMC_RSP_136)
839 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 }
842 if (/*interrupt*/0)
843 c |= MCI_CPSM_INTERRUPT;
844
845 host->cmd = cmd;
846
847 writel(cmd->arg, base + MMCIARGUMENT);
848 writel(c, base + MMCICOMMAND);
849}
850
851static void
852mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
853 unsigned int status)
854{
Linus Walleijf20f8f22010-10-19 13:41:24 +0100855 /* First check for errors */
Ulf Hanssonb63038d2011-12-13 16:51:04 +0100856 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
857 MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100858 u32 remain, success;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100859
Russell Kingc8ebae32011-01-11 19:35:53 +0000860 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100861 if (dma_inprogress(host)) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000862 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100863 mmci_dma_unmap(host, data);
864 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000865
Russell Kingc8afc9d2011-02-04 09:19:46 +0000866 /*
867 * Calculate how far we are into the transfer. Note that
868 * the data counter gives the number of bytes transferred
869 * on the MMC bus, not on the host side. On reads, this
870 * can be as much as a FIFO-worth of data ahead. This
871 * matters for FIFO overruns only.
872 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100873 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100874 success = data->blksz * data->blocks - remain;
875
Russell Kingc8afc9d2011-02-04 09:19:46 +0000876 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
877 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100878 if (status & MCI_DATACRCFAIL) {
879 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000880 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200881 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100882 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200883 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100884 } else if (status & MCI_STARTBITERR) {
885 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000886 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200887 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000888 } else if (status & MCI_RXOVERRUN) {
889 if (success > host->variant->fifosize)
890 success -= host->variant->fifosize;
891 else
892 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100893 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100894 }
Russell King51d43752011-01-27 10:56:52 +0000895 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 }
Linus Walleijf20f8f22010-10-19 13:41:24 +0100897
Linus Walleij8cb28152011-01-24 15:22:13 +0100898 if (status & MCI_DATABLOCKEND)
899 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f22010-10-19 13:41:24 +0100900
Russell Kingccff9b52011-01-30 21:03:50 +0000901 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000902 if (dma_inprogress(host))
Ulf Hansson653a7612013-01-21 21:29:34 +0100903 mmci_dma_finalize(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 mmci_stop_data(host);
905
Linus Walleij8cb28152011-01-24 15:22:13 +0100906 if (!data->error)
907 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000908 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100909
Ulf Hansson024629c2013-05-13 15:40:56 +0100910 if (!data->stop || host->mrq->sbc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 mmci_request_end(host, data->mrq);
912 } else {
913 mmci_start_command(host, data->stop, 0);
914 }
915 }
916}
917
918static void
919mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
920 unsigned int status)
921{
922 void __iomem *base = host->base;
Ulf Hansson024629c2013-05-13 15:40:56 +0100923 bool sbc = (cmd == host->mrq->sbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
925 host->cmd = NULL;
926
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200928 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200930 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +0000931 } else {
932 cmd->resp[0] = readl(base + MMCIRESPONSE0);
933 cmd->resp[1] = readl(base + MMCIRESPONSE1);
934 cmd->resp[2] = readl(base + MMCIRESPONSE2);
935 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 }
937
Ulf Hansson024629c2013-05-13 15:40:56 +0100938 if ((!sbc && !cmd->data) || cmd->error) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +0100939 if (host->data) {
940 /* Terminate the DMA transfer */
Ulf Hansson653a7612013-01-21 21:29:34 +0100941 if (dma_inprogress(host)) {
Ulf Hansson3b6e3c72011-12-13 16:58:43 +0100942 mmci_dma_data_error(host);
Ulf Hansson653a7612013-01-21 21:29:34 +0100943 mmci_dma_unmap(host, host->data);
944 }
Russell Kinge47c2222007-01-08 16:42:51 +0000945 mmci_stop_data(host);
Ulf Hansson3b6e3c72011-12-13 16:58:43 +0100946 }
Ulf Hansson024629c2013-05-13 15:40:56 +0100947 mmci_request_end(host, host->mrq);
948 } else if (sbc) {
949 mmci_start_command(host, host->mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
951 mmci_start_data(host, cmd->data);
952 }
953}
954
955static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
956{
957 void __iomem *base = host->base;
958 char *ptr = buffer;
959 u32 status;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100960 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
962 do {
Linus Walleij26eed9a2008-04-26 23:39:44 +0100963 int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
965 if (count > remain)
966 count = remain;
967
968 if (count <= 0)
969 break;
970
Ulf Hansson393e5e22011-12-13 17:08:04 +0100971 /*
972 * SDIO especially may want to send something that is
973 * not divisible by 4 (as opposed to card sectors
974 * etc). Therefore make sure to always read the last bytes
975 * while only doing full 32-bit reads towards the FIFO.
976 */
977 if (unlikely(count & 0x3)) {
978 if (count < 4) {
979 unsigned char buf[4];
Davide Ciminaghi4b85da02012-12-10 14:47:21 +0100980 ioread32_rep(base + MMCIFIFO, buf, 1);
Ulf Hansson393e5e22011-12-13 17:08:04 +0100981 memcpy(ptr, buf, count);
982 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +0100983 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +0100984 count &= ~0x3;
985 }
986 } else {
Davide Ciminaghi4b85da02012-12-10 14:47:21 +0100987 ioread32_rep(base + MMCIFIFO, ptr, count >> 2);
Ulf Hansson393e5e22011-12-13 17:08:04 +0100988 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989
990 ptr += count;
991 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100992 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
994 if (remain == 0)
995 break;
996
997 status = readl(base + MMCISTATUS);
998 } while (status & MCI_RXDATAAVLBL);
999
1000 return ptr - buffer;
1001}
1002
1003static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
1004{
Rabin Vincent8301bb62010-08-09 12:57:30 +01001005 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 void __iomem *base = host->base;
1007 char *ptr = buffer;
1008
1009 do {
1010 unsigned int count, maxcnt;
1011
Rabin Vincent8301bb62010-08-09 12:57:30 +01001012 maxcnt = status & MCI_TXFIFOEMPTY ?
1013 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 count = min(remain, maxcnt);
1015
Linus Walleij34177802010-10-19 12:43:58 +01001016 /*
Linus Walleij34177802010-10-19 12:43:58 +01001017 * SDIO especially may want to send something that is
1018 * not divisible by 4 (as opposed to card sectors
1019 * etc), and the FIFO only accept full 32-bit writes.
1020 * So compensate by adding +3 on the count, a single
1021 * byte become a 32bit write, 7 bytes will be two
1022 * 32bit writes etc.
1023 */
Davide Ciminaghi4b85da02012-12-10 14:47:21 +01001024 iowrite32_rep(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
1026 ptr += count;
1027 remain -= count;
1028
1029 if (remain == 0)
1030 break;
1031
1032 status = readl(base + MMCISTATUS);
1033 } while (status & MCI_TXFIFOHALFEMPTY);
1034
1035 return ptr - buffer;
1036}
1037
1038/*
1039 * PIO data transfer IRQ handler.
1040 */
David Howells7d12e782006-10-05 14:55:46 +01001041static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
1043 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001044 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +01001045 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001047 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 u32 status;
1049
1050 status = readl(base + MMCISTATUS);
1051
Linus Walleij64de0282010-02-19 01:09:10 +01001052 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001054 local_irq_save(flags);
1055
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 unsigned int remain, len;
1058 char *buffer;
1059
1060 /*
1061 * For write, we only need to test the half-empty flag
1062 * here - if the FIFO is completely empty, then by
1063 * definition it is more than half empty.
1064 *
1065 * For read, check for data available.
1066 */
1067 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
1068 break;
1069
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001070 if (!sg_miter_next(sg_miter))
1071 break;
1072
1073 buffer = sg_miter->addr;
1074 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
1076 len = 0;
1077 if (status & MCI_RXACTIVE)
1078 len = mmci_pio_read(host, buffer, remain);
1079 if (status & MCI_TXACTIVE)
1080 len = mmci_pio_write(host, buffer, remain, status);
1081
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001082 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 host->size -= len;
1085 remain -= len;
1086
1087 if (remain)
1088 break;
1089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 status = readl(base + MMCISTATUS);
1091 } while (1);
1092
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +01001093 sg_miter_stop(sg_miter);
1094
1095 local_irq_restore(flags);
1096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 /*
Russell Kingc4d877c2011-01-27 09:50:13 +00001098 * If we have less than the fifo 'half-full' threshold to transfer,
1099 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 */
Russell Kingc4d877c2011-01-27 09:50:13 +00001101 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +01001102 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
1104 /*
1105 * If we run out of data, disable the data IRQs; this
1106 * prevents a race where the FIFO becomes empty before
1107 * the chip itself has disabled the data path, and
1108 * stops us racing with our data end IRQ.
1109 */
1110 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +01001111 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
1113 }
1114
1115 return IRQ_HANDLED;
1116}
1117
1118/*
1119 * Handle completion of command and data transfers.
1120 */
David Howells7d12e782006-10-05 14:55:46 +01001121static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122{
1123 struct mmci_host *host = dev_id;
1124 u32 status;
1125 int ret = 0;
1126
1127 spin_lock(&host->lock);
1128
1129 do {
1130 struct mmc_command *cmd;
1131 struct mmc_data *data;
1132
1133 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001134
1135 if (host->singleirq) {
1136 if (status & readl(host->base + MMCIMASK1))
1137 mmci_pio_irq(irq, dev_id);
1138
1139 status &= ~MCI_IRQ1MASK;
1140 }
1141
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 status &= readl(host->base + MMCIMASK0);
1143 writel(status, host->base + MMCICLEAR);
1144
Linus Walleij64de0282010-02-19 01:09:10 +01001145 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
Ulf Hanssone7f3d222014-01-10 14:51:42 +01001147 cmd = host->cmd;
1148 if (status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|MCI_CMDSENT|
1149 MCI_CMDRESPEND) && cmd)
1150 mmci_cmd_irq(host, cmd, status);
1151
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 data = host->data;
Ulf Hanssonb63038d2011-12-13 16:51:04 +01001153 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_STARTBITERR|
1154 MCI_TXUNDERRUN|MCI_RXOVERRUN|MCI_DATAEND|
1155 MCI_DATABLOCKEND) && data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 mmci_data_irq(host, data, status);
1157
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 ret = 1;
1159 } while (status);
1160
1161 spin_unlock(&host->lock);
1162
1163 return IRQ_RETVAL(ret);
1164}
1165
1166static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1167{
1168 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +01001169 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170
1171 WARN_ON(host->mrq != NULL);
1172
Ulf Hansson653a7612013-01-21 21:29:34 +01001173 mrq->cmd->error = mmci_validate_data(host, mrq->data);
1174 if (mrq->cmd->error) {
Pierre Ossman255d01a2007-07-24 20:38:53 +02001175 mmc_request_done(mmc, mrq);
1176 return;
1177 }
1178
Russell King1c3be362011-08-14 09:17:05 +01001179 pm_runtime_get_sync(mmc_dev(mmc));
1180
Linus Walleij9e943022008-10-24 21:17:50 +01001181 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
1183 host->mrq = mrq;
1184
Per Forlin58c7ccb2011-07-01 18:55:24 +02001185 if (mrq->data)
1186 mmci_get_next_data(host, mrq->data);
1187
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
1189 mmci_start_data(host, mrq->data);
1190
Ulf Hansson024629c2013-05-13 15:40:56 +01001191 if (mrq->sbc)
1192 mmci_start_command(host, mrq->sbc, 0);
1193 else
1194 mmci_start_command(host, mrq->cmd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Linus Walleij9e943022008-10-24 21:17:50 +01001196 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197}
1198
1199static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1200{
1201 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001202 struct variant_data *variant = host->variant;
Linus Walleija6a64642009-09-14 12:56:14 +01001203 u32 pwr = 0;
1204 unsigned long flags;
Lee Jonesdb90f912013-05-03 12:52:12 +01001205 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001207 pm_runtime_get_sync(mmc_dev(mmc));
1208
Ulf Hanssonbc521812011-12-13 16:57:55 +01001209 if (host->plat->ios_handler &&
1210 host->plat->ios_handler(mmc_dev(mmc), ios))
1211 dev_err(mmc_dev(mmc), "platform ios_handler failed\n");
1212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 switch (ios->power_mode) {
1214 case MMC_POWER_OFF:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001215 if (!IS_ERR(mmc->supply.vmmc))
1216 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Lee Jones237fb5e2013-01-31 11:27:52 +00001217
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001218 if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
Lee Jones237fb5e2013-01-31 11:27:52 +00001219 regulator_disable(mmc->supply.vqmmc);
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001220 host->vqmmc_enabled = false;
1221 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001222
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 break;
1224 case MMC_POWER_UP:
Ulf Hansson599c1d52013-01-07 16:22:50 +01001225 if (!IS_ERR(mmc->supply.vmmc))
1226 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
1227
Ulf Hansson7d72a1d2011-12-13 16:54:55 +01001228 /*
1229 * The ST Micro variant doesn't have the PL180s MCI_PWR_UP
1230 * and instead uses MCI_PWR_ON so apply whatever value is
1231 * configured in the variant data.
1232 */
1233 pwr |= variant->pwrreg_powerup;
1234
1235 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 case MMC_POWER_ON:
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001237 if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
Lee Jonesdb90f912013-05-03 12:52:12 +01001238 ret = regulator_enable(mmc->supply.vqmmc);
1239 if (ret < 0)
1240 dev_err(mmc_dev(mmc),
1241 "failed to enable vqmmc regulator\n");
Ulf Hansson7c0136e2013-05-14 13:53:10 +01001242 else
1243 host->vqmmc_enabled = true;
Lee Jonesdb90f912013-05-03 12:52:12 +01001244 }
Lee Jones237fb5e2013-01-31 11:27:52 +00001245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 pwr |= MCI_PWR_ON;
1247 break;
1248 }
1249
Ulf Hansson4d1a3a02011-12-13 16:57:07 +01001250 if (variant->signal_direction && ios->power_mode != MMC_POWER_OFF) {
1251 /*
1252 * The ST Micro variant has some additional bits
1253 * indicating signal direction for the signals in
1254 * the SD/MMC bus and feedback-clock usage.
1255 */
1256 pwr |= host->plat->sigdir;
1257
1258 if (ios->bus_width == MMC_BUS_WIDTH_4)
1259 pwr &= ~MCI_ST_DATA74DIREN;
1260 else if (ios->bus_width == MMC_BUS_WIDTH_1)
1261 pwr &= (~MCI_ST_DATA74DIREN &
1262 ~MCI_ST_DATA31DIREN &
1263 ~MCI_ST_DATA2DIREN);
1264 }
1265
Linus Walleijcc30d602009-01-04 15:18:54 +01001266 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001267 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001268 pwr |= MCI_ROD;
1269 else {
1270 /*
1271 * The ST Micro variant use the ROD bit for something
1272 * else and only has OD (Open Drain).
1273 */
1274 pwr |= MCI_OD;
1275 }
1276 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277
Ulf Hanssonf4670da2013-01-09 17:19:54 +01001278 /*
1279 * If clock = 0 and the variant requires the MMCIPOWER to be used for
1280 * gating the clock, the MCI_PWR_ON bit is cleared.
1281 */
1282 if (!ios->clock && variant->pwrreg_clkgate)
1283 pwr &= ~MCI_PWR_ON;
1284
Linus Walleija6a64642009-09-14 12:56:14 +01001285 spin_lock_irqsave(&host->lock, flags);
1286
1287 mmci_set_clkreg(host, ios->clock);
Ulf Hansson7437cfa2012-01-18 09:17:27 +01001288 mmci_write_pwrreg(host, pwr);
Ulf Hanssonf829c042013-09-04 09:01:15 +01001289 mmci_reg_delay(host);
Linus Walleija6a64642009-09-14 12:56:14 +01001290
1291 spin_unlock_irqrestore(&host->lock, flags);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001292
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001293 pm_runtime_mark_last_busy(mmc_dev(mmc));
1294 pm_runtime_put_autosuspend(mmc_dev(mmc));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295}
1296
Russell King89001442009-07-09 15:16:07 +01001297static int mmci_get_ro(struct mmc_host *mmc)
1298{
1299 struct mmci_host *host = mmc_priv(mmc);
1300
1301 if (host->gpio_wp == -ENOSYS)
1302 return -ENOSYS;
1303
Linus Walleij18a063012010-09-12 12:56:44 +01001304 return gpio_get_value_cansleep(host->gpio_wp);
Russell King89001442009-07-09 15:16:07 +01001305}
1306
1307static int mmci_get_cd(struct mmc_host *mmc)
1308{
1309 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001310 struct mmci_platform_data *plat = host->plat;
Russell King89001442009-07-09 15:16:07 +01001311 unsigned int status;
1312
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001313 if (host->gpio_cd == -ENOSYS) {
1314 if (!plat->status)
1315 return 1; /* Assume always present */
1316
Rabin Vincent29719442010-08-09 12:54:43 +01001317 status = plat->status(mmc_dev(host->mmc));
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001318 } else
Linus Walleij18a063012010-09-12 12:56:44 +01001319 status = !!gpio_get_value_cansleep(host->gpio_cd)
1320 ^ plat->cd_invert;
Russell King89001442009-07-09 15:16:07 +01001321
Russell King74bc8092010-07-29 15:58:59 +01001322 /*
1323 * Use positive logic throughout - status is zero for no card,
1324 * non-zero for card inserted.
1325 */
1326 return status;
Russell King89001442009-07-09 15:16:07 +01001327}
1328
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001329static int mmci_sig_volt_switch(struct mmc_host *mmc, struct mmc_ios *ios)
1330{
1331 int ret = 0;
1332
1333 if (!IS_ERR(mmc->supply.vqmmc)) {
1334
1335 pm_runtime_get_sync(mmc_dev(mmc));
1336
1337 switch (ios->signal_voltage) {
1338 case MMC_SIGNAL_VOLTAGE_330:
1339 ret = regulator_set_voltage(mmc->supply.vqmmc,
1340 2700000, 3600000);
1341 break;
1342 case MMC_SIGNAL_VOLTAGE_180:
1343 ret = regulator_set_voltage(mmc->supply.vqmmc,
1344 1700000, 1950000);
1345 break;
1346 case MMC_SIGNAL_VOLTAGE_120:
1347 ret = regulator_set_voltage(mmc->supply.vqmmc,
1348 1100000, 1300000);
1349 break;
1350 }
1351
1352 if (ret)
1353 dev_warn(mmc_dev(mmc), "Voltage switch failed\n");
1354
1355 pm_runtime_mark_last_busy(mmc_dev(mmc));
1356 pm_runtime_put_autosuspend(mmc_dev(mmc));
1357 }
1358
1359 return ret;
1360}
1361
Rabin Vincent148b8b32010-08-09 12:55:48 +01001362static irqreturn_t mmci_cd_irq(int irq, void *dev_id)
1363{
1364 struct mmci_host *host = dev_id;
1365
1366 mmc_detect_change(host->mmc, msecs_to_jiffies(500));
1367
1368 return IRQ_HANDLED;
1369}
1370
Ulf Hansson01259622013-05-15 20:53:22 +01001371static struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001373 .pre_req = mmci_pre_request,
1374 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 .set_ios = mmci_set_ios,
Russell King89001442009-07-09 15:16:07 +01001376 .get_ro = mmci_get_ro,
1377 .get_cd = mmci_get_cd,
Ulf Hansson0f3ed7f2013-05-15 20:47:33 +01001378 .start_signal_voltage_switch = mmci_sig_volt_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379};
1380
Lee Jones000bc9d2012-04-16 10:18:43 +01001381#ifdef CONFIG_OF
1382static void mmci_dt_populate_generic_pdata(struct device_node *np,
1383 struct mmci_platform_data *pdata)
1384{
1385 int bus_width = 0;
1386
Lee Jones9a597012012-04-12 16:51:13 +01001387 pdata->gpio_wp = of_get_named_gpio(np, "wp-gpios", 0);
Lee Jones9a597012012-04-12 16:51:13 +01001388 pdata->gpio_cd = of_get_named_gpio(np, "cd-gpios", 0);
Lee Jones000bc9d2012-04-16 10:18:43 +01001389
1390 if (of_get_property(np, "cd-inverted", NULL))
1391 pdata->cd_invert = true;
1392 else
1393 pdata->cd_invert = false;
1394
1395 of_property_read_u32(np, "max-frequency", &pdata->f_max);
1396 if (!pdata->f_max)
1397 pr_warn("%s has no 'max-frequency' property\n", np->full_name);
1398
1399 if (of_get_property(np, "mmc-cap-mmc-highspeed", NULL))
1400 pdata->capabilities |= MMC_CAP_MMC_HIGHSPEED;
1401 if (of_get_property(np, "mmc-cap-sd-highspeed", NULL))
1402 pdata->capabilities |= MMC_CAP_SD_HIGHSPEED;
1403
1404 of_property_read_u32(np, "bus-width", &bus_width);
1405 switch (bus_width) {
1406 case 0 :
1407 /* No bus-width supplied. */
1408 break;
1409 case 4 :
1410 pdata->capabilities |= MMC_CAP_4_BIT_DATA;
1411 break;
1412 case 8 :
1413 pdata->capabilities |= MMC_CAP_8_BIT_DATA;
1414 break;
1415 default :
1416 pr_warn("%s: Unsupported bus width\n", np->full_name);
1417 }
1418}
Lee Jonesc0a120a2012-05-08 13:59:38 +01001419#else
1420static void mmci_dt_populate_generic_pdata(struct device_node *np,
1421 struct mmci_platform_data *pdata)
1422{
1423 return;
1424}
Lee Jones000bc9d2012-04-16 10:18:43 +01001425#endif
1426
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001427static int mmci_probe(struct amba_device *dev,
Russell Kingaa25afa2011-02-19 15:55:00 +00001428 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001430 struct mmci_platform_data *plat = dev->dev.platform_data;
Lee Jones000bc9d2012-04-16 10:18:43 +01001431 struct device_node *np = dev->dev.of_node;
Rabin Vincent4956e102010-07-21 12:54:40 +01001432 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 struct mmci_host *host;
1434 struct mmc_host *mmc;
1435 int ret;
1436
Lee Jones000bc9d2012-04-16 10:18:43 +01001437 /* Must have platform data or Device Tree. */
1438 if (!plat && !np) {
1439 dev_err(&dev->dev, "No plat data or DT found\n");
1440 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 }
1442
Lee Jonesb9b52912012-06-12 10:49:51 +01001443 if (!plat) {
1444 plat = devm_kzalloc(&dev->dev, sizeof(*plat), GFP_KERNEL);
1445 if (!plat)
1446 return -ENOMEM;
1447 }
1448
Lee Jones000bc9d2012-04-16 10:18:43 +01001449 if (np)
1450 mmci_dt_populate_generic_pdata(np, plat);
1451
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 ret = amba_request_regions(dev, DRIVER_NAME);
1453 if (ret)
1454 goto out;
1455
1456 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
1457 if (!mmc) {
1458 ret = -ENOMEM;
1459 goto rel_regions;
1460 }
1461
1462 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301463 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001464
Russell King89001442009-07-09 15:16:07 +01001465 host->gpio_wp = -ENOSYS;
1466 host->gpio_cd = -ENOSYS;
Rabin Vincent148b8b32010-08-09 12:55:48 +01001467 host->gpio_cd_irq = -1;
Russell King89001442009-07-09 15:16:07 +01001468
Russell King012b7d32009-07-09 15:13:56 +01001469 host->hw_designer = amba_manf(dev);
1470 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001471 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1472 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001473
Ulf Hansson665ba562013-05-13 15:39:17 +01001474 host->clk = devm_clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 if (IS_ERR(host->clk)) {
1476 ret = PTR_ERR(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 goto host_free;
1478 }
1479
Julia Lawallac940932012-08-26 16:00:59 +00001480 ret = clk_prepare_enable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 if (ret)
Ulf Hansson665ba562013-05-13 15:39:17 +01001482 goto host_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
1484 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001485 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001487 /*
1488 * According to the spec, mclk is max 100 MHz,
1489 * so we try to adjust the clock down to this,
1490 * (if possible).
1491 */
1492 if (host->mclk > 100000000) {
1493 ret = clk_set_rate(host->clk, 100000000);
1494 if (ret < 0)
1495 goto clk_disable;
1496 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001497 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1498 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001499 }
Russell Kingc8ebae32011-01-11 19:35:53 +00001500 host->phybase = dev->res.start;
Linus Walleijdc890c22009-06-07 23:27:31 +01001501 host->base = ioremap(dev->res.start, resource_size(&dev->res));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 if (!host->base) {
1503 ret = -ENOMEM;
1504 goto clk_disable;
1505 }
1506
Ulf Hansson01259622013-05-15 20:53:22 +01001507 if (variant->busy_detect) {
1508 mmci_ops.card_busy = mmci_card_busy;
1509 mmci_write_datactrlreg(host, MCI_ST_DPSM_BUSYMODE);
1510 }
1511
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 mmc->ops = &mmci_ops;
Linus Walleij7f294e42011-07-08 09:57:15 +01001513 /*
1514 * The ARM and ST versions of the block have slightly different
1515 * clock divider equations which means that the minimum divider
1516 * differs too.
1517 */
1518 if (variant->st_clkdiv)
1519 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
1520 else
1521 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001522 /*
1523 * If the platform data supplies a maximum operating
1524 * frequency, this takes precedence. Else, we fall back
1525 * to using the module parameter, which has a (low)
1526 * default value in case it is not specified. Either
1527 * value must not exceed the clock rate into the block,
1528 * of course.
1529 */
1530 if (plat->f_max)
1531 mmc->f_max = min(host->mclk, plat->f_max);
1532 else
1533 mmc->f_max = min(host->mclk, fmax);
Linus Walleij64de0282010-02-19 01:09:10 +01001534 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1535
Ulf Hansson599c1d52013-01-07 16:22:50 +01001536 /* Get regulators and the supported OCR mask */
1537 mmc_regulator_get_supply(mmc);
1538 if (!mmc->ocr_avail)
Linus Walleij34e84f32009-09-22 14:41:40 +01001539 mmc->ocr_avail = plat->ocr_mask;
Ulf Hansson599c1d52013-01-07 16:22:50 +01001540 else if (plat->ocr_mask)
1541 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1542
Linus Walleij9e6c82c2009-09-14 12:57:11 +01001543 mmc->caps = plat->capabilities;
Per Forlin5a092622011-11-14 12:02:28 +01001544 mmc->caps2 = plat->capabilities2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
Ulf Hansson70be2082013-01-07 15:35:06 +01001546 /* We support these PM capabilities. */
1547 mmc->pm_caps = MMC_PM_KEEP_POWER;
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 /*
1550 * We can do SGIO
1551 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001552 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553
1554 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001555 * Since only a certain number of bits are valid in the data length
1556 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1557 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001559 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
1561 /*
1562 * Set the maximum segment size. Since we aren't doing DMA
1563 * (yet) we are only limited by the data length register.
1564 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001565 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001567 /*
1568 * Block size can be up to 2048 bytes, but must be a power of two.
1569 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001570 mmc->max_blk_size = 1 << 11;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001571
Pierre Ossman55db8902006-11-21 17:55:45 +01001572 /*
Will Deacon8f7f6b72012-02-24 11:25:21 +00001573 * Limit the number of blocks transferred so that we don't overflow
1574 * the maximum request size.
Pierre Ossman55db8902006-11-21 17:55:45 +01001575 */
Will Deacon8f7f6b72012-02-24 11:25:21 +00001576 mmc->max_blk_count = mmc->max_req_size >> 11;
Pierre Ossman55db8902006-11-21 17:55:45 +01001577
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 spin_lock_init(&host->lock);
1579
1580 writel(0, host->base + MMCIMASK0);
1581 writel(0, host->base + MMCIMASK1);
1582 writel(0xfff, host->base + MMCICLEAR);
1583
Roland Stigge2805b9a2012-06-17 21:14:27 +01001584 if (plat->gpio_cd == -EPROBE_DEFER) {
1585 ret = -EPROBE_DEFER;
1586 goto err_gpio_cd;
1587 }
Russell King89001442009-07-09 15:16:07 +01001588 if (gpio_is_valid(plat->gpio_cd)) {
1589 ret = gpio_request(plat->gpio_cd, DRIVER_NAME " (cd)");
1590 if (ret == 0)
1591 ret = gpio_direction_input(plat->gpio_cd);
1592 if (ret == 0)
1593 host->gpio_cd = plat->gpio_cd;
1594 else if (ret != -ENOSYS)
1595 goto err_gpio_cd;
Rabin Vincent148b8b32010-08-09 12:55:48 +01001596
Linus Walleij17ee0832011-05-05 17:23:10 +01001597 /*
1598 * A gpio pin that will detect cards when inserted and removed
1599 * will most likely want to trigger on the edges if it is
1600 * 0 when ejected and 1 when inserted (or mutatis mutandis
1601 * for the inverted case) so we request triggers on both
1602 * edges.
1603 */
Rabin Vincent148b8b32010-08-09 12:55:48 +01001604 ret = request_any_context_irq(gpio_to_irq(plat->gpio_cd),
Linus Walleij17ee0832011-05-05 17:23:10 +01001605 mmci_cd_irq,
1606 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
1607 DRIVER_NAME " (cd)", host);
Rabin Vincent148b8b32010-08-09 12:55:48 +01001608 if (ret >= 0)
1609 host->gpio_cd_irq = gpio_to_irq(plat->gpio_cd);
Russell King89001442009-07-09 15:16:07 +01001610 }
Roland Stigge2805b9a2012-06-17 21:14:27 +01001611 if (plat->gpio_wp == -EPROBE_DEFER) {
1612 ret = -EPROBE_DEFER;
1613 goto err_gpio_wp;
1614 }
Russell King89001442009-07-09 15:16:07 +01001615 if (gpio_is_valid(plat->gpio_wp)) {
1616 ret = gpio_request(plat->gpio_wp, DRIVER_NAME " (wp)");
1617 if (ret == 0)
1618 ret = gpio_direction_input(plat->gpio_wp);
1619 if (ret == 0)
1620 host->gpio_wp = plat->gpio_wp;
1621 else if (ret != -ENOSYS)
1622 goto err_gpio_wp;
1623 }
1624
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001625 if ((host->plat->status || host->gpio_cd != -ENOSYS)
1626 && host->gpio_cd_irq < 0)
Rabin Vincent148b8b32010-08-09 12:55:48 +01001627 mmc->caps |= MMC_CAP_NEEDS_POLL;
1628
Thomas Gleixnerdace1452006-07-01 19:29:38 -07001629 ret = request_irq(dev->irq[0], mmci_irq, IRQF_SHARED, DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 if (ret)
1631 goto unmap;
1632
Russell Kingdfb85182012-05-03 11:33:15 +01001633 if (!dev->irq[1])
Linus Walleij2686b4b2010-10-19 12:39:48 +01001634 host->singleirq = true;
1635 else {
1636 ret = request_irq(dev->irq[1], mmci_pio_irq, IRQF_SHARED,
1637 DRIVER_NAME " (pio)", host);
1638 if (ret)
1639 goto irq0_free;
1640 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641
Linus Walleij8cb28152011-01-24 15:22:13 +01001642 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
1644 amba_set_drvdata(dev, mmc);
1645
Russell Kingc8ebae32011-01-11 19:35:53 +00001646 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1647 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1648 amba_rev(dev), (unsigned long long)dev->res.start,
1649 dev->irq[0], dev->irq[1]);
1650
1651 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001653 pm_runtime_set_autosuspend_delay(&dev->dev, 50);
1654 pm_runtime_use_autosuspend(&dev->dev);
Russell King1c3be362011-08-14 09:17:05 +01001655 pm_runtime_put(&dev->dev);
1656
Russell King8c11a942010-12-28 19:40:40 +00001657 mmc_add_host(mmc);
1658
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 return 0;
1660
1661 irq0_free:
1662 free_irq(dev->irq[0], host);
1663 unmap:
Russell King89001442009-07-09 15:16:07 +01001664 if (host->gpio_wp != -ENOSYS)
1665 gpio_free(host->gpio_wp);
1666 err_gpio_wp:
Rabin Vincent148b8b32010-08-09 12:55:48 +01001667 if (host->gpio_cd_irq >= 0)
1668 free_irq(host->gpio_cd_irq, host);
Russell King89001442009-07-09 15:16:07 +01001669 if (host->gpio_cd != -ENOSYS)
1670 gpio_free(host->gpio_cd);
1671 err_gpio_cd:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 iounmap(host->base);
1673 clk_disable:
Julia Lawallac940932012-08-26 16:00:59 +00001674 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 host_free:
1676 mmc_free_host(mmc);
1677 rel_regions:
1678 amba_release_regions(dev);
1679 out:
1680 return ret;
1681}
1682
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001683static int mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684{
1685 struct mmc_host *mmc = amba_get_drvdata(dev);
1686
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 if (mmc) {
1688 struct mmci_host *host = mmc_priv(mmc);
1689
Russell King1c3be362011-08-14 09:17:05 +01001690 /*
1691 * Undo pm_runtime_put() in probe. We use the _sync
1692 * version here so that we can access the primecell.
1693 */
1694 pm_runtime_get_sync(&dev->dev);
1695
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 mmc_remove_host(mmc);
1697
1698 writel(0, host->base + MMCIMASK0);
1699 writel(0, host->base + MMCIMASK1);
1700
1701 writel(0, host->base + MMCICOMMAND);
1702 writel(0, host->base + MMCIDATACTRL);
1703
Russell Kingc8ebae32011-01-11 19:35:53 +00001704 mmci_dma_release(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 free_irq(dev->irq[0], host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001706 if (!host->singleirq)
1707 free_irq(dev->irq[1], host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708
Russell King89001442009-07-09 15:16:07 +01001709 if (host->gpio_wp != -ENOSYS)
1710 gpio_free(host->gpio_wp);
Rabin Vincent148b8b32010-08-09 12:55:48 +01001711 if (host->gpio_cd_irq >= 0)
1712 free_irq(host->gpio_cd_irq, host);
Russell King89001442009-07-09 15:16:07 +01001713 if (host->gpio_cd != -ENOSYS)
1714 gpio_free(host->gpio_cd);
1715
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 iounmap(host->base);
Julia Lawallac940932012-08-26 16:00:59 +00001717 clk_disable_unprepare(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718
1719 mmc_free_host(mmc);
1720
1721 amba_release_regions(dev);
1722 }
1723
1724 return 0;
1725}
1726
Ulf Hansson48fa7002011-12-13 16:59:34 +01001727#ifdef CONFIG_SUSPEND
1728static int mmci_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729{
Ulf Hansson48fa7002011-12-13 16:59:34 +01001730 struct amba_device *adev = to_amba_device(dev);
1731 struct mmc_host *mmc = amba_get_drvdata(adev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
1733 if (mmc) {
1734 struct mmci_host *host = mmc_priv(mmc);
Ulf Hansson578aebc2013-09-26 10:54:30 +02001735 pm_runtime_get_sync(dev);
1736 writel(0, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 }
1738
Ulf Hansson578aebc2013-09-26 10:54:30 +02001739 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740}
1741
Ulf Hansson48fa7002011-12-13 16:59:34 +01001742static int mmci_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743{
Ulf Hansson48fa7002011-12-13 16:59:34 +01001744 struct amba_device *adev = to_amba_device(dev);
1745 struct mmc_host *mmc = amba_get_drvdata(adev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001746
1747 if (mmc) {
1748 struct mmci_host *host = mmc_priv(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Ulf Hansson2cd976c2011-12-13 17:01:11 +01001750 pm_runtime_put(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 }
1752
Ulf Hansson578aebc2013-09-26 10:54:30 +02001753 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755#endif
1756
Ulf Hansson82592932013-01-09 11:15:26 +01001757#ifdef CONFIG_PM_RUNTIME
Ulf Hansson1ff44432013-09-04 09:05:17 +01001758static void mmci_save(struct mmci_host *host)
1759{
1760 unsigned long flags;
1761
1762 if (host->variant->pwrreg_nopower) {
1763 spin_lock_irqsave(&host->lock, flags);
1764
1765 writel(0, host->base + MMCIMASK0);
1766 writel(0, host->base + MMCIDATACTRL);
1767 writel(0, host->base + MMCIPOWER);
1768 writel(0, host->base + MMCICLOCK);
1769 mmci_reg_delay(host);
1770
1771 spin_unlock_irqrestore(&host->lock, flags);
1772 }
1773
1774}
1775
1776static void mmci_restore(struct mmci_host *host)
1777{
1778 unsigned long flags;
1779
1780 if (host->variant->pwrreg_nopower) {
1781 spin_lock_irqsave(&host->lock, flags);
1782
1783 writel(host->clk_reg, host->base + MMCICLOCK);
1784 writel(host->datactrl_reg, host->base + MMCIDATACTRL);
1785 writel(host->pwr_reg, host->base + MMCIPOWER);
1786 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1787 mmci_reg_delay(host);
1788
1789 spin_unlock_irqrestore(&host->lock, flags);
1790 }
1791}
1792
Ulf Hansson82592932013-01-09 11:15:26 +01001793static int mmci_runtime_suspend(struct device *dev)
1794{
1795 struct amba_device *adev = to_amba_device(dev);
1796 struct mmc_host *mmc = amba_get_drvdata(adev);
1797
1798 if (mmc) {
1799 struct mmci_host *host = mmc_priv(mmc);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001800 pinctrl_pm_select_sleep_state(dev);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001801 mmci_save(host);
Ulf Hansson82592932013-01-09 11:15:26 +01001802 clk_disable_unprepare(host->clk);
1803 }
1804
1805 return 0;
1806}
1807
1808static int mmci_runtime_resume(struct device *dev)
1809{
1810 struct amba_device *adev = to_amba_device(dev);
1811 struct mmc_host *mmc = amba_get_drvdata(adev);
1812
1813 if (mmc) {
1814 struct mmci_host *host = mmc_priv(mmc);
1815 clk_prepare_enable(host->clk);
Ulf Hansson1ff44432013-09-04 09:05:17 +01001816 mmci_restore(host);
Ulf Hanssone36bd9c62013-09-04 09:00:37 +01001817 pinctrl_pm_select_default_state(dev);
Ulf Hansson82592932013-01-09 11:15:26 +01001818 }
1819
1820 return 0;
1821}
1822#endif
1823
Ulf Hansson48fa7002011-12-13 16:59:34 +01001824static const struct dev_pm_ops mmci_dev_pm_ops = {
1825 SET_SYSTEM_SLEEP_PM_OPS(mmci_suspend, mmci_resume)
Ulf Hansson82592932013-01-09 11:15:26 +01001826 SET_RUNTIME_PM_OPS(mmci_runtime_suspend, mmci_runtime_resume, NULL)
Ulf Hansson48fa7002011-12-13 16:59:34 +01001827};
1828
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829static struct amba_id mmci_ids[] = {
1830 {
1831 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001832 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001833 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 },
1835 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001836 .id = 0x01041180,
1837 .mask = 0xff0fffff,
1838 .data = &variant_arm_extended_fifo,
1839 },
1840 {
Pawel Moll3a372982013-01-24 14:12:45 +01001841 .id = 0x02041180,
1842 .mask = 0xff0fffff,
1843 .data = &variant_arm_extended_fifo_hwfc,
1844 },
1845 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 .id = 0x00041181,
1847 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001848 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001850 /* ST Micro variants */
1851 {
1852 .id = 0x00180180,
1853 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001854 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001855 },
1856 {
Linus Walleij34fd4212012-04-10 17:43:59 +01001857 .id = 0x10180180,
1858 .mask = 0xf0ffffff,
1859 .data = &variant_nomadik,
1860 },
1861 {
Linus Walleijcc30d602009-01-04 15:18:54 +01001862 .id = 0x00280180,
1863 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001864 .data = &variant_u300,
1865 },
1866 {
1867 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001868 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001869 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001870 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001871 {
1872 .id = 0x10480180,
1873 .mask = 0xf0ffffff,
1874 .data = &variant_ux500v2,
1875 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 { 0, 0 },
1877};
1878
Dave Martin9f998352011-10-05 15:15:21 +01001879MODULE_DEVICE_TABLE(amba, mmci_ids);
1880
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881static struct amba_driver mmci_driver = {
1882 .drv = {
1883 .name = DRIVER_NAME,
Ulf Hansson48fa7002011-12-13 16:59:34 +01001884 .pm = &mmci_dev_pm_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 },
1886 .probe = mmci_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05001887 .remove = mmci_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 .id_table = mmci_ids,
1889};
1890
viresh kumar9e5ed092012-03-15 10:40:38 +01001891module_amba_driver(mmci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893module_param(fmax, uint, 0444);
1894
1895MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1896MODULE_LICENSE("GPL");