blob: 1cc1f1e0d17fd60e88957b807a580d738dc227cc [file] [log] [blame]
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001/*
2 * Driver for Atmel AT32 and AT91 SPI Controllers
3 *
4 * Copyright (C) 2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/kernel.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080012#include <linux/clk.h>
13#include <linux/module.h>
14#include <linux/platform_device.h>
15#include <linux/delay.h>
16#include <linux/dma-mapping.h>
Nicolas Ferre1ccc4042013-04-03 13:59:19 +080017#include <linux/dmaengine.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080018#include <linux/err.h>
19#include <linux/interrupt.h>
20#include <linux/spi/spi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Nicolas Ferre1ccc4042013-04-03 13:59:19 +080022#include <linux/platform_data/dma-atmel.h>
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +010023#include <linux/of.h>
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -080024
Wenyou Yangd4820b72013-03-19 15:42:15 +080025#include <linux/io.h>
26#include <linux/gpio.h>
Wenyou Yang5bdfd492014-03-05 09:58:49 +080027#include <linux/pinctrl/consumer.h>
Wenyou Yangce0c4ca2014-10-16 17:23:10 +080028#include <linux/pm_runtime.h>
David Brownellbb2d1c32007-02-20 13:58:19 -080029
Grant Likelyca632f52011-06-06 01:16:30 -060030/* SPI register offsets */
31#define SPI_CR 0x0000
32#define SPI_MR 0x0004
33#define SPI_RDR 0x0008
34#define SPI_TDR 0x000c
35#define SPI_SR 0x0010
36#define SPI_IER 0x0014
37#define SPI_IDR 0x0018
38#define SPI_IMR 0x001c
39#define SPI_CSR0 0x0030
40#define SPI_CSR1 0x0034
41#define SPI_CSR2 0x0038
42#define SPI_CSR3 0x003c
Cyrille Pitchen11f27642015-06-16 12:09:31 +020043#define SPI_FMR 0x0040
44#define SPI_FLR 0x0044
Wenyou Yangd4820b72013-03-19 15:42:15 +080045#define SPI_VERSION 0x00fc
Grant Likelyca632f52011-06-06 01:16:30 -060046#define SPI_RPR 0x0100
47#define SPI_RCR 0x0104
48#define SPI_TPR 0x0108
49#define SPI_TCR 0x010c
50#define SPI_RNPR 0x0110
51#define SPI_RNCR 0x0114
52#define SPI_TNPR 0x0118
53#define SPI_TNCR 0x011c
54#define SPI_PTCR 0x0120
55#define SPI_PTSR 0x0124
56
57/* Bitfields in CR */
58#define SPI_SPIEN_OFFSET 0
59#define SPI_SPIEN_SIZE 1
60#define SPI_SPIDIS_OFFSET 1
61#define SPI_SPIDIS_SIZE 1
62#define SPI_SWRST_OFFSET 7
63#define SPI_SWRST_SIZE 1
64#define SPI_LASTXFER_OFFSET 24
65#define SPI_LASTXFER_SIZE 1
Cyrille Pitchen11f27642015-06-16 12:09:31 +020066#define SPI_TXFCLR_OFFSET 16
67#define SPI_TXFCLR_SIZE 1
68#define SPI_RXFCLR_OFFSET 17
69#define SPI_RXFCLR_SIZE 1
70#define SPI_FIFOEN_OFFSET 30
71#define SPI_FIFOEN_SIZE 1
72#define SPI_FIFODIS_OFFSET 31
73#define SPI_FIFODIS_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -060074
75/* Bitfields in MR */
76#define SPI_MSTR_OFFSET 0
77#define SPI_MSTR_SIZE 1
78#define SPI_PS_OFFSET 1
79#define SPI_PS_SIZE 1
80#define SPI_PCSDEC_OFFSET 2
81#define SPI_PCSDEC_SIZE 1
82#define SPI_FDIV_OFFSET 3
83#define SPI_FDIV_SIZE 1
84#define SPI_MODFDIS_OFFSET 4
85#define SPI_MODFDIS_SIZE 1
Wenyou Yangd4820b72013-03-19 15:42:15 +080086#define SPI_WDRBT_OFFSET 5
87#define SPI_WDRBT_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -060088#define SPI_LLB_OFFSET 7
89#define SPI_LLB_SIZE 1
90#define SPI_PCS_OFFSET 16
91#define SPI_PCS_SIZE 4
92#define SPI_DLYBCS_OFFSET 24
93#define SPI_DLYBCS_SIZE 8
94
95/* Bitfields in RDR */
96#define SPI_RD_OFFSET 0
97#define SPI_RD_SIZE 16
98
99/* Bitfields in TDR */
100#define SPI_TD_OFFSET 0
101#define SPI_TD_SIZE 16
102
103/* Bitfields in SR */
104#define SPI_RDRF_OFFSET 0
105#define SPI_RDRF_SIZE 1
106#define SPI_TDRE_OFFSET 1
107#define SPI_TDRE_SIZE 1
108#define SPI_MODF_OFFSET 2
109#define SPI_MODF_SIZE 1
110#define SPI_OVRES_OFFSET 3
111#define SPI_OVRES_SIZE 1
112#define SPI_ENDRX_OFFSET 4
113#define SPI_ENDRX_SIZE 1
114#define SPI_ENDTX_OFFSET 5
115#define SPI_ENDTX_SIZE 1
116#define SPI_RXBUFF_OFFSET 6
117#define SPI_RXBUFF_SIZE 1
118#define SPI_TXBUFE_OFFSET 7
119#define SPI_TXBUFE_SIZE 1
120#define SPI_NSSR_OFFSET 8
121#define SPI_NSSR_SIZE 1
122#define SPI_TXEMPTY_OFFSET 9
123#define SPI_TXEMPTY_SIZE 1
124#define SPI_SPIENS_OFFSET 16
125#define SPI_SPIENS_SIZE 1
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200126#define SPI_TXFEF_OFFSET 24
127#define SPI_TXFEF_SIZE 1
128#define SPI_TXFFF_OFFSET 25
129#define SPI_TXFFF_SIZE 1
130#define SPI_TXFTHF_OFFSET 26
131#define SPI_TXFTHF_SIZE 1
132#define SPI_RXFEF_OFFSET 27
133#define SPI_RXFEF_SIZE 1
134#define SPI_RXFFF_OFFSET 28
135#define SPI_RXFFF_SIZE 1
136#define SPI_RXFTHF_OFFSET 29
137#define SPI_RXFTHF_SIZE 1
138#define SPI_TXFPTEF_OFFSET 30
139#define SPI_TXFPTEF_SIZE 1
140#define SPI_RXFPTEF_OFFSET 31
141#define SPI_RXFPTEF_SIZE 1
Grant Likelyca632f52011-06-06 01:16:30 -0600142
143/* Bitfields in CSR0 */
144#define SPI_CPOL_OFFSET 0
145#define SPI_CPOL_SIZE 1
146#define SPI_NCPHA_OFFSET 1
147#define SPI_NCPHA_SIZE 1
148#define SPI_CSAAT_OFFSET 3
149#define SPI_CSAAT_SIZE 1
150#define SPI_BITS_OFFSET 4
151#define SPI_BITS_SIZE 4
152#define SPI_SCBR_OFFSET 8
153#define SPI_SCBR_SIZE 8
154#define SPI_DLYBS_OFFSET 16
155#define SPI_DLYBS_SIZE 8
156#define SPI_DLYBCT_OFFSET 24
157#define SPI_DLYBCT_SIZE 8
158
159/* Bitfields in RCR */
160#define SPI_RXCTR_OFFSET 0
161#define SPI_RXCTR_SIZE 16
162
163/* Bitfields in TCR */
164#define SPI_TXCTR_OFFSET 0
165#define SPI_TXCTR_SIZE 16
166
167/* Bitfields in RNCR */
168#define SPI_RXNCR_OFFSET 0
169#define SPI_RXNCR_SIZE 16
170
171/* Bitfields in TNCR */
172#define SPI_TXNCR_OFFSET 0
173#define SPI_TXNCR_SIZE 16
174
175/* Bitfields in PTCR */
176#define SPI_RXTEN_OFFSET 0
177#define SPI_RXTEN_SIZE 1
178#define SPI_RXTDIS_OFFSET 1
179#define SPI_RXTDIS_SIZE 1
180#define SPI_TXTEN_OFFSET 8
181#define SPI_TXTEN_SIZE 1
182#define SPI_TXTDIS_OFFSET 9
183#define SPI_TXTDIS_SIZE 1
184
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200185/* Bitfields in FMR */
186#define SPI_TXRDYM_OFFSET 0
187#define SPI_TXRDYM_SIZE 2
188#define SPI_RXRDYM_OFFSET 4
189#define SPI_RXRDYM_SIZE 2
190#define SPI_TXFTHRES_OFFSET 16
191#define SPI_TXFTHRES_SIZE 6
192#define SPI_RXFTHRES_OFFSET 24
193#define SPI_RXFTHRES_SIZE 6
194
195/* Bitfields in FLR */
196#define SPI_TXFL_OFFSET 0
197#define SPI_TXFL_SIZE 6
198#define SPI_RXFL_OFFSET 16
199#define SPI_RXFL_SIZE 6
200
Grant Likelyca632f52011-06-06 01:16:30 -0600201/* Constants for BITS */
202#define SPI_BITS_8_BPT 0
203#define SPI_BITS_9_BPT 1
204#define SPI_BITS_10_BPT 2
205#define SPI_BITS_11_BPT 3
206#define SPI_BITS_12_BPT 4
207#define SPI_BITS_13_BPT 5
208#define SPI_BITS_14_BPT 6
209#define SPI_BITS_15_BPT 7
210#define SPI_BITS_16_BPT 8
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200211#define SPI_ONE_DATA 0
212#define SPI_TWO_DATA 1
213#define SPI_FOUR_DATA 2
Grant Likelyca632f52011-06-06 01:16:30 -0600214
215/* Bit manipulation macros */
216#define SPI_BIT(name) \
217 (1 << SPI_##name##_OFFSET)
Sachin Kamata536d762013-09-10 17:06:27 +0530218#define SPI_BF(name, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600219 (((value) & ((1 << SPI_##name##_SIZE) - 1)) << SPI_##name##_OFFSET)
Sachin Kamata536d762013-09-10 17:06:27 +0530220#define SPI_BFEXT(name, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600221 (((value) >> SPI_##name##_OFFSET) & ((1 << SPI_##name##_SIZE) - 1))
Sachin Kamata536d762013-09-10 17:06:27 +0530222#define SPI_BFINS(name, value, old) \
223 (((old) & ~(((1 << SPI_##name##_SIZE) - 1) << SPI_##name##_OFFSET)) \
224 | SPI_BF(name, value))
Grant Likelyca632f52011-06-06 01:16:30 -0600225
226/* Register access macros */
Ben Dooksea467322015-03-18 15:53:08 +0000227#ifdef CONFIG_AVR32
Sachin Kamata536d762013-09-10 17:06:27 +0530228#define spi_readl(port, reg) \
Grant Likelyca632f52011-06-06 01:16:30 -0600229 __raw_readl((port)->regs + SPI_##reg)
Sachin Kamata536d762013-09-10 17:06:27 +0530230#define spi_writel(port, reg, value) \
Grant Likelyca632f52011-06-06 01:16:30 -0600231 __raw_writel((value), (port)->regs + SPI_##reg)
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200232
233#define spi_readw(port, reg) \
234 __raw_readw((port)->regs + SPI_##reg)
235#define spi_writew(port, reg, value) \
236 __raw_writew((value), (port)->regs + SPI_##reg)
237
238#define spi_readb(port, reg) \
239 __raw_readb((port)->regs + SPI_##reg)
240#define spi_writeb(port, reg, value) \
241 __raw_writeb((value), (port)->regs + SPI_##reg)
Ben Dooksea467322015-03-18 15:53:08 +0000242#else
243#define spi_readl(port, reg) \
244 readl_relaxed((port)->regs + SPI_##reg)
245#define spi_writel(port, reg, value) \
246 writel_relaxed((value), (port)->regs + SPI_##reg)
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200247
248#define spi_readw(port, reg) \
249 readw_relaxed((port)->regs + SPI_##reg)
250#define spi_writew(port, reg, value) \
251 writew_relaxed((value), (port)->regs + SPI_##reg)
252
253#define spi_readb(port, reg) \
254 readb_relaxed((port)->regs + SPI_##reg)
255#define spi_writeb(port, reg, value) \
256 writeb_relaxed((value), (port)->regs + SPI_##reg)
Ben Dooksea467322015-03-18 15:53:08 +0000257#endif
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800258/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
259 * cache operations; better heuristics consider wordsize and bitrate.
260 */
261#define DMA_MIN_BYTES 16
262
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800263#define SPI_DMA_TIMEOUT (msecs_to_jiffies(1000))
264
Wenyou Yangce0c4ca2014-10-16 17:23:10 +0800265#define AUTOSUSPEND_TIMEOUT 2000
266
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800267struct atmel_spi_dma {
268 struct dma_chan *chan_rx;
269 struct dma_chan *chan_tx;
270 struct scatterlist sgrx;
271 struct scatterlist sgtx;
272 struct dma_async_tx_descriptor *data_desc_rx;
273 struct dma_async_tx_descriptor *data_desc_tx;
274
275 struct at_dma_slave dma_slave;
276};
277
Wenyou Yangd4820b72013-03-19 15:42:15 +0800278struct atmel_spi_caps {
279 bool is_spi2;
280 bool has_wdrbt;
281 bool has_dma_support;
282};
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800283
284/*
285 * The core SPI transfer engine just talks to a register bank to set up
286 * DMA transfers; transfer queue progress is driven by IRQs. The clock
287 * framework provides the base clock, subdivided for each spi_device.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800288 */
289struct atmel_spi {
290 spinlock_t lock;
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800291 unsigned long flags;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800292
Nicolas Ferredfab30e2013-04-03 13:57:42 +0800293 phys_addr_t phybase;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800294 void __iomem *regs;
295 int irq;
296 struct clk *clk;
297 struct platform_device *pdev;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800298
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800299 struct spi_transfer *current_transfer;
Axel Lin0c3b9742014-03-27 09:26:38 +0800300 int current_remaining_bytes;
Nicolas Ferre823cd042013-03-19 15:45:01 +0800301 int done_status;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800302
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800303 struct completion xfer_completion;
304
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800305 /* scratch buffer */
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800306 void *buffer;
307 dma_addr_t buffer_dma;
Wenyou Yangd4820b72013-03-19 15:42:15 +0800308
309 struct atmel_spi_caps caps;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800310
311 bool use_dma;
312 bool use_pdc;
Cyrille Pitchen48203032015-06-09 13:53:52 +0200313 bool use_cs_gpios;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800314 /* dmaengine data */
315 struct atmel_spi_dma dma;
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800316
317 bool keep_cs;
318 bool cs_active;
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200319
320 u32 fifo_size;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800321};
322
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800323/* Controller-specific per-slave state */
324struct atmel_spi_device {
325 unsigned int npcs_pin;
326 u32 csr;
327};
328
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800329#define BUFFER_SIZE PAGE_SIZE
330#define INVALID_DMA_ADDRESS 0xffffffff
331
332/*
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800333 * Version 2 of the SPI controller has
334 * - CR.LASTXFER
335 * - SPI_MR.DIV32 may become FDIV or must-be-zero (here: always zero)
336 * - SPI_SR.TXEMPTY, SPI_SR.NSSR (and corresponding irqs)
337 * - SPI_CSRx.CSAAT
338 * - SPI_CSRx.SBCR allows faster clocking
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800339 */
Wenyou Yangd4820b72013-03-19 15:42:15 +0800340static bool atmel_spi_is_v2(struct atmel_spi *as)
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800341{
Wenyou Yangd4820b72013-03-19 15:42:15 +0800342 return as->caps.is_spi2;
Haavard Skinnemoen5bfa26c2009-01-06 14:41:42 -0800343}
344
345/*
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800346 * Earlier SPI controllers (e.g. on at91rm9200) have a design bug whereby
347 * they assume that spi slave device state will not change on deselect, so
David Brownelldefbd3b2007-07-17 04:04:08 -0700348 * that automagic deselection is OK. ("NPCSx rises if no data is to be
349 * transmitted") Not so! Workaround uses nCSx pins as GPIOs; or newer
350 * controllers have CSAAT and friends.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800351 *
David Brownelldefbd3b2007-07-17 04:04:08 -0700352 * Since the CSAAT functionality is a bit weird on newer controllers as
353 * well, we use GPIO to control nCSx pins on all controllers, updating
354 * MR.PCS to avoid confusing the controller. Using GPIOs also lets us
355 * support active-high chipselects despite the controller's belief that
356 * only active-low devices/systems exists.
357 *
358 * However, at91rm9200 has a second erratum whereby nCS0 doesn't work
359 * right when driven with GPIO. ("Mode Fault does not allow more than one
360 * Master on Chip Select 0.") No workaround exists for that ... so for
361 * nCS0 on that chip, we (a) don't use the GPIO, (b) can't support CS_HIGH,
362 * and (c) will trigger that first erratum in some cases.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800363 */
364
David Brownelldefbd3b2007-07-17 04:04:08 -0700365static void cs_activate(struct atmel_spi *as, struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800366{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800367 struct atmel_spi_device *asd = spi->controller_state;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800368 unsigned active = spi->mode & SPI_CS_HIGH;
David Brownelldefbd3b2007-07-17 04:04:08 -0700369 u32 mr;
Atsushi Nemotof6febcc2008-02-23 15:23:39 -0800370
Wenyou Yangd4820b72013-03-19 15:42:15 +0800371 if (atmel_spi_is_v2(as)) {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800372 spi_writel(as, CSR0 + 4 * spi->chip_select, asd->csr);
373 /* For the low SPI version, there is a issue that PDC transfer
374 * on CS1,2,3 needs SPI_CSR0.BITS config as SPI_CSR1,2,3.BITS
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800375 */
376 spi_writel(as, CSR0, asd->csr);
Wenyou Yangd4820b72013-03-19 15:42:15 +0800377 if (as->caps.has_wdrbt) {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800378 spi_writel(as, MR,
379 SPI_BF(PCS, ~(0x01 << spi->chip_select))
380 | SPI_BIT(WDRBT)
381 | SPI_BIT(MODFDIS)
382 | SPI_BIT(MSTR));
Wenyou Yangd4820b72013-03-19 15:42:15 +0800383 } else {
Wenyou Yang97ed4652013-03-19 15:43:01 +0800384 spi_writel(as, MR,
385 SPI_BF(PCS, ~(0x01 << spi->chip_select))
386 | SPI_BIT(MODFDIS)
387 | SPI_BIT(MSTR));
Wenyou Yangd4820b72013-03-19 15:42:15 +0800388 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800389
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800390 mr = spi_readl(as, MR);
Cyrille Pitchen48203032015-06-09 13:53:52 +0200391 if (as->use_cs_gpios)
392 gpio_set_value(asd->npcs_pin, active);
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800393 } else {
394 u32 cpol = (spi->mode & SPI_CPOL) ? SPI_BIT(CPOL) : 0;
395 int i;
396 u32 csr;
397
398 /* Make sure clock polarity is correct */
399 for (i = 0; i < spi->master->num_chipselect; i++) {
400 csr = spi_readl(as, CSR0 + 4 * i);
401 if ((csr ^ cpol) & SPI_BIT(CPOL))
402 spi_writel(as, CSR0 + 4 * i,
403 csr ^ SPI_BIT(CPOL));
404 }
405
406 mr = spi_readl(as, MR);
407 mr = SPI_BFINS(PCS, ~(1 << spi->chip_select), mr);
Cyrille Pitchen48203032015-06-09 13:53:52 +0200408 if (as->use_cs_gpios && spi->chip_select != 0)
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800409 gpio_set_value(asd->npcs_pin, active);
410 spi_writel(as, MR, mr);
Atsushi Nemotof6febcc2008-02-23 15:23:39 -0800411 }
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800412
David Brownelldefbd3b2007-07-17 04:04:08 -0700413 dev_dbg(&spi->dev, "activate %u%s, mr %08x\n",
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800414 asd->npcs_pin, active ? " (high)" : "",
David Brownelldefbd3b2007-07-17 04:04:08 -0700415 mr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800416}
417
David Brownelldefbd3b2007-07-17 04:04:08 -0700418static void cs_deactivate(struct atmel_spi *as, struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800419{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800420 struct atmel_spi_device *asd = spi->controller_state;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800421 unsigned active = spi->mode & SPI_CS_HIGH;
David Brownelldefbd3b2007-07-17 04:04:08 -0700422 u32 mr;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800423
David Brownelldefbd3b2007-07-17 04:04:08 -0700424 /* only deactivate *this* device; sometimes transfers to
425 * another device may be active when this routine is called.
426 */
427 mr = spi_readl(as, MR);
428 if (~SPI_BFEXT(PCS, mr) & (1 << spi->chip_select)) {
429 mr = SPI_BFINS(PCS, 0xf, mr);
430 spi_writel(as, MR, mr);
431 }
432
433 dev_dbg(&spi->dev, "DEactivate %u%s, mr %08x\n",
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800434 asd->npcs_pin, active ? " (low)" : "",
David Brownelldefbd3b2007-07-17 04:04:08 -0700435 mr);
436
Cyrille Pitchen48203032015-06-09 13:53:52 +0200437 if (!as->use_cs_gpios)
438 spi_writel(as, CR, SPI_BIT(LASTXFER));
439 else if (atmel_spi_is_v2(as) || spi->chip_select != 0)
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -0800440 gpio_set_value(asd->npcs_pin, !active);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800441}
442
Mark Brown6c07ef22013-07-28 14:32:27 +0100443static void atmel_spi_lock(struct atmel_spi *as) __acquires(&as->lock)
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800444{
445 spin_lock_irqsave(&as->lock, as->flags);
446}
447
Mark Brown6c07ef22013-07-28 14:32:27 +0100448static void atmel_spi_unlock(struct atmel_spi *as) __releases(&as->lock)
Nicolas Ferre8aad7922013-04-03 13:58:36 +0800449{
450 spin_unlock_irqrestore(&as->lock, as->flags);
451}
452
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800453static inline bool atmel_spi_use_dma(struct atmel_spi *as,
454 struct spi_transfer *xfer)
455{
456 return as->use_dma && xfer->len >= DMA_MIN_BYTES;
457}
458
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800459static int atmel_spi_dma_slave_config(struct atmel_spi *as,
460 struct dma_slave_config *slave_config,
461 u8 bits_per_word)
462{
463 int err = 0;
464
465 if (bits_per_word > 8) {
466 slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
467 slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
468 } else {
469 slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
470 slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
471 }
472
473 slave_config->dst_addr = (dma_addr_t)as->phybase + SPI_TDR;
474 slave_config->src_addr = (dma_addr_t)as->phybase + SPI_RDR;
475 slave_config->src_maxburst = 1;
476 slave_config->dst_maxburst = 1;
477 slave_config->device_fc = false;
478
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200479 /*
480 * This driver uses fixed peripheral select mode (PS bit set to '0' in
481 * the Mode Register).
482 * So according to the datasheet, when FIFOs are available (and
483 * enabled), the Transmit FIFO operates in Multiple Data Mode.
484 * In this mode, up to 2 data, not 4, can be written into the Transmit
485 * Data Register in a single access.
486 * However, the first data has to be written into the lowest 16 bits and
487 * the second data into the highest 16 bits of the Transmit
488 * Data Register. For 8bit data (the most frequent case), it would
489 * require to rework tx_buf so each data would actualy fit 16 bits.
490 * So we'd rather write only one data at the time. Hence the transmit
491 * path works the same whether FIFOs are available (and enabled) or not.
492 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800493 slave_config->direction = DMA_MEM_TO_DEV;
494 if (dmaengine_slave_config(as->dma.chan_tx, slave_config)) {
495 dev_err(&as->pdev->dev,
496 "failed to configure tx dma channel\n");
497 err = -EINVAL;
498 }
499
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200500 /*
501 * This driver configures the spi controller for master mode (MSTR bit
502 * set to '1' in the Mode Register).
503 * So according to the datasheet, when FIFOs are available (and
504 * enabled), the Receive FIFO operates in Single Data Mode.
505 * So the receive path works the same whether FIFOs are available (and
506 * enabled) or not.
507 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800508 slave_config->direction = DMA_DEV_TO_MEM;
509 if (dmaengine_slave_config(as->dma.chan_rx, slave_config)) {
510 dev_err(&as->pdev->dev,
511 "failed to configure rx dma channel\n");
512 err = -EINVAL;
513 }
514
515 return err;
516}
517
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800518static int atmel_spi_configure_dma(struct atmel_spi *as)
519{
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800520 struct dma_slave_config slave_config;
Richard Genoud2f767a92013-05-31 17:01:59 +0200521 struct device *dev = &as->pdev->dev;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800522 int err;
523
Richard Genoud2f767a92013-05-31 17:01:59 +0200524 dma_cap_mask_t mask;
525 dma_cap_zero(mask);
526 dma_cap_set(DMA_SLAVE, mask);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800527
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100528 as->dma.chan_tx = dma_request_slave_channel_reason(dev, "tx");
529 if (IS_ERR(as->dma.chan_tx)) {
530 err = PTR_ERR(as->dma.chan_tx);
531 if (err == -EPROBE_DEFER) {
532 dev_warn(dev, "no DMA channel available at the moment\n");
533 return err;
534 }
Richard Genoud2f767a92013-05-31 17:01:59 +0200535 dev_err(dev,
536 "DMA TX channel not available, SPI unable to use DMA\n");
537 err = -EBUSY;
538 goto error;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800539 }
Richard Genoud2f767a92013-05-31 17:01:59 +0200540
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100541 /*
542 * No reason to check EPROBE_DEFER here since we have already requested
543 * tx channel. If it fails here, it's for another reason.
544 */
Ludovic Desroches7758e392014-11-14 17:12:53 +0100545 as->dma.chan_rx = dma_request_slave_channel(dev, "rx");
Richard Genoud2f767a92013-05-31 17:01:59 +0200546
547 if (!as->dma.chan_rx) {
548 dev_err(dev,
549 "DMA RX channel not available, SPI unable to use DMA\n");
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800550 err = -EBUSY;
551 goto error;
552 }
553
554 err = atmel_spi_dma_slave_config(as, &slave_config, 8);
555 if (err)
556 goto error;
557
558 dev_info(&as->pdev->dev,
559 "Using %s (tx) and %s (rx) for DMA transfers\n",
560 dma_chan_name(as->dma.chan_tx),
561 dma_chan_name(as->dma.chan_rx));
562 return 0;
563error:
564 if (as->dma.chan_rx)
565 dma_release_channel(as->dma.chan_rx);
Ludovic Desroches5e9af372014-11-14 17:12:54 +0100566 if (!IS_ERR(as->dma.chan_tx))
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800567 dma_release_channel(as->dma.chan_tx);
568 return err;
569}
570
571static void atmel_spi_stop_dma(struct atmel_spi *as)
572{
573 if (as->dma.chan_rx)
Vinod Koul5398ad62014-10-11 21:10:35 +0530574 dmaengine_terminate_all(as->dma.chan_rx);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800575 if (as->dma.chan_tx)
Vinod Koul5398ad62014-10-11 21:10:35 +0530576 dmaengine_terminate_all(as->dma.chan_tx);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800577}
578
579static void atmel_spi_release_dma(struct atmel_spi *as)
580{
581 if (as->dma.chan_rx)
582 dma_release_channel(as->dma.chan_rx);
583 if (as->dma.chan_tx)
584 dma_release_channel(as->dma.chan_tx);
585}
586
587/* This function is called by the DMA driver from tasklet context */
588static void dma_callback(void *data)
589{
590 struct spi_master *master = data;
591 struct atmel_spi *as = spi_master_get_devdata(master);
592
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800593 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800594}
595
596/*
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200597 * Next transfer using PIO without FIFO.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800598 */
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200599static void atmel_spi_next_xfer_single(struct spi_master *master,
600 struct spi_transfer *xfer)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800601{
602 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800603 unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800604
605 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_pio\n");
606
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800607 /* Make sure data is not remaining in RDR */
608 spi_readl(as, RDR);
609 while (spi_readl(as, SR) & SPI_BIT(RDRF)) {
610 spi_readl(as, RDR);
611 cpu_relax();
612 }
613
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800614 if (xfer->tx_buf) {
Richard Genoudf557c982013-05-02 19:25:11 +0800615 if (xfer->bits_per_word > 8)
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800616 spi_writel(as, TDR, *(u16 *)(xfer->tx_buf + xfer_pos));
Richard Genoudf557c982013-05-02 19:25:11 +0800617 else
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800618 spi_writel(as, TDR, *(u8 *)(xfer->tx_buf + xfer_pos));
619 } else {
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800620 spi_writel(as, TDR, 0);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800621 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800622
623 dev_dbg(master->dev.parent,
Richard Genoudf557c982013-05-02 19:25:11 +0800624 " start pio xfer %p: len %u tx %p rx %p bitpw %d\n",
625 xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
626 xfer->bits_per_word);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800627
628 /* Enable relevant interrupts */
629 spi_writel(as, IER, SPI_BIT(RDRF) | SPI_BIT(OVRES));
630}
631
632/*
Cyrille Pitchen11f27642015-06-16 12:09:31 +0200633 * Next transfer using PIO with FIFO.
634 */
635static void atmel_spi_next_xfer_fifo(struct spi_master *master,
636 struct spi_transfer *xfer)
637{
638 struct atmel_spi *as = spi_master_get_devdata(master);
639 u32 current_remaining_data, num_data;
640 u32 offset = xfer->len - as->current_remaining_bytes;
641 const u16 *words = (const u16 *)((u8 *)xfer->tx_buf + offset);
642 const u8 *bytes = (const u8 *)((u8 *)xfer->tx_buf + offset);
643 u16 td0, td1;
644 u32 fifomr;
645
646 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_fifo\n");
647
648 /* Compute the number of data to transfer in the current iteration */
649 current_remaining_data = ((xfer->bits_per_word > 8) ?
650 ((u32)as->current_remaining_bytes >> 1) :
651 (u32)as->current_remaining_bytes);
652 num_data = min(current_remaining_data, as->fifo_size);
653
654 /* Flush RX and TX FIFOs */
655 spi_writel(as, CR, SPI_BIT(RXFCLR) | SPI_BIT(TXFCLR));
656 while (spi_readl(as, FLR))
657 cpu_relax();
658
659 /* Set RX FIFO Threshold to the number of data to transfer */
660 fifomr = spi_readl(as, FMR);
661 spi_writel(as, FMR, SPI_BFINS(RXFTHRES, num_data, fifomr));
662
663 /* Clear FIFO flags in the Status Register, especially RXFTHF */
664 (void)spi_readl(as, SR);
665
666 /* Fill TX FIFO */
667 while (num_data >= 2) {
668 if (xfer->tx_buf) {
669 if (xfer->bits_per_word > 8) {
670 td0 = *words++;
671 td1 = *words++;
672 } else {
673 td0 = *bytes++;
674 td1 = *bytes++;
675 }
676 } else {
677 td0 = 0;
678 td1 = 0;
679 }
680
681 spi_writel(as, TDR, (td1 << 16) | td0);
682 num_data -= 2;
683 }
684
685 if (num_data) {
686 if (xfer->tx_buf) {
687 if (xfer->bits_per_word > 8)
688 td0 = *words++;
689 else
690 td0 = *bytes++;
691 } else {
692 td0 = 0;
693 }
694
695 spi_writew(as, TDR, td0);
696 num_data--;
697 }
698
699 dev_dbg(master->dev.parent,
700 " start fifo xfer %p: len %u tx %p rx %p bitpw %d\n",
701 xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
702 xfer->bits_per_word);
703
704 /*
705 * Enable RX FIFO Threshold Flag interrupt to be notified about
706 * transfer completion.
707 */
708 spi_writel(as, IER, SPI_BIT(RXFTHF) | SPI_BIT(OVRES));
709}
710
711/*
712 * Next transfer using PIO.
713 */
714static void atmel_spi_next_xfer_pio(struct spi_master *master,
715 struct spi_transfer *xfer)
716{
717 struct atmel_spi *as = spi_master_get_devdata(master);
718
719 if (as->fifo_size)
720 atmel_spi_next_xfer_fifo(master, xfer);
721 else
722 atmel_spi_next_xfer_single(master, xfer);
723}
724
725/*
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800726 * Submit next transfer for DMA.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800727 */
728static int atmel_spi_next_xfer_dma_submit(struct spi_master *master,
729 struct spi_transfer *xfer,
730 u32 *plen)
731{
732 struct atmel_spi *as = spi_master_get_devdata(master);
733 struct dma_chan *rxchan = as->dma.chan_rx;
734 struct dma_chan *txchan = as->dma.chan_tx;
735 struct dma_async_tx_descriptor *rxdesc;
736 struct dma_async_tx_descriptor *txdesc;
737 struct dma_slave_config slave_config;
738 dma_cookie_t cookie;
739 u32 len = *plen;
740
741 dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_dma_submit\n");
742
743 /* Check that the channels are available */
744 if (!rxchan || !txchan)
745 return -ENODEV;
746
747 /* release lock for DMA operations */
748 atmel_spi_unlock(as);
749
750 /* prepare the RX dma transfer */
751 sg_init_table(&as->dma.sgrx, 1);
752 if (xfer->rx_buf) {
753 as->dma.sgrx.dma_address = xfer->rx_dma + xfer->len - *plen;
754 } else {
755 as->dma.sgrx.dma_address = as->buffer_dma;
756 if (len > BUFFER_SIZE)
757 len = BUFFER_SIZE;
758 }
759
760 /* prepare the TX dma transfer */
761 sg_init_table(&as->dma.sgtx, 1);
762 if (xfer->tx_buf) {
763 as->dma.sgtx.dma_address = xfer->tx_dma + xfer->len - *plen;
764 } else {
765 as->dma.sgtx.dma_address = as->buffer_dma;
766 if (len > BUFFER_SIZE)
767 len = BUFFER_SIZE;
768 memset(as->buffer, 0, len);
769 }
770
771 sg_dma_len(&as->dma.sgtx) = len;
772 sg_dma_len(&as->dma.sgrx) = len;
773
774 *plen = len;
775
776 if (atmel_spi_dma_slave_config(as, &slave_config, 8))
777 goto err_exit;
778
779 /* Send both scatterlists */
Geert Uytterhoevenef40eb32014-07-11 18:13:28 +0200780 rxdesc = dmaengine_prep_slave_sg(rxchan, &as->dma.sgrx, 1,
781 DMA_FROM_DEVICE,
782 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800783 if (!rxdesc)
784 goto err_dma;
785
Geert Uytterhoevenef40eb32014-07-11 18:13:28 +0200786 txdesc = dmaengine_prep_slave_sg(txchan, &as->dma.sgtx, 1,
787 DMA_TO_DEVICE,
788 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800789 if (!txdesc)
790 goto err_dma;
791
792 dev_dbg(master->dev.parent,
Emil Goode2de024b2013-07-30 19:35:35 +0200793 " start dma xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
794 xfer, xfer->len, xfer->tx_buf, (unsigned long long)xfer->tx_dma,
795 xfer->rx_buf, (unsigned long long)xfer->rx_dma);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800796
797 /* Enable relevant interrupts */
798 spi_writel(as, IER, SPI_BIT(OVRES));
799
800 /* Put the callback on the RX transfer only, that should finish last */
801 rxdesc->callback = dma_callback;
802 rxdesc->callback_param = master;
803
804 /* Submit and fire RX and TX with TX last so we're ready to read! */
805 cookie = rxdesc->tx_submit(rxdesc);
806 if (dma_submit_error(cookie))
807 goto err_dma;
808 cookie = txdesc->tx_submit(txdesc);
809 if (dma_submit_error(cookie))
810 goto err_dma;
811 rxchan->device->device_issue_pending(rxchan);
812 txchan->device->device_issue_pending(txchan);
813
814 /* take back lock */
815 atmel_spi_lock(as);
816 return 0;
817
818err_dma:
819 spi_writel(as, IDR, SPI_BIT(OVRES));
820 atmel_spi_stop_dma(as);
821err_exit:
822 atmel_spi_lock(as);
823 return -ENOMEM;
824}
825
Silvester Erdeg154443c2008-02-06 01:38:12 -0800826static void atmel_spi_next_xfer_data(struct spi_master *master,
827 struct spi_transfer *xfer,
828 dma_addr_t *tx_dma,
829 dma_addr_t *rx_dma,
830 u32 *plen)
831{
832 struct atmel_spi *as = spi_master_get_devdata(master);
833 u32 len = *plen;
834
835 /* use scratch buffer only when rx or tx data is unspecified */
836 if (xfer->rx_buf)
Ben Nizette6aed4ee2009-12-14 22:20:20 -0800837 *rx_dma = xfer->rx_dma + xfer->len - *plen;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800838 else {
839 *rx_dma = as->buffer_dma;
840 if (len > BUFFER_SIZE)
841 len = BUFFER_SIZE;
842 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800843
Silvester Erdeg154443c2008-02-06 01:38:12 -0800844 if (xfer->tx_buf)
Ben Nizette6aed4ee2009-12-14 22:20:20 -0800845 *tx_dma = xfer->tx_dma + xfer->len - *plen;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800846 else {
847 *tx_dma = as->buffer_dma;
848 if (len > BUFFER_SIZE)
849 len = BUFFER_SIZE;
850 memset(as->buffer, 0, len);
851 dma_sync_single_for_device(&as->pdev->dev,
852 as->buffer_dma, len, DMA_TO_DEVICE);
853 }
854
855 *plen = len;
856}
857
Richard Genoudd3b72c72013-11-07 10:34:06 +0100858static int atmel_spi_set_xfer_speed(struct atmel_spi *as,
859 struct spi_device *spi,
860 struct spi_transfer *xfer)
861{
862 u32 scbr, csr;
863 unsigned long bus_hz;
864
865 /* v1 chips start out at half the peripheral bus speed. */
866 bus_hz = clk_get_rate(as->clk);
867 if (!atmel_spi_is_v2(as))
868 bus_hz /= 2;
869
870 /*
871 * Calculate the lowest divider that satisfies the
872 * constraint, assuming div32/fdiv/mbz == 0.
873 */
Jarkko Nikulae8646582015-09-25 09:03:01 +0300874 scbr = DIV_ROUND_UP(bus_hz, xfer->speed_hz);
Richard Genoudd3b72c72013-11-07 10:34:06 +0100875
876 /*
877 * If the resulting divider doesn't fit into the
878 * register bitfield, we can't satisfy the constraint.
879 */
880 if (scbr >= (1 << SPI_SCBR_SIZE)) {
881 dev_err(&spi->dev,
882 "setup: %d Hz too slow, scbr %u; min %ld Hz\n",
883 xfer->speed_hz, scbr, bus_hz/255);
884 return -EINVAL;
885 }
886 if (scbr == 0) {
887 dev_err(&spi->dev,
888 "setup: %d Hz too high, scbr %u; max %ld Hz\n",
889 xfer->speed_hz, scbr, bus_hz);
890 return -EINVAL;
891 }
892 csr = spi_readl(as, CSR0 + 4 * spi->chip_select);
893 csr = SPI_BFINS(SCBR, scbr, csr);
894 spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
895
896 return 0;
897}
898
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800899/*
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800900 * Submit next transfer for PDC.
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800901 * lock is held, spi irq is blocked
902 */
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800903static void atmel_spi_pdc_next_xfer(struct spi_master *master,
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800904 struct spi_message *msg,
905 struct spi_transfer *xfer)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800906{
907 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800908 u32 len;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800909 dma_addr_t tx_dma, rx_dma;
910
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800911 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
Silvester Erdeg154443c2008-02-06 01:38:12 -0800912
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800913 len = as->current_remaining_bytes;
914 atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
915 as->current_remaining_bytes -= len;
Gerard Kamdc329442008-08-04 13:41:12 -0700916
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800917 spi_writel(as, RPR, rx_dma);
918 spi_writel(as, TPR, tx_dma);
919
920 if (msg->spi->bits_per_word > 8)
921 len >>= 1;
922 spi_writel(as, RCR, len);
923 spi_writel(as, TCR, len);
924
925 dev_dbg(&msg->spi->dev,
926 " start xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
927 xfer, xfer->len, xfer->tx_buf,
928 (unsigned long long)xfer->tx_dma, xfer->rx_buf,
929 (unsigned long long)xfer->rx_dma);
930
931 if (as->current_remaining_bytes) {
932 len = as->current_remaining_bytes;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800933 atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
Wenyou Yang8090d6d2014-01-09 13:19:15 +0800934 as->current_remaining_bytes -= len;
Silvester Erdeg154443c2008-02-06 01:38:12 -0800935
936 spi_writel(as, RNPR, rx_dma);
937 spi_writel(as, TNPR, tx_dma);
938
939 if (msg->spi->bits_per_word > 8)
940 len >>= 1;
941 spi_writel(as, RNCR, len);
942 spi_writel(as, TNCR, len);
Haavard Skinnemoen8bacb212008-02-06 01:38:13 -0800943
944 dev_dbg(&msg->spi->dev,
Emil Goode2de024b2013-07-30 19:35:35 +0200945 " next xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
946 xfer, xfer->len, xfer->tx_buf,
947 (unsigned long long)xfer->tx_dma, xfer->rx_buf,
948 (unsigned long long)xfer->rx_dma);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800949 }
950
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100951 /* REVISIT: We're waiting for RXBUFF before we start the next
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800952 * transfer because we need to handle some difficult timing
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100953 * issues otherwise. If we wait for TXBUFE in one transfer and
954 * then starts waiting for RXBUFF in the next, it's difficult
955 * to tell the difference between the RXBUFF interrupt we're
956 * actually waiting for and the RXBUFF interrupt of the
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800957 * previous transfer.
958 *
959 * It should be doable, though. Just not now...
960 */
Torsten Fleischer76e1d142015-02-24 16:32:57 +0100961 spi_writel(as, IER, SPI_BIT(RXBUFF) | SPI_BIT(OVRES));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800962 spi_writel(as, PTCR, SPI_BIT(TXTEN) | SPI_BIT(RXTEN));
963}
964
Nicolas Ferre1ccc4042013-04-03 13:59:19 +0800965/*
David Brownell8da08592007-07-17 04:04:07 -0700966 * For DMA, tx_buf/tx_dma have the same relationship as rx_buf/rx_dma:
967 * - The buffer is either valid for CPU access, else NULL
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400968 * - If the buffer is valid, so is its DMA address
David Brownell8da08592007-07-17 04:04:07 -0700969 *
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400970 * This driver manages the dma address unless message->is_dma_mapped.
David Brownell8da08592007-07-17 04:04:07 -0700971 */
972static int
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800973atmel_spi_dma_map_xfer(struct atmel_spi *as, struct spi_transfer *xfer)
974{
David Brownell8da08592007-07-17 04:04:07 -0700975 struct device *dev = &as->pdev->dev;
976
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800977 xfer->tx_dma = xfer->rx_dma = INVALID_DMA_ADDRESS;
David Brownell8da08592007-07-17 04:04:07 -0700978 if (xfer->tx_buf) {
Jean-Christophe PLAGNIOL-VILLARD214b5742010-11-20 14:52:53 +0800979 /* tx_buf is a const void* where we need a void * for the dma
980 * mapping */
981 void *nonconst_tx = (void *)xfer->tx_buf;
982
David Brownell8da08592007-07-17 04:04:07 -0700983 xfer->tx_dma = dma_map_single(dev,
Jean-Christophe PLAGNIOL-VILLARD214b5742010-11-20 14:52:53 +0800984 nonconst_tx, xfer->len,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800985 DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700986 if (dma_mapping_error(dev, xfer->tx_dma))
David Brownell8da08592007-07-17 04:04:07 -0700987 return -ENOMEM;
988 }
989 if (xfer->rx_buf) {
990 xfer->rx_dma = dma_map_single(dev,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -0800991 xfer->rx_buf, xfer->len,
992 DMA_FROM_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700993 if (dma_mapping_error(dev, xfer->rx_dma)) {
David Brownell8da08592007-07-17 04:04:07 -0700994 if (xfer->tx_buf)
995 dma_unmap_single(dev,
996 xfer->tx_dma, xfer->len,
997 DMA_TO_DEVICE);
998 return -ENOMEM;
999 }
1000 }
1001 return 0;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001002}
1003
1004static void atmel_spi_dma_unmap_xfer(struct spi_master *master,
1005 struct spi_transfer *xfer)
1006{
1007 if (xfer->tx_dma != INVALID_DMA_ADDRESS)
Tony Jones49dce682007-10-16 01:27:48 -07001008 dma_unmap_single(master->dev.parent, xfer->tx_dma,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001009 xfer->len, DMA_TO_DEVICE);
1010 if (xfer->rx_dma != INVALID_DMA_ADDRESS)
Tony Jones49dce682007-10-16 01:27:48 -07001011 dma_unmap_single(master->dev.parent, xfer->rx_dma,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001012 xfer->len, DMA_FROM_DEVICE);
1013}
1014
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001015static void atmel_spi_disable_pdc_transfer(struct atmel_spi *as)
1016{
1017 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
1018}
1019
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001020static void
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001021atmel_spi_pump_single_data(struct atmel_spi *as, struct spi_transfer *xfer)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001022{
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001023 u8 *rxp;
Richard Genoudf557c982013-05-02 19:25:11 +08001024 u16 *rxp16;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001025 unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
1026
1027 if (xfer->rx_buf) {
Richard Genoudf557c982013-05-02 19:25:11 +08001028 if (xfer->bits_per_word > 8) {
1029 rxp16 = (u16 *)(((u8 *)xfer->rx_buf) + xfer_pos);
1030 *rxp16 = spi_readl(as, RDR);
1031 } else {
1032 rxp = ((u8 *)xfer->rx_buf) + xfer_pos;
1033 *rxp = spi_readl(as, RDR);
1034 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001035 } else {
1036 spi_readl(as, RDR);
1037 }
Richard Genoudf557c982013-05-02 19:25:11 +08001038 if (xfer->bits_per_word > 8) {
Alexandre Bellonib112f052014-05-06 17:44:41 +02001039 if (as->current_remaining_bytes > 2)
1040 as->current_remaining_bytes -= 2;
1041 else
Richard Genoudf557c982013-05-02 19:25:11 +08001042 as->current_remaining_bytes = 0;
1043 } else {
1044 as->current_remaining_bytes--;
1045 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001046}
1047
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001048static void
1049atmel_spi_pump_fifo_data(struct atmel_spi *as, struct spi_transfer *xfer)
1050{
1051 u32 fifolr = spi_readl(as, FLR);
1052 u32 num_bytes, num_data = SPI_BFEXT(RXFL, fifolr);
1053 u32 offset = xfer->len - as->current_remaining_bytes;
1054 u16 *words = (u16 *)((u8 *)xfer->rx_buf + offset);
1055 u8 *bytes = (u8 *)((u8 *)xfer->rx_buf + offset);
1056 u16 rd; /* RD field is the lowest 16 bits of RDR */
1057
1058 /* Update the number of remaining bytes to transfer */
1059 num_bytes = ((xfer->bits_per_word > 8) ?
1060 (num_data << 1) :
1061 num_data);
1062
1063 if (as->current_remaining_bytes > num_bytes)
1064 as->current_remaining_bytes -= num_bytes;
1065 else
1066 as->current_remaining_bytes = 0;
1067
1068 /* Handle odd number of bytes when data are more than 8bit width */
1069 if (xfer->bits_per_word > 8)
1070 as->current_remaining_bytes &= ~0x1;
1071
1072 /* Read data */
1073 while (num_data) {
1074 rd = spi_readl(as, RDR);
1075 if (xfer->rx_buf) {
1076 if (xfer->bits_per_word > 8)
1077 *words++ = rd;
1078 else
1079 *bytes++ = rd;
1080 }
1081 num_data--;
1082 }
1083}
1084
1085/* Called from IRQ
1086 *
1087 * Must update "current_remaining_bytes" to keep track of data
1088 * to transfer.
1089 */
1090static void
1091atmel_spi_pump_pio_data(struct atmel_spi *as, struct spi_transfer *xfer)
1092{
1093 if (as->fifo_size)
1094 atmel_spi_pump_fifo_data(as, xfer);
1095 else
1096 atmel_spi_pump_single_data(as, xfer);
1097}
1098
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001099/* Interrupt
1100 *
1101 * No need for locking in this Interrupt handler: done_status is the
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001102 * only information modified.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001103 */
1104static irqreturn_t
1105atmel_spi_pio_interrupt(int irq, void *dev_id)
1106{
1107 struct spi_master *master = dev_id;
1108 struct atmel_spi *as = spi_master_get_devdata(master);
1109 u32 status, pending, imr;
1110 struct spi_transfer *xfer;
1111 int ret = IRQ_NONE;
1112
1113 imr = spi_readl(as, IMR);
1114 status = spi_readl(as, SR);
1115 pending = status & imr;
1116
1117 if (pending & SPI_BIT(OVRES)) {
1118 ret = IRQ_HANDLED;
1119 spi_writel(as, IDR, SPI_BIT(OVRES));
1120 dev_warn(master->dev.parent, "overrun\n");
1121
1122 /*
1123 * When we get an overrun, we disregard the current
1124 * transfer. Data will not be copied back from any
1125 * bounce buffer and msg->actual_len will not be
1126 * updated with the last xfer.
1127 *
1128 * We will also not process any remaning transfers in
1129 * the message.
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001130 */
1131 as->done_status = -EIO;
1132 smp_wmb();
1133
1134 /* Clear any overrun happening while cleaning up */
1135 spi_readl(as, SR);
1136
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001137 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001138
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001139 } else if (pending & (SPI_BIT(RDRF) | SPI_BIT(RXFTHF))) {
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001140 atmel_spi_lock(as);
1141
1142 if (as->current_remaining_bytes) {
1143 ret = IRQ_HANDLED;
1144 xfer = as->current_transfer;
1145 atmel_spi_pump_pio_data(as, xfer);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001146 if (!as->current_remaining_bytes)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001147 spi_writel(as, IDR, pending);
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001148
1149 complete(&as->xfer_completion);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001150 }
1151
1152 atmel_spi_unlock(as);
1153 } else {
1154 WARN_ONCE(pending, "IRQ not handled, pending = %x\n", pending);
1155 ret = IRQ_HANDLED;
1156 spi_writel(as, IDR, pending);
1157 }
1158
1159 return ret;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001160}
1161
1162static irqreturn_t
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001163atmel_spi_pdc_interrupt(int irq, void *dev_id)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001164{
1165 struct spi_master *master = dev_id;
1166 struct atmel_spi *as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001167 u32 status, pending, imr;
1168 int ret = IRQ_NONE;
1169
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001170 imr = spi_readl(as, IMR);
1171 status = spi_readl(as, SR);
1172 pending = status & imr;
1173
1174 if (pending & SPI_BIT(OVRES)) {
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001175
1176 ret = IRQ_HANDLED;
1177
Gerard Kamdc329442008-08-04 13:41:12 -07001178 spi_writel(as, IDR, (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001179 | SPI_BIT(OVRES)));
1180
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001181 /* Clear any overrun happening while cleaning up */
1182 spi_readl(as, SR);
1183
Nicolas Ferre823cd042013-03-19 15:45:01 +08001184 as->done_status = -EIO;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001185
1186 complete(&as->xfer_completion);
1187
Gerard Kamdc329442008-08-04 13:41:12 -07001188 } else if (pending & (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX))) {
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001189 ret = IRQ_HANDLED;
1190
1191 spi_writel(as, IDR, pending);
1192
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001193 complete(&as->xfer_completion);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001194 }
1195
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001196 return ret;
1197}
1198
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001199static int atmel_spi_setup(struct spi_device *spi)
1200{
1201 struct atmel_spi *as;
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001202 struct atmel_spi_device *asd;
Richard Genoudd3b72c72013-11-07 10:34:06 +01001203 u32 csr;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001204 unsigned int bits = spi->bits_per_word;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001205 unsigned int npcs_pin;
1206 int ret;
1207
1208 as = spi_master_get_devdata(spi->master);
1209
David Brownelldefbd3b2007-07-17 04:04:08 -07001210 /* see notes above re chipselect */
Wenyou Yangd4820b72013-03-19 15:42:15 +08001211 if (!atmel_spi_is_v2(as)
David Brownelldefbd3b2007-07-17 04:04:08 -07001212 && spi->chip_select == 0
1213 && (spi->mode & SPI_CS_HIGH)) {
1214 dev_dbg(&spi->dev, "setup: can't be active-high\n");
1215 return -EINVAL;
1216 }
1217
Richard Genoudd3b72c72013-11-07 10:34:06 +01001218 csr = SPI_BF(BITS, bits - 8);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001219 if (spi->mode & SPI_CPOL)
1220 csr |= SPI_BIT(CPOL);
1221 if (!(spi->mode & SPI_CPHA))
1222 csr |= SPI_BIT(NCPHA);
Cyrille Pitchen48203032015-06-09 13:53:52 +02001223 if (!as->use_cs_gpios)
1224 csr |= SPI_BIT(CSAAT);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001225
Haavard Skinnemoen1eed29d2008-02-06 01:38:11 -08001226 /* DLYBS is mostly irrelevant since we manage chipselect using GPIOs.
1227 *
1228 * DLYBCT would add delays between words, slowing down transfers.
1229 * It could potentially be useful to cope with DMA bottlenecks, but
1230 * in those cases it's probably best to just use a lower bitrate.
1231 */
1232 csr |= SPI_BF(DLYBS, 0);
1233 csr |= SPI_BF(DLYBCT, 0);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001234
1235 /* chipselect must have been muxed as GPIO (e.g. in board setup) */
Mark Brown67f08d62014-08-01 17:43:03 +01001236 npcs_pin = (unsigned long)spi->controller_data;
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001237
Cyrille Pitchen48203032015-06-09 13:53:52 +02001238 if (!as->use_cs_gpios)
1239 npcs_pin = spi->chip_select;
1240 else if (gpio_is_valid(spi->cs_gpio))
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001241 npcs_pin = spi->cs_gpio;
1242
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001243 asd = spi->controller_state;
1244 if (!asd) {
1245 asd = kzalloc(sizeof(struct atmel_spi_device), GFP_KERNEL);
1246 if (!asd)
1247 return -ENOMEM;
1248
Cyrille Pitchen48203032015-06-09 13:53:52 +02001249 if (as->use_cs_gpios) {
1250 ret = gpio_request(npcs_pin, dev_name(&spi->dev));
1251 if (ret) {
1252 kfree(asd);
1253 return ret;
1254 }
1255
1256 gpio_direction_output(npcs_pin,
1257 !(spi->mode & SPI_CS_HIGH));
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001258 }
1259
1260 asd->npcs_pin = npcs_pin;
1261 spi->controller_state = asd;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001262 }
1263
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001264 asd->csr = csr;
1265
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001266 dev_dbg(&spi->dev,
Richard Genoudd3b72c72013-11-07 10:34:06 +01001267 "setup: bpw %u mode 0x%x -> csr%d %08x\n",
1268 bits, spi->mode, spi->chip_select, csr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001269
Wenyou Yangd4820b72013-03-19 15:42:15 +08001270 if (!atmel_spi_is_v2(as))
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001271 spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001272
1273 return 0;
1274}
1275
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001276static int atmel_spi_one_transfer(struct spi_master *master,
1277 struct spi_message *msg,
1278 struct spi_transfer *xfer)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001279{
1280 struct atmel_spi *as;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001281 struct spi_device *spi = msg->spi;
Matthias Bruggerb9d228f2010-10-13 17:51:02 +02001282 u8 bits;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001283 u32 len;
Matthias Bruggerb9d228f2010-10-13 17:51:02 +02001284 struct atmel_spi_device *asd;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001285 int timeout;
1286 int ret;
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001287 unsigned long dma_timeout;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001288
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001289 as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001290
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001291 if (!(xfer->tx_buf || xfer->rx_buf) && xfer->len) {
1292 dev_dbg(&spi->dev, "missing rx or tx buf\n");
1293 return -EINVAL;
1294 }
1295
Jarkko Nikulae8646582015-09-25 09:03:01 +03001296 asd = spi->controller_state;
1297 bits = (asd->csr >> 4) & 0xf;
1298 if (bits != xfer->bits_per_word - 8) {
1299 dev_dbg(&spi->dev,
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001300 "you can't yet change bits_per_word in transfers\n");
Jarkko Nikulae8646582015-09-25 09:03:01 +03001301 return -ENOPROTOOPT;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001302 }
1303
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001304 /*
1305 * DMA map early, for performance (empties dcache ASAP) and
1306 * better fault reporting.
1307 */
1308 if ((!msg->is_dma_mapped)
1309 && (atmel_spi_use_dma(as, xfer) || as->use_pdc)) {
1310 if (atmel_spi_dma_map_xfer(as, xfer) < 0)
1311 return -ENOMEM;
1312 }
1313
1314 atmel_spi_set_xfer_speed(as, msg->spi, xfer);
1315
1316 as->done_status = 0;
1317 as->current_transfer = xfer;
1318 as->current_remaining_bytes = xfer->len;
1319 while (as->current_remaining_bytes) {
1320 reinit_completion(&as->xfer_completion);
1321
1322 if (as->use_pdc) {
1323 atmel_spi_pdc_next_xfer(master, msg, xfer);
1324 } else if (atmel_spi_use_dma(as, xfer)) {
1325 len = as->current_remaining_bytes;
1326 ret = atmel_spi_next_xfer_dma_submit(master,
1327 xfer, &len);
1328 if (ret) {
1329 dev_err(&spi->dev,
1330 "unable to use DMA, fallback to PIO\n");
1331 atmel_spi_next_xfer_pio(master, xfer);
1332 } else {
1333 as->current_remaining_bytes -= len;
Axel Lin0c3b9742014-03-27 09:26:38 +08001334 if (as->current_remaining_bytes < 0)
1335 as->current_remaining_bytes = 0;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001336 }
1337 } else {
1338 atmel_spi_next_xfer_pio(master, xfer);
1339 }
1340
Alexander Stein16760142014-04-13 12:45:10 +02001341 /* interrupts are disabled, so free the lock for schedule */
1342 atmel_spi_unlock(as);
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001343 dma_timeout = wait_for_completion_timeout(&as->xfer_completion,
1344 SPI_DMA_TIMEOUT);
Alexander Stein16760142014-04-13 12:45:10 +02001345 atmel_spi_lock(as);
Nicholas Mc Guire1369dea2015-02-02 10:43:31 -05001346 if (WARN_ON(dma_timeout == 0)) {
1347 dev_err(&spi->dev, "spi transfer timeout\n");
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001348 as->done_status = -EIO;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001349 }
1350
1351 if (as->done_status)
1352 break;
1353 }
1354
1355 if (as->done_status) {
1356 if (as->use_pdc) {
1357 dev_warn(master->dev.parent,
1358 "overrun (%u/%u remaining)\n",
1359 spi_readl(as, TCR), spi_readl(as, RCR));
1360
1361 /*
1362 * Clean up DMA registers and make sure the data
1363 * registers are empty.
1364 */
1365 spi_writel(as, RNCR, 0);
1366 spi_writel(as, TNCR, 0);
1367 spi_writel(as, RCR, 0);
1368 spi_writel(as, TCR, 0);
1369 for (timeout = 1000; timeout; timeout--)
1370 if (spi_readl(as, SR) & SPI_BIT(TXEMPTY))
1371 break;
1372 if (!timeout)
1373 dev_warn(master->dev.parent,
1374 "timeout waiting for TXEMPTY");
1375 while (spi_readl(as, SR) & SPI_BIT(RDRF))
1376 spi_readl(as, RDR);
1377
1378 /* Clear any overrun happening while cleaning up */
1379 spi_readl(as, SR);
1380
1381 } else if (atmel_spi_use_dma(as, xfer)) {
1382 atmel_spi_stop_dma(as);
1383 }
1384
1385 if (!msg->is_dma_mapped
1386 && (atmel_spi_use_dma(as, xfer) || as->use_pdc))
1387 atmel_spi_dma_unmap_xfer(master, xfer);
1388
1389 return 0;
1390
1391 } else {
1392 /* only update length if no error */
1393 msg->actual_length += xfer->len;
1394 }
1395
1396 if (!msg->is_dma_mapped
1397 && (atmel_spi_use_dma(as, xfer) || as->use_pdc))
1398 atmel_spi_dma_unmap_xfer(master, xfer);
1399
1400 if (xfer->delay_usecs)
1401 udelay(xfer->delay_usecs);
1402
1403 if (xfer->cs_change) {
1404 if (list_is_last(&xfer->transfer_list,
1405 &msg->transfers)) {
1406 as->keep_cs = true;
1407 } else {
1408 as->cs_active = !as->cs_active;
1409 if (as->cs_active)
1410 cs_activate(as, msg->spi);
1411 else
1412 cs_deactivate(as, msg->spi);
1413 }
1414 }
1415
1416 return 0;
1417}
1418
1419static int atmel_spi_transfer_one_message(struct spi_master *master,
1420 struct spi_message *msg)
1421{
1422 struct atmel_spi *as;
1423 struct spi_transfer *xfer;
1424 struct spi_device *spi = msg->spi;
1425 int ret = 0;
1426
1427 as = spi_master_get_devdata(master);
1428
1429 dev_dbg(&spi->dev, "new message %p submitted for %s\n",
1430 msg, dev_name(&spi->dev));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001431
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001432 atmel_spi_lock(as);
1433 cs_activate(as, spi);
1434
1435 as->cs_active = true;
1436 as->keep_cs = false;
1437
1438 msg->status = 0;
1439 msg->actual_length = 0;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001440
1441 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001442 ret = atmel_spi_one_transfer(master, msg, xfer);
1443 if (ret)
1444 goto msg_done;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001445 }
1446
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001447 if (as->use_pdc)
1448 atmel_spi_disable_pdc_transfer(as);
1449
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001450 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001451 dev_dbg(&spi->dev,
Randy Dunlap54f4c512014-03-21 08:53:41 -07001452 " xfer %p: len %u tx %p/%pad rx %p/%pad\n",
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001453 xfer, xfer->len,
Randy Dunlap54f4c512014-03-21 08:53:41 -07001454 xfer->tx_buf, &xfer->tx_dma,
1455 xfer->rx_buf, &xfer->rx_dma);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001456 }
1457
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001458msg_done:
1459 if (!as->keep_cs)
1460 cs_deactivate(as, msg->spi);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001461
Nicolas Ferre8aad7922013-04-03 13:58:36 +08001462 atmel_spi_unlock(as);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001463
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001464 msg->status = as->done_status;
1465 spi_finalize_current_message(spi->master);
1466
1467 return ret;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001468}
1469
David Brownellbb2d1c32007-02-20 13:58:19 -08001470static void atmel_spi_cleanup(struct spi_device *spi)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001471{
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001472 struct atmel_spi_device *asd = spi->controller_state;
Mark Brown67f08d62014-08-01 17:43:03 +01001473 unsigned gpio = (unsigned long) spi->controller_data;
David Brownelldefbd3b2007-07-17 04:04:08 -07001474
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001475 if (!asd)
David Brownelldefbd3b2007-07-17 04:04:08 -07001476 return;
1477
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001478 spi->controller_state = NULL;
David Brownelldefbd3b2007-07-17 04:04:08 -07001479 gpio_free(gpio);
Haavard Skinnemoen5ee36c92009-01-06 14:41:43 -08001480 kfree(asd);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001481}
1482
Wenyou Yangd4820b72013-03-19 15:42:15 +08001483static inline unsigned int atmel_get_version(struct atmel_spi *as)
1484{
1485 return spi_readl(as, VERSION) & 0x00000fff;
1486}
1487
1488static void atmel_get_caps(struct atmel_spi *as)
1489{
1490 unsigned int version;
1491
1492 version = atmel_get_version(as);
1493 dev_info(&as->pdev->dev, "version: 0x%x\n", version);
1494
1495 as->caps.is_spi2 = version > 0x121;
1496 as->caps.has_wdrbt = version >= 0x210;
1497 as->caps.has_dma_support = version >= 0x212;
1498}
1499
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001500/*-------------------------------------------------------------------------*/
1501
Grant Likelyfd4a3192012-12-07 16:57:14 +00001502static int atmel_spi_probe(struct platform_device *pdev)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001503{
1504 struct resource *regs;
1505 int irq;
1506 struct clk *clk;
1507 int ret;
1508 struct spi_master *master;
1509 struct atmel_spi *as;
1510
Wenyou Yang5bdfd492014-03-05 09:58:49 +08001511 /* Select default pin state */
1512 pinctrl_pm_select_default_state(&pdev->dev);
1513
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001514 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1515 if (!regs)
1516 return -ENXIO;
1517
1518 irq = platform_get_irq(pdev, 0);
1519 if (irq < 0)
1520 return irq;
1521
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001522 clk = devm_clk_get(&pdev->dev, "spi_clk");
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001523 if (IS_ERR(clk))
1524 return PTR_ERR(clk);
1525
1526 /* setup spi core then atmel-specific driver state */
1527 ret = -ENOMEM;
Sachin Kamata536d762013-09-10 17:06:27 +05301528 master = spi_alloc_master(&pdev->dev, sizeof(*as));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001529 if (!master)
1530 goto out_free;
1531
David Brownelle7db06b2009-06-17 16:26:04 -07001532 /* the spi->mode bits understood by this driver: */
1533 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Stephen Warren24778be2013-05-21 20:36:35 -06001534 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 16);
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001535 master->dev.of_node = pdev->dev.of_node;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001536 master->bus_num = pdev->id;
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001537 master->num_chipselect = master->dev.of_node ? 0 : 4;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001538 master->setup = atmel_spi_setup;
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001539 master->transfer_one_message = atmel_spi_transfer_one_message;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001540 master->cleanup = atmel_spi_cleanup;
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001541 master->auto_runtime_pm = true;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001542 platform_set_drvdata(pdev, master);
1543
1544 as = spi_master_get_devdata(master);
1545
David Brownell8da08592007-07-17 04:04:07 -07001546 /*
1547 * Scratch buffer is used for throwaway rx and tx data.
1548 * It's coherent to minimize dcache pollution.
1549 */
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001550 as->buffer = dma_alloc_coherent(&pdev->dev, BUFFER_SIZE,
1551 &as->buffer_dma, GFP_KERNEL);
1552 if (!as->buffer)
1553 goto out_free;
1554
1555 spin_lock_init(&as->lock);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001556
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001557 as->pdev = pdev;
Mark Brown31407472013-10-16 13:22:35 +01001558 as->regs = devm_ioremap_resource(&pdev->dev, regs);
Wei Yongjun543c9542013-10-21 11:12:02 +08001559 if (IS_ERR(as->regs)) {
1560 ret = PTR_ERR(as->regs);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001561 goto out_free_buffer;
Wei Yongjun543c9542013-10-21 11:12:02 +08001562 }
Nicolas Ferredfab30e2013-04-03 13:57:42 +08001563 as->phybase = regs->start;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001564 as->irq = irq;
1565 as->clk = clk;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001566
Wenyou Yang8090d6d2014-01-09 13:19:15 +08001567 init_completion(&as->xfer_completion);
1568
Wenyou Yangd4820b72013-03-19 15:42:15 +08001569 atmel_get_caps(as);
1570
Cyrille Pitchen48203032015-06-09 13:53:52 +02001571 as->use_cs_gpios = true;
1572 if (atmel_spi_is_v2(as) &&
1573 !of_get_property(pdev->dev.of_node, "cs-gpios", NULL)) {
1574 as->use_cs_gpios = false;
1575 master->num_chipselect = 4;
1576 }
1577
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001578 as->use_dma = false;
1579 as->use_pdc = false;
1580 if (as->caps.has_dma_support) {
Ludovic Desroches5e9af372014-11-14 17:12:54 +01001581 ret = atmel_spi_configure_dma(as);
1582 if (ret == 0)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001583 as->use_dma = true;
Ludovic Desroches5e9af372014-11-14 17:12:54 +01001584 else if (ret == -EPROBE_DEFER)
1585 return ret;
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001586 } else {
1587 as->use_pdc = true;
1588 }
1589
1590 if (as->caps.has_dma_support && !as->use_dma)
1591 dev_info(&pdev->dev, "Atmel SPI Controller using PIO only\n");
1592
1593 if (as->use_pdc) {
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001594 ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pdc_interrupt,
1595 0, dev_name(&pdev->dev), master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001596 } else {
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001597 ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pio_interrupt,
1598 0, dev_name(&pdev->dev), master);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001599 }
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001600 if (ret)
1601 goto out_unmap_regs;
1602
1603 /* Initialize the hardware */
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001604 ret = clk_prepare_enable(clk);
1605 if (ret)
Sachin Kamatde8cc232013-09-10 17:06:26 +05301606 goto out_free_irq;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001607 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001608 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Wenyou Yangd4820b72013-03-19 15:42:15 +08001609 if (as->caps.has_wdrbt) {
1610 spi_writel(as, MR, SPI_BIT(WDRBT) | SPI_BIT(MODFDIS)
1611 | SPI_BIT(MSTR));
1612 } else {
1613 spi_writel(as, MR, SPI_BIT(MSTR) | SPI_BIT(MODFDIS));
1614 }
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001615
1616 if (as->use_pdc)
1617 spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001618 spi_writel(as, CR, SPI_BIT(SPIEN));
1619
Cyrille Pitchen11f27642015-06-16 12:09:31 +02001620 as->fifo_size = 0;
1621 if (!of_property_read_u32(pdev->dev.of_node, "atmel,fifo-size",
1622 &as->fifo_size)) {
1623 dev_info(&pdev->dev, "Using FIFO (%u data)\n", as->fifo_size);
1624 spi_writel(as, CR, SPI_BIT(FIFOEN));
1625 }
1626
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001627 /* go! */
1628 dev_info(&pdev->dev, "Atmel SPI Controller at 0x%08lx (irq %d)\n",
1629 (unsigned long)regs->start, irq);
1630
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001631 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
1632 pm_runtime_use_autosuspend(&pdev->dev);
1633 pm_runtime_set_active(&pdev->dev);
1634 pm_runtime_enable(&pdev->dev);
1635
Jingoo Han9f87d6f2013-12-04 14:07:51 +09001636 ret = devm_spi_register_master(&pdev->dev, master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001637 if (ret)
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001638 goto out_free_dma;
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001639
1640 return 0;
1641
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001642out_free_dma:
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001643 pm_runtime_disable(&pdev->dev);
1644 pm_runtime_set_suspended(&pdev->dev);
1645
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001646 if (as->use_dma)
1647 atmel_spi_release_dma(as);
1648
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001649 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001650 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001651 clk_disable_unprepare(clk);
Sachin Kamatde8cc232013-09-10 17:06:26 +05301652out_free_irq:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001653out_unmap_regs:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001654out_free_buffer:
1655 dma_free_coherent(&pdev->dev, BUFFER_SIZE, as->buffer,
1656 as->buffer_dma);
1657out_free:
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001658 spi_master_put(master);
1659 return ret;
1660}
1661
Grant Likelyfd4a3192012-12-07 16:57:14 +00001662static int atmel_spi_remove(struct platform_device *pdev)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001663{
1664 struct spi_master *master = platform_get_drvdata(pdev);
1665 struct atmel_spi *as = spi_master_get_devdata(master);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001666
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001667 pm_runtime_get_sync(&pdev->dev);
1668
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001669 /* reset the hardware and block queue progress */
1670 spin_lock_irq(&as->lock);
Nicolas Ferre1ccc4042013-04-03 13:59:19 +08001671 if (as->use_dma) {
1672 atmel_spi_stop_dma(as);
1673 atmel_spi_release_dma(as);
1674 }
1675
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001676 spi_writel(as, CR, SPI_BIT(SWRST));
Jean-Christophe Lallemand50d7d5b2008-11-12 13:27:00 -08001677 spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001678 spi_readl(as, SR);
1679 spin_unlock_irq(&as->lock);
1680
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001681 dma_free_coherent(&pdev->dev, BUFFER_SIZE, as->buffer,
1682 as->buffer_dma);
1683
Boris BREZILLONdfec4a62013-07-16 17:16:22 +02001684 clk_disable_unprepare(as->clk);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001685
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001686 pm_runtime_put_noidle(&pdev->dev);
1687 pm_runtime_disable(&pdev->dev);
1688
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001689 return 0;
1690}
1691
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001692#ifdef CONFIG_PM
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001693static int atmel_spi_runtime_suspend(struct device *dev)
1694{
1695 struct spi_master *master = dev_get_drvdata(dev);
1696 struct atmel_spi *as = spi_master_get_devdata(master);
Jingoo Hanec60dd32013-09-09 17:54:12 +09001697
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001698 clk_disable_unprepare(as->clk);
1699 pinctrl_pm_select_sleep_state(dev);
1700
1701 return 0;
1702}
1703
1704static int atmel_spi_runtime_resume(struct device *dev)
1705{
1706 struct spi_master *master = dev_get_drvdata(dev);
1707 struct atmel_spi *as = spi_master_get_devdata(master);
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001708
1709 pinctrl_pm_select_default_state(dev);
1710
Fengguang Wud0de6ff2014-10-17 00:18:56 +08001711 return clk_prepare_enable(as->clk);
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001712}
Wenyou Yangc1ee8f32014-10-21 11:43:34 +08001713
1714static int atmel_spi_suspend(struct device *dev)
1715{
1716 struct spi_master *master = dev_get_drvdata(dev);
1717 int ret;
1718
1719 /* Stop the queue running */
1720 ret = spi_master_suspend(master);
1721 if (ret) {
1722 dev_warn(dev, "cannot suspend master\n");
1723 return ret;
1724 }
1725
1726 if (!pm_runtime_suspended(dev))
1727 atmel_spi_runtime_suspend(dev);
1728
1729 return 0;
1730}
1731
1732static int atmel_spi_resume(struct device *dev)
1733{
1734 struct spi_master *master = dev_get_drvdata(dev);
1735 int ret;
1736
1737 if (!pm_runtime_suspended(dev)) {
1738 ret = atmel_spi_runtime_resume(dev);
1739 if (ret)
1740 return ret;
1741 }
1742
1743 /* Start the queue running */
1744 ret = spi_master_resume(master);
1745 if (ret)
1746 dev_err(dev, "problem starting queue (%d)\n", ret);
1747
1748 return ret;
1749}
Wenyou Yangce0c4ca2014-10-16 17:23:10 +08001750
1751static const struct dev_pm_ops atmel_spi_pm_ops = {
1752 SET_SYSTEM_SLEEP_PM_OPS(atmel_spi_suspend, atmel_spi_resume)
1753 SET_RUNTIME_PM_OPS(atmel_spi_runtime_suspend,
1754 atmel_spi_runtime_resume, NULL)
1755};
Jingoo Hanec60dd32013-09-09 17:54:12 +09001756#define ATMEL_SPI_PM_OPS (&atmel_spi_pm_ops)
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001757#else
Jingoo Hanec60dd32013-09-09 17:54:12 +09001758#define ATMEL_SPI_PM_OPS NULL
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001759#endif
1760
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001761#if defined(CONFIG_OF)
1762static const struct of_device_id atmel_spi_dt_ids[] = {
1763 { .compatible = "atmel,at91rm9200-spi" },
1764 { /* sentinel */ }
1765};
1766
1767MODULE_DEVICE_TABLE(of, atmel_spi_dt_ids);
1768#endif
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001769
1770static struct platform_driver atmel_spi_driver = {
1771 .driver = {
1772 .name = "atmel_spi",
Jingoo Hanec60dd32013-09-09 17:54:12 +09001773 .pm = ATMEL_SPI_PM_OPS,
Jean-Christophe PLAGNIOL-VILLARD850a5b62012-11-23 13:44:39 +01001774 .of_match_table = of_match_ptr(atmel_spi_dt_ids),
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001775 },
Jean-Christophe PLAGNIOL-VILLARD1cb201a2011-11-04 01:20:21 +08001776 .probe = atmel_spi_probe,
Grant Likely2deff8d2013-02-05 13:27:35 +00001777 .remove = atmel_spi_remove,
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001778};
Grant Likely940ab882011-10-05 11:29:49 -06001779module_platform_driver(atmel_spi_driver);
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001780
1781MODULE_DESCRIPTION("Atmel AT32/AT91 SPI Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001782MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Haavard Skinnemoen754ce4f2007-02-14 00:33:09 -08001783MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -07001784MODULE_ALIAS("platform:atmel_spi");