Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Renesas SuperH DMA Engine support |
| 3 | * |
| 4 | * base is drivers/dma/flsdma.c |
| 5 | * |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 6 | * Copyright (C) 2011-2012 Guennadi Liakhovetski <g.liakhovetski@gmx.de> |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 7 | * Copyright (C) 2009 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com> |
| 8 | * Copyright (C) 2009 Renesas Solutions, Inc. All rights reserved. |
| 9 | * Copyright (C) 2007 Freescale Semiconductor, Inc. All rights reserved. |
| 10 | * |
| 11 | * This is free software; you can redistribute it and/or modify |
| 12 | * it under the terms of the GNU General Public License as published by |
| 13 | * the Free Software Foundation; either version 2 of the License, or |
| 14 | * (at your option) any later version. |
| 15 | * |
| 16 | * - DMA of SuperH does not have Hardware DMA chain mode. |
| 17 | * - MAX DMA size is 16MB. |
| 18 | * |
| 19 | */ |
| 20 | |
Laurent Pinchart | a5cdc1c | 2014-05-13 01:02:11 +0200 | [diff] [blame] | 21 | #include <linux/delay.h> |
| 22 | #include <linux/dmaengine.h> |
Laurent Pinchart | c46b9af | 2014-05-13 01:02:12 +0200 | [diff] [blame] | 23 | #include <linux/err.h> |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 24 | #include <linux/init.h> |
Laurent Pinchart | a5cdc1c | 2014-05-13 01:02:11 +0200 | [diff] [blame] | 25 | #include <linux/interrupt.h> |
| 26 | #include <linux/kdebug.h> |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 27 | #include <linux/module.h> |
Laurent Pinchart | a5cdc1c | 2014-05-13 01:02:11 +0200 | [diff] [blame] | 28 | #include <linux/notifier.h> |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 29 | #include <linux/of.h> |
| 30 | #include <linux/of_device.h> |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 31 | #include <linux/platform_device.h> |
Guennadi Liakhovetski | 20f2a3b | 2010-02-11 16:50:18 +0000 | [diff] [blame] | 32 | #include <linux/pm_runtime.h> |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 33 | #include <linux/rculist.h> |
Laurent Pinchart | a5cdc1c | 2014-05-13 01:02:11 +0200 | [diff] [blame] | 34 | #include <linux/sh_dma.h> |
| 35 | #include <linux/slab.h> |
| 36 | #include <linux/spinlock.h> |
Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 37 | |
Guennadi Liakhovetski | e95be94 | 2012-07-02 22:30:53 +0200 | [diff] [blame] | 38 | #include "../dmaengine.h" |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 39 | #include "shdma.h" |
| 40 | |
Guennadi Liakhovetski | 4620ad5 | 2013-08-02 16:50:37 +0200 | [diff] [blame] | 41 | /* DMA register */ |
| 42 | #define SAR 0x00 |
| 43 | #define DAR 0x04 |
| 44 | #define TCR 0x08 |
| 45 | #define CHCR 0x0C |
| 46 | #define DMAOR 0x40 |
| 47 | |
| 48 | #define TEND 0x18 /* USB-DMAC */ |
| 49 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 50 | #define SH_DMAE_DRV_NAME "sh-dma-engine" |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 51 | |
Guennadi Liakhovetski | 8b1935e | 2010-02-11 16:50:14 +0000 | [diff] [blame] | 52 | /* Default MEMCPY transfer size = 2^2 = 4 bytes */ |
| 53 | #define LOG2_DEFAULT_XFER_SIZE 2 |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 54 | #define SH_DMA_SLAVE_NUMBER 256 |
| 55 | #define SH_DMA_TCR_MAX (16 * 1024 * 1024 - 1) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 56 | |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 57 | /* |
| 58 | * Used for write-side mutual exclusion for the global device list, |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 59 | * read-side synchronization by way of RCU, and per-controller data. |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 60 | */ |
| 61 | static DEFINE_SPINLOCK(sh_dmae_lock); |
| 62 | static LIST_HEAD(sh_dmae_devices); |
| 63 | |
Guennadi Liakhovetski | ca8b387 | 2013-07-10 12:09:47 +0200 | [diff] [blame] | 64 | /* |
| 65 | * Different DMAC implementations provide different ways to clear DMA channels: |
| 66 | * (1) none - no CHCLR registers are available |
| 67 | * (2) one CHCLR register per channel - 0 has to be written to it to clear |
| 68 | * channel buffers |
| 69 | * (3) one CHCLR per several channels - 1 has to be written to the bit, |
| 70 | * corresponding to the specific channel to reset it |
| 71 | */ |
Guennadi Liakhovetski | a28a94e | 2013-07-02 17:37:58 +0200 | [diff] [blame] | 72 | static void channel_clear(struct sh_dmae_chan *sh_dc) |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 73 | { |
| 74 | struct sh_dmae_device *shdev = to_sh_dev(sh_dc); |
Guennadi Liakhovetski | ca8b387 | 2013-07-10 12:09:47 +0200 | [diff] [blame] | 75 | const struct sh_dmae_channel *chan_pdata = shdev->pdata->channel + |
| 76 | sh_dc->shdma_chan.id; |
| 77 | u32 val = shdev->pdata->chclr_bitwise ? 1 << chan_pdata->chclr_bit : 0; |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 78 | |
Guennadi Liakhovetski | ca8b387 | 2013-07-10 12:09:47 +0200 | [diff] [blame] | 79 | __raw_writel(val, shdev->chan_reg + chan_pdata->chclr_offset); |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 80 | } |
Guennadi Liakhovetski | 3542a11 | 2009-12-17 09:41:39 -0700 | [diff] [blame] | 81 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 82 | static void sh_dmae_writel(struct sh_dmae_chan *sh_dc, u32 data, u32 reg) |
| 83 | { |
Guennadi Liakhovetski | 115357e | 2013-07-02 17:46:01 +0200 | [diff] [blame] | 84 | __raw_writel(data, sh_dc->base + reg); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 85 | } |
| 86 | |
| 87 | static u32 sh_dmae_readl(struct sh_dmae_chan *sh_dc, u32 reg) |
| 88 | { |
Guennadi Liakhovetski | 115357e | 2013-07-02 17:46:01 +0200 | [diff] [blame] | 89 | return __raw_readl(sh_dc->base + reg); |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | static u16 dmaor_read(struct sh_dmae_device *shdev) |
| 93 | { |
Guennadi Liakhovetski | 115357e | 2013-07-02 17:46:01 +0200 | [diff] [blame] | 94 | void __iomem *addr = shdev->chan_reg + DMAOR; |
Kuninori Morimoto | e76c3af | 2011-06-17 08:20:56 +0000 | [diff] [blame] | 95 | |
| 96 | if (shdev->pdata->dmaor_is_32bit) |
| 97 | return __raw_readl(addr); |
| 98 | else |
| 99 | return __raw_readw(addr); |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 100 | } |
| 101 | |
| 102 | static void dmaor_write(struct sh_dmae_device *shdev, u16 data) |
| 103 | { |
Guennadi Liakhovetski | 115357e | 2013-07-02 17:46:01 +0200 | [diff] [blame] | 104 | void __iomem *addr = shdev->chan_reg + DMAOR; |
Kuninori Morimoto | e76c3af | 2011-06-17 08:20:56 +0000 | [diff] [blame] | 105 | |
| 106 | if (shdev->pdata->dmaor_is_32bit) |
| 107 | __raw_writel(data, addr); |
| 108 | else |
| 109 | __raw_writew(data, addr); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 110 | } |
| 111 | |
Kuninori Morimoto | 5899a72 | 2011-06-17 08:20:40 +0000 | [diff] [blame] | 112 | static void chcr_write(struct sh_dmae_chan *sh_dc, u32 data) |
| 113 | { |
| 114 | struct sh_dmae_device *shdev = to_sh_dev(sh_dc); |
| 115 | |
Guennadi Liakhovetski | 115357e | 2013-07-02 17:46:01 +0200 | [diff] [blame] | 116 | __raw_writel(data, sh_dc->base + shdev->chcr_offset); |
Kuninori Morimoto | 5899a72 | 2011-06-17 08:20:40 +0000 | [diff] [blame] | 117 | } |
| 118 | |
| 119 | static u32 chcr_read(struct sh_dmae_chan *sh_dc) |
| 120 | { |
| 121 | struct sh_dmae_device *shdev = to_sh_dev(sh_dc); |
| 122 | |
Guennadi Liakhovetski | 115357e | 2013-07-02 17:46:01 +0200 | [diff] [blame] | 123 | return __raw_readl(sh_dc->base + shdev->chcr_offset); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 124 | } |
| 125 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 126 | /* |
| 127 | * Reset DMA controller |
| 128 | * |
| 129 | * SH7780 has two DMAOR register |
| 130 | */ |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 131 | static void sh_dmae_ctl_stop(struct sh_dmae_device *shdev) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 132 | { |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 133 | unsigned short dmaor; |
| 134 | unsigned long flags; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 135 | |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 136 | spin_lock_irqsave(&sh_dmae_lock, flags); |
| 137 | |
| 138 | dmaor = dmaor_read(shdev); |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 139 | dmaor_write(shdev, dmaor & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME)); |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 140 | |
| 141 | spin_unlock_irqrestore(&sh_dmae_lock, flags); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 142 | } |
| 143 | |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 144 | static int sh_dmae_rst(struct sh_dmae_device *shdev) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 145 | { |
| 146 | unsigned short dmaor; |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 147 | unsigned long flags; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 148 | |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 149 | spin_lock_irqsave(&sh_dmae_lock, flags); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 150 | |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 151 | dmaor = dmaor_read(shdev) & ~(DMAOR_NMIF | DMAOR_AE | DMAOR_DME); |
| 152 | |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 153 | if (shdev->pdata->chclr_present) { |
| 154 | int i; |
| 155 | for (i = 0; i < shdev->pdata->channel_num; i++) { |
| 156 | struct sh_dmae_chan *sh_chan = shdev->chan[i]; |
| 157 | if (sh_chan) |
Guennadi Liakhovetski | a28a94e | 2013-07-02 17:37:58 +0200 | [diff] [blame] | 158 | channel_clear(sh_chan); |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 159 | } |
| 160 | } |
| 161 | |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 162 | dmaor_write(shdev, dmaor | shdev->pdata->dmaor_init); |
| 163 | |
| 164 | dmaor = dmaor_read(shdev); |
| 165 | |
| 166 | spin_unlock_irqrestore(&sh_dmae_lock, flags); |
| 167 | |
| 168 | if (dmaor & (DMAOR_AE | DMAOR_NMIF)) { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 169 | dev_warn(shdev->shdma_dev.dma_dev.dev, "Can't initialize DMAOR.\n"); |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 170 | return -EIO; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 171 | } |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 172 | if (shdev->pdata->dmaor_init & ~dmaor) |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 173 | dev_warn(shdev->shdma_dev.dma_dev.dev, |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 174 | "DMAOR=0x%x hasn't latched the initial value 0x%x.\n", |
| 175 | dmaor, shdev->pdata->dmaor_init); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 176 | return 0; |
| 177 | } |
| 178 | |
Guennadi Liakhovetski | fc46185 | 2010-01-19 07:24:55 +0000 | [diff] [blame] | 179 | static bool dmae_is_busy(struct sh_dmae_chan *sh_chan) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 180 | { |
Kuninori Morimoto | 5899a72 | 2011-06-17 08:20:40 +0000 | [diff] [blame] | 181 | u32 chcr = chcr_read(sh_chan); |
Guennadi Liakhovetski | fc46185 | 2010-01-19 07:24:55 +0000 | [diff] [blame] | 182 | |
| 183 | if ((chcr & (CHCR_DE | CHCR_TE)) == CHCR_DE) |
| 184 | return true; /* working */ |
| 185 | |
| 186 | return false; /* waiting */ |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 187 | } |
| 188 | |
Guennadi Liakhovetski | 8b1935e | 2010-02-11 16:50:14 +0000 | [diff] [blame] | 189 | static unsigned int calc_xmit_shift(struct sh_dmae_chan *sh_chan, u32 chcr) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 190 | { |
Kuninori Morimoto | c4e0dd7 | 2011-06-16 05:08:09 +0000 | [diff] [blame] | 191 | struct sh_dmae_device *shdev = to_sh_dev(sh_chan); |
Guennadi Liakhovetski | 2833c47 | 2013-08-02 16:18:09 +0200 | [diff] [blame] | 192 | const struct sh_dmae_pdata *pdata = shdev->pdata; |
Guennadi Liakhovetski | 8b1935e | 2010-02-11 16:50:14 +0000 | [diff] [blame] | 193 | int cnt = ((chcr & pdata->ts_low_mask) >> pdata->ts_low_shift) | |
| 194 | ((chcr & pdata->ts_high_mask) >> pdata->ts_high_shift); |
Guennadi Liakhovetski | 623b4ac | 2010-02-03 14:44:12 +0000 | [diff] [blame] | 195 | |
Guennadi Liakhovetski | 8b1935e | 2010-02-11 16:50:14 +0000 | [diff] [blame] | 196 | if (cnt >= pdata->ts_shift_num) |
| 197 | cnt = 0; |
| 198 | |
| 199 | return pdata->ts_shift[cnt]; |
| 200 | } |
| 201 | |
| 202 | static u32 log2size_to_chcr(struct sh_dmae_chan *sh_chan, int l2size) |
| 203 | { |
Kuninori Morimoto | c4e0dd7 | 2011-06-16 05:08:09 +0000 | [diff] [blame] | 204 | struct sh_dmae_device *shdev = to_sh_dev(sh_chan); |
Guennadi Liakhovetski | 2833c47 | 2013-08-02 16:18:09 +0200 | [diff] [blame] | 205 | const struct sh_dmae_pdata *pdata = shdev->pdata; |
Guennadi Liakhovetski | 8b1935e | 2010-02-11 16:50:14 +0000 | [diff] [blame] | 206 | int i; |
| 207 | |
| 208 | for (i = 0; i < pdata->ts_shift_num; i++) |
| 209 | if (pdata->ts_shift[i] == l2size) |
| 210 | break; |
| 211 | |
| 212 | if (i == pdata->ts_shift_num) |
| 213 | i = 0; |
| 214 | |
| 215 | return ((i << pdata->ts_low_shift) & pdata->ts_low_mask) | |
| 216 | ((i << pdata->ts_high_shift) & pdata->ts_high_mask); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 217 | } |
| 218 | |
Guennadi Liakhovetski | 3542a11 | 2009-12-17 09:41:39 -0700 | [diff] [blame] | 219 | static void dmae_set_reg(struct sh_dmae_chan *sh_chan, struct sh_dmae_regs *hw) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 220 | { |
Guennadi Liakhovetski | 3542a11 | 2009-12-17 09:41:39 -0700 | [diff] [blame] | 221 | sh_dmae_writel(sh_chan, hw->sar, SAR); |
| 222 | sh_dmae_writel(sh_chan, hw->dar, DAR); |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 223 | sh_dmae_writel(sh_chan, hw->tcr >> sh_chan->xmit_shift, TCR); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 224 | } |
| 225 | |
| 226 | static void dmae_start(struct sh_dmae_chan *sh_chan) |
| 227 | { |
Kuninori Morimoto | 67c6269 | 2011-06-17 08:20:51 +0000 | [diff] [blame] | 228 | struct sh_dmae_device *shdev = to_sh_dev(sh_chan); |
Kuninori Morimoto | 5899a72 | 2011-06-17 08:20:40 +0000 | [diff] [blame] | 229 | u32 chcr = chcr_read(sh_chan); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 230 | |
Kuninori Morimoto | 260bf2c | 2011-06-17 08:21:05 +0000 | [diff] [blame] | 231 | if (shdev->pdata->needs_tend_set) |
| 232 | sh_dmae_writel(sh_chan, 0xFFFFFFFF, TEND); |
| 233 | |
Kuninori Morimoto | 67c6269 | 2011-06-17 08:20:51 +0000 | [diff] [blame] | 234 | chcr |= CHCR_DE | shdev->chcr_ie_bit; |
Kuninori Morimoto | 5899a72 | 2011-06-17 08:20:40 +0000 | [diff] [blame] | 235 | chcr_write(sh_chan, chcr & ~CHCR_TE); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 236 | } |
| 237 | |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 238 | static void dmae_init(struct sh_dmae_chan *sh_chan) |
| 239 | { |
Guennadi Liakhovetski | 8b1935e | 2010-02-11 16:50:14 +0000 | [diff] [blame] | 240 | /* |
| 241 | * Default configuration for dual address memory-memory transfer. |
| 242 | * 0x400 represents auto-request. |
| 243 | */ |
| 244 | u32 chcr = DM_INC | SM_INC | 0x400 | log2size_to_chcr(sh_chan, |
| 245 | LOG2_DEFAULT_XFER_SIZE); |
| 246 | sh_chan->xmit_shift = calc_xmit_shift(sh_chan, chcr); |
Kuninori Morimoto | 5899a72 | 2011-06-17 08:20:40 +0000 | [diff] [blame] | 247 | chcr_write(sh_chan, chcr); |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 248 | } |
| 249 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 250 | static int dmae_set_chcr(struct sh_dmae_chan *sh_chan, u32 val) |
| 251 | { |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 252 | /* If DMA is active, cannot set CHCR. TODO: remove this superfluous check */ |
Guennadi Liakhovetski | fc46185 | 2010-01-19 07:24:55 +0000 | [diff] [blame] | 253 | if (dmae_is_busy(sh_chan)) |
| 254 | return -EBUSY; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 255 | |
Guennadi Liakhovetski | 8b1935e | 2010-02-11 16:50:14 +0000 | [diff] [blame] | 256 | sh_chan->xmit_shift = calc_xmit_shift(sh_chan, val); |
Kuninori Morimoto | 5899a72 | 2011-06-17 08:20:40 +0000 | [diff] [blame] | 257 | chcr_write(sh_chan, val); |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 258 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 259 | return 0; |
| 260 | } |
| 261 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 262 | static int dmae_set_dmars(struct sh_dmae_chan *sh_chan, u16 val) |
| 263 | { |
Kuninori Morimoto | c4e0dd7 | 2011-06-16 05:08:09 +0000 | [diff] [blame] | 264 | struct sh_dmae_device *shdev = to_sh_dev(sh_chan); |
Guennadi Liakhovetski | 2833c47 | 2013-08-02 16:18:09 +0200 | [diff] [blame] | 265 | const struct sh_dmae_pdata *pdata = shdev->pdata; |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 266 | const struct sh_dmae_channel *chan_pdata = &pdata->channel[sh_chan->shdma_chan.id]; |
Guennadi Liakhovetski | 115357e | 2013-07-02 17:46:01 +0200 | [diff] [blame] | 267 | void __iomem *addr = shdev->dmars; |
Kuninori Morimoto | 090b918 | 2011-06-16 05:08:28 +0000 | [diff] [blame] | 268 | unsigned int shift = chan_pdata->dmars_bit; |
Guennadi Liakhovetski | fc46185 | 2010-01-19 07:24:55 +0000 | [diff] [blame] | 269 | |
| 270 | if (dmae_is_busy(sh_chan)) |
| 271 | return -EBUSY; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 272 | |
Kuninori Morimoto | 260bf2c | 2011-06-17 08:21:05 +0000 | [diff] [blame] | 273 | if (pdata->no_dmars) |
| 274 | return 0; |
| 275 | |
Magnus Damm | 26fc02a | 2011-05-24 10:31:12 +0000 | [diff] [blame] | 276 | /* in the case of a missing DMARS resource use first memory window */ |
| 277 | if (!addr) |
Guennadi Liakhovetski | 115357e | 2013-07-02 17:46:01 +0200 | [diff] [blame] | 278 | addr = shdev->chan_reg; |
| 279 | addr += chan_pdata->dmars; |
Magnus Damm | 26fc02a | 2011-05-24 10:31:12 +0000 | [diff] [blame] | 280 | |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 281 | __raw_writew((__raw_readw(addr) & (0xff00 >> shift)) | (val << shift), |
| 282 | addr); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 283 | |
| 284 | return 0; |
| 285 | } |
| 286 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 287 | static void sh_dmae_start_xfer(struct shdma_chan *schan, |
| 288 | struct shdma_desc *sdesc) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 289 | { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 290 | struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan, |
| 291 | shdma_chan); |
| 292 | struct sh_dmae_desc *sh_desc = container_of(sdesc, |
| 293 | struct sh_dmae_desc, shdma_desc); |
| 294 | dev_dbg(sh_chan->shdma_chan.dev, "Queue #%d to %d: %u@%x -> %x\n", |
| 295 | sdesc->async_tx.cookie, sh_chan->shdma_chan.id, |
| 296 | sh_desc->hw.tcr, sh_desc->hw.sar, sh_desc->hw.dar); |
| 297 | /* Get the ld start address from ld_queue */ |
| 298 | dmae_set_reg(sh_chan, &sh_desc->hw); |
| 299 | dmae_start(sh_chan); |
| 300 | } |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 301 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 302 | static bool sh_dmae_channel_busy(struct shdma_chan *schan) |
| 303 | { |
| 304 | struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan, |
| 305 | shdma_chan); |
| 306 | return dmae_is_busy(sh_chan); |
| 307 | } |
Guennadi Liakhovetski | 7a1cd9a | 2011-08-18 16:55:27 +0200 | [diff] [blame] | 308 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 309 | static void sh_dmae_setup_xfer(struct shdma_chan *schan, |
Guennadi Liakhovetski | c2cdb7e | 2012-07-05 12:29:41 +0200 | [diff] [blame] | 310 | int slave_id) |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 311 | { |
| 312 | struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan, |
| 313 | shdma_chan); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 314 | |
Guennadi Liakhovetski | c2cdb7e | 2012-07-05 12:29:41 +0200 | [diff] [blame] | 315 | if (slave_id >= 0) { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 316 | const struct sh_dmae_slave_config *cfg = |
Guennadi Liakhovetski | ecf90fb | 2012-07-05 12:29:40 +0200 | [diff] [blame] | 317 | sh_chan->config; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 318 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 319 | dmae_set_dmars(sh_chan, cfg->mid_rid); |
| 320 | dmae_set_chcr(sh_chan, cfg->chcr); |
Guennadi Liakhovetski | c11b46c32 | 2012-01-04 15:34:17 +0100 | [diff] [blame] | 321 | } else { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 322 | dmae_init(sh_chan); |
Guennadi Liakhovetski | 7a1cd9a | 2011-08-18 16:55:27 +0200 | [diff] [blame] | 323 | } |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 324 | } |
| 325 | |
Guennadi Liakhovetski | 67eacc1 | 2013-06-18 18:16:57 +0200 | [diff] [blame] | 326 | /* |
| 327 | * Find a slave channel configuration from the contoller list by either a slave |
| 328 | * ID in the non-DT case, or by a MID/RID value in the DT case |
| 329 | */ |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 330 | static const struct sh_dmae_slave_config *dmae_find_slave( |
Guennadi Liakhovetski | 67eacc1 | 2013-06-18 18:16:57 +0200 | [diff] [blame] | 331 | struct sh_dmae_chan *sh_chan, int match) |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 332 | { |
Kuninori Morimoto | c4e0dd7 | 2011-06-16 05:08:09 +0000 | [diff] [blame] | 333 | struct sh_dmae_device *shdev = to_sh_dev(sh_chan); |
Guennadi Liakhovetski | 2833c47 | 2013-08-02 16:18:09 +0200 | [diff] [blame] | 334 | const struct sh_dmae_pdata *pdata = shdev->pdata; |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 335 | const struct sh_dmae_slave_config *cfg; |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 336 | int i; |
| 337 | |
Guennadi Liakhovetski | 67eacc1 | 2013-06-18 18:16:57 +0200 | [diff] [blame] | 338 | if (!sh_chan->shdma_chan.dev->of_node) { |
| 339 | if (match >= SH_DMA_SLAVE_NUMBER) |
| 340 | return NULL; |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 341 | |
Guennadi Liakhovetski | 67eacc1 | 2013-06-18 18:16:57 +0200 | [diff] [blame] | 342 | for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++) |
| 343 | if (cfg->slave_id == match) |
| 344 | return cfg; |
| 345 | } else { |
| 346 | for (i = 0, cfg = pdata->slave; i < pdata->slave_num; i++, cfg++) |
| 347 | if (cfg->mid_rid == match) { |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 348 | sh_chan->shdma_chan.slave_id = i; |
Guennadi Liakhovetski | 67eacc1 | 2013-06-18 18:16:57 +0200 | [diff] [blame] | 349 | return cfg; |
| 350 | } |
| 351 | } |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 352 | |
| 353 | return NULL; |
| 354 | } |
| 355 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 356 | static int sh_dmae_set_slave(struct shdma_chan *schan, |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 357 | int slave_id, dma_addr_t slave_addr, bool try) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 358 | { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 359 | struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan, |
| 360 | shdma_chan); |
Guennadi Liakhovetski | c2cdb7e | 2012-07-05 12:29:41 +0200 | [diff] [blame] | 361 | const struct sh_dmae_slave_config *cfg = dmae_find_slave(sh_chan, slave_id); |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 362 | if (!cfg) |
Guennadi Liakhovetski | 7c1119b | 2012-11-28 06:49:47 +0000 | [diff] [blame] | 363 | return -ENXIO; |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 364 | |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 365 | if (!try) { |
Guennadi Liakhovetski | 1ff8df4 | 2012-07-05 12:29:42 +0200 | [diff] [blame] | 366 | sh_chan->config = cfg; |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 367 | sh_chan->slave_addr = slave_addr ? : cfg->addr; |
| 368 | } |
Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 369 | |
| 370 | return 0; |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 371 | } |
| 372 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 373 | static void dmae_halt(struct sh_dmae_chan *sh_chan) |
Guennadi Liakhovetski | 3542a11 | 2009-12-17 09:41:39 -0700 | [diff] [blame] | 374 | { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 375 | struct sh_dmae_device *shdev = to_sh_dev(sh_chan); |
| 376 | u32 chcr = chcr_read(sh_chan); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 377 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 378 | chcr &= ~(CHCR_DE | CHCR_TE | shdev->chcr_ie_bit); |
| 379 | chcr_write(sh_chan, chcr); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 380 | } |
| 381 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 382 | static int sh_dmae_desc_setup(struct shdma_chan *schan, |
| 383 | struct shdma_desc *sdesc, |
| 384 | dma_addr_t src, dma_addr_t dst, size_t *len) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 385 | { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 386 | struct sh_dmae_desc *sh_desc = container_of(sdesc, |
| 387 | struct sh_dmae_desc, shdma_desc); |
| 388 | |
| 389 | if (*len > schan->max_xfer_len) |
| 390 | *len = schan->max_xfer_len; |
| 391 | |
| 392 | sh_desc->hw.sar = src; |
| 393 | sh_desc->hw.dar = dst; |
| 394 | sh_desc->hw.tcr = *len; |
| 395 | |
| 396 | return 0; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 397 | } |
| 398 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 399 | static void sh_dmae_halt(struct shdma_chan *schan) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 400 | { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 401 | struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan, |
| 402 | shdma_chan); |
| 403 | dmae_halt(sh_chan); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 404 | } |
| 405 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 406 | static bool sh_dmae_chan_irq(struct shdma_chan *schan, int irq) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 407 | { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 408 | struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan, |
| 409 | shdma_chan); |
Guennadi Liakhovetski | 7a1cd9a | 2011-08-18 16:55:27 +0200 | [diff] [blame] | 410 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 411 | if (!(chcr_read(sh_chan) & CHCR_TE)) |
| 412 | return false; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 413 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 414 | /* DMA stop */ |
| 415 | dmae_halt(sh_chan); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 416 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 417 | return true; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 418 | } |
| 419 | |
Guennadi Liakhovetski | 4f46f8a | 2012-07-30 21:28:27 +0200 | [diff] [blame] | 420 | static size_t sh_dmae_get_partial(struct shdma_chan *schan, |
| 421 | struct shdma_desc *sdesc) |
| 422 | { |
| 423 | struct sh_dmae_chan *sh_chan = container_of(schan, struct sh_dmae_chan, |
| 424 | shdma_chan); |
| 425 | struct sh_dmae_desc *sh_desc = container_of(sdesc, |
| 426 | struct sh_dmae_desc, shdma_desc); |
Kuninori Morimoto | 3c4d927 | 2013-07-23 23:12:41 -0700 | [diff] [blame] | 427 | return sh_desc->hw.tcr - |
| 428 | (sh_dmae_readl(sh_chan, TCR) << sh_chan->xmit_shift); |
Guennadi Liakhovetski | 4f46f8a | 2012-07-30 21:28:27 +0200 | [diff] [blame] | 429 | } |
| 430 | |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 431 | /* Called from error IRQ or NMI */ |
| 432 | static bool sh_dmae_reset(struct sh_dmae_device *shdev) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 433 | { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 434 | bool ret; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 435 | |
Guennadi Liakhovetski | 47a4dc2 | 2010-02-11 16:50:05 +0000 | [diff] [blame] | 436 | /* halt the dma controller */ |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 437 | sh_dmae_ctl_stop(shdev); |
Guennadi Liakhovetski | 47a4dc2 | 2010-02-11 16:50:05 +0000 | [diff] [blame] | 438 | |
| 439 | /* We cannot detect, which channel caused the error, have to reset all */ |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 440 | ret = shdma_reset(&shdev->shdma_dev); |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 441 | |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 442 | sh_dmae_rst(shdev); |
Guennadi Liakhovetski | 47a4dc2 | 2010-02-11 16:50:05 +0000 | [diff] [blame] | 443 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 444 | return ret; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 445 | } |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 446 | |
Laurent Pinchart | 52d6a5e | 2013-12-11 13:43:05 +0100 | [diff] [blame] | 447 | #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARM) |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 448 | static irqreturn_t sh_dmae_err(int irq, void *data) |
| 449 | { |
Yoshihiro Shimoda | ff7690b | 2011-02-09 07:46:47 +0000 | [diff] [blame] | 450 | struct sh_dmae_device *shdev = data; |
| 451 | |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 452 | if (!(dmaor_read(shdev) & DMAOR_AE)) |
Yoshihiro Shimoda | ff7690b | 2011-02-09 07:46:47 +0000 | [diff] [blame] | 453 | return IRQ_NONE; |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 454 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 455 | sh_dmae_reset(shdev); |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 456 | return IRQ_HANDLED; |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 457 | } |
Laurent Pinchart | 52d6a5e | 2013-12-11 13:43:05 +0100 | [diff] [blame] | 458 | #endif |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 459 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 460 | static bool sh_dmae_desc_completed(struct shdma_chan *schan, |
| 461 | struct shdma_desc *sdesc) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 462 | { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 463 | struct sh_dmae_chan *sh_chan = container_of(schan, |
| 464 | struct sh_dmae_chan, shdma_chan); |
| 465 | struct sh_dmae_desc *sh_desc = container_of(sdesc, |
| 466 | struct sh_dmae_desc, shdma_desc); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 467 | u32 sar_buf = sh_dmae_readl(sh_chan, SAR); |
Guennadi Liakhovetski | cfefe99 | 2010-02-03 14:46:41 +0000 | [diff] [blame] | 468 | u32 dar_buf = sh_dmae_readl(sh_chan, DAR); |
Guennadi Liakhovetski | 86d61b3 | 2009-12-10 18:35:07 +0100 | [diff] [blame] | 469 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 470 | return (sdesc->direction == DMA_DEV_TO_MEM && |
| 471 | (sh_desc->hw.dar + sh_desc->hw.tcr) == dar_buf) || |
| 472 | (sdesc->direction != DMA_DEV_TO_MEM && |
| 473 | (sh_desc->hw.sar + sh_desc->hw.tcr) == sar_buf); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 474 | } |
| 475 | |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 476 | static bool sh_dmae_nmi_notify(struct sh_dmae_device *shdev) |
| 477 | { |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 478 | /* Fast path out if NMIF is not asserted for this controller */ |
| 479 | if ((dmaor_read(shdev) & DMAOR_NMIF) == 0) |
| 480 | return false; |
| 481 | |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 482 | return sh_dmae_reset(shdev); |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 483 | } |
| 484 | |
| 485 | static int sh_dmae_nmi_handler(struct notifier_block *self, |
| 486 | unsigned long cmd, void *data) |
| 487 | { |
| 488 | struct sh_dmae_device *shdev; |
| 489 | int ret = NOTIFY_DONE; |
| 490 | bool triggered; |
| 491 | |
| 492 | /* |
| 493 | * Only concern ourselves with NMI events. |
| 494 | * |
| 495 | * Normally we would check the die chain value, but as this needs |
| 496 | * to be architecture independent, check for NMI context instead. |
| 497 | */ |
| 498 | if (!in_nmi()) |
| 499 | return NOTIFY_DONE; |
| 500 | |
| 501 | rcu_read_lock(); |
| 502 | list_for_each_entry_rcu(shdev, &sh_dmae_devices, node) { |
| 503 | /* |
| 504 | * Only stop if one of the controllers has NMIF asserted, |
| 505 | * we do not want to interfere with regular address error |
| 506 | * handling or NMI events that don't concern the DMACs. |
| 507 | */ |
| 508 | triggered = sh_dmae_nmi_notify(shdev); |
| 509 | if (triggered == true) |
| 510 | ret = NOTIFY_OK; |
| 511 | } |
| 512 | rcu_read_unlock(); |
| 513 | |
| 514 | return ret; |
| 515 | } |
| 516 | |
| 517 | static struct notifier_block sh_dmae_nmi_notifier __read_mostly = { |
| 518 | .notifier_call = sh_dmae_nmi_handler, |
| 519 | |
| 520 | /* Run before NMI debug handler and KGDB */ |
| 521 | .priority = 1, |
| 522 | }; |
| 523 | |
Bill Pemberton | 463a1f8 | 2012-11-19 13:22:55 -0500 | [diff] [blame] | 524 | static int sh_dmae_chan_probe(struct sh_dmae_device *shdev, int id, |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 525 | int irq, unsigned long flags) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 526 | { |
Guennadi Liakhovetski | 5bac942 | 2010-04-21 15:36:49 +0000 | [diff] [blame] | 527 | const struct sh_dmae_channel *chan_pdata = &shdev->pdata->channel[id]; |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 528 | struct shdma_dev *sdev = &shdev->shdma_dev; |
| 529 | struct platform_device *pdev = to_platform_device(sdev->dma_dev.dev); |
| 530 | struct sh_dmae_chan *sh_chan; |
| 531 | struct shdma_chan *schan; |
| 532 | int err; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 533 | |
Guennadi Liakhovetski | c1c63a1 | 2013-07-02 17:45:55 +0200 | [diff] [blame] | 534 | sh_chan = devm_kzalloc(sdev->dma_dev.dev, sizeof(struct sh_dmae_chan), |
| 535 | GFP_KERNEL); |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 536 | if (!sh_chan) { |
| 537 | dev_err(sdev->dma_dev.dev, |
Guennadi Liakhovetski | 86d61b3 | 2009-12-10 18:35:07 +0100 | [diff] [blame] | 538 | "No free memory for allocating dma channels!\n"); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 539 | return -ENOMEM; |
| 540 | } |
| 541 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 542 | schan = &sh_chan->shdma_chan; |
| 543 | schan->max_xfer_len = SH_DMA_TCR_MAX + 1; |
Guennadi Liakhovetski | 7a1cd9a | 2011-08-18 16:55:27 +0200 | [diff] [blame] | 544 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 545 | shdma_chan_probe(sdev, schan, id); |
Guennadi Liakhovetski | 8b1935e | 2010-02-11 16:50:14 +0000 | [diff] [blame] | 546 | |
Guennadi Liakhovetski | 115357e | 2013-07-02 17:46:01 +0200 | [diff] [blame] | 547 | sh_chan->base = shdev->chan_reg + chan_pdata->offset; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 548 | |
| 549 | /* set up channel irq */ |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 550 | if (pdev->id >= 0) |
| 551 | snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id), |
| 552 | "sh-dmae%d.%d", pdev->id, id); |
| 553 | else |
| 554 | snprintf(sh_chan->dev_id, sizeof(sh_chan->dev_id), |
| 555 | "sh-dma%d", id); |
| 556 | |
| 557 | err = shdma_request_irq(schan, irq, flags, sh_chan->dev_id); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 558 | if (err) { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 559 | dev_err(sdev->dma_dev.dev, |
| 560 | "DMA channel %d request_irq error %d\n", |
| 561 | id, err); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 562 | goto err_no_irq; |
| 563 | } |
| 564 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 565 | shdev->chan[id] = sh_chan; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 566 | return 0; |
| 567 | |
| 568 | err_no_irq: |
| 569 | /* remove from dmaengine device node */ |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 570 | shdma_chan_remove(schan); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 571 | return err; |
| 572 | } |
| 573 | |
| 574 | static void sh_dmae_chan_remove(struct sh_dmae_device *shdev) |
| 575 | { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 576 | struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev; |
| 577 | struct shdma_chan *schan; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 578 | int i; |
| 579 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 580 | shdma_for_each_chan(schan, &shdev->shdma_dev, i) { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 581 | BUG_ON(!schan); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 582 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 583 | shdma_chan_remove(schan); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 584 | } |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 585 | dma_dev->chancnt = 0; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 586 | } |
| 587 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 588 | static void sh_dmae_shutdown(struct platform_device *pdev) |
| 589 | { |
| 590 | struct sh_dmae_device *shdev = platform_get_drvdata(pdev); |
| 591 | sh_dmae_ctl_stop(shdev); |
| 592 | } |
| 593 | |
| 594 | static int sh_dmae_runtime_suspend(struct device *dev) |
| 595 | { |
| 596 | return 0; |
| 597 | } |
| 598 | |
| 599 | static int sh_dmae_runtime_resume(struct device *dev) |
| 600 | { |
| 601 | struct sh_dmae_device *shdev = dev_get_drvdata(dev); |
| 602 | |
| 603 | return sh_dmae_rst(shdev); |
| 604 | } |
| 605 | |
| 606 | #ifdef CONFIG_PM |
| 607 | static int sh_dmae_suspend(struct device *dev) |
| 608 | { |
| 609 | return 0; |
| 610 | } |
| 611 | |
| 612 | static int sh_dmae_resume(struct device *dev) |
| 613 | { |
| 614 | struct sh_dmae_device *shdev = dev_get_drvdata(dev); |
| 615 | int i, ret; |
| 616 | |
| 617 | ret = sh_dmae_rst(shdev); |
| 618 | if (ret < 0) |
| 619 | dev_err(dev, "Failed to reset!\n"); |
| 620 | |
| 621 | for (i = 0; i < shdev->pdata->channel_num; i++) { |
| 622 | struct sh_dmae_chan *sh_chan = shdev->chan[i]; |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 623 | |
| 624 | if (!sh_chan->shdma_chan.desc_num) |
| 625 | continue; |
| 626 | |
Guennadi Liakhovetski | c2cdb7e | 2012-07-05 12:29:41 +0200 | [diff] [blame] | 627 | if (sh_chan->shdma_chan.slave_id >= 0) { |
Guennadi Liakhovetski | ecf90fb | 2012-07-05 12:29:40 +0200 | [diff] [blame] | 628 | const struct sh_dmae_slave_config *cfg = sh_chan->config; |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 629 | dmae_set_dmars(sh_chan, cfg->mid_rid); |
| 630 | dmae_set_chcr(sh_chan, cfg->chcr); |
| 631 | } else { |
| 632 | dmae_init(sh_chan); |
| 633 | } |
| 634 | } |
| 635 | |
| 636 | return 0; |
| 637 | } |
| 638 | #else |
| 639 | #define sh_dmae_suspend NULL |
| 640 | #define sh_dmae_resume NULL |
| 641 | #endif |
| 642 | |
Laurent Pinchart | 51455ec | 2013-12-11 13:43:06 +0100 | [diff] [blame] | 643 | static const struct dev_pm_ops sh_dmae_pm = { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 644 | .suspend = sh_dmae_suspend, |
| 645 | .resume = sh_dmae_resume, |
| 646 | .runtime_suspend = sh_dmae_runtime_suspend, |
| 647 | .runtime_resume = sh_dmae_runtime_resume, |
| 648 | }; |
| 649 | |
| 650 | static dma_addr_t sh_dmae_slave_addr(struct shdma_chan *schan) |
| 651 | { |
Guennadi Liakhovetski | ecf90fb | 2012-07-05 12:29:40 +0200 | [diff] [blame] | 652 | struct sh_dmae_chan *sh_chan = container_of(schan, |
| 653 | struct sh_dmae_chan, shdma_chan); |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 654 | |
| 655 | /* |
Guennadi Liakhovetski | ecf90fb | 2012-07-05 12:29:40 +0200 | [diff] [blame] | 656 | * Implicit BUG_ON(!sh_chan->config) |
| 657 | * This is an exclusive slave DMA operation, may only be called after a |
| 658 | * successful slave configuration. |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 659 | */ |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 660 | return sh_chan->slave_addr; |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 661 | } |
| 662 | |
| 663 | static struct shdma_desc *sh_dmae_embedded_desc(void *buf, int i) |
| 664 | { |
| 665 | return &((struct sh_dmae_desc *)buf)[i].shdma_desc; |
| 666 | } |
| 667 | |
| 668 | static const struct shdma_ops sh_dmae_shdma_ops = { |
| 669 | .desc_completed = sh_dmae_desc_completed, |
| 670 | .halt_channel = sh_dmae_halt, |
| 671 | .channel_busy = sh_dmae_channel_busy, |
| 672 | .slave_addr = sh_dmae_slave_addr, |
| 673 | .desc_setup = sh_dmae_desc_setup, |
| 674 | .set_slave = sh_dmae_set_slave, |
| 675 | .setup_xfer = sh_dmae_setup_xfer, |
| 676 | .start_xfer = sh_dmae_start_xfer, |
| 677 | .embedded_desc = sh_dmae_embedded_desc, |
| 678 | .chan_irq = sh_dmae_chan_irq, |
Guennadi Liakhovetski | 4f46f8a | 2012-07-30 21:28:27 +0200 | [diff] [blame] | 679 | .get_partial = sh_dmae_get_partial, |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 680 | }; |
| 681 | |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 682 | static const struct of_device_id sh_dmae_of_match[] = { |
Guennadi Liakhovetski | 1e69653 | 2013-08-02 16:50:39 +0200 | [diff] [blame] | 683 | {.compatible = "renesas,shdma-r8a73a4", .data = r8a73a4_shdma_devid,}, |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 684 | {} |
| 685 | }; |
| 686 | MODULE_DEVICE_TABLE(of, sh_dmae_of_match); |
| 687 | |
Bill Pemberton | 463a1f8 | 2012-11-19 13:22:55 -0500 | [diff] [blame] | 688 | static int sh_dmae_probe(struct platform_device *pdev) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 689 | { |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 690 | const struct sh_dmae_pdata *pdata; |
Laurent Pinchart | 52d6a5e | 2013-12-11 13:43:05 +0100 | [diff] [blame] | 691 | unsigned long chan_flag[SH_DMAE_MAX_CHANNELS] = {}; |
| 692 | int chan_irq[SH_DMAE_MAX_CHANNELS]; |
| 693 | #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARM) |
| 694 | unsigned long irqflags = 0; |
| 695 | int errirq; |
| 696 | #endif |
Magnus Damm | 300e5f9 | 2011-05-24 10:31:20 +0000 | [diff] [blame] | 697 | int err, i, irq_cnt = 0, irqres = 0, irq_cap = 0; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 698 | struct sh_dmae_device *shdev; |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 699 | struct dma_device *dma_dev; |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 700 | struct resource *chan, *dmars, *errirq_res, *chanirq_res; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 701 | |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 702 | if (pdev->dev.of_node) |
| 703 | pdata = of_match_device(sh_dmae_of_match, &pdev->dev)->data; |
| 704 | else |
Vinod Koul | 265d9c6 | 2013-09-02 17:42:35 +0530 | [diff] [blame] | 705 | pdata = dev_get_platdata(&pdev->dev); |
Guennadi Liakhovetski | 4981c4d | 2013-08-02 16:50:36 +0200 | [diff] [blame] | 706 | |
Dan Williams | 56adf7e | 2009-11-22 12:10:10 -0700 | [diff] [blame] | 707 | /* get platform data */ |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 708 | if (!pdata || !pdata->channel_num) |
Dan Williams | 56adf7e | 2009-11-22 12:10:10 -0700 | [diff] [blame] | 709 | return -ENODEV; |
| 710 | |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 711 | chan = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Magnus Damm | 26fc02a | 2011-05-24 10:31:12 +0000 | [diff] [blame] | 712 | /* DMARS area is optional */ |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 713 | dmars = platform_get_resource(pdev, IORESOURCE_MEM, 1); |
| 714 | /* |
| 715 | * IRQ resources: |
| 716 | * 1. there always must be at least one IRQ IO-resource. On SH4 it is |
| 717 | * the error IRQ, in which case it is the only IRQ in this resource: |
| 718 | * start == end. If it is the only IRQ resource, all channels also |
| 719 | * use the same IRQ. |
| 720 | * 2. DMA channel IRQ resources can be specified one per resource or in |
| 721 | * ranges (start != end) |
| 722 | * 3. iff all events (channels and, optionally, error) on this |
| 723 | * controller use the same IRQ, only one IRQ resource can be |
| 724 | * specified, otherwise there must be one IRQ per channel, even if |
| 725 | * some of them are equal |
| 726 | * 4. if all IRQs on this controller are equal or if some specific IRQs |
| 727 | * specify IORESOURCE_IRQ_SHAREABLE in their resources, they will be |
| 728 | * requested with the IRQF_SHARED flag |
| 729 | */ |
| 730 | errirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0); |
| 731 | if (!chan || !errirq_res) |
| 732 | return -ENODEV; |
| 733 | |
Guennadi Liakhovetski | c1c63a1 | 2013-07-02 17:45:55 +0200 | [diff] [blame] | 734 | shdev = devm_kzalloc(&pdev->dev, sizeof(struct sh_dmae_device), |
| 735 | GFP_KERNEL); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 736 | if (!shdev) { |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 737 | dev_err(&pdev->dev, "Not enough memory\n"); |
Guennadi Liakhovetski | c1c63a1 | 2013-07-02 17:45:55 +0200 | [diff] [blame] | 738 | return -ENOMEM; |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 739 | } |
| 740 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 741 | dma_dev = &shdev->shdma_dev.dma_dev; |
| 742 | |
Guennadi Liakhovetski | c1c63a1 | 2013-07-02 17:45:55 +0200 | [diff] [blame] | 743 | shdev->chan_reg = devm_ioremap_resource(&pdev->dev, chan); |
| 744 | if (IS_ERR(shdev->chan_reg)) |
| 745 | return PTR_ERR(shdev->chan_reg); |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 746 | if (dmars) { |
Guennadi Liakhovetski | c1c63a1 | 2013-07-02 17:45:55 +0200 | [diff] [blame] | 747 | shdev->dmars = devm_ioremap_resource(&pdev->dev, dmars); |
| 748 | if (IS_ERR(shdev->dmars)) |
| 749 | return PTR_ERR(shdev->dmars); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 750 | } |
| 751 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 752 | if (!pdata->slave_only) |
| 753 | dma_cap_set(DMA_MEMCPY, dma_dev->cap_mask); |
| 754 | if (pdata->slave && pdata->slave_num) |
| 755 | dma_cap_set(DMA_SLAVE, dma_dev->cap_mask); |
| 756 | |
| 757 | /* Default transfer size of 32 bytes requires 32-byte alignment */ |
| 758 | dma_dev->copy_align = LOG2_DEFAULT_XFER_SIZE; |
| 759 | |
| 760 | shdev->shdma_dev.ops = &sh_dmae_shdma_ops; |
| 761 | shdev->shdma_dev.desc_size = sizeof(struct sh_dmae_desc); |
| 762 | err = shdma_init(&pdev->dev, &shdev->shdma_dev, |
| 763 | pdata->channel_num); |
| 764 | if (err < 0) |
| 765 | goto eshdma; |
| 766 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 767 | /* platform data */ |
Guennadi Liakhovetski | fa74326 | 2013-06-06 17:37:13 +0200 | [diff] [blame] | 768 | shdev->pdata = pdata; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 769 | |
Kuninori Morimoto | 5899a72 | 2011-06-17 08:20:40 +0000 | [diff] [blame] | 770 | if (pdata->chcr_offset) |
| 771 | shdev->chcr_offset = pdata->chcr_offset; |
| 772 | else |
| 773 | shdev->chcr_offset = CHCR; |
| 774 | |
Kuninori Morimoto | 67c6269 | 2011-06-17 08:20:51 +0000 | [diff] [blame] | 775 | if (pdata->chcr_ie_bit) |
| 776 | shdev->chcr_ie_bit = pdata->chcr_ie_bit; |
| 777 | else |
| 778 | shdev->chcr_ie_bit = CHCR_IE; |
| 779 | |
Paul Mundt | 5c2de44 | 2011-05-31 15:53:03 +0900 | [diff] [blame] | 780 | platform_set_drvdata(pdev, shdev); |
| 781 | |
Guennadi Liakhovetski | 20f2a3b | 2010-02-11 16:50:18 +0000 | [diff] [blame] | 782 | pm_runtime_enable(&pdev->dev); |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 783 | err = pm_runtime_get_sync(&pdev->dev); |
| 784 | if (err < 0) |
| 785 | dev_err(&pdev->dev, "%s(): GET = %d\n", __func__, err); |
Guennadi Liakhovetski | 20f2a3b | 2010-02-11 16:50:18 +0000 | [diff] [blame] | 786 | |
Guennadi Liakhovetski | 31705e2 | 2011-05-02 07:59:02 +0000 | [diff] [blame] | 787 | spin_lock_irq(&sh_dmae_lock); |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 788 | list_add_tail_rcu(&shdev->node, &sh_dmae_devices); |
Guennadi Liakhovetski | 31705e2 | 2011-05-02 07:59:02 +0000 | [diff] [blame] | 789 | spin_unlock_irq(&sh_dmae_lock); |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 790 | |
Guennadi Liakhovetski | 2dc6666 | 2011-04-29 17:09:21 +0000 | [diff] [blame] | 791 | /* reset dma controller - only needed as a test */ |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 792 | err = sh_dmae_rst(shdev); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 793 | if (err) |
| 794 | goto rst_err; |
| 795 | |
Magnus Damm | 927a7c9 | 2010-03-19 04:47:19 +0000 | [diff] [blame] | 796 | #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE) |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 797 | chanirq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 1); |
| 798 | |
| 799 | if (!chanirq_res) |
| 800 | chanirq_res = errirq_res; |
| 801 | else |
| 802 | irqres++; |
| 803 | |
| 804 | if (chanirq_res == errirq_res || |
| 805 | (errirq_res->flags & IORESOURCE_BITS) == IORESOURCE_IRQ_SHAREABLE) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 806 | irqflags = IRQF_SHARED; |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 807 | |
| 808 | errirq = errirq_res->start; |
| 809 | |
Guennadi Liakhovetski | c1c63a1 | 2013-07-02 17:45:55 +0200 | [diff] [blame] | 810 | err = devm_request_irq(&pdev->dev, errirq, sh_dmae_err, irqflags, |
| 811 | "DMAC Address Error", shdev); |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 812 | if (err) { |
| 813 | dev_err(&pdev->dev, |
| 814 | "DMA failed requesting irq #%d, error %d\n", |
| 815 | errirq, err); |
| 816 | goto eirq_err; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 817 | } |
| 818 | |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 819 | #else |
| 820 | chanirq_res = errirq_res; |
Magnus Damm | 927a7c9 | 2010-03-19 04:47:19 +0000 | [diff] [blame] | 821 | #endif /* CONFIG_CPU_SH4 || CONFIG_ARCH_SHMOBILE */ |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 822 | |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 823 | if (chanirq_res->start == chanirq_res->end && |
| 824 | !platform_get_resource(pdev, IORESOURCE_IRQ, 1)) { |
| 825 | /* Special case - all multiplexed */ |
| 826 | for (; irq_cnt < pdata->channel_num; irq_cnt++) { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 827 | if (irq_cnt < SH_DMAE_MAX_CHANNELS) { |
Magnus Damm | 300e5f9 | 2011-05-24 10:31:20 +0000 | [diff] [blame] | 828 | chan_irq[irq_cnt] = chanirq_res->start; |
| 829 | chan_flag[irq_cnt] = IRQF_SHARED; |
| 830 | } else { |
| 831 | irq_cap = 1; |
| 832 | break; |
| 833 | } |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 834 | } |
| 835 | } else { |
| 836 | do { |
| 837 | for (i = chanirq_res->start; i <= chanirq_res->end; i++) { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 838 | if (irq_cnt >= SH_DMAE_MAX_CHANNELS) { |
Magnus Damm | dcee0bb | 2011-06-09 06:35:08 +0000 | [diff] [blame] | 839 | irq_cap = 1; |
| 840 | break; |
| 841 | } |
| 842 | |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 843 | if ((errirq_res->flags & IORESOURCE_BITS) == |
| 844 | IORESOURCE_IRQ_SHAREABLE) |
| 845 | chan_flag[irq_cnt] = IRQF_SHARED; |
| 846 | else |
Michael Opdenacker | 174b537 | 2013-10-13 07:10:51 +0200 | [diff] [blame] | 847 | chan_flag[irq_cnt] = 0; |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 848 | dev_dbg(&pdev->dev, |
| 849 | "Found IRQ %d for channel %d\n", |
| 850 | i, irq_cnt); |
| 851 | chan_irq[irq_cnt++] = i; |
Magnus Damm | 300e5f9 | 2011-05-24 10:31:20 +0000 | [diff] [blame] | 852 | } |
| 853 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 854 | if (irq_cnt >= SH_DMAE_MAX_CHANNELS) |
Magnus Damm | 300e5f9 | 2011-05-24 10:31:20 +0000 | [diff] [blame] | 855 | break; |
Magnus Damm | dcee0bb | 2011-06-09 06:35:08 +0000 | [diff] [blame] | 856 | |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 857 | chanirq_res = platform_get_resource(pdev, |
| 858 | IORESOURCE_IRQ, ++irqres); |
| 859 | } while (irq_cnt < pdata->channel_num && chanirq_res); |
| 860 | } |
| 861 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 862 | /* Create DMA Channel */ |
Magnus Damm | 300e5f9 | 2011-05-24 10:31:20 +0000 | [diff] [blame] | 863 | for (i = 0; i < irq_cnt; i++) { |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 864 | err = sh_dmae_chan_probe(shdev, i, chan_irq[i], chan_flag[i]); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 865 | if (err) |
| 866 | goto chan_probe_err; |
| 867 | } |
| 868 | |
Magnus Damm | 300e5f9 | 2011-05-24 10:31:20 +0000 | [diff] [blame] | 869 | if (irq_cap) |
| 870 | dev_notice(&pdev->dev, "Attempting to register %d DMA " |
| 871 | "channels when a maximum of %d are supported.\n", |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 872 | pdata->channel_num, SH_DMAE_MAX_CHANNELS); |
Magnus Damm | 300e5f9 | 2011-05-24 10:31:20 +0000 | [diff] [blame] | 873 | |
Guennadi Liakhovetski | 20f2a3b | 2010-02-11 16:50:18 +0000 | [diff] [blame] | 874 | pm_runtime_put(&pdev->dev); |
| 875 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 876 | err = dma_async_device_register(&shdev->shdma_dev.dma_dev); |
| 877 | if (err < 0) |
| 878 | goto edmadevreg; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 879 | |
| 880 | return err; |
| 881 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 882 | edmadevreg: |
| 883 | pm_runtime_get(&pdev->dev); |
| 884 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 885 | chan_probe_err: |
| 886 | sh_dmae_chan_remove(shdev); |
Magnus Damm | 300e5f9 | 2011-05-24 10:31:20 +0000 | [diff] [blame] | 887 | |
Magnus Damm | 927a7c9 | 2010-03-19 04:47:19 +0000 | [diff] [blame] | 888 | #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 889 | eirq_err: |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 890 | #endif |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 891 | rst_err: |
Guennadi Liakhovetski | 31705e2 | 2011-05-02 07:59:02 +0000 | [diff] [blame] | 892 | spin_lock_irq(&sh_dmae_lock); |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 893 | list_del_rcu(&shdev->node); |
Guennadi Liakhovetski | 31705e2 | 2011-05-02 07:59:02 +0000 | [diff] [blame] | 894 | spin_unlock_irq(&sh_dmae_lock); |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 895 | |
Guennadi Liakhovetski | 20f2a3b | 2010-02-11 16:50:18 +0000 | [diff] [blame] | 896 | pm_runtime_put(&pdev->dev); |
Guennadi Liakhovetski | 467017b | 2011-04-29 17:09:25 +0000 | [diff] [blame] | 897 | pm_runtime_disable(&pdev->dev); |
| 898 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 899 | shdma_cleanup(&shdev->shdma_dev); |
| 900 | eshdma: |
Guennadi Liakhovetski | 31705e2 | 2011-05-02 07:59:02 +0000 | [diff] [blame] | 901 | synchronize_rcu(); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 902 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 903 | return err; |
| 904 | } |
| 905 | |
Greg Kroah-Hartman | 4bf27b8 | 2012-12-21 15:09:59 -0800 | [diff] [blame] | 906 | static int sh_dmae_remove(struct platform_device *pdev) |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 907 | { |
| 908 | struct sh_dmae_device *shdev = platform_get_drvdata(pdev); |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 909 | struct dma_device *dma_dev = &shdev->shdma_dev.dma_dev; |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 910 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 911 | dma_async_device_unregister(dma_dev); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 912 | |
Guennadi Liakhovetski | 31705e2 | 2011-05-02 07:59:02 +0000 | [diff] [blame] | 913 | spin_lock_irq(&sh_dmae_lock); |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 914 | list_del_rcu(&shdev->node); |
Guennadi Liakhovetski | 31705e2 | 2011-05-02 07:59:02 +0000 | [diff] [blame] | 915 | spin_unlock_irq(&sh_dmae_lock); |
Paul Mundt | 03aa18f | 2010-12-17 19:16:10 +0900 | [diff] [blame] | 916 | |
Guennadi Liakhovetski | 20f2a3b | 2010-02-11 16:50:18 +0000 | [diff] [blame] | 917 | pm_runtime_disable(&pdev->dev); |
| 918 | |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 919 | sh_dmae_chan_remove(shdev); |
| 920 | shdma_cleanup(&shdev->shdma_dev); |
| 921 | |
Guennadi Liakhovetski | 31705e2 | 2011-05-02 07:59:02 +0000 | [diff] [blame] | 922 | synchronize_rcu(); |
Guennadi Liakhovetski | 027811b | 2010-02-11 16:50:10 +0000 | [diff] [blame] | 923 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 924 | return 0; |
| 925 | } |
| 926 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 927 | static struct platform_driver sh_dmae_driver = { |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 928 | .driver = { |
Guennadi Liakhovetski | 7a5c106 | 2010-05-21 15:28:51 +0000 | [diff] [blame] | 929 | .owner = THIS_MODULE, |
Guennadi Liakhovetski | 467017b | 2011-04-29 17:09:25 +0000 | [diff] [blame] | 930 | .pm = &sh_dmae_pm, |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 931 | .name = SH_DMAE_DRV_NAME, |
Guennadi Liakhovetski | 67eacc1 | 2013-06-18 18:16:57 +0200 | [diff] [blame] | 932 | .of_match_table = sh_dmae_of_match, |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 933 | }, |
Bill Pemberton | a7d6e3e | 2012-11-19 13:20:04 -0500 | [diff] [blame] | 934 | .remove = sh_dmae_remove, |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 935 | .shutdown = sh_dmae_shutdown, |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 936 | }; |
| 937 | |
| 938 | static int __init sh_dmae_init(void) |
| 939 | { |
Guennadi Liakhovetski | 661382f | 2011-01-06 17:04:50 +0000 | [diff] [blame] | 940 | /* Wire up NMI handling */ |
| 941 | int err = register_die_notifier(&sh_dmae_nmi_notifier); |
| 942 | if (err) |
| 943 | return err; |
| 944 | |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 945 | return platform_driver_probe(&sh_dmae_driver, sh_dmae_probe); |
| 946 | } |
| 947 | module_init(sh_dmae_init); |
| 948 | |
| 949 | static void __exit sh_dmae_exit(void) |
| 950 | { |
| 951 | platform_driver_unregister(&sh_dmae_driver); |
Guennadi Liakhovetski | 661382f | 2011-01-06 17:04:50 +0000 | [diff] [blame] | 952 | |
| 953 | unregister_die_notifier(&sh_dmae_nmi_notifier); |
Nobuhiro Iwamatsu | d8902ad | 2009-09-07 03:26:23 +0000 | [diff] [blame] | 954 | } |
| 955 | module_exit(sh_dmae_exit); |
| 956 | |
| 957 | MODULE_AUTHOR("Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>"); |
| 958 | MODULE_DESCRIPTION("Renesas SH DMA Engine driver"); |
| 959 | MODULE_LICENSE("GPL"); |
Guennadi Liakhovetski | ce3a1ab | 2012-05-09 17:09:21 +0200 | [diff] [blame] | 960 | MODULE_ALIAS("platform:" SH_DMAE_DRV_NAME); |