blob: e088290d979249ce1f2dd8baad5e15b944c303d6 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
36#include <linux/pci.h>
37#include <linux/completion.h>
38#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000039#include <linux/cpu_rmap.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070040
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000043#define MAX_MSIX_P_PORT 17
44#define MAX_MSIX 64
45#define MSIX_LEGACY_SZ 4
46#define MIN_MSIX_P_PORT 5
47
Roland Dreier225c7b12007-05-08 18:00:38 -070048enum {
49 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070050 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000051 MLX4_FLAG_MASTER = 1 << 2,
52 MLX4_FLAG_SLAVE = 1 << 3,
53 MLX4_FLAG_SRIOV = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -070054};
55
56enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000057 MLX4_PORT_CAP_IS_SM = 1 << 1,
58 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
59};
60
61enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000062 MLX4_MAX_PORTS = 2,
63 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070064};
65
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030066/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
67 * These qkeys must not be allowed for general use. This is a 64k range,
68 * and to test for violation, we use the mask (protect against future chg).
69 */
70#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
71#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
72
Roland Dreier225c7b12007-05-08 18:00:38 -070073enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020074 MLX4_BOARD_ID_LEN = 64
75};
76
77enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000078 MLX4_MAX_NUM_PF = 16,
79 MLX4_MAX_NUM_VF = 64,
80 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +000081 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +000082 MLX4_MFUNC_EQ_NUM = 4,
83 MLX4_MFUNC_MAX_EQES = 8,
84 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
85};
86
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000087/* Driver supports 3 diffrent device methods to manage traffic steering:
88 * -device managed - High level API for ib and eth flow steering. FW is
89 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000090 * - B0 steering mode - Common low level API for ib and (if supported) eth.
91 * - A0 steering mode - Limited low level API for eth. In case of IB,
92 * B0 mode is in use.
93 */
94enum {
95 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000096 MLX4_STEERING_MODE_B0,
97 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +000098};
99
100static inline const char *mlx4_steering_mode_str(int steering_mode)
101{
102 switch (steering_mode) {
103 case MLX4_STEERING_MODE_A0:
104 return "A0 steering";
105
106 case MLX4_STEERING_MODE_B0:
107 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000108
109 case MLX4_STEERING_MODE_DEVICE_MANAGED:
110 return "Device managed flow steering";
111
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000112 default:
113 return "Unrecognize steering mode";
114 }
115}
116
Jack Morgenstein623ed842011-12-13 04:10:33 +0000117enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000118 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
119 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
120 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700121 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000122 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
123 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
124 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
125 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
126 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
127 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
128 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
129 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
130 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
131 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
132 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
133 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000134 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
135 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000136 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000137 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
138 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000139 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
140 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000141 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000142 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000143 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300144 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
145 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000146 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
147 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700148};
149
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300150enum {
151 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
152 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000153 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000154 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Eugenia Emantayevd9987352013-04-23 06:06:47 +0000155 MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN = 1LL << 4,
156 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300157};
158
Or Gerlitz08ff3232012-10-21 14:59:24 +0000159enum {
160 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
161 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
162};
163
164enum {
165 MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
166};
167
168enum {
169 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
170};
171
172
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200173#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
174
175enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000176 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700177 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
178 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
179 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
180 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
181 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
182};
183
Roland Dreier225c7b12007-05-08 18:00:38 -0700184enum mlx4_event {
185 MLX4_EVENT_TYPE_COMP = 0x00,
186 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
187 MLX4_EVENT_TYPE_COMM_EST = 0x02,
188 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
189 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
190 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
191 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
192 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
193 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
194 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
195 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
196 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
197 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
198 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
199 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
200 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
201 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000202 MLX4_EVENT_TYPE_CMD = 0x0a,
203 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
204 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200205 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000206 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300207 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000208 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700209};
210
211enum {
212 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
213 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
214};
215
216enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200217 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
218};
219
Jack Morgenstein993c4012012-08-03 08:40:48 +0000220enum slave_port_state {
221 SLAVE_PORT_DOWN = 0,
222 SLAVE_PENDING_UP,
223 SLAVE_PORT_UP,
224};
225
226enum slave_port_gen_event {
227 SLAVE_PORT_GEN_EVENT_DOWN = 0,
228 SLAVE_PORT_GEN_EVENT_UP,
229 SLAVE_PORT_GEN_EVENT_NONE,
230};
231
232enum slave_port_state_event {
233 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
234 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
235 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
236 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
237};
238
Jack Morgenstein5984be92012-03-06 15:50:49 +0200239enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700240 MLX4_PERM_LOCAL_READ = 1 << 10,
241 MLX4_PERM_LOCAL_WRITE = 1 << 11,
242 MLX4_PERM_REMOTE_READ = 1 << 12,
243 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000244 MLX4_PERM_ATOMIC = 1 << 14,
245 MLX4_PERM_BIND_MW = 1 << 15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700246};
247
248enum {
249 MLX4_OPCODE_NOP = 0x00,
250 MLX4_OPCODE_SEND_INVAL = 0x01,
251 MLX4_OPCODE_RDMA_WRITE = 0x08,
252 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
253 MLX4_OPCODE_SEND = 0x0a,
254 MLX4_OPCODE_SEND_IMM = 0x0b,
255 MLX4_OPCODE_LSO = 0x0e,
256 MLX4_OPCODE_RDMA_READ = 0x10,
257 MLX4_OPCODE_ATOMIC_CS = 0x11,
258 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300259 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
260 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700261 MLX4_OPCODE_BIND_MW = 0x18,
262 MLX4_OPCODE_FMR = 0x19,
263 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
264 MLX4_OPCODE_CONFIG_CMD = 0x1f,
265
266 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
267 MLX4_RECV_OPCODE_SEND = 0x01,
268 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
269 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
270
271 MLX4_CQE_OPCODE_ERROR = 0x1e,
272 MLX4_CQE_OPCODE_RESIZE = 0x16,
273};
274
275enum {
276 MLX4_STAT_RATE_OFFSET = 5
277};
278
Aleksey Seninda995a82010-12-02 11:44:49 +0000279enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000280 MLX4_PROT_IB_IPV6 = 0,
281 MLX4_PROT_ETH,
282 MLX4_PROT_IB_IPV4,
283 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000284};
285
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700286enum {
287 MLX4_MTT_FLAG_PRESENT = 1
288};
289
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700290enum mlx4_qp_region {
291 MLX4_QP_REGION_FW = 0,
292 MLX4_QP_REGION_ETH_ADDR,
293 MLX4_QP_REGION_FC_ADDR,
294 MLX4_QP_REGION_FC_EXCH,
295 MLX4_NUM_QP_REGION
296};
297
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700298enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000299 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700300 MLX4_PORT_TYPE_IB = 1,
301 MLX4_PORT_TYPE_ETH = 2,
302 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700303};
304
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700305enum mlx4_special_vlan_idx {
306 MLX4_NO_VLAN_IDX = 0,
307 MLX4_VLAN_MISS_IDX,
308 MLX4_VLAN_REGULAR
309};
310
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000311enum mlx4_steer_type {
312 MLX4_MC_STEER = 0,
313 MLX4_UC_STEER,
314 MLX4_NUM_STEERS
315};
316
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700317enum {
318 MLX4_NUM_FEXCH = 64 * 1024,
319};
320
Eli Cohen5a0fd092010-10-07 16:24:16 +0200321enum {
322 MLX4_MAX_FAST_REG_PAGES = 511,
323};
324
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300325enum {
326 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
327 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
328 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
329};
330
331/* Port mgmt change event handling */
332enum {
333 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
334 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
335 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
336 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
337 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
338};
339
340#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
341 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
342
Jack Morgensteinea54b102008-01-28 10:40:59 +0200343static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
344{
345 return (major << 32) | (minor << 16) | subminor;
346}
347
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000348struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300349 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
350 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000351 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000352 u32 base_sqpn;
353 u32 base_proxy_sqpn;
354 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000355};
356
Roland Dreier225c7b12007-05-08 18:00:38 -0700357struct mlx4_caps {
358 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000359 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700360 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700361 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700362 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800363 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700364 u64 def_mac[MLX4_MAX_PORTS + 1];
365 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700366 int gid_table_len[MLX4_MAX_PORTS + 1];
367 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000368 int trans_type[MLX4_MAX_PORTS + 1];
369 int vendor_oui[MLX4_MAX_PORTS + 1];
370 int wavelength[MLX4_MAX_PORTS + 1];
371 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700372 int local_ca_ack_delay;
373 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000374 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700375 int bf_reg_size;
376 int bf_regs_per_page;
377 int max_sq_sg;
378 int max_rq_sg;
379 int num_qps;
380 int max_wqes;
381 int max_sq_desc_sz;
382 int max_rq_desc_sz;
383 int max_qp_init_rdma;
384 int max_qp_dest_rdma;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000385 u32 *qp0_proxy;
386 u32 *qp1_proxy;
387 u32 *qp0_tunnel;
388 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700389 int num_srqs;
390 int max_srq_wqes;
391 int max_srq_sge;
392 int reserved_srqs;
393 int num_cqs;
394 int max_cqes;
395 int reserved_cqs;
396 int num_eqs;
397 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800398 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000399 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700400 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200401 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000402 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700403 int fmr_reserved_mtts;
404 int reserved_mtts;
405 int reserved_mrws;
406 int reserved_uars;
407 int num_mgms;
408 int num_amgms;
409 int reserved_mcgs;
410 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000411 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000412 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700413 int num_pds;
414 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700415 int max_xrcds;
416 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700417 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300418 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700419 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000420 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300421 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700422 u32 bmme_flags;
423 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700424 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700425 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700426 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300427 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700428 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
429 int reserved_qps;
430 int reserved_qps_base[MLX4_NUM_QP_REGION];
431 int log_num_macs;
432 int log_num_vlans;
433 int log_num_prios;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700434 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
435 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000436 u8 suggested_type[MLX4_MAX_PORTS + 1];
437 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000438 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700439 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000440 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200441 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000442 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000443 u32 eqe_size;
444 u32 cqe_size;
445 u8 eqe_factor;
446 u32 userspace_caps; /* userspace must be aware of these */
447 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000448 u16 hca_core_clock;
Roland Dreier225c7b12007-05-08 18:00:38 -0700449};
450
451struct mlx4_buf_list {
452 void *buf;
453 dma_addr_t map;
454};
455
456struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800457 struct mlx4_buf_list direct;
458 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700459 int nbufs;
460 int npages;
461 int page_shift;
462};
463
464struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000465 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700466 int order;
467 int page_shift;
468};
469
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700470enum {
471 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
472};
473
474struct mlx4_db_pgdir {
475 struct list_head list;
476 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
477 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
478 unsigned long *bits[2];
479 __be32 *db_page;
480 dma_addr_t db_dma;
481};
482
483struct mlx4_ib_user_db_page;
484
485struct mlx4_db {
486 __be32 *db;
487 union {
488 struct mlx4_db_pgdir *pgdir;
489 struct mlx4_ib_user_db_page *user_page;
490 } u;
491 dma_addr_t dma;
492 int index;
493 int order;
494};
495
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700496struct mlx4_hwq_resources {
497 struct mlx4_db db;
498 struct mlx4_mtt mtt;
499 struct mlx4_buf buf;
500};
501
Roland Dreier225c7b12007-05-08 18:00:38 -0700502struct mlx4_mr {
503 struct mlx4_mtt mtt;
504 u64 iova;
505 u64 size;
506 u32 key;
507 u32 pd;
508 u32 access;
509 int enabled;
510};
511
Shani Michaeli804d6a82013-02-06 16:19:14 +0000512enum mlx4_mw_type {
513 MLX4_MW_TYPE_1 = 1,
514 MLX4_MW_TYPE_2 = 2,
515};
516
517struct mlx4_mw {
518 u32 key;
519 u32 pd;
520 enum mlx4_mw_type type;
521 int enabled;
522};
523
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300524struct mlx4_fmr {
525 struct mlx4_mr mr;
526 struct mlx4_mpt_entry *mpt;
527 __be64 *mtts;
528 dma_addr_t dma_handle;
529 int max_pages;
530 int max_maps;
531 int maps;
532 u8 page_shift;
533};
534
Roland Dreier225c7b12007-05-08 18:00:38 -0700535struct mlx4_uar {
536 unsigned long pfn;
537 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000538 struct list_head bf_list;
539 unsigned free_bf_bmap;
540 void __iomem *map;
541 void __iomem *bf_map;
542};
543
544struct mlx4_bf {
545 unsigned long offset;
546 int buf_size;
547 struct mlx4_uar *uar;
548 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700549};
550
551struct mlx4_cq {
552 void (*comp) (struct mlx4_cq *);
553 void (*event) (struct mlx4_cq *, enum mlx4_event);
554
555 struct mlx4_uar *uar;
556
557 u32 cons_index;
558
559 __be32 *set_ci_db;
560 __be32 *arm_db;
561 int arm_sn;
562
563 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800564 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700565
566 atomic_t refcount;
567 struct completion free;
568};
569
570struct mlx4_qp {
571 void (*event) (struct mlx4_qp *, enum mlx4_event);
572
573 int qpn;
574
575 atomic_t refcount;
576 struct completion free;
577};
578
579struct mlx4_srq {
580 void (*event) (struct mlx4_srq *, enum mlx4_event);
581
582 int srqn;
583 int max;
584 int max_gs;
585 int wqe_shift;
586
587 atomic_t refcount;
588 struct completion free;
589};
590
591struct mlx4_av {
592 __be32 port_pd;
593 u8 reserved1;
594 u8 g_slid;
595 __be16 dlid;
596 u8 reserved2;
597 u8 gid_index;
598 u8 stat_rate;
599 u8 hop_limit;
600 __be32 sl_tclass_flowlabel;
601 u8 dgid[16];
602};
603
Eli Cohenfa417f72010-10-24 21:08:52 -0700604struct mlx4_eth_av {
605 __be32 port_pd;
606 u8 reserved1;
607 u8 smac_idx;
608 u16 reserved2;
609 u8 reserved3;
610 u8 gid_index;
611 u8 stat_rate;
612 u8 hop_limit;
613 __be32 sl_tclass_flowlabel;
614 u8 dgid[16];
615 u32 reserved4[2];
616 __be16 vlan;
617 u8 mac[6];
618};
619
620union mlx4_ext_av {
621 struct mlx4_av ib;
622 struct mlx4_eth_av eth;
623};
624
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000625struct mlx4_counter {
626 u8 reserved1[3];
627 u8 counter_mode;
628 __be32 num_ifc;
629 u32 reserved2[2];
630 __be64 rx_frames;
631 __be64 rx_bytes;
632 __be64 tx_frames;
633 __be64 tx_bytes;
634};
635
Roland Dreier225c7b12007-05-08 18:00:38 -0700636struct mlx4_dev {
637 struct pci_dev *pdev;
638 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000639 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700640 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000641 struct mlx4_phys_caps phys_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700642 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000643 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200644 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000645 int num_vfs;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000646 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000647 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
648 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700649};
650
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300651struct mlx4_eqe {
652 u8 reserved1;
653 u8 type;
654 u8 reserved2;
655 u8 subtype;
656 union {
657 u32 raw[6];
658 struct {
659 __be32 cqn;
660 } __packed comp;
661 struct {
662 u16 reserved1;
663 __be16 token;
664 u32 reserved2;
665 u8 reserved3[3];
666 u8 status;
667 __be64 out_param;
668 } __packed cmd;
669 struct {
670 __be32 qpn;
671 } __packed qp;
672 struct {
673 __be32 srqn;
674 } __packed srq;
675 struct {
676 __be32 cqn;
677 u32 reserved1;
678 u8 reserved2[3];
679 u8 syndrome;
680 } __packed cq_err;
681 struct {
682 u32 reserved1[2];
683 __be32 port;
684 } __packed port_change;
685 struct {
686 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
687 u32 reserved;
688 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
689 } __packed comm_channel_arm;
690 struct {
691 u8 port;
692 u8 reserved[3];
693 __be64 mac;
694 } __packed mac_update;
695 struct {
696 __be32 slave_id;
697 } __packed flr_event;
698 struct {
699 __be16 current_temperature;
700 __be16 warning_threshold;
701 } __packed warming;
702 struct {
703 u8 reserved[3];
704 u8 port;
705 union {
706 struct {
707 __be16 mstr_sm_lid;
708 __be16 port_lid;
709 __be32 changed_attr;
710 u8 reserved[3];
711 u8 mstr_sm_sl;
712 __be64 gid_prefix;
713 } __packed port_info;
714 struct {
715 __be32 block_ptr;
716 __be32 tbl_entries_mask;
717 } __packed tbl_change_info;
718 } params;
719 } __packed port_mgmt_change;
720 } event;
721 u8 slave_id;
722 u8 reserved3[2];
723 u8 owner;
724} __packed;
725
Roland Dreier225c7b12007-05-08 18:00:38 -0700726struct mlx4_init_port_param {
727 int set_guid0;
728 int set_node_guid;
729 int set_si_guid;
730 u16 mtu;
731 int port_width_cap;
732 u16 vl_cap;
733 u16 max_gid;
734 u16 max_pkey;
735 u64 guid0;
736 u64 node_guid;
737 u64 si_guid;
738};
739
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700740#define mlx4_foreach_port(port, dev, type) \
741 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000742 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700743
Jack Morgenstein026149c2012-08-03 08:40:55 +0000744#define mlx4_foreach_non_ib_transport_port(port, dev) \
745 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
746 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
747
Jack Morgenstein65dab252011-12-13 04:10:41 +0000748#define mlx4_foreach_ib_transport_port(port, dev) \
749 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
750 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
751 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700752
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300753#define MLX4_INVALID_SLAVE_ID 0xFF
754
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300755void handle_port_mgmt_change_event(struct work_struct *work);
756
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300757static inline int mlx4_master_func_num(struct mlx4_dev *dev)
758{
759 return dev->caps.function;
760}
761
Jack Morgenstein623ed842011-12-13 04:10:33 +0000762static inline int mlx4_is_master(struct mlx4_dev *dev)
763{
764 return dev->flags & MLX4_FLAG_MASTER;
765}
766
767static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
768{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000769 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000770 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
771}
772
773static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
774{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000775 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000776
Jack Morgenstein47605df2012-08-03 08:40:57 +0000777 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000778 return 1;
779
780 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000781}
782
783static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
784{
785 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
786}
787
788static inline int mlx4_is_slave(struct mlx4_dev *dev)
789{
790 return dev->flags & MLX4_FLAG_SLAVE;
791}
Eli Cohenfa417f72010-10-24 21:08:52 -0700792
Roland Dreier225c7b12007-05-08 18:00:38 -0700793int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
794 struct mlx4_buf *buf);
795void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800796static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
797{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200798 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800799 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800800 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800801 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800802 (offset & (PAGE_SIZE - 1));
803}
Roland Dreier225c7b12007-05-08 18:00:38 -0700804
805int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
806void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700807int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
808void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700809
810int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
811void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000812int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
813void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700814
815int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
816 struct mlx4_mtt *mtt);
817void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
818u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
819
820int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
821 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000822int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700823int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000824int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
825 struct mlx4_mw *mw);
826void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
827int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700828int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
829 int start_index, int npages, u64 *page_list);
830int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
831 struct mlx4_buf *buf);
832
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700833int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
834void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
835
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700836int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
837 int size, int max_direct);
838void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
839 int size);
840
Roland Dreier225c7b12007-05-08 18:00:38 -0700841int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700842 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800843 unsigned vector, int collapsed);
Roland Dreier225c7b12007-05-08 18:00:38 -0700844void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
845
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700846int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
847void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
848
849int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700850void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
851
Sean Hefty18abd5e2011-06-02 10:43:26 -0700852int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
853 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700854void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
855int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300856int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700857
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700858int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700859int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
860
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000861int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
862 int block_mcast_loopback, enum mlx4_protocol prot);
863int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
864 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700865int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000866 u8 port, int block_mcast_loopback,
867 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000868int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000869 enum mlx4_protocol protocol, u64 reg_id);
870
871enum {
872 MLX4_DOMAIN_UVERBS = 0x1000,
873 MLX4_DOMAIN_ETHTOOL = 0x2000,
874 MLX4_DOMAIN_RFS = 0x3000,
875 MLX4_DOMAIN_NIC = 0x5000,
876};
877
878enum mlx4_net_trans_rule_id {
879 MLX4_NET_TRANS_RULE_ID_ETH = 0,
880 MLX4_NET_TRANS_RULE_ID_IB,
881 MLX4_NET_TRANS_RULE_ID_IPV6,
882 MLX4_NET_TRANS_RULE_ID_IPV4,
883 MLX4_NET_TRANS_RULE_ID_TCP,
884 MLX4_NET_TRANS_RULE_ID_UDP,
885 MLX4_NET_TRANS_RULE_NUM, /* should be last */
886};
887
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000888extern const u16 __sw_id_hw[];
889
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000890static inline int map_hw_to_sw_id(u16 header_id)
891{
892
893 int i;
894 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
895 if (header_id == __sw_id_hw[i])
896 return i;
897 }
898 return -EINVAL;
899}
900
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000901enum mlx4_net_trans_promisc_mode {
902 MLX4_FS_PROMISC_NONE = 0,
903 MLX4_FS_PROMISC_UPLINK,
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000904 /* For future use. Not implemented yet */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000905 MLX4_FS_PROMISC_FUNCTION_PORT,
906 MLX4_FS_PROMISC_ALL_MULTI,
907};
908
909struct mlx4_spec_eth {
910 u8 dst_mac[6];
911 u8 dst_mac_msk[6];
912 u8 src_mac[6];
913 u8 src_mac_msk[6];
914 u8 ether_type_enable;
915 __be16 ether_type;
916 __be16 vlan_id_msk;
917 __be16 vlan_id;
918};
919
920struct mlx4_spec_tcp_udp {
921 __be16 dst_port;
922 __be16 dst_port_msk;
923 __be16 src_port;
924 __be16 src_port_msk;
925};
926
927struct mlx4_spec_ipv4 {
928 __be32 dst_ip;
929 __be32 dst_ip_msk;
930 __be32 src_ip;
931 __be32 src_ip_msk;
932};
933
934struct mlx4_spec_ib {
935 __be32 r_qpn;
936 __be32 qpn_msk;
937 u8 dst_gid[16];
938 u8 dst_gid_msk[16];
939};
940
941struct mlx4_spec_list {
942 struct list_head list;
943 enum mlx4_net_trans_rule_id id;
944 union {
945 struct mlx4_spec_eth eth;
946 struct mlx4_spec_ib ib;
947 struct mlx4_spec_ipv4 ipv4;
948 struct mlx4_spec_tcp_udp tcp_udp;
949 };
950};
951
952enum mlx4_net_trans_hw_rule_queue {
953 MLX4_NET_TRANS_Q_FIFO,
954 MLX4_NET_TRANS_Q_LIFO,
955};
956
957struct mlx4_net_trans_rule {
958 struct list_head list;
959 enum mlx4_net_trans_hw_rule_queue queue_mode;
960 bool exclusive;
961 bool allow_loopback;
962 enum mlx4_net_trans_promisc_mode promisc_mode;
963 u8 port;
964 u16 priority;
965 u32 qpn;
966};
967
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000968int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
969 enum mlx4_net_trans_promisc_mode mode);
970int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
971 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +0000972int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
973int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
974int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
975int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
976int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -0700977
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000978int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
979void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +0000980int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
981int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000982void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +0000983int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
984 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
985int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
986 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +0000987int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
988int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
989 u8 *pg, u16 *ratelimit);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300990int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700991int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
992void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
993
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300994int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
995 int npages, u64 iova, u32 *lkey, u32 *rkey);
996int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
997 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
998int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
999void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1000 u32 *lkey, u32 *rkey);
1001int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1002int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001003int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001004int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1005 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001006void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001007
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001008int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1009int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1010
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001011int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1012void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1013
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001014int mlx4_flow_attach(struct mlx4_dev *dev,
1015 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1016int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
1017
Jack Morgenstein54679e12012-08-03 08:40:43 +00001018void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1019 int i, int val);
1020
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001021int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1022
Jack Morgenstein993c4012012-08-03 08:40:48 +00001023int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1024int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1025int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1026int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1027int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1028enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1029int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1030
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001031void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1032__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001033
Roland Dreier225c7b12007-05-08 18:00:38 -07001034#endif /* MLX4_DEVICE_H */