blob: 87ae36c7e1553e7ce4f86db358a11ccd017fc98e [file] [log] [blame]
Kevin Hilman8bd22942009-05-28 10:56:16 -07001/*
2 * OMAP2 Power Management Routines
3 *
4 * Copyright (C) 2005 Texas Instruments, Inc.
5 * Copyright (C) 2006-2008 Nokia Corporation
6 *
7 * Written by:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Tony Lindgren
10 * Juha Yrjola
11 * Amit Kucheria <amit.kucheria@nokia.com>
12 * Igor Stoppa <igor.stoppa@nokia.com>
13 *
14 * Based on pm.c for omap1
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/suspend.h>
22#include <linux/sched.h>
23#include <linux/proc_fs.h>
24#include <linux/interrupt.h>
25#include <linux/sysfs.h>
26#include <linux/module.h>
27#include <linux/delay.h>
Rajendra Nayaked1ebc42012-04-27 15:59:32 +053028#ifdef CONFIG_COMMON_CLK
29#include <linux/clk-provider.h>
30#else
Kevin Hilman8bd22942009-05-28 10:56:16 -070031#include <linux/clk.h>
Rajendra Nayaked1ebc42012-04-27 15:59:32 +053032#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -070033#include <linux/irq.h>
34#include <linux/time.h>
35#include <linux/gpio.h>
Tony Lindgren4b254082012-08-30 15:37:24 -070036#include <linux/platform_data/gpio-omap.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070037
38#include <asm/mach/time.h>
39#include <asm/mach/irq.h>
40#include <asm/mach-types.h>
David Howells9f97da72012-03-28 18:30:01 +010041#include <asm/system_misc.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070042
Lokesh Vutla2b6c4e72012-10-15 14:04:53 -070043#include <plat-omap/dma-omap.h>
Kevin Hilman8bd22942009-05-28 10:56:16 -070044
Tony Lindgren622297f2012-10-02 14:19:52 -070045#include "../plat-omap/sram.h"
46
Tony Lindgrene4c060d2012-10-05 13:25:59 -070047#include "soc.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010048#include "common.h"
Paul Walmsleya135eaa2012-09-27 10:33:34 -060049#include "clock.h"
Paul Walmsley139563a2012-10-21 01:01:10 -060050#include "prm2xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070051#include "prm-regbits-24xx.h"
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -060052#include "cm2xxx.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070053#include "cm-regbits-24xx.h"
54#include "sdrc.h"
55#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060056#include "control.h"
Paul Walmsley72e06d02010-12-21 21:05:16 -070057#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070058#include "clockdomain.h"
Kevin Hilman8bd22942009-05-28 10:56:16 -070059
60static void (*omap2_sram_idle)(void);
61static void (*omap2_sram_suspend)(u32 dllctrl, void __iomem *sdrc_dlla_ctrl,
62 void __iomem *sdrc_power);
63
Paul Walmsley369d5612010-01-26 20:13:01 -070064static struct powerdomain *mpu_pwrdm, *core_pwrdm;
65static struct clockdomain *dsp_clkdm, *mpu_clkdm, *wkup_clkdm, *gfx_clkdm;
Kevin Hilman8bd22942009-05-28 10:56:16 -070066
67static struct clk *osc_ck, *emul_ck;
68
69static int omap2_fclks_active(void)
70{
71 u32 f1, f2;
72
Paul Walmsleyc4d7e582010-12-21 21:05:14 -070073 f1 = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
74 f2 = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
Kevin Hilman4af40162009-02-04 10:51:40 -080075
Paul Walmsley1e056dd2012-02-09 18:24:03 -070076 return (f1 | f2) ? 1 : 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -070077}
78
Paul Walmsley14164082012-02-02 02:30:50 -070079static int omap2_enter_full_retention(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -070080{
81 u32 l;
Kevin Hilman8bd22942009-05-28 10:56:16 -070082
83 /* There is 1 reference hold for all children of the oscillator
84 * clock, the following will remove it. If no one else uses the
85 * oscillator itself it will be disabled if/when we enter retention
86 * mode.
87 */
88 clk_disable(osc_ck);
89
90 /* Clear old wake-up events */
91 /* REVISIT: These write to reserved bits? */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -070092 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
93 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
94 omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
Kevin Hilman8bd22942009-05-28 10:56:16 -070095
96 /*
97 * Set MPU powerdomain's next power state to RETENTION;
98 * preserve logic state during retention
99 */
100 pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
101 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
102
103 /* Workaround to kill USB */
104 l = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0) | OMAP24XX_USBSTANDBYCTRL;
105 omap_ctrl_writel(l, OMAP2_CONTROL_DEVCONF0);
106
Paul Walmsley72e06d02010-12-21 21:05:16 -0700107 omap2_gpio_prepare_for_idle(0);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700108
Kevin Hilman8bd22942009-05-28 10:56:16 -0700109 /* One last check for pending IRQs to avoid extra latency due
110 * to sleeping unnecessarily. */
Jouni Hogander94434532009-02-03 15:49:04 -0800111 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700112 goto no_sleep;
113
114 /* Jump to SRAM suspend code */
115 omap2_sram_suspend(sdrc_read_reg(SDRC_DLLA_CTRL),
116 OMAP_SDRC_REGADDR(SDRC_DLLA_CTRL),
117 OMAP_SDRC_REGADDR(SDRC_POWER));
Kevin Hilman8bd22942009-05-28 10:56:16 -0700118
Kevin Hilman4af40162009-02-04 10:51:40 -0800119no_sleep:
Kevin Hilman43ffcd92009-01-27 11:09:24 -0800120 omap2_gpio_resume_after_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700121
122 clk_enable(osc_ck);
123
124 /* clear CORE wake-up events */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700125 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
126 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700127
128 /* wakeup domain events - bit 1: GPT1, bit5 GPIO */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700129 omap2_prm_clear_mod_reg_bits(0x4 | 0x1, WKUP_MOD, PM_WKST);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700130
131 /* MPU domain wake events */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700132 l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700133 if (l & 0x01)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700134 omap2_prm_write_mod_reg(0x01, OCP_MOD,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700135 OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
136 if (l & 0x20)
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700137 omap2_prm_write_mod_reg(0x20, OCP_MOD,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700138 OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
139
140 /* Mask future PRCM-to-MPU interrupts */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700141 omap2_prm_write_mod_reg(0x0, OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
Paul Walmsley14164082012-02-02 02:30:50 -0700142
143 return 0;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700144}
145
146static int omap2_i2c_active(void)
147{
148 u32 l;
149
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700150 l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600151 return l & (OMAP2420_EN_I2C2_MASK | OMAP2420_EN_I2C1_MASK);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700152}
153
154static int sti_console_enabled;
155
156static int omap2_allow_mpu_retention(void)
157{
158 u32 l;
159
160 /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700161 l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600162 if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK |
163 OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK |
164 OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK))
Kevin Hilman8bd22942009-05-28 10:56:16 -0700165 return 0;
166 /* Check for UART3. */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700167 l = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600168 if (l & OMAP24XX_EN_UART3_MASK)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700169 return 0;
170 if (sti_console_enabled)
171 return 0;
172
173 return 1;
174}
175
176static void omap2_enter_mpu_retention(void)
177{
Kevin Hilman8bd22942009-05-28 10:56:16 -0700178 /* Putting MPU into the WFI state while a transfer is active
179 * seems to cause the I2C block to timeout. Why? Good question. */
180 if (omap2_i2c_active())
181 return;
182
183 /* The peripherals seem not to be able to wake up the MPU when
184 * it is in retention mode. */
185 if (omap2_allow_mpu_retention()) {
186 /* REVISIT: These write to reserved bits? */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700187 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
188 omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
189 omap2_prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700190
191 /* Try to enter MPU retention */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700192 omap2_prm_write_mod_reg((0x01 << OMAP_POWERSTATE_SHIFT) |
Paul Walmsley2fd0f752010-05-18 18:40:23 -0600193 OMAP_LOGICRETSTATE_MASK,
Abhijit Pagare37903002010-01-26 20:12:51 -0700194 MPU_MOD, OMAP2_PM_PWSTCTRL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700195 } else {
196 /* Block MPU retention */
197
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700198 omap2_prm_write_mod_reg(OMAP_LOGICRETSTATE_MASK, MPU_MOD,
Abhijit Pagare37903002010-01-26 20:12:51 -0700199 OMAP2_PM_PWSTCTRL);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700200 }
201
Kevin Hilman8bd22942009-05-28 10:56:16 -0700202 omap2_sram_idle();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700203}
204
205static int omap2_can_sleep(void)
206{
207 if (omap2_fclks_active())
208 return 0;
Rajendra Nayaked1ebc42012-04-27 15:59:32 +0530209#ifdef CONFIG_COMMON_CLK
210 if (__clk_is_enabled(osc_ck))
211#else
Kevin Hilman8bd22942009-05-28 10:56:16 -0700212 if (osc_ck->usecount > 1)
Rajendra Nayaked1ebc42012-04-27 15:59:32 +0530213#endif
Kevin Hilman8bd22942009-05-28 10:56:16 -0700214 return 0;
215 if (omap_dma_running())
216 return 0;
217
218 return 1;
219}
220
221static void omap2_pm_idle(void)
222{
Kevin Hilman8bd22942009-05-28 10:56:16 -0700223 local_fiq_disable();
224
225 if (!omap2_can_sleep()) {
Jouni Hogander94434532009-02-03 15:49:04 -0800226 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700227 goto out;
228 omap2_enter_mpu_retention();
229 goto out;
230 }
231
Jouni Hogander94434532009-02-03 15:49:04 -0800232 if (omap_irq_pending())
Kevin Hilman8bd22942009-05-28 10:56:16 -0700233 goto out;
234
235 omap2_enter_full_retention();
236
237out:
238 local_fiq_enable();
Kevin Hilman8bd22942009-05-28 10:56:16 -0700239}
240
Kevin Hilman8bd22942009-05-28 10:56:16 -0700241static void __init prcm_setup_regs(void)
242{
243 int i, num_mem_banks;
244 struct powerdomain *pwrdm;
245
Paul Walmsley4ef70c02011-02-25 15:39:30 -0700246 /*
247 * Enable autoidle
248 * XXX This should be handled by hwmod code or PRCM init code
249 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700250 omap2_prm_write_mod_reg(OMAP24XX_AUTOIDLE_MASK, OCP_MOD,
Kevin Hilman8bd22942009-05-28 10:56:16 -0700251 OMAP2_PRCM_SYSCONFIG_OFFSET);
252
Kevin Hilman8bd22942009-05-28 10:56:16 -0700253 /*
254 * Set CORE powerdomain memory banks to retain their contents
255 * during RETENTION
256 */
257 num_mem_banks = pwrdm_get_mem_bank_count(core_pwrdm);
258 for (i = 0; i < num_mem_banks; i++)
259 pwrdm_set_mem_retst(core_pwrdm, i, PWRDM_POWER_RET);
260
261 /* Set CORE powerdomain's next power state to RETENTION */
262 pwrdm_set_next_pwrst(core_pwrdm, PWRDM_POWER_RET);
263
264 /*
265 * Set MPU powerdomain's next power state to RETENTION;
266 * preserve logic state during retention
267 */
268 pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
269 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
270
271 /* Force-power down DSP, GFX powerdomains */
272
273 pwrdm = clkdm_get_pwrdm(dsp_clkdm);
274 pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700275 clkdm_sleep(dsp_clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700276
277 pwrdm = clkdm_get_pwrdm(gfx_clkdm);
278 pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
Rajendra Nayak68b921a2011-02-25 16:06:47 -0700279 clkdm_sleep(gfx_clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700280
Paul Walmsley51d070a2011-01-27 02:52:55 -0700281 /* Enable hardware-supervised idle for all clkdms */
Paul Walmsley92206fd2012-02-02 02:38:50 -0700282 clkdm_for_each(omap_pm_clkdms_setup, NULL);
Paul Walmsley369d5612010-01-26 20:13:01 -0700283 clkdm_add_wkdep(mpu_clkdm, wkup_clkdm);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700284
Paul Walmsley14164082012-02-02 02:30:50 -0700285#ifdef CONFIG_SUSPEND
286 omap_pm_suspend = omap2_enter_full_retention;
287#endif
288
Kevin Hilman8bd22942009-05-28 10:56:16 -0700289 /* REVISIT: Configure number of 32 kHz clock cycles for sys_clk
290 * stabilisation */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700291 omap2_prm_write_mod_reg(15 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
292 OMAP2_PRCM_CLKSSETUP_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700293
294 /* Configure automatic voltage transition */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700295 omap2_prm_write_mod_reg(2 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
296 OMAP2_PRCM_VOLTSETUP_OFFSET);
297 omap2_prm_write_mod_reg(OMAP24XX_AUTO_EXTVOLT_MASK |
298 (0x1 << OMAP24XX_SETOFF_LEVEL_SHIFT) |
299 OMAP24XX_MEMRETCTRL_MASK |
300 (0x1 << OMAP24XX_SETRET_LEVEL_SHIFT) |
301 (0x0 << OMAP24XX_VOLT_LEVEL_SHIFT),
302 OMAP24XX_GR_MOD, OMAP2_PRCM_VOLTCTRL_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700303
304 /* Enable wake-up events */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700305 omap2_prm_write_mod_reg(OMAP24XX_EN_GPIOS_MASK | OMAP24XX_EN_GPT1_MASK,
306 WKUP_MOD, PM_WKEN);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700307}
308
Shawn Guobbd707a2012-04-26 16:06:50 +0800309int __init omap2_pm_init(void)
Kevin Hilman8bd22942009-05-28 10:56:16 -0700310{
311 u32 l;
312
Kevin Hilman8bd22942009-05-28 10:56:16 -0700313 printk(KERN_INFO "Power Management for OMAP2 initializing\n");
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700314 l = omap2_prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_REVISION_OFFSET);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700315 printk(KERN_INFO "PRCM revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
316
Paul Walmsley369d5612010-01-26 20:13:01 -0700317 /* Look up important powerdomains */
Kevin Hilman8bd22942009-05-28 10:56:16 -0700318
319 mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
320 if (!mpu_pwrdm)
321 pr_err("PM: mpu_pwrdm not found\n");
322
323 core_pwrdm = pwrdm_lookup("core_pwrdm");
324 if (!core_pwrdm)
325 pr_err("PM: core_pwrdm not found\n");
326
Paul Walmsley369d5612010-01-26 20:13:01 -0700327 /* Look up important clockdomains */
328
329 mpu_clkdm = clkdm_lookup("mpu_clkdm");
330 if (!mpu_clkdm)
331 pr_err("PM: mpu_clkdm not found\n");
332
333 wkup_clkdm = clkdm_lookup("wkup_clkdm");
334 if (!wkup_clkdm)
335 pr_err("PM: wkup_clkdm not found\n");
336
Kevin Hilman8bd22942009-05-28 10:56:16 -0700337 dsp_clkdm = clkdm_lookup("dsp_clkdm");
338 if (!dsp_clkdm)
Paul Walmsley369d5612010-01-26 20:13:01 -0700339 pr_err("PM: dsp_clkdm not found\n");
Kevin Hilman8bd22942009-05-28 10:56:16 -0700340
341 gfx_clkdm = clkdm_lookup("gfx_clkdm");
342 if (!gfx_clkdm)
343 pr_err("PM: gfx_clkdm not found\n");
344
345
346 osc_ck = clk_get(NULL, "osc_ck");
347 if (IS_ERR(osc_ck)) {
348 printk(KERN_ERR "could not get osc_ck\n");
349 return -ENODEV;
350 }
351
352 if (cpu_is_omap242x()) {
353 emul_ck = clk_get(NULL, "emul_ck");
354 if (IS_ERR(emul_ck)) {
355 printk(KERN_ERR "could not get emul_ck\n");
356 clk_put(osc_ck);
357 return -ENODEV;
358 }
359 }
360
361 prcm_setup_regs();
362
Kevin Hilman8bd22942009-05-28 10:56:16 -0700363 /*
364 * We copy the assembler sleep/wakeup routines to SRAM.
365 * These routines need to be in SRAM as that's the only
366 * memory the MPU can see when it wakes up.
367 */
Shawn Guobbd707a2012-04-26 16:06:50 +0800368 omap2_sram_idle = omap_sram_push(omap24xx_idle_loop_suspend,
369 omap24xx_idle_loop_suspend_sz);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700370
Shawn Guobbd707a2012-04-26 16:06:50 +0800371 omap2_sram_suspend = omap_sram_push(omap24xx_cpu_suspend,
372 omap24xx_cpu_suspend_sz);
Kevin Hilman8bd22942009-05-28 10:56:16 -0700373
Nicolas Pitre0bcd24b2012-01-04 16:27:48 -0500374 arm_pm_idle = omap2_pm_idle;
Kevin Hilman8bd22942009-05-28 10:56:16 -0700375
376 return 0;
377}