Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 6 | * Copyright (C) 2004, 05, 06 by Ralf Baechle |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 7 | * Copyright (C) 2005 by MIPS Technologies, Inc. |
| 8 | */ |
Ralf Baechle | 5e2862e | 2007-12-06 09:12:28 +0000 | [diff] [blame] | 9 | #include <linux/cpumask.h> |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 10 | #include <linux/oprofile.h> |
| 11 | #include <linux/interrupt.h> |
| 12 | #include <linux/smp.h> |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 13 | #include <asm/irq_regs.h> |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 14 | |
| 15 | #include "op_impl.h" |
| 16 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 17 | #define M_PERFCTL_EXL (1UL << 0) |
| 18 | #define M_PERFCTL_KERNEL (1UL << 1) |
| 19 | #define M_PERFCTL_SUPERVISOR (1UL << 2) |
| 20 | #define M_PERFCTL_USER (1UL << 3) |
| 21 | #define M_PERFCTL_INTERRUPT_ENABLE (1UL << 4) |
Ralf Baechle | 39a5110 | 2008-01-29 10:14:59 +0000 | [diff] [blame] | 22 | #define M_PERFCTL_EVENT(event) (((event) & 0x3ff) << 5) |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 23 | #define M_PERFCTL_VPEID(vpe) ((vpe) << 16) |
| 24 | #define M_PERFCTL_MT_EN(filter) ((filter) << 20) |
| 25 | #define M_TC_EN_ALL M_PERFCTL_MT_EN(0) |
| 26 | #define M_TC_EN_VPE M_PERFCTL_MT_EN(1) |
| 27 | #define M_TC_EN_TC M_PERFCTL_MT_EN(2) |
| 28 | #define M_PERFCTL_TCID(tcid) ((tcid) << 22) |
| 29 | #define M_PERFCTL_WIDE (1UL << 30) |
| 30 | #define M_PERFCTL_MORE (1UL << 31) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 31 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 32 | #define M_COUNTER_OVERFLOW (1UL << 31) |
| 33 | |
Dmitri Vorobiev | 4668473 | 2008-04-02 03:58:38 +0400 | [diff] [blame] | 34 | static int (*save_perf_irq)(void); |
| 35 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 36 | #ifdef CONFIG_MIPS_MT_SMP |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 37 | static int cpu_has_mipsmt_pertccounters; |
| 38 | #define WHAT (M_TC_EN_VPE | \ |
| 39 | M_PERFCTL_VPEID(cpu_data[smp_processor_id()].vpe_id)) |
| 40 | #define vpe_id() (cpu_has_mipsmt_pertccounters ? \ |
| 41 | 0 : cpu_data[smp_processor_id()].vpe_id) |
Ralf Baechle | 5e2862e | 2007-12-06 09:12:28 +0000 | [diff] [blame] | 42 | |
| 43 | /* |
| 44 | * The number of bits to shift to convert between counters per core and |
| 45 | * counters per VPE. There is no reasonable interface atm to obtain the |
| 46 | * number of VPEs used by Linux and in the 34K this number is fixed to two |
| 47 | * anyways so we hardcore a few things here for the moment. The way it's |
| 48 | * done here will ensure that oprofile VSMP kernel will run right on a lesser |
| 49 | * core like a 24K also or with maxcpus=1. |
| 50 | */ |
| 51 | static inline unsigned int vpe_shift(void) |
| 52 | { |
| 53 | if (num_possible_cpus() > 1) |
| 54 | return 1; |
| 55 | |
| 56 | return 0; |
| 57 | } |
| 58 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 59 | #else |
Ralf Baechle | 5e2862e | 2007-12-06 09:12:28 +0000 | [diff] [blame] | 60 | |
Ralf Baechle | be609f3 | 2006-10-23 13:22:06 +0100 | [diff] [blame] | 61 | #define WHAT 0 |
Ralf Baechle | 6f4c5bd | 2007-04-24 21:42:20 +0100 | [diff] [blame] | 62 | #define vpe_id() 0 |
Ralf Baechle | 5e2862e | 2007-12-06 09:12:28 +0000 | [diff] [blame] | 63 | |
| 64 | static inline unsigned int vpe_shift(void) |
| 65 | { |
| 66 | return 0; |
| 67 | } |
| 68 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 69 | #endif |
| 70 | |
Ralf Baechle | 5e2862e | 2007-12-06 09:12:28 +0000 | [diff] [blame] | 71 | static inline unsigned int counters_total_to_per_cpu(unsigned int counters) |
| 72 | { |
| 73 | return counters >> vpe_shift(); |
| 74 | } |
| 75 | |
| 76 | static inline unsigned int counters_per_cpu_to_total(unsigned int counters) |
| 77 | { |
| 78 | return counters << vpe_shift(); |
| 79 | } |
| 80 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 81 | #define __define_perf_accessors(r, n, np) \ |
| 82 | \ |
| 83 | static inline unsigned int r_c0_ ## r ## n(void) \ |
| 84 | { \ |
Ralf Baechle | be609f3 | 2006-10-23 13:22:06 +0100 | [diff] [blame] | 85 | unsigned int cpu = vpe_id(); \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 86 | \ |
| 87 | switch (cpu) { \ |
| 88 | case 0: \ |
| 89 | return read_c0_ ## r ## n(); \ |
| 90 | case 1: \ |
| 91 | return read_c0_ ## r ## np(); \ |
| 92 | default: \ |
| 93 | BUG(); \ |
| 94 | } \ |
Thiemo Seufer | 30f244a | 2006-07-07 10:38:51 +0100 | [diff] [blame] | 95 | return 0; \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 96 | } \ |
| 97 | \ |
| 98 | static inline void w_c0_ ## r ## n(unsigned int value) \ |
| 99 | { \ |
Ralf Baechle | be609f3 | 2006-10-23 13:22:06 +0100 | [diff] [blame] | 100 | unsigned int cpu = vpe_id(); \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 101 | \ |
| 102 | switch (cpu) { \ |
| 103 | case 0: \ |
| 104 | write_c0_ ## r ## n(value); \ |
| 105 | return; \ |
| 106 | case 1: \ |
| 107 | write_c0_ ## r ## np(value); \ |
| 108 | return; \ |
| 109 | default: \ |
| 110 | BUG(); \ |
| 111 | } \ |
Thiemo Seufer | 30f244a | 2006-07-07 10:38:51 +0100 | [diff] [blame] | 112 | return; \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 113 | } \ |
| 114 | |
| 115 | __define_perf_accessors(perfcntr, 0, 2) |
| 116 | __define_perf_accessors(perfcntr, 1, 3) |
Chris Dearman | 795a225 | 2007-03-01 17:58:24 +0000 | [diff] [blame] | 117 | __define_perf_accessors(perfcntr, 2, 0) |
| 118 | __define_perf_accessors(perfcntr, 3, 1) |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 119 | |
| 120 | __define_perf_accessors(perfctrl, 0, 2) |
| 121 | __define_perf_accessors(perfctrl, 1, 3) |
Chris Dearman | 795a225 | 2007-03-01 17:58:24 +0000 | [diff] [blame] | 122 | __define_perf_accessors(perfctrl, 2, 0) |
| 123 | __define_perf_accessors(perfctrl, 3, 1) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 124 | |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 125 | struct op_mips_model op_model_mipsxx_ops; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 126 | |
| 127 | static struct mipsxx_register_config { |
| 128 | unsigned int control[4]; |
| 129 | unsigned int counter[4]; |
| 130 | } reg; |
| 131 | |
| 132 | /* Compute all of the registers in preparation for enabling profiling. */ |
| 133 | |
| 134 | static void mipsxx_reg_setup(struct op_counter_config *ctr) |
| 135 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 136 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 137 | int i; |
| 138 | |
| 139 | /* Compute the performance counter control word. */ |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 140 | for (i = 0; i < counters; i++) { |
| 141 | reg.control[i] = 0; |
| 142 | reg.counter[i] = 0; |
| 143 | |
| 144 | if (!ctr[i].enabled) |
| 145 | continue; |
| 146 | |
| 147 | reg.control[i] = M_PERFCTL_EVENT(ctr[i].event) | |
| 148 | M_PERFCTL_INTERRUPT_ENABLE; |
| 149 | if (ctr[i].kernel) |
| 150 | reg.control[i] |= M_PERFCTL_KERNEL; |
| 151 | if (ctr[i].user) |
| 152 | reg.control[i] |= M_PERFCTL_USER; |
| 153 | if (ctr[i].exl) |
| 154 | reg.control[i] |= M_PERFCTL_EXL; |
| 155 | reg.counter[i] = 0x80000000 - ctr[i].count; |
| 156 | } |
| 157 | } |
| 158 | |
| 159 | /* Program all of the registers in preparation for enabling profiling. */ |
| 160 | |
Ralf Baechle | 49a89ef | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 161 | static void mipsxx_cpu_setup(void *args) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 162 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 163 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 164 | |
| 165 | switch (counters) { |
| 166 | case 4: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 167 | w_c0_perfctrl3(0); |
| 168 | w_c0_perfcntr3(reg.counter[3]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 169 | case 3: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 170 | w_c0_perfctrl2(0); |
| 171 | w_c0_perfcntr2(reg.counter[2]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 172 | case 2: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 173 | w_c0_perfctrl1(0); |
| 174 | w_c0_perfcntr1(reg.counter[1]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 175 | case 1: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 176 | w_c0_perfctrl0(0); |
| 177 | w_c0_perfcntr0(reg.counter[0]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 178 | } |
| 179 | } |
| 180 | |
| 181 | /* Start all counters on current CPU */ |
| 182 | static void mipsxx_cpu_start(void *args) |
| 183 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 184 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 185 | |
| 186 | switch (counters) { |
| 187 | case 4: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 188 | w_c0_perfctrl3(WHAT | reg.control[3]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 189 | case 3: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 190 | w_c0_perfctrl2(WHAT | reg.control[2]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 191 | case 2: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 192 | w_c0_perfctrl1(WHAT | reg.control[1]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 193 | case 1: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 194 | w_c0_perfctrl0(WHAT | reg.control[0]); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 195 | } |
| 196 | } |
| 197 | |
| 198 | /* Stop all counters on current CPU */ |
| 199 | static void mipsxx_cpu_stop(void *args) |
| 200 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 201 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 202 | |
| 203 | switch (counters) { |
| 204 | case 4: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 205 | w_c0_perfctrl3(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 206 | case 3: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 207 | w_c0_perfctrl2(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 208 | case 2: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 209 | w_c0_perfctrl1(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 210 | case 1: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 211 | w_c0_perfctrl0(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 212 | } |
| 213 | } |
| 214 | |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 215 | static int mipsxx_perfcount_handler(void) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 216 | { |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 217 | unsigned int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 218 | unsigned int control; |
| 219 | unsigned int counter; |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 220 | int handled = IRQ_NONE; |
| 221 | |
| 222 | if (cpu_has_mips_r2 && !(read_c0_cause() & (1 << 26))) |
| 223 | return handled; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 224 | |
| 225 | switch (counters) { |
| 226 | #define HANDLE_COUNTER(n) \ |
| 227 | case n + 1: \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 228 | control = r_c0_perfctrl ## n(); \ |
| 229 | counter = r_c0_perfcntr ## n(); \ |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 230 | if ((control & M_PERFCTL_INTERRUPT_ENABLE) && \ |
| 231 | (counter & M_COUNTER_OVERFLOW)) { \ |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 232 | oprofile_add_sample(get_irq_regs(), n); \ |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 233 | w_c0_perfcntr ## n(reg.counter[n]); \ |
Chris Dearman | ffe9ee4 | 2007-05-24 22:24:20 +0100 | [diff] [blame] | 234 | handled = IRQ_HANDLED; \ |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 235 | } |
| 236 | HANDLE_COUNTER(3) |
| 237 | HANDLE_COUNTER(2) |
| 238 | HANDLE_COUNTER(1) |
| 239 | HANDLE_COUNTER(0) |
| 240 | } |
Ralf Baechle | ba339c0 | 2005-12-09 12:29:38 +0000 | [diff] [blame] | 241 | |
| 242 | return handled; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 243 | } |
| 244 | |
| 245 | #define M_CONFIG1_PC (1 << 4) |
| 246 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 247 | static inline int __n_counters(void) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 248 | { |
| 249 | if (!(read_c0_config1() & M_CONFIG1_PC)) |
| 250 | return 0; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 251 | if (!(read_c0_perfctrl0() & M_PERFCTL_MORE)) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 252 | return 1; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 253 | if (!(read_c0_perfctrl1() & M_PERFCTL_MORE)) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 254 | return 2; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 255 | if (!(read_c0_perfctrl2() & M_PERFCTL_MORE)) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 256 | return 3; |
| 257 | |
| 258 | return 4; |
| 259 | } |
| 260 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 261 | static inline int n_counters(void) |
| 262 | { |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 263 | int counters; |
| 264 | |
Ralf Baechle | 10cc352 | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 265 | switch (current_cpu_type()) { |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 266 | case CPU_R10000: |
| 267 | counters = 2; |
Ralf Baechle | 148171b | 2007-02-28 15:34:22 +0000 | [diff] [blame] | 268 | break; |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 269 | |
| 270 | case CPU_R12000: |
| 271 | case CPU_R14000: |
| 272 | counters = 4; |
Ralf Baechle | 148171b | 2007-02-28 15:34:22 +0000 | [diff] [blame] | 273 | break; |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 274 | |
| 275 | default: |
| 276 | counters = __n_counters(); |
| 277 | } |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 278 | |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 279 | return counters; |
| 280 | } |
| 281 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 282 | static void reset_counters(void *arg) |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 283 | { |
Thiemo Seufer | 005ca9a | 2008-05-06 11:23:33 +0100 | [diff] [blame] | 284 | int counters = (int)(long)arg; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 285 | switch (counters) { |
| 286 | case 4: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 287 | w_c0_perfctrl3(0); |
| 288 | w_c0_perfcntr3(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 289 | case 3: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 290 | w_c0_perfctrl2(0); |
| 291 | w_c0_perfcntr2(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 292 | case 2: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 293 | w_c0_perfctrl1(0); |
| 294 | w_c0_perfcntr1(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 295 | case 1: |
Ralf Baechle | 92c7b62 | 2006-06-23 18:39:00 +0100 | [diff] [blame] | 296 | w_c0_perfctrl0(0); |
| 297 | w_c0_perfcntr0(0); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 298 | } |
| 299 | } |
| 300 | |
Felix Fietkau | 3572a2c | 2012-05-02 17:33:04 +0200 | [diff] [blame] | 301 | static irqreturn_t mipsxx_perfcount_int(int irq, void *dev_id) |
| 302 | { |
| 303 | return mipsxx_perfcount_handler(); |
| 304 | } |
| 305 | |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 306 | static int __init mipsxx_init(void) |
| 307 | { |
| 308 | int counters; |
| 309 | |
| 310 | counters = n_counters(); |
Ralf Baechle | 9efeae9 | 2005-12-09 12:34:45 +0000 | [diff] [blame] | 311 | if (counters == 0) { |
| 312 | printk(KERN_ERR "Oprofile: CPU has no performance counters\n"); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 313 | return -ENODEV; |
Ralf Baechle | 9efeae9 | 2005-12-09 12:34:45 +0000 | [diff] [blame] | 314 | } |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 315 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 316 | #ifdef CONFIG_MIPS_MT_SMP |
| 317 | cpu_has_mipsmt_pertccounters = read_c0_config7() & (1<<19); |
| 318 | if (!cpu_has_mipsmt_pertccounters) |
| 319 | counters = counters_total_to_per_cpu(counters); |
| 320 | #endif |
Ingo Molnar | f6f88e9 | 2008-07-15 22:08:52 +0200 | [diff] [blame] | 321 | on_each_cpu(reset_counters, (void *)(long)counters, 1); |
Chris Dearman | 795a225 | 2007-03-01 17:58:24 +0000 | [diff] [blame] | 322 | |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 323 | op_model_mipsxx_ops.num_counters = counters; |
Ralf Baechle | 10cc352 | 2007-10-11 23:46:15 +0100 | [diff] [blame] | 324 | switch (current_cpu_type()) { |
Steven J. Hill | 113c62d | 2012-07-06 23:56:00 +0200 | [diff] [blame] | 325 | case CPU_M14KC: |
| 326 | op_model_mipsxx_ops.cpu_type = "mips/M14Kc"; |
| 327 | break; |
| 328 | |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 329 | case CPU_20KC: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 330 | op_model_mipsxx_ops.cpu_type = "mips/20K"; |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 331 | break; |
| 332 | |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 333 | case CPU_24K: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 334 | op_model_mipsxx_ops.cpu_type = "mips/24K"; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 335 | break; |
| 336 | |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 337 | case CPU_25KF: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 338 | op_model_mipsxx_ops.cpu_type = "mips/25K"; |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 339 | break; |
| 340 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 341 | case CPU_1004K: |
Ralf Baechle | fcfd980 | 2006-02-01 17:54:30 +0000 | [diff] [blame] | 342 | case CPU_34K: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 343 | op_model_mipsxx_ops.cpu_type = "mips/34K"; |
Ralf Baechle | fcfd980 | 2006-02-01 17:54:30 +0000 | [diff] [blame] | 344 | break; |
Chris Dearman | c620953 | 2006-05-02 14:08:46 +0100 | [diff] [blame] | 345 | |
| 346 | case CPU_74K: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 347 | op_model_mipsxx_ops.cpu_type = "mips/74K"; |
Chris Dearman | c620953 | 2006-05-02 14:08:46 +0100 | [diff] [blame] | 348 | break; |
Ralf Baechle | fcfd980 | 2006-02-01 17:54:30 +0000 | [diff] [blame] | 349 | |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 350 | case CPU_5KC: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 351 | op_model_mipsxx_ops.cpu_type = "mips/5K"; |
Ralf Baechle | 2065988 | 2005-12-09 12:42:13 +0000 | [diff] [blame] | 352 | break; |
| 353 | |
Ralf Baechle | 714cfe7 | 2006-10-23 00:44:02 +0100 | [diff] [blame] | 354 | case CPU_R10000: |
| 355 | if ((current_cpu_data.processor_id & 0xff) == 0x20) |
| 356 | op_model_mipsxx_ops.cpu_type = "mips/r10000-v2.x"; |
| 357 | else |
| 358 | op_model_mipsxx_ops.cpu_type = "mips/r10000"; |
| 359 | break; |
| 360 | |
| 361 | case CPU_R12000: |
| 362 | case CPU_R14000: |
| 363 | op_model_mipsxx_ops.cpu_type = "mips/r12000"; |
| 364 | break; |
| 365 | |
Mark Mason | c03bc12 | 2006-01-17 12:06:32 -0800 | [diff] [blame] | 366 | case CPU_SB1: |
| 367 | case CPU_SB1A: |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 368 | op_model_mipsxx_ops.cpu_type = "mips/sb1"; |
Mark Mason | c03bc12 | 2006-01-17 12:06:32 -0800 | [diff] [blame] | 369 | break; |
| 370 | |
Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 371 | case CPU_LOONGSON1: |
| 372 | op_model_mipsxx_ops.cpu_type = "mips/loongson1"; |
| 373 | break; |
| 374 | |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 375 | default: |
| 376 | printk(KERN_ERR "Profiling unsupported for this CPU\n"); |
| 377 | |
| 378 | return -ENODEV; |
| 379 | } |
| 380 | |
Dmitri Vorobiev | 4668473 | 2008-04-02 03:58:38 +0400 | [diff] [blame] | 381 | save_perf_irq = perf_irq; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 382 | perf_irq = mipsxx_perfcount_handler; |
| 383 | |
Felix Fietkau | 3572a2c | 2012-05-02 17:33:04 +0200 | [diff] [blame] | 384 | if ((cp0_perfcount_irq >= 0) && (cp0_compare_irq != cp0_perfcount_irq)) |
| 385 | return request_irq(cp0_perfcount_irq, mipsxx_perfcount_int, |
| 386 | 0, "Perfcounter", save_perf_irq); |
| 387 | |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 388 | return 0; |
| 389 | } |
| 390 | |
| 391 | static void mipsxx_exit(void) |
| 392 | { |
Chris Dearman | 795a225 | 2007-03-01 17:58:24 +0000 | [diff] [blame] | 393 | int counters = op_model_mipsxx_ops.num_counters; |
Ralf Baechle | 5e2862e | 2007-12-06 09:12:28 +0000 | [diff] [blame] | 394 | |
Felix Fietkau | 3572a2c | 2012-05-02 17:33:04 +0200 | [diff] [blame] | 395 | if ((cp0_perfcount_irq >= 0) && (cp0_compare_irq != cp0_perfcount_irq)) |
| 396 | free_irq(cp0_perfcount_irq, save_perf_irq); |
| 397 | |
Ralf Baechle | 5e2862e | 2007-12-06 09:12:28 +0000 | [diff] [blame] | 398 | counters = counters_per_cpu_to_total(counters); |
Ingo Molnar | f6f88e9 | 2008-07-15 22:08:52 +0200 | [diff] [blame] | 399 | on_each_cpu(reset_counters, (void *)(long)counters, 1); |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 400 | |
Dmitri Vorobiev | 4668473 | 2008-04-02 03:58:38 +0400 | [diff] [blame] | 401 | perf_irq = save_perf_irq; |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 402 | } |
| 403 | |
Atsushi Nemoto | 1acf1ca | 2006-05-23 16:42:38 +0900 | [diff] [blame] | 404 | struct op_mips_model op_model_mipsxx_ops = { |
Ralf Baechle | 5417673 | 2005-02-07 02:54:29 +0000 | [diff] [blame] | 405 | .reg_setup = mipsxx_reg_setup, |
| 406 | .cpu_setup = mipsxx_cpu_setup, |
| 407 | .init = mipsxx_init, |
| 408 | .exit = mipsxx_exit, |
| 409 | .cpu_start = mipsxx_cpu_start, |
| 410 | .cpu_stop = mipsxx_cpu_stop, |
| 411 | }; |