blob: 00b7ed41ea1773df7a64c15b417bd171d2f18bf1 [file] [log] [blame]
Paul Mackerrasde56a942011-06-29 00:21:34 +00001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright 2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com>
16 *
17 * Derived from book3s_interrupts.S, which is:
18 * Copyright SUSE Linux Products GmbH 2009
19 *
20 * Authors: Alexander Graf <agraf@suse.de>
21 */
22
23#include <asm/ppc_asm.h>
24#include <asm/kvm_asm.h>
25#include <asm/reg.h>
26#include <asm/page.h>
27#include <asm/asm-offsets.h>
28#include <asm/exception-64s.h>
29#include <asm/ppc-opcode.h>
30
31/*****************************************************************************
32 * *
33 * Guest entry / exit code that is in kernel module memory (vmalloc) *
34 * *
35 ****************************************************************************/
36
37/* Registers:
38 * r4: vcpu pointer
39 */
40_GLOBAL(__kvmppc_vcore_entry)
41
42 /* Write correct stack frame */
43 mflr r0
44 std r0,PPC_LR_STKOFF(r1)
45
46 /* Save host state to the stack */
47 stdu r1, -SWITCH_FRAME_SIZE(r1)
48
Paul Mackerrasa5ddea02012-02-03 00:53:21 +000049 /* Save non-volatile registers (r14 - r31) and CR */
Paul Mackerrasde56a942011-06-29 00:21:34 +000050 SAVE_NVGPRS(r1)
Paul Mackerrasa5ddea02012-02-03 00:53:21 +000051 mfcr r3
52 std r3, _CCR(r1)
Paul Mackerrasde56a942011-06-29 00:21:34 +000053
54 /* Save host DSCR */
Paul Mackerras9e368f22011-06-29 00:40:08 +000055BEGIN_FTR_SECTION
Paul Mackerrasde56a942011-06-29 00:21:34 +000056 mfspr r3, SPRN_DSCR
57 std r3, HSTATE_DSCR(r13)
Paul Mackerras9e368f22011-06-29 00:40:08 +000058END_FTR_SECTION_IFSET(CPU_FTR_ARCH_206)
Paul Mackerrasde56a942011-06-29 00:21:34 +000059
Michael Neulingeee7ff92014-01-08 21:25:19 +110060BEGIN_FTR_SECTION
Paul Mackerrasde56a942011-06-29 00:21:34 +000061 /* Save host DABR */
62 mfspr r3, SPRN_DABR
63 std r3, HSTATE_DABR(r13)
Michael Neulingeee7ff92014-01-08 21:25:19 +110064END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
Paul Mackerrasde56a942011-06-29 00:21:34 +000065
66 /* Hard-disable interrupts */
67 mfmsr r10
68 std r10, HSTATE_HOST_MSR(r13)
69 rldicl r10,r10,48,1
70 rotldi r10,r10,16
71 mtmsrd r10,1
72
Paul Mackerras89436332012-03-02 01:38:23 +000073 /* Save host PMU registers */
Paul Mackerrasde56a942011-06-29 00:21:34 +000074 /* R4 is live here (vcpu pointer) but not r3 or r5 */
75 li r3, 1
76 sldi r3, r3, 31 /* MMCR0_FC (freeze counters) bit */
77 mfspr r7, SPRN_MMCR0 /* save MMCR0 */
78 mtspr SPRN_MMCR0, r3 /* freeze all counters, disable interrupts */
Paul Mackerras89436332012-03-02 01:38:23 +000079 mfspr r6, SPRN_MMCRA
80BEGIN_FTR_SECTION
81 /* On P7, clear MMCRA in order to disable SDAR updates */
82 li r5, 0
83 mtspr SPRN_MMCRA, r5
84END_FTR_SECTION_IFSET(CPU_FTR_ARCH_206)
Paul Mackerrasde56a942011-06-29 00:21:34 +000085 isync
86 ld r3, PACALPPACAPTR(r13) /* is the host using the PMU? */
87 lbz r5, LPPACA_PMCINUSE(r3)
88 cmpwi r5, 0
89 beq 31f /* skip if not */
90 mfspr r5, SPRN_MMCR1
Paul Mackerrasde56a942011-06-29 00:21:34 +000091 std r7, HSTATE_MMCR(r13)
92 std r5, HSTATE_MMCR + 8(r13)
93 std r6, HSTATE_MMCR + 16(r13)
94 mfspr r3, SPRN_PMC1
95 mfspr r5, SPRN_PMC2
96 mfspr r6, SPRN_PMC3
97 mfspr r7, SPRN_PMC4
98 mfspr r8, SPRN_PMC5
99 mfspr r9, SPRN_PMC6
Paul Mackerras9e368f22011-06-29 00:40:08 +0000100BEGIN_FTR_SECTION
101 mfspr r10, SPRN_PMC7
102 mfspr r11, SPRN_PMC8
103END_FTR_SECTION_IFSET(CPU_FTR_ARCH_201)
Paul Mackerrasde56a942011-06-29 00:21:34 +0000104 stw r3, HSTATE_PMC(r13)
105 stw r5, HSTATE_PMC + 4(r13)
106 stw r6, HSTATE_PMC + 8(r13)
107 stw r7, HSTATE_PMC + 12(r13)
108 stw r8, HSTATE_PMC + 16(r13)
109 stw r9, HSTATE_PMC + 20(r13)
Paul Mackerras9e368f22011-06-29 00:40:08 +0000110BEGIN_FTR_SECTION
111 stw r10, HSTATE_PMC + 24(r13)
112 stw r11, HSTATE_PMC + 28(r13)
113END_FTR_SECTION_IFSET(CPU_FTR_ARCH_201)
Paul Mackerrasde56a942011-06-29 00:21:34 +000011431:
115
116 /*
117 * Put whatever is in the decrementer into the
118 * hypervisor decrementer.
119 */
120 mfspr r8,SPRN_DEC
121 mftb r7
122 mtspr SPRN_HDEC,r8
123 extsw r8,r8
124 add r8,r8,r7
125 std r8,HSTATE_DECEXP(r13)
126
Paul Mackerras3cc33d52013-04-15 20:28:01 +0000127#ifdef CONFIG_SMP
Paul Mackerras9e368f22011-06-29 00:40:08 +0000128 /*
129 * On PPC970, if the guest vcpu has an external interrupt pending,
130 * send ourselves an IPI so as to interrupt the guest once it
131 * enables interrupts. (It must have interrupts disabled,
132 * otherwise we would already have delivered the interrupt.)
Paul Mackerras3cc33d52013-04-15 20:28:01 +0000133 *
134 * XXX If this is a UP build, smp_send_reschedule is not available,
135 * so the interrupt will be delayed until the next time the vcpu
136 * enters the guest with interrupts enabled.
Paul Mackerras9e368f22011-06-29 00:40:08 +0000137 */
138BEGIN_FTR_SECTION
139 ld r0, VCPU_PENDING_EXC(r4)
140 li r7, (1 << BOOK3S_IRQPRIO_EXTERNAL)
141 oris r7, r7, (1 << BOOK3S_IRQPRIO_EXTERNAL_LEVEL)@h
142 and. r0, r0, r7
143 beq 32f
144 mr r31, r4
145 lhz r3, PACAPACAINDEX(r13)
146 bl smp_send_reschedule
147 nop
148 mr r4, r31
14932:
150END_FTR_SECTION_IFSET(CPU_FTR_ARCH_201)
Paul Mackerras3cc33d52013-04-15 20:28:01 +0000151#endif /* CONFIG_SMP */
Paul Mackerras9e368f22011-06-29 00:40:08 +0000152
Paul Mackerrasde56a942011-06-29 00:21:34 +0000153 /* Jump to partition switch code */
154 bl .kvmppc_hv_entry_trampoline
155 nop
156
157/*
158 * We return here in virtual mode after the guest exits
159 * with something that we can't handle in real mode.
160 * Interrupts are enabled again at this point.
161 */
162
Paul Mackerrasde56a942011-06-29 00:21:34 +0000163 /*
164 * Register usage at this point:
165 *
166 * R1 = host R1
167 * R2 = host R2
168 * R12 = exit handler id
169 * R13 = PACA
170 */
171
Paul Mackerrasa5ddea02012-02-03 00:53:21 +0000172 /* Restore non-volatile host registers (r14 - r31) and CR */
Paul Mackerrasde56a942011-06-29 00:21:34 +0000173 REST_NVGPRS(r1)
Paul Mackerrasa5ddea02012-02-03 00:53:21 +0000174 ld r4, _CCR(r1)
175 mtcr r4
Paul Mackerrasde56a942011-06-29 00:21:34 +0000176
177 addi r1, r1, SWITCH_FRAME_SIZE
178 ld r0, PPC_LR_STKOFF(r1)
179 mtlr r0
180 blr